pm34xx.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <linux/delay.h>
  29. #include <linux/slab.h>
  30. #include <plat/sram.h>
  31. #include <plat/clockdomain.h>
  32. #include <plat/powerdomain.h>
  33. #include <plat/control.h>
  34. #include <plat/serial.h>
  35. #include <plat/sdrc.h>
  36. #include <plat/prcm.h>
  37. #include <plat/gpmc.h>
  38. #include <plat/dma.h>
  39. #include <plat/dmtimer.h>
  40. #include <asm/tlbflush.h>
  41. #include "cm.h"
  42. #include "cm-regbits-34xx.h"
  43. #include "prm-regbits-34xx.h"
  44. #include "prm.h"
  45. #include "pm.h"
  46. #include "sdrc.h"
  47. /* Scratchpad offsets */
  48. #define OMAP343X_TABLE_ADDRESS_OFFSET 0x31
  49. #define OMAP343X_TABLE_VALUE_OFFSET 0x30
  50. #define OMAP343X_CONTROL_REG_VALUE_OFFSET 0x32
  51. u32 enable_off_mode;
  52. u32 sleep_while_idle;
  53. u32 wakeup_timer_seconds;
  54. u32 wakeup_timer_milliseconds;
  55. struct power_state {
  56. struct powerdomain *pwrdm;
  57. u32 next_state;
  58. #ifdef CONFIG_SUSPEND
  59. u32 saved_state;
  60. #endif
  61. struct list_head node;
  62. };
  63. static LIST_HEAD(pwrst_list);
  64. static void (*_omap_sram_idle)(u32 *addr, int save_state);
  65. static int (*_omap_save_secure_sram)(u32 *addr);
  66. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  67. static struct powerdomain *core_pwrdm, *per_pwrdm;
  68. static struct powerdomain *cam_pwrdm;
  69. static inline void omap3_per_save_context(void)
  70. {
  71. omap_gpio_save_context();
  72. }
  73. static inline void omap3_per_restore_context(void)
  74. {
  75. omap_gpio_restore_context();
  76. }
  77. static void omap3_enable_io_chain(void)
  78. {
  79. int timeout = 0;
  80. if (omap_rev() >= OMAP3430_REV_ES3_1) {
  81. prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN, WKUP_MOD, PM_WKEN);
  82. /* Do a readback to assure write has been done */
  83. prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  84. while (!(prm_read_mod_reg(WKUP_MOD, PM_WKST) &
  85. OMAP3430_ST_IO_CHAIN)) {
  86. timeout++;
  87. if (timeout > 1000) {
  88. printk(KERN_ERR "Wake up daisy chain "
  89. "activation failed.\n");
  90. return;
  91. }
  92. prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN,
  93. WKUP_MOD, PM_WKST);
  94. }
  95. }
  96. }
  97. static void omap3_disable_io_chain(void)
  98. {
  99. if (omap_rev() >= OMAP3430_REV_ES3_1)
  100. prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN, WKUP_MOD, PM_WKEN);
  101. }
  102. static void omap3_core_save_context(void)
  103. {
  104. u32 control_padconf_off;
  105. /* Save the padconf registers */
  106. control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
  107. control_padconf_off |= START_PADCONF_SAVE;
  108. omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
  109. /* wait for the save to complete */
  110. while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
  111. & PADCONF_SAVE_DONE))
  112. udelay(1);
  113. /*
  114. * Force write last pad into memory, as this can fail in some
  115. * cases according to erratas 1.157, 1.185
  116. */
  117. omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
  118. OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
  119. /* Save the Interrupt controller context */
  120. omap_intc_save_context();
  121. /* Save the GPMC context */
  122. omap3_gpmc_save_context();
  123. /* Save the system control module context, padconf already save above*/
  124. omap3_control_save_context();
  125. omap_dma_global_context_save();
  126. }
  127. static void omap3_core_restore_context(void)
  128. {
  129. /* Restore the control module context, padconf restored by h/w */
  130. omap3_control_restore_context();
  131. /* Restore the GPMC context */
  132. omap3_gpmc_restore_context();
  133. /* Restore the interrupt controller context */
  134. omap_intc_restore_context();
  135. omap_dma_global_context_restore();
  136. }
  137. /*
  138. * FIXME: This function should be called before entering off-mode after
  139. * OMAP3 secure services have been accessed. Currently it is only called
  140. * once during boot sequence, but this works as we are not using secure
  141. * services.
  142. */
  143. static void omap3_save_secure_ram_context(u32 target_mpu_state)
  144. {
  145. u32 ret;
  146. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  147. /*
  148. * MPU next state must be set to POWER_ON temporarily,
  149. * otherwise the WFI executed inside the ROM code
  150. * will hang the system.
  151. */
  152. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  153. ret = _omap_save_secure_sram((u32 *)
  154. __pa(omap3_secure_ram_storage));
  155. pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
  156. /* Following is for error tracking, it should not happen */
  157. if (ret) {
  158. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  159. ret);
  160. while (1)
  161. ;
  162. }
  163. }
  164. }
  165. /*
  166. * PRCM Interrupt Handler Helper Function
  167. *
  168. * The purpose of this function is to clear any wake-up events latched
  169. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  170. * may occur whilst attempting to clear a PM_WKST_x register and thus
  171. * set another bit in this register. A while loop is used to ensure
  172. * that any peripheral wake-up events occurring while attempting to
  173. * clear the PM_WKST_x are detected and cleared.
  174. */
  175. static int prcm_clear_mod_irqs(s16 module, u8 regs)
  176. {
  177. u32 wkst, fclk, iclk, clken;
  178. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  179. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  180. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  181. u16 grpsel_off = (regs == 3) ?
  182. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  183. int c = 0;
  184. wkst = prm_read_mod_reg(module, wkst_off);
  185. wkst &= prm_read_mod_reg(module, grpsel_off);
  186. if (wkst) {
  187. iclk = cm_read_mod_reg(module, iclk_off);
  188. fclk = cm_read_mod_reg(module, fclk_off);
  189. while (wkst) {
  190. clken = wkst;
  191. cm_set_mod_reg_bits(clken, module, iclk_off);
  192. /*
  193. * For USBHOST, we don't know whether HOST1 or
  194. * HOST2 woke us up, so enable both f-clocks
  195. */
  196. if (module == OMAP3430ES2_USBHOST_MOD)
  197. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  198. cm_set_mod_reg_bits(clken, module, fclk_off);
  199. prm_write_mod_reg(wkst, module, wkst_off);
  200. wkst = prm_read_mod_reg(module, wkst_off);
  201. c++;
  202. }
  203. cm_write_mod_reg(iclk, module, iclk_off);
  204. cm_write_mod_reg(fclk, module, fclk_off);
  205. }
  206. return c;
  207. }
  208. static int _prcm_int_handle_wakeup(void)
  209. {
  210. int c;
  211. c = prcm_clear_mod_irqs(WKUP_MOD, 1);
  212. c += prcm_clear_mod_irqs(CORE_MOD, 1);
  213. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
  214. if (omap_rev() > OMAP3430_REV_ES1_0) {
  215. c += prcm_clear_mod_irqs(CORE_MOD, 3);
  216. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
  217. }
  218. return c;
  219. }
  220. /*
  221. * PRCM Interrupt Handler
  222. *
  223. * The PRM_IRQSTATUS_MPU register indicates if there are any pending
  224. * interrupts from the PRCM for the MPU. These bits must be cleared in
  225. * order to clear the PRCM interrupt. The PRCM interrupt handler is
  226. * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
  227. * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
  228. * register indicates that a wake-up event is pending for the MPU and
  229. * this bit can only be cleared if the all the wake-up events latched
  230. * in the various PM_WKST_x registers have been cleared. The interrupt
  231. * handler is implemented using a do-while loop so that if a wake-up
  232. * event occurred during the processing of the prcm interrupt handler
  233. * (setting a bit in the corresponding PM_WKST_x register and thus
  234. * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
  235. * this would be handled.
  236. */
  237. static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
  238. {
  239. u32 irqenable_mpu, irqstatus_mpu;
  240. int c = 0;
  241. irqenable_mpu = prm_read_mod_reg(OCP_MOD,
  242. OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  243. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  244. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  245. irqstatus_mpu &= irqenable_mpu;
  246. do {
  247. if (irqstatus_mpu & (OMAP3430_WKUP_ST | OMAP3430_IO_ST)) {
  248. c = _prcm_int_handle_wakeup();
  249. /*
  250. * Is the MPU PRCM interrupt handler racing with the
  251. * IVA2 PRCM interrupt handler ?
  252. */
  253. WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
  254. "but no wakeup sources are marked\n");
  255. } else {
  256. /* XXX we need to expand our PRCM interrupt handler */
  257. WARN(1, "prcm: WARNING: PRCM interrupt received, but "
  258. "no code to handle it (%08x)\n", irqstatus_mpu);
  259. }
  260. prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
  261. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  262. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  263. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  264. irqstatus_mpu &= irqenable_mpu;
  265. } while (irqstatus_mpu);
  266. return IRQ_HANDLED;
  267. }
  268. static void restore_control_register(u32 val)
  269. {
  270. __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
  271. }
  272. /* Function to restore the table entry that was modified for enabling MMU */
  273. static void restore_table_entry(void)
  274. {
  275. u32 *scratchpad_address;
  276. u32 previous_value, control_reg_value;
  277. u32 *address;
  278. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  279. /* Get address of entry that was modified */
  280. address = (u32 *)__raw_readl(scratchpad_address +
  281. OMAP343X_TABLE_ADDRESS_OFFSET);
  282. /* Get the previous value which needs to be restored */
  283. previous_value = __raw_readl(scratchpad_address +
  284. OMAP343X_TABLE_VALUE_OFFSET);
  285. address = __va(address);
  286. *address = previous_value;
  287. flush_tlb_all();
  288. control_reg_value = __raw_readl(scratchpad_address
  289. + OMAP343X_CONTROL_REG_VALUE_OFFSET);
  290. /* This will enable caches and prediction */
  291. restore_control_register(control_reg_value);
  292. }
  293. void omap_sram_idle(void)
  294. {
  295. /* Variable to tell what needs to be saved and restored
  296. * in omap_sram_idle*/
  297. /* save_state = 0 => Nothing to save and restored */
  298. /* save_state = 1 => Only L1 and logic lost */
  299. /* save_state = 2 => Only L2 lost */
  300. /* save_state = 3 => L1, L2 and logic lost */
  301. int save_state = 0;
  302. int mpu_next_state = PWRDM_POWER_ON;
  303. int per_next_state = PWRDM_POWER_ON;
  304. int core_next_state = PWRDM_POWER_ON;
  305. int core_prev_state, per_prev_state;
  306. u32 sdrc_pwr = 0;
  307. int per_state_modified = 0;
  308. if (!_omap_sram_idle)
  309. return;
  310. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  311. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  312. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  313. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  314. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  315. switch (mpu_next_state) {
  316. case PWRDM_POWER_ON:
  317. case PWRDM_POWER_RET:
  318. /* No need to save context */
  319. save_state = 0;
  320. break;
  321. case PWRDM_POWER_OFF:
  322. save_state = 3;
  323. break;
  324. default:
  325. /* Invalid state */
  326. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  327. return;
  328. }
  329. pwrdm_pre_transition();
  330. /* NEON control */
  331. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  332. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  333. /* Enable IO-PAD and IO-CHAIN wakeups */
  334. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  335. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  336. if (per_next_state < PWRDM_POWER_ON ||
  337. core_next_state < PWRDM_POWER_ON) {
  338. prm_set_mod_reg_bits(OMAP3430_EN_IO, WKUP_MOD, PM_WKEN);
  339. omap3_enable_io_chain();
  340. }
  341. /* PER */
  342. if (per_next_state < PWRDM_POWER_ON) {
  343. omap_uart_prepare_idle(2);
  344. omap2_gpio_prepare_for_idle(per_next_state);
  345. if (per_next_state == PWRDM_POWER_OFF) {
  346. if (core_next_state == PWRDM_POWER_ON) {
  347. per_next_state = PWRDM_POWER_RET;
  348. pwrdm_set_next_pwrst(per_pwrdm, per_next_state);
  349. per_state_modified = 1;
  350. } else
  351. omap3_per_save_context();
  352. }
  353. }
  354. if (pwrdm_read_pwrst(cam_pwrdm) == PWRDM_POWER_ON)
  355. omap2_clkdm_deny_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  356. /* CORE */
  357. if (core_next_state < PWRDM_POWER_ON) {
  358. omap_uart_prepare_idle(0);
  359. omap_uart_prepare_idle(1);
  360. if (core_next_state == PWRDM_POWER_OFF) {
  361. omap3_core_save_context();
  362. omap3_prcm_save_context();
  363. }
  364. }
  365. omap3_intc_prepare_idle();
  366. /*
  367. * On EMU/HS devices ROM code restores a SRDC value
  368. * from scratchpad which has automatic self refresh on timeout
  369. * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
  370. * Hence store/restore the SDRC_POWER register here.
  371. */
  372. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  373. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  374. core_next_state == PWRDM_POWER_OFF)
  375. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  376. /*
  377. * omap3_arm_context is the location where ARM registers
  378. * get saved. The restore path then reads from this
  379. * location and restores them back.
  380. */
  381. _omap_sram_idle(omap3_arm_context, save_state);
  382. cpu_init();
  383. /* Restore normal SDRC POWER settings */
  384. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  385. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  386. core_next_state == PWRDM_POWER_OFF)
  387. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  388. /* Restore table entry modified during MMU restoration */
  389. if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
  390. restore_table_entry();
  391. /* CORE */
  392. if (core_next_state < PWRDM_POWER_ON) {
  393. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  394. if (core_prev_state == PWRDM_POWER_OFF) {
  395. omap3_core_restore_context();
  396. omap3_prcm_restore_context();
  397. omap3_sram_restore_context();
  398. omap2_sms_restore_context();
  399. }
  400. omap_uart_resume_idle(0);
  401. omap_uart_resume_idle(1);
  402. if (core_next_state == PWRDM_POWER_OFF)
  403. prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF,
  404. OMAP3430_GR_MOD,
  405. OMAP3_PRM_VOLTCTRL_OFFSET);
  406. }
  407. omap3_intc_resume_idle();
  408. /* PER */
  409. if (per_next_state < PWRDM_POWER_ON) {
  410. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  411. omap2_gpio_resume_after_idle();
  412. if (per_prev_state == PWRDM_POWER_OFF)
  413. omap3_per_restore_context();
  414. omap_uart_resume_idle(2);
  415. if (per_state_modified)
  416. pwrdm_set_next_pwrst(per_pwrdm, PWRDM_POWER_OFF);
  417. }
  418. /* Disable IO-PAD and IO-CHAIN wakeup */
  419. if (per_next_state < PWRDM_POWER_ON ||
  420. core_next_state < PWRDM_POWER_ON) {
  421. prm_clear_mod_reg_bits(OMAP3430_EN_IO, WKUP_MOD, PM_WKEN);
  422. omap3_disable_io_chain();
  423. }
  424. pwrdm_post_transition();
  425. omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  426. }
  427. int omap3_can_sleep(void)
  428. {
  429. if (!sleep_while_idle)
  430. return 0;
  431. if (!omap_uart_can_sleep())
  432. return 0;
  433. return 1;
  434. }
  435. /* This sets pwrdm state (other than mpu & core. Currently only ON &
  436. * RET are supported. Function is assuming that clkdm doesn't have
  437. * hw_sup mode enabled. */
  438. int set_pwrdm_state(struct powerdomain *pwrdm, u32 state)
  439. {
  440. u32 cur_state;
  441. int sleep_switch = 0;
  442. int ret = 0;
  443. if (pwrdm == NULL || IS_ERR(pwrdm))
  444. return -EINVAL;
  445. while (!(pwrdm->pwrsts & (1 << state))) {
  446. if (state == PWRDM_POWER_OFF)
  447. return ret;
  448. state--;
  449. }
  450. cur_state = pwrdm_read_next_pwrst(pwrdm);
  451. if (cur_state == state)
  452. return ret;
  453. if (pwrdm_read_pwrst(pwrdm) < PWRDM_POWER_ON) {
  454. omap2_clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
  455. sleep_switch = 1;
  456. pwrdm_wait_transition(pwrdm);
  457. }
  458. ret = pwrdm_set_next_pwrst(pwrdm, state);
  459. if (ret) {
  460. printk(KERN_ERR "Unable to set state of powerdomain: %s\n",
  461. pwrdm->name);
  462. goto err;
  463. }
  464. if (sleep_switch) {
  465. omap2_clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
  466. pwrdm_wait_transition(pwrdm);
  467. pwrdm_state_switch(pwrdm);
  468. }
  469. err:
  470. return ret;
  471. }
  472. static void omap3_pm_idle(void)
  473. {
  474. local_irq_disable();
  475. local_fiq_disable();
  476. if (!omap3_can_sleep())
  477. goto out;
  478. if (omap_irq_pending() || need_resched())
  479. goto out;
  480. omap_sram_idle();
  481. out:
  482. local_fiq_enable();
  483. local_irq_enable();
  484. }
  485. #ifdef CONFIG_SUSPEND
  486. static suspend_state_t suspend_state;
  487. static void omap2_pm_wakeup_on_timer(u32 seconds, u32 milliseconds)
  488. {
  489. u32 tick_rate, cycles;
  490. if (!seconds && !milliseconds)
  491. return;
  492. tick_rate = clk_get_rate(omap_dm_timer_get_fclk(gptimer_wakeup));
  493. cycles = tick_rate * seconds + tick_rate * milliseconds / 1000;
  494. omap_dm_timer_stop(gptimer_wakeup);
  495. omap_dm_timer_set_load_start(gptimer_wakeup, 0, 0xffffffff - cycles);
  496. pr_info("PM: Resume timer in %u.%03u secs"
  497. " (%d ticks at %d ticks/sec.)\n",
  498. seconds, milliseconds, cycles, tick_rate);
  499. }
  500. static int omap3_pm_prepare(void)
  501. {
  502. disable_hlt();
  503. return 0;
  504. }
  505. static int omap3_pm_suspend(void)
  506. {
  507. struct power_state *pwrst;
  508. int state, ret = 0;
  509. if (wakeup_timer_seconds || wakeup_timer_milliseconds)
  510. omap2_pm_wakeup_on_timer(wakeup_timer_seconds,
  511. wakeup_timer_milliseconds);
  512. /* Read current next_pwrsts */
  513. list_for_each_entry(pwrst, &pwrst_list, node)
  514. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  515. /* Set ones wanted by suspend */
  516. list_for_each_entry(pwrst, &pwrst_list, node) {
  517. if (set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  518. goto restore;
  519. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  520. goto restore;
  521. }
  522. omap_uart_prepare_suspend();
  523. omap3_intc_suspend();
  524. omap_sram_idle();
  525. restore:
  526. /* Restore next_pwrsts */
  527. list_for_each_entry(pwrst, &pwrst_list, node) {
  528. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  529. if (state > pwrst->next_state) {
  530. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  531. "target state %d\n",
  532. pwrst->pwrdm->name, pwrst->next_state);
  533. ret = -1;
  534. }
  535. set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  536. }
  537. if (ret)
  538. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  539. else
  540. printk(KERN_INFO "Successfully put all powerdomains "
  541. "to target state\n");
  542. return ret;
  543. }
  544. static int omap3_pm_enter(suspend_state_t unused)
  545. {
  546. int ret = 0;
  547. switch (suspend_state) {
  548. case PM_SUSPEND_STANDBY:
  549. case PM_SUSPEND_MEM:
  550. ret = omap3_pm_suspend();
  551. break;
  552. default:
  553. ret = -EINVAL;
  554. }
  555. return ret;
  556. }
  557. static void omap3_pm_finish(void)
  558. {
  559. enable_hlt();
  560. }
  561. /* Hooks to enable / disable UART interrupts during suspend */
  562. static int omap3_pm_begin(suspend_state_t state)
  563. {
  564. suspend_state = state;
  565. omap_uart_enable_irqs(0);
  566. return 0;
  567. }
  568. static void omap3_pm_end(void)
  569. {
  570. suspend_state = PM_SUSPEND_ON;
  571. omap_uart_enable_irqs(1);
  572. return;
  573. }
  574. static struct platform_suspend_ops omap_pm_ops = {
  575. .begin = omap3_pm_begin,
  576. .end = omap3_pm_end,
  577. .prepare = omap3_pm_prepare,
  578. .enter = omap3_pm_enter,
  579. .finish = omap3_pm_finish,
  580. .valid = suspend_valid_only_mem,
  581. };
  582. #endif /* CONFIG_SUSPEND */
  583. /**
  584. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  585. * retention
  586. *
  587. * In cases where IVA2 is activated by bootcode, it may prevent
  588. * full-chip retention or off-mode because it is not idle. This
  589. * function forces the IVA2 into idle state so it can go
  590. * into retention/off and thus allow full-chip retention/off.
  591. *
  592. **/
  593. static void __init omap3_iva_idle(void)
  594. {
  595. /* ensure IVA2 clock is disabled */
  596. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  597. /* if no clock activity, nothing else to do */
  598. if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  599. OMAP3430_CLKACTIVITY_IVA2_MASK))
  600. return;
  601. /* Reset IVA2 */
  602. prm_write_mod_reg(OMAP3430_RST1_IVA2 |
  603. OMAP3430_RST2_IVA2 |
  604. OMAP3430_RST3_IVA2,
  605. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  606. /* Enable IVA2 clock */
  607. cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  608. OMAP3430_IVA2_MOD, CM_FCLKEN);
  609. /* Set IVA2 boot mode to 'idle' */
  610. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  611. OMAP343X_CONTROL_IVA2_BOOTMOD);
  612. /* Un-reset IVA2 */
  613. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  614. /* Disable IVA2 clock */
  615. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  616. /* Reset IVA2 */
  617. prm_write_mod_reg(OMAP3430_RST1_IVA2 |
  618. OMAP3430_RST2_IVA2 |
  619. OMAP3430_RST3_IVA2,
  620. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  621. }
  622. static void __init omap3_d2d_idle(void)
  623. {
  624. u16 mask, padconf;
  625. /* In a stand alone OMAP3430 where there is not a stacked
  626. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  627. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  628. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  629. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  630. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  631. padconf |= mask;
  632. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  633. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  634. padconf |= mask;
  635. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  636. /* reset modem */
  637. prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON |
  638. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST,
  639. CORE_MOD, OMAP2_RM_RSTCTRL);
  640. prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  641. }
  642. static void __init prcm_setup_regs(void)
  643. {
  644. /* XXX Reset all wkdeps. This should be done when initializing
  645. * powerdomains */
  646. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
  647. prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
  648. prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
  649. prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
  650. prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
  651. prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
  652. if (omap_rev() > OMAP3430_REV_ES1_0) {
  653. prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
  654. prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  655. } else
  656. prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
  657. /*
  658. * Enable interface clock autoidle for all modules.
  659. * Note that in the long run this should be done by clockfw
  660. */
  661. cm_write_mod_reg(
  662. OMAP3430_AUTO_MODEM |
  663. OMAP3430ES2_AUTO_MMC3 |
  664. OMAP3430ES2_AUTO_ICR |
  665. OMAP3430_AUTO_AES2 |
  666. OMAP3430_AUTO_SHA12 |
  667. OMAP3430_AUTO_DES2 |
  668. OMAP3430_AUTO_MMC2 |
  669. OMAP3430_AUTO_MMC1 |
  670. OMAP3430_AUTO_MSPRO |
  671. OMAP3430_AUTO_HDQ |
  672. OMAP3430_AUTO_MCSPI4 |
  673. OMAP3430_AUTO_MCSPI3 |
  674. OMAP3430_AUTO_MCSPI2 |
  675. OMAP3430_AUTO_MCSPI1 |
  676. OMAP3430_AUTO_I2C3 |
  677. OMAP3430_AUTO_I2C2 |
  678. OMAP3430_AUTO_I2C1 |
  679. OMAP3430_AUTO_UART2 |
  680. OMAP3430_AUTO_UART1 |
  681. OMAP3430_AUTO_GPT11 |
  682. OMAP3430_AUTO_GPT10 |
  683. OMAP3430_AUTO_MCBSP5 |
  684. OMAP3430_AUTO_MCBSP1 |
  685. OMAP3430ES1_AUTO_FAC | /* This is es1 only */
  686. OMAP3430_AUTO_MAILBOXES |
  687. OMAP3430_AUTO_OMAPCTRL |
  688. OMAP3430ES1_AUTO_FSHOSTUSB |
  689. OMAP3430_AUTO_HSOTGUSB |
  690. OMAP3430_AUTO_SAD2D |
  691. OMAP3430_AUTO_SSI,
  692. CORE_MOD, CM_AUTOIDLE1);
  693. cm_write_mod_reg(
  694. OMAP3430_AUTO_PKA |
  695. OMAP3430_AUTO_AES1 |
  696. OMAP3430_AUTO_RNG |
  697. OMAP3430_AUTO_SHA11 |
  698. OMAP3430_AUTO_DES1,
  699. CORE_MOD, CM_AUTOIDLE2);
  700. if (omap_rev() > OMAP3430_REV_ES1_0) {
  701. cm_write_mod_reg(
  702. OMAP3430_AUTO_MAD2D |
  703. OMAP3430ES2_AUTO_USBTLL,
  704. CORE_MOD, CM_AUTOIDLE3);
  705. }
  706. cm_write_mod_reg(
  707. OMAP3430_AUTO_WDT2 |
  708. OMAP3430_AUTO_WDT1 |
  709. OMAP3430_AUTO_GPIO1 |
  710. OMAP3430_AUTO_32KSYNC |
  711. OMAP3430_AUTO_GPT12 |
  712. OMAP3430_AUTO_GPT1 ,
  713. WKUP_MOD, CM_AUTOIDLE);
  714. cm_write_mod_reg(
  715. OMAP3430_AUTO_DSS,
  716. OMAP3430_DSS_MOD,
  717. CM_AUTOIDLE);
  718. cm_write_mod_reg(
  719. OMAP3430_AUTO_CAM,
  720. OMAP3430_CAM_MOD,
  721. CM_AUTOIDLE);
  722. cm_write_mod_reg(
  723. OMAP3430_AUTO_GPIO6 |
  724. OMAP3430_AUTO_GPIO5 |
  725. OMAP3430_AUTO_GPIO4 |
  726. OMAP3430_AUTO_GPIO3 |
  727. OMAP3430_AUTO_GPIO2 |
  728. OMAP3430_AUTO_WDT3 |
  729. OMAP3430_AUTO_UART3 |
  730. OMAP3430_AUTO_GPT9 |
  731. OMAP3430_AUTO_GPT8 |
  732. OMAP3430_AUTO_GPT7 |
  733. OMAP3430_AUTO_GPT6 |
  734. OMAP3430_AUTO_GPT5 |
  735. OMAP3430_AUTO_GPT4 |
  736. OMAP3430_AUTO_GPT3 |
  737. OMAP3430_AUTO_GPT2 |
  738. OMAP3430_AUTO_MCBSP4 |
  739. OMAP3430_AUTO_MCBSP3 |
  740. OMAP3430_AUTO_MCBSP2,
  741. OMAP3430_PER_MOD,
  742. CM_AUTOIDLE);
  743. if (omap_rev() > OMAP3430_REV_ES1_0) {
  744. cm_write_mod_reg(
  745. OMAP3430ES2_AUTO_USBHOST,
  746. OMAP3430ES2_USBHOST_MOD,
  747. CM_AUTOIDLE);
  748. }
  749. omap_ctrl_writel(OMAP3430_AUTOIDLE, OMAP2_CONTROL_SYSCONFIG);
  750. /*
  751. * Set all plls to autoidle. This is needed until autoidle is
  752. * enabled by clockfw
  753. */
  754. cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
  755. OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  756. cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
  757. MPU_MOD,
  758. CM_AUTOIDLE2);
  759. cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
  760. (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
  761. PLL_MOD,
  762. CM_AUTOIDLE);
  763. cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
  764. PLL_MOD,
  765. CM_AUTOIDLE2);
  766. /*
  767. * Enable control of expternal oscillator through
  768. * sys_clkreq. In the long run clock framework should
  769. * take care of this.
  770. */
  771. prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  772. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  773. OMAP3430_GR_MOD,
  774. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  775. /* setup wakup source */
  776. prm_write_mod_reg(OMAP3430_EN_IO | OMAP3430_EN_GPIO1 |
  777. OMAP3430_EN_GPT1 | OMAP3430_EN_GPT12,
  778. WKUP_MOD, PM_WKEN);
  779. /* No need to write EN_IO, that is always enabled */
  780. prm_write_mod_reg(OMAP3430_EN_GPIO1 | OMAP3430_EN_GPT1 |
  781. OMAP3430_EN_GPT12,
  782. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  783. /* For some reason IO doesn't generate wakeup event even if
  784. * it is selected to mpu wakeup goup */
  785. prm_write_mod_reg(OMAP3430_IO_EN | OMAP3430_WKUP_EN,
  786. OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  787. /* Enable PM_WKEN to support DSS LPR */
  788. prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS,
  789. OMAP3430_DSS_MOD, PM_WKEN);
  790. /* Enable wakeups in PER */
  791. prm_write_mod_reg(OMAP3430_EN_GPIO2 | OMAP3430_EN_GPIO3 |
  792. OMAP3430_EN_GPIO4 | OMAP3430_EN_GPIO5 |
  793. OMAP3430_EN_GPIO6 | OMAP3430_EN_UART3 |
  794. OMAP3430_EN_MCBSP2 | OMAP3430_EN_MCBSP3 |
  795. OMAP3430_EN_MCBSP4,
  796. OMAP3430_PER_MOD, PM_WKEN);
  797. /* and allow them to wake up MPU */
  798. prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2 | OMAP3430_EN_GPIO3 |
  799. OMAP3430_GRPSEL_GPIO4 | OMAP3430_EN_GPIO5 |
  800. OMAP3430_GRPSEL_GPIO6 | OMAP3430_EN_UART3 |
  801. OMAP3430_EN_MCBSP2 | OMAP3430_EN_MCBSP3 |
  802. OMAP3430_EN_MCBSP4,
  803. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  804. /* Don't attach IVA interrupts */
  805. prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  806. prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  807. prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  808. prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  809. /* Clear any pending 'reset' flags */
  810. prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  811. prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  812. prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  813. prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  814. prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  815. prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  816. prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
  817. /* Clear any pending PRCM interrupts */
  818. prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  819. omap3_iva_idle();
  820. omap3_d2d_idle();
  821. }
  822. void omap3_pm_off_mode_enable(int enable)
  823. {
  824. struct power_state *pwrst;
  825. u32 state;
  826. if (enable)
  827. state = PWRDM_POWER_OFF;
  828. else
  829. state = PWRDM_POWER_RET;
  830. #ifdef CONFIG_CPU_IDLE
  831. omap3_cpuidle_update_states();
  832. #endif
  833. list_for_each_entry(pwrst, &pwrst_list, node) {
  834. pwrst->next_state = state;
  835. set_pwrdm_state(pwrst->pwrdm, state);
  836. }
  837. }
  838. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  839. {
  840. struct power_state *pwrst;
  841. list_for_each_entry(pwrst, &pwrst_list, node) {
  842. if (pwrst->pwrdm == pwrdm)
  843. return pwrst->next_state;
  844. }
  845. return -EINVAL;
  846. }
  847. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  848. {
  849. struct power_state *pwrst;
  850. list_for_each_entry(pwrst, &pwrst_list, node) {
  851. if (pwrst->pwrdm == pwrdm) {
  852. pwrst->next_state = state;
  853. return 0;
  854. }
  855. }
  856. return -EINVAL;
  857. }
  858. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  859. {
  860. struct power_state *pwrst;
  861. if (!pwrdm->pwrsts)
  862. return 0;
  863. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  864. if (!pwrst)
  865. return -ENOMEM;
  866. pwrst->pwrdm = pwrdm;
  867. pwrst->next_state = PWRDM_POWER_RET;
  868. list_add(&pwrst->node, &pwrst_list);
  869. if (pwrdm_has_hdwr_sar(pwrdm))
  870. pwrdm_enable_hdwr_sar(pwrdm);
  871. return set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  872. }
  873. /*
  874. * Enable hw supervised mode for all clockdomains if it's
  875. * supported. Initiate sleep transition for other clockdomains, if
  876. * they are not used
  877. */
  878. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  879. {
  880. clkdm_clear_all_wkdeps(clkdm);
  881. clkdm_clear_all_sleepdeps(clkdm);
  882. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  883. omap2_clkdm_allow_idle(clkdm);
  884. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  885. atomic_read(&clkdm->usecount) == 0)
  886. omap2_clkdm_sleep(clkdm);
  887. return 0;
  888. }
  889. void omap_push_sram_idle(void)
  890. {
  891. _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
  892. omap34xx_cpu_suspend_sz);
  893. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  894. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  895. save_secure_ram_context_sz);
  896. }
  897. static int __init omap3_pm_init(void)
  898. {
  899. struct power_state *pwrst, *tmp;
  900. struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
  901. int ret;
  902. if (!cpu_is_omap34xx())
  903. return -ENODEV;
  904. printk(KERN_ERR "Power Management for TI OMAP3.\n");
  905. /* XXX prcm_setup_regs needs to be before enabling hw
  906. * supervised mode for powerdomains */
  907. prcm_setup_regs();
  908. ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
  909. (irq_handler_t)prcm_interrupt_handler,
  910. IRQF_DISABLED, "prcm", NULL);
  911. if (ret) {
  912. printk(KERN_ERR "request_irq failed to register for 0x%x\n",
  913. INT_34XX_PRCM_MPU_IRQ);
  914. goto err1;
  915. }
  916. ret = pwrdm_for_each(pwrdms_setup, NULL);
  917. if (ret) {
  918. printk(KERN_ERR "Failed to setup powerdomains\n");
  919. goto err2;
  920. }
  921. (void) clkdm_for_each(clkdms_setup, NULL);
  922. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  923. if (mpu_pwrdm == NULL) {
  924. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  925. goto err2;
  926. }
  927. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  928. per_pwrdm = pwrdm_lookup("per_pwrdm");
  929. core_pwrdm = pwrdm_lookup("core_pwrdm");
  930. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  931. neon_clkdm = clkdm_lookup("neon_clkdm");
  932. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  933. per_clkdm = clkdm_lookup("per_clkdm");
  934. core_clkdm = clkdm_lookup("core_clkdm");
  935. omap_push_sram_idle();
  936. #ifdef CONFIG_SUSPEND
  937. suspend_set_ops(&omap_pm_ops);
  938. #endif /* CONFIG_SUSPEND */
  939. pm_idle = omap3_pm_idle;
  940. omap3_idle_init();
  941. clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
  942. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  943. omap3_secure_ram_storage =
  944. kmalloc(0x803F, GFP_KERNEL);
  945. if (!omap3_secure_ram_storage)
  946. printk(KERN_ERR "Memory allocation failed when"
  947. "allocating for secure sram context\n");
  948. local_irq_disable();
  949. local_fiq_disable();
  950. omap_dma_global_context_save();
  951. omap3_save_secure_ram_context(PWRDM_POWER_ON);
  952. omap_dma_global_context_restore();
  953. local_irq_enable();
  954. local_fiq_enable();
  955. }
  956. omap3_save_scratchpad_contents();
  957. err1:
  958. return ret;
  959. err2:
  960. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  961. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  962. list_del(&pwrst->node);
  963. kfree(pwrst);
  964. }
  965. return ret;
  966. }
  967. late_initcall(omap3_pm_init);