Kconfig 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137
  1. config ARM
  2. bool
  3. default y
  4. select HAVE_AOUT
  5. select HAVE_DMA_API_DEBUG
  6. select HAVE_IDE
  7. select HAVE_MEMBLOCK
  8. select RTC_LIB
  9. select SYS_SUPPORTS_APM_EMULATION
  10. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  11. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  12. select HAVE_ARCH_KGDB
  13. select HAVE_KPROBES if !XIP_KERNEL
  14. select HAVE_KRETPROBES if (HAVE_KPROBES)
  15. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  16. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  17. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  18. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  19. select HAVE_GENERIC_DMA_COHERENT
  20. select HAVE_KERNEL_GZIP
  21. select HAVE_KERNEL_LZO
  22. select HAVE_KERNEL_LZMA
  23. select HAVE_IRQ_WORK
  24. select HAVE_PERF_EVENTS
  25. select PERF_USE_VMALLOC
  26. select HAVE_REGS_AND_STACK_ACCESS_API
  27. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  28. select HAVE_C_RECORDMCOUNT
  29. select HAVE_GENERIC_HARDIRQS
  30. select HAVE_SPARSE_IRQ
  31. select GENERIC_IRQ_SHOW
  32. select CPU_PM if (SUSPEND || CPU_IDLE)
  33. help
  34. The ARM series is a line of low-power-consumption RISC chip designs
  35. licensed by ARM Ltd and targeted at embedded applications and
  36. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  37. manufactured, but legacy ARM-based PC hardware remains popular in
  38. Europe. There is an ARM Linux project with a web page at
  39. <http://www.arm.linux.org.uk/>.
  40. config ARM_HAS_SG_CHAIN
  41. bool
  42. config HAVE_PWM
  43. bool
  44. config MIGHT_HAVE_PCI
  45. bool
  46. config SYS_SUPPORTS_APM_EMULATION
  47. bool
  48. config HAVE_SCHED_CLOCK
  49. bool
  50. config GENERIC_GPIO
  51. bool
  52. config ARCH_USES_GETTIMEOFFSET
  53. bool
  54. default n
  55. config GENERIC_CLOCKEVENTS
  56. bool
  57. config GENERIC_CLOCKEVENTS_BROADCAST
  58. bool
  59. depends on GENERIC_CLOCKEVENTS
  60. default y if SMP
  61. config KTIME_SCALAR
  62. bool
  63. default y
  64. config HAVE_TCM
  65. bool
  66. select GENERIC_ALLOCATOR
  67. config HAVE_PROC_CPU
  68. bool
  69. config NO_IOPORT
  70. bool
  71. config EISA
  72. bool
  73. ---help---
  74. The Extended Industry Standard Architecture (EISA) bus was
  75. developed as an open alternative to the IBM MicroChannel bus.
  76. The EISA bus provided some of the features of the IBM MicroChannel
  77. bus while maintaining backward compatibility with cards made for
  78. the older ISA bus. The EISA bus saw limited use between 1988 and
  79. 1995 when it was made obsolete by the PCI bus.
  80. Say Y here if you are building a kernel for an EISA-based machine.
  81. Otherwise, say N.
  82. config SBUS
  83. bool
  84. config MCA
  85. bool
  86. help
  87. MicroChannel Architecture is found in some IBM PS/2 machines and
  88. laptops. It is a bus system similar to PCI or ISA. See
  89. <file:Documentation/mca.txt> (and especially the web page given
  90. there) before attempting to build an MCA bus kernel.
  91. config STACKTRACE_SUPPORT
  92. bool
  93. default y
  94. config HAVE_LATENCYTOP_SUPPORT
  95. bool
  96. depends on !SMP
  97. default y
  98. config LOCKDEP_SUPPORT
  99. bool
  100. default y
  101. config TRACE_IRQFLAGS_SUPPORT
  102. bool
  103. default y
  104. config HARDIRQS_SW_RESEND
  105. bool
  106. default y
  107. config GENERIC_IRQ_PROBE
  108. bool
  109. default y
  110. config GENERIC_LOCKBREAK
  111. bool
  112. default y
  113. depends on SMP && PREEMPT
  114. config RWSEM_GENERIC_SPINLOCK
  115. bool
  116. default y
  117. config RWSEM_XCHGADD_ALGORITHM
  118. bool
  119. config ARCH_HAS_ILOG2_U32
  120. bool
  121. config ARCH_HAS_ILOG2_U64
  122. bool
  123. config ARCH_HAS_CPUFREQ
  124. bool
  125. help
  126. Internal node to signify that the ARCH has CPUFREQ support
  127. and that the relevant menu configurations are displayed for
  128. it.
  129. config ARCH_HAS_CPU_IDLE_WAIT
  130. def_bool y
  131. config GENERIC_HWEIGHT
  132. bool
  133. default y
  134. config GENERIC_CALIBRATE_DELAY
  135. bool
  136. default y
  137. config ARCH_MAY_HAVE_PC_FDC
  138. bool
  139. config ZONE_DMA
  140. bool
  141. config NEED_DMA_MAP_STATE
  142. def_bool y
  143. config GENERIC_ISA_DMA
  144. bool
  145. config FIQ
  146. bool
  147. config ARCH_MTD_XIP
  148. bool
  149. config VECTORS_BASE
  150. hex
  151. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  152. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  153. default 0x00000000
  154. help
  155. The base address of exception vectors.
  156. config ARM_PATCH_PHYS_VIRT
  157. bool "Patch physical to virtual translations at runtime"
  158. depends on !XIP_KERNEL && MMU
  159. depends on !ARCH_REALVIEW || !SPARSEMEM
  160. help
  161. Patch phys-to-virt and virt-to-phys translation functions at
  162. boot and module load time according to the position of the
  163. kernel in system memory.
  164. This can only be used with non-XIP MMU kernels where the base
  165. of physical memory is at a 16MB boundary, or theoretically 64K
  166. for the MSM machine class.
  167. config ARM_PATCH_PHYS_VIRT_16BIT
  168. def_bool y
  169. depends on ARM_PATCH_PHYS_VIRT && ARCH_MSM
  170. help
  171. This option extends the physical to virtual translation patching
  172. to allow physical memory down to a theoretical minimum of 64K
  173. boundaries.
  174. source "init/Kconfig"
  175. source "kernel/Kconfig.freezer"
  176. menu "System Type"
  177. config MMU
  178. bool "MMU-based Paged Memory Management Support"
  179. default y
  180. help
  181. Select if you want MMU-based virtualised addressing space
  182. support by paged memory management. If unsure, say 'Y'.
  183. #
  184. # The "ARM system type" choice list is ordered alphabetically by option
  185. # text. Please add new entries in the option alphabetic order.
  186. #
  187. choice
  188. prompt "ARM system type"
  189. default ARCH_VERSATILE
  190. config ARCH_INTEGRATOR
  191. bool "ARM Ltd. Integrator family"
  192. select ARM_AMBA
  193. select ARCH_HAS_CPUFREQ
  194. select CLKDEV_LOOKUP
  195. select HAVE_MACH_CLKDEV
  196. select ICST
  197. select GENERIC_CLOCKEVENTS
  198. select PLAT_VERSATILE
  199. select PLAT_VERSATILE_FPGA_IRQ
  200. help
  201. Support for ARM's Integrator platform.
  202. config ARCH_REALVIEW
  203. bool "ARM Ltd. RealView family"
  204. select ARM_AMBA
  205. select CLKDEV_LOOKUP
  206. select HAVE_MACH_CLKDEV
  207. select ICST
  208. select GENERIC_CLOCKEVENTS
  209. select ARCH_WANT_OPTIONAL_GPIOLIB
  210. select PLAT_VERSATILE
  211. select PLAT_VERSATILE_CLCD
  212. select ARM_TIMER_SP804
  213. select GPIO_PL061 if GPIOLIB
  214. help
  215. This enables support for ARM Ltd RealView boards.
  216. config ARCH_VERSATILE
  217. bool "ARM Ltd. Versatile family"
  218. select ARM_AMBA
  219. select ARM_VIC
  220. select CLKDEV_LOOKUP
  221. select HAVE_MACH_CLKDEV
  222. select ICST
  223. select GENERIC_CLOCKEVENTS
  224. select ARCH_WANT_OPTIONAL_GPIOLIB
  225. select PLAT_VERSATILE
  226. select PLAT_VERSATILE_CLCD
  227. select PLAT_VERSATILE_FPGA_IRQ
  228. select ARM_TIMER_SP804
  229. help
  230. This enables support for ARM Ltd Versatile board.
  231. config ARCH_VEXPRESS
  232. bool "ARM Ltd. Versatile Express family"
  233. select ARCH_WANT_OPTIONAL_GPIOLIB
  234. select ARM_AMBA
  235. select ARM_TIMER_SP804
  236. select CLKDEV_LOOKUP
  237. select HAVE_MACH_CLKDEV
  238. select GENERIC_CLOCKEVENTS
  239. select HAVE_CLK
  240. select HAVE_PATA_PLATFORM
  241. select ICST
  242. select PLAT_VERSATILE
  243. select PLAT_VERSATILE_CLCD
  244. help
  245. This enables support for the ARM Ltd Versatile Express boards.
  246. config ARCH_AT91
  247. bool "Atmel AT91"
  248. select ARCH_REQUIRE_GPIOLIB
  249. select HAVE_CLK
  250. select CLKDEV_LOOKUP
  251. select ARM_PATCH_PHYS_VIRT if MMU
  252. help
  253. This enables support for systems based on the Atmel AT91RM9200,
  254. AT91SAM9 and AT91CAP9 processors.
  255. config ARCH_BCMRING
  256. bool "Broadcom BCMRING"
  257. depends on MMU
  258. select CPU_V6
  259. select ARM_AMBA
  260. select ARM_TIMER_SP804
  261. select CLKDEV_LOOKUP
  262. select GENERIC_CLOCKEVENTS
  263. select ARCH_WANT_OPTIONAL_GPIOLIB
  264. help
  265. Support for Broadcom's BCMRing platform.
  266. config ARCH_CLPS711X
  267. bool "Cirrus Logic CLPS711x/EP721x-based"
  268. select CPU_ARM720T
  269. select ARCH_USES_GETTIMEOFFSET
  270. help
  271. Support for Cirrus Logic 711x/721x based boards.
  272. config ARCH_CNS3XXX
  273. bool "Cavium Networks CNS3XXX family"
  274. select CPU_V6K
  275. select GENERIC_CLOCKEVENTS
  276. select ARM_GIC
  277. select MIGHT_HAVE_PCI
  278. select PCI_DOMAINS if PCI
  279. help
  280. Support for Cavium Networks CNS3XXX platform.
  281. config ARCH_GEMINI
  282. bool "Cortina Systems Gemini"
  283. select CPU_FA526
  284. select ARCH_REQUIRE_GPIOLIB
  285. select ARCH_USES_GETTIMEOFFSET
  286. help
  287. Support for the Cortina Systems Gemini family SoCs
  288. config ARCH_PRIMA2
  289. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  290. select CPU_V7
  291. select GENERIC_TIME
  292. select NO_IOPORT
  293. select GENERIC_CLOCKEVENTS
  294. select CLKDEV_LOOKUP
  295. select GENERIC_IRQ_CHIP
  296. select USE_OF
  297. select ZONE_DMA
  298. help
  299. Support for CSR SiRFSoC ARM Cortex A9 Platform
  300. config ARCH_EBSA110
  301. bool "EBSA-110"
  302. select CPU_SA110
  303. select ISA
  304. select NO_IOPORT
  305. select ARCH_USES_GETTIMEOFFSET
  306. help
  307. This is an evaluation board for the StrongARM processor available
  308. from Digital. It has limited hardware on-board, including an
  309. Ethernet interface, two PCMCIA sockets, two serial ports and a
  310. parallel port.
  311. config ARCH_EP93XX
  312. bool "EP93xx-based"
  313. select CPU_ARM920T
  314. select ARM_AMBA
  315. select ARM_VIC
  316. select CLKDEV_LOOKUP
  317. select ARCH_REQUIRE_GPIOLIB
  318. select ARCH_HAS_HOLES_MEMORYMODEL
  319. select ARCH_USES_GETTIMEOFFSET
  320. help
  321. This enables support for the Cirrus EP93xx series of CPUs.
  322. config ARCH_FOOTBRIDGE
  323. bool "FootBridge"
  324. select CPU_SA110
  325. select FOOTBRIDGE
  326. select GENERIC_CLOCKEVENTS
  327. help
  328. Support for systems based on the DC21285 companion chip
  329. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  330. config ARCH_MXC
  331. bool "Freescale MXC/iMX-based"
  332. select GENERIC_CLOCKEVENTS
  333. select ARCH_REQUIRE_GPIOLIB
  334. select CLKDEV_LOOKUP
  335. select CLKSRC_MMIO
  336. select GENERIC_IRQ_CHIP
  337. select HAVE_SCHED_CLOCK
  338. help
  339. Support for Freescale MXC/iMX-based family of processors
  340. config ARCH_MXS
  341. bool "Freescale MXS-based"
  342. select GENERIC_CLOCKEVENTS
  343. select ARCH_REQUIRE_GPIOLIB
  344. select CLKDEV_LOOKUP
  345. select CLKSRC_MMIO
  346. help
  347. Support for Freescale MXS-based family of processors
  348. config ARCH_NETX
  349. bool "Hilscher NetX based"
  350. select CLKSRC_MMIO
  351. select CPU_ARM926T
  352. select ARM_VIC
  353. select GENERIC_CLOCKEVENTS
  354. help
  355. This enables support for systems based on the Hilscher NetX Soc
  356. config ARCH_H720X
  357. bool "Hynix HMS720x-based"
  358. select CPU_ARM720T
  359. select ISA_DMA_API
  360. select ARCH_USES_GETTIMEOFFSET
  361. help
  362. This enables support for systems based on the Hynix HMS720x
  363. config ARCH_IOP13XX
  364. bool "IOP13xx-based"
  365. depends on MMU
  366. select CPU_XSC3
  367. select PLAT_IOP
  368. select PCI
  369. select ARCH_SUPPORTS_MSI
  370. select VMSPLIT_1G
  371. help
  372. Support for Intel's IOP13XX (XScale) family of processors.
  373. config ARCH_IOP32X
  374. bool "IOP32x-based"
  375. depends on MMU
  376. select CPU_XSCALE
  377. select PLAT_IOP
  378. select PCI
  379. select ARCH_REQUIRE_GPIOLIB
  380. help
  381. Support for Intel's 80219 and IOP32X (XScale) family of
  382. processors.
  383. config ARCH_IOP33X
  384. bool "IOP33x-based"
  385. depends on MMU
  386. select CPU_XSCALE
  387. select PLAT_IOP
  388. select PCI
  389. select ARCH_REQUIRE_GPIOLIB
  390. help
  391. Support for Intel's IOP33X (XScale) family of processors.
  392. config ARCH_IXP23XX
  393. bool "IXP23XX-based"
  394. depends on MMU
  395. select CPU_XSC3
  396. select PCI
  397. select ARCH_USES_GETTIMEOFFSET
  398. help
  399. Support for Intel's IXP23xx (XScale) family of processors.
  400. config ARCH_IXP2000
  401. bool "IXP2400/2800-based"
  402. depends on MMU
  403. select CPU_XSCALE
  404. select PCI
  405. select ARCH_USES_GETTIMEOFFSET
  406. help
  407. Support for Intel's IXP2400/2800 (XScale) family of processors.
  408. config ARCH_IXP4XX
  409. bool "IXP4xx-based"
  410. depends on MMU
  411. select CLKSRC_MMIO
  412. select CPU_XSCALE
  413. select GENERIC_GPIO
  414. select GENERIC_CLOCKEVENTS
  415. select HAVE_SCHED_CLOCK
  416. select MIGHT_HAVE_PCI
  417. select DMABOUNCE if PCI
  418. help
  419. Support for Intel's IXP4XX (XScale) family of processors.
  420. config ARCH_DOVE
  421. bool "Marvell Dove"
  422. select CPU_V7
  423. select PCI
  424. select ARCH_REQUIRE_GPIOLIB
  425. select GENERIC_CLOCKEVENTS
  426. select PLAT_ORION
  427. help
  428. Support for the Marvell Dove SoC 88AP510
  429. config ARCH_KIRKWOOD
  430. bool "Marvell Kirkwood"
  431. select CPU_FEROCEON
  432. select PCI
  433. select ARCH_REQUIRE_GPIOLIB
  434. select GENERIC_CLOCKEVENTS
  435. select PLAT_ORION
  436. help
  437. Support for the following Marvell Kirkwood series SoCs:
  438. 88F6180, 88F6192 and 88F6281.
  439. config ARCH_LPC32XX
  440. bool "NXP LPC32XX"
  441. select CLKSRC_MMIO
  442. select CPU_ARM926T
  443. select ARCH_REQUIRE_GPIOLIB
  444. select HAVE_IDE
  445. select ARM_AMBA
  446. select USB_ARCH_HAS_OHCI
  447. select CLKDEV_LOOKUP
  448. select GENERIC_TIME
  449. select GENERIC_CLOCKEVENTS
  450. help
  451. Support for the NXP LPC32XX family of processors
  452. config ARCH_MV78XX0
  453. bool "Marvell MV78xx0"
  454. select CPU_FEROCEON
  455. select PCI
  456. select ARCH_REQUIRE_GPIOLIB
  457. select GENERIC_CLOCKEVENTS
  458. select PLAT_ORION
  459. help
  460. Support for the following Marvell MV78xx0 series SoCs:
  461. MV781x0, MV782x0.
  462. config ARCH_ORION5X
  463. bool "Marvell Orion"
  464. depends on MMU
  465. select CPU_FEROCEON
  466. select PCI
  467. select ARCH_REQUIRE_GPIOLIB
  468. select GENERIC_CLOCKEVENTS
  469. select PLAT_ORION
  470. help
  471. Support for the following Marvell Orion 5x series SoCs:
  472. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  473. Orion-2 (5281), Orion-1-90 (6183).
  474. config ARCH_MMP
  475. bool "Marvell PXA168/910/MMP2"
  476. depends on MMU
  477. select ARCH_REQUIRE_GPIOLIB
  478. select CLKDEV_LOOKUP
  479. select GENERIC_CLOCKEVENTS
  480. select HAVE_SCHED_CLOCK
  481. select TICK_ONESHOT
  482. select PLAT_PXA
  483. select SPARSE_IRQ
  484. help
  485. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  486. config ARCH_KS8695
  487. bool "Micrel/Kendin KS8695"
  488. select CPU_ARM922T
  489. select ARCH_REQUIRE_GPIOLIB
  490. select ARCH_USES_GETTIMEOFFSET
  491. help
  492. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  493. System-on-Chip devices.
  494. config ARCH_W90X900
  495. bool "Nuvoton W90X900 CPU"
  496. select CPU_ARM926T
  497. select ARCH_REQUIRE_GPIOLIB
  498. select CLKDEV_LOOKUP
  499. select CLKSRC_MMIO
  500. select GENERIC_CLOCKEVENTS
  501. help
  502. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  503. At present, the w90x900 has been renamed nuc900, regarding
  504. the ARM series product line, you can login the following
  505. link address to know more.
  506. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  507. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  508. config ARCH_NUC93X
  509. bool "Nuvoton NUC93X CPU"
  510. select CPU_ARM926T
  511. select CLKDEV_LOOKUP
  512. help
  513. Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
  514. low-power and high performance MPEG-4/JPEG multimedia controller chip.
  515. config ARCH_TEGRA
  516. bool "NVIDIA Tegra"
  517. select CLKDEV_LOOKUP
  518. select CLKSRC_MMIO
  519. select GENERIC_TIME
  520. select GENERIC_CLOCKEVENTS
  521. select GENERIC_GPIO
  522. select HAVE_CLK
  523. select HAVE_SCHED_CLOCK
  524. select ARCH_HAS_CPUFREQ
  525. help
  526. This enables support for NVIDIA Tegra based systems (Tegra APX,
  527. Tegra 6xx and Tegra 2 series).
  528. config ARCH_PNX4008
  529. bool "Philips Nexperia PNX4008 Mobile"
  530. select CPU_ARM926T
  531. select CLKDEV_LOOKUP
  532. select ARCH_USES_GETTIMEOFFSET
  533. help
  534. This enables support for Philips PNX4008 mobile platform.
  535. config ARCH_PXA
  536. bool "PXA2xx/PXA3xx-based"
  537. depends on MMU
  538. select ARCH_MTD_XIP
  539. select ARCH_HAS_CPUFREQ
  540. select CLKDEV_LOOKUP
  541. select CLKSRC_MMIO
  542. select ARCH_REQUIRE_GPIOLIB
  543. select GENERIC_CLOCKEVENTS
  544. select HAVE_SCHED_CLOCK
  545. select TICK_ONESHOT
  546. select PLAT_PXA
  547. select SPARSE_IRQ
  548. select AUTO_ZRELADDR
  549. select MULTI_IRQ_HANDLER
  550. help
  551. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  552. config ARCH_MSM
  553. bool "Qualcomm MSM"
  554. select HAVE_CLK
  555. select GENERIC_CLOCKEVENTS
  556. select ARCH_REQUIRE_GPIOLIB
  557. select CLKDEV_LOOKUP
  558. help
  559. Support for Qualcomm MSM/QSD based systems. This runs on the
  560. apps processor of the MSM/QSD and depends on a shared memory
  561. interface to the modem processor which runs the baseband
  562. stack and controls some vital subsystems
  563. (clock and power control, etc).
  564. config ARCH_SHMOBILE
  565. bool "Renesas SH-Mobile / R-Mobile"
  566. select HAVE_CLK
  567. select CLKDEV_LOOKUP
  568. select HAVE_MACH_CLKDEV
  569. select GENERIC_CLOCKEVENTS
  570. select NO_IOPORT
  571. select SPARSE_IRQ
  572. select MULTI_IRQ_HANDLER
  573. select PM_GENERIC_DOMAINS if PM
  574. help
  575. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  576. config ARCH_RPC
  577. bool "RiscPC"
  578. select ARCH_ACORN
  579. select FIQ
  580. select TIMER_ACORN
  581. select ARCH_MAY_HAVE_PC_FDC
  582. select HAVE_PATA_PLATFORM
  583. select ISA_DMA_API
  584. select NO_IOPORT
  585. select ARCH_SPARSEMEM_ENABLE
  586. select ARCH_USES_GETTIMEOFFSET
  587. help
  588. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  589. CD-ROM interface, serial and parallel port, and the floppy drive.
  590. config ARCH_SA1100
  591. bool "SA1100-based"
  592. select CLKSRC_MMIO
  593. select CPU_SA1100
  594. select ISA
  595. select ARCH_SPARSEMEM_ENABLE
  596. select ARCH_MTD_XIP
  597. select ARCH_HAS_CPUFREQ
  598. select CPU_FREQ
  599. select GENERIC_CLOCKEVENTS
  600. select HAVE_CLK
  601. select HAVE_SCHED_CLOCK
  602. select TICK_ONESHOT
  603. select ARCH_REQUIRE_GPIOLIB
  604. help
  605. Support for StrongARM 11x0 based boards.
  606. config ARCH_S3C2410
  607. bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
  608. select GENERIC_GPIO
  609. select ARCH_HAS_CPUFREQ
  610. select HAVE_CLK
  611. select CLKDEV_LOOKUP
  612. select ARCH_USES_GETTIMEOFFSET
  613. select HAVE_S3C2410_I2C if I2C
  614. help
  615. Samsung S3C2410X CPU based systems, such as the Simtec Electronics
  616. BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
  617. the Samsung SMDK2410 development board (and derivatives).
  618. Note, the S3C2416 and the S3C2450 are so close that they even share
  619. the same SoC ID code. This means that there is no separate machine
  620. directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
  621. config ARCH_S3C64XX
  622. bool "Samsung S3C64XX"
  623. select PLAT_SAMSUNG
  624. select CPU_V6
  625. select ARM_VIC
  626. select HAVE_CLK
  627. select CLKDEV_LOOKUP
  628. select NO_IOPORT
  629. select ARCH_USES_GETTIMEOFFSET
  630. select ARCH_HAS_CPUFREQ
  631. select ARCH_REQUIRE_GPIOLIB
  632. select SAMSUNG_CLKSRC
  633. select SAMSUNG_IRQ_VIC_TIMER
  634. select SAMSUNG_IRQ_UART
  635. select S3C_GPIO_TRACK
  636. select S3C_GPIO_PULL_UPDOWN
  637. select S3C_GPIO_CFG_S3C24XX
  638. select S3C_GPIO_CFG_S3C64XX
  639. select S3C_DEV_NAND
  640. select USB_ARCH_HAS_OHCI
  641. select SAMSUNG_GPIOLIB_4BIT
  642. select HAVE_S3C2410_I2C if I2C
  643. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  644. help
  645. Samsung S3C64XX series based systems
  646. config ARCH_S5P64X0
  647. bool "Samsung S5P6440 S5P6450"
  648. select CPU_V6
  649. select GENERIC_GPIO
  650. select HAVE_CLK
  651. select CLKDEV_LOOKUP
  652. select CLKSRC_MMIO
  653. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  654. select GENERIC_CLOCKEVENTS
  655. select HAVE_SCHED_CLOCK
  656. select HAVE_S3C2410_I2C if I2C
  657. select HAVE_S3C_RTC if RTC_CLASS
  658. help
  659. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  660. SMDK6450.
  661. config ARCH_S5PC100
  662. bool "Samsung S5PC100"
  663. select GENERIC_GPIO
  664. select HAVE_CLK
  665. select CLKDEV_LOOKUP
  666. select CPU_V7
  667. select ARM_L1_CACHE_SHIFT_6
  668. select ARCH_USES_GETTIMEOFFSET
  669. select HAVE_S3C2410_I2C if I2C
  670. select HAVE_S3C_RTC if RTC_CLASS
  671. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  672. help
  673. Samsung S5PC100 series based systems
  674. config ARCH_S5PV210
  675. bool "Samsung S5PV210/S5PC110"
  676. select CPU_V7
  677. select ARCH_SPARSEMEM_ENABLE
  678. select ARCH_HAS_HOLES_MEMORYMODEL
  679. select GENERIC_GPIO
  680. select HAVE_CLK
  681. select CLKDEV_LOOKUP
  682. select CLKSRC_MMIO
  683. select ARM_L1_CACHE_SHIFT_6
  684. select ARCH_HAS_CPUFREQ
  685. select GENERIC_CLOCKEVENTS
  686. select HAVE_SCHED_CLOCK
  687. select HAVE_S3C2410_I2C if I2C
  688. select HAVE_S3C_RTC if RTC_CLASS
  689. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  690. help
  691. Samsung S5PV210/S5PC110 series based systems
  692. config ARCH_EXYNOS4
  693. bool "Samsung EXYNOS4"
  694. select CPU_V7
  695. select ARCH_SPARSEMEM_ENABLE
  696. select ARCH_HAS_HOLES_MEMORYMODEL
  697. select GENERIC_GPIO
  698. select HAVE_CLK
  699. select CLKDEV_LOOKUP
  700. select ARCH_HAS_CPUFREQ
  701. select GENERIC_CLOCKEVENTS
  702. select HAVE_S3C_RTC if RTC_CLASS
  703. select HAVE_S3C2410_I2C if I2C
  704. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  705. help
  706. Samsung EXYNOS4 series based systems
  707. config ARCH_SHARK
  708. bool "Shark"
  709. select CPU_SA110
  710. select ISA
  711. select ISA_DMA
  712. select ZONE_DMA
  713. select PCI
  714. select ARCH_USES_GETTIMEOFFSET
  715. help
  716. Support for the StrongARM based Digital DNARD machine, also known
  717. as "Shark" (<http://www.shark-linux.de/shark.html>).
  718. config ARCH_TCC_926
  719. bool "Telechips TCC ARM926-based systems"
  720. select CLKSRC_MMIO
  721. select CPU_ARM926T
  722. select HAVE_CLK
  723. select CLKDEV_LOOKUP
  724. select GENERIC_CLOCKEVENTS
  725. help
  726. Support for Telechips TCC ARM926-based systems.
  727. config ARCH_U300
  728. bool "ST-Ericsson U300 Series"
  729. depends on MMU
  730. select CLKSRC_MMIO
  731. select CPU_ARM926T
  732. select HAVE_SCHED_CLOCK
  733. select HAVE_TCM
  734. select ARM_AMBA
  735. select ARM_VIC
  736. select GENERIC_CLOCKEVENTS
  737. select CLKDEV_LOOKUP
  738. select HAVE_MACH_CLKDEV
  739. select GENERIC_GPIO
  740. help
  741. Support for ST-Ericsson U300 series mobile platforms.
  742. config ARCH_U8500
  743. bool "ST-Ericsson U8500 Series"
  744. select CPU_V7
  745. select ARM_AMBA
  746. select GENERIC_CLOCKEVENTS
  747. select CLKDEV_LOOKUP
  748. select ARCH_REQUIRE_GPIOLIB
  749. select ARCH_HAS_CPUFREQ
  750. help
  751. Support for ST-Ericsson's Ux500 architecture
  752. config ARCH_NOMADIK
  753. bool "STMicroelectronics Nomadik"
  754. select ARM_AMBA
  755. select ARM_VIC
  756. select CPU_ARM926T
  757. select CLKDEV_LOOKUP
  758. select GENERIC_CLOCKEVENTS
  759. select ARCH_REQUIRE_GPIOLIB
  760. help
  761. Support for the Nomadik platform by ST-Ericsson
  762. config ARCH_DAVINCI
  763. bool "TI DaVinci"
  764. select GENERIC_CLOCKEVENTS
  765. select ARCH_REQUIRE_GPIOLIB
  766. select ZONE_DMA
  767. select HAVE_IDE
  768. select CLKDEV_LOOKUP
  769. select GENERIC_ALLOCATOR
  770. select GENERIC_IRQ_CHIP
  771. select ARCH_HAS_HOLES_MEMORYMODEL
  772. help
  773. Support for TI's DaVinci platform.
  774. config ARCH_OMAP
  775. bool "TI OMAP"
  776. select HAVE_CLK
  777. select ARCH_REQUIRE_GPIOLIB
  778. select ARCH_HAS_CPUFREQ
  779. select CLKSRC_MMIO
  780. select GENERIC_CLOCKEVENTS
  781. select HAVE_SCHED_CLOCK
  782. select ARCH_HAS_HOLES_MEMORYMODEL
  783. help
  784. Support for TI's OMAP platform (OMAP1/2/3/4).
  785. config PLAT_SPEAR
  786. bool "ST SPEAr"
  787. select ARM_AMBA
  788. select ARCH_REQUIRE_GPIOLIB
  789. select CLKDEV_LOOKUP
  790. select CLKSRC_MMIO
  791. select GENERIC_CLOCKEVENTS
  792. select HAVE_CLK
  793. help
  794. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  795. config ARCH_VT8500
  796. bool "VIA/WonderMedia 85xx"
  797. select CPU_ARM926T
  798. select GENERIC_GPIO
  799. select ARCH_HAS_CPUFREQ
  800. select GENERIC_CLOCKEVENTS
  801. select ARCH_REQUIRE_GPIOLIB
  802. select HAVE_PWM
  803. help
  804. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  805. config ARCH_ZYNQ
  806. bool "Xilinx Zynq ARM Cortex A9 Platform"
  807. select CPU_V7
  808. select GENERIC_TIME
  809. select GENERIC_CLOCKEVENTS
  810. select CLKDEV_LOOKUP
  811. select ARM_GIC
  812. select ARM_AMBA
  813. select ICST
  814. select USE_OF
  815. help
  816. Support for Xilinx Zynq ARM Cortex A9 Platform
  817. endchoice
  818. #
  819. # This is sorted alphabetically by mach-* pathname. However, plat-*
  820. # Kconfigs may be included either alphabetically (according to the
  821. # plat- suffix) or along side the corresponding mach-* source.
  822. #
  823. source "arch/arm/mach-at91/Kconfig"
  824. source "arch/arm/mach-bcmring/Kconfig"
  825. source "arch/arm/mach-clps711x/Kconfig"
  826. source "arch/arm/mach-cns3xxx/Kconfig"
  827. source "arch/arm/mach-davinci/Kconfig"
  828. source "arch/arm/mach-dove/Kconfig"
  829. source "arch/arm/mach-ep93xx/Kconfig"
  830. source "arch/arm/mach-footbridge/Kconfig"
  831. source "arch/arm/mach-gemini/Kconfig"
  832. source "arch/arm/mach-h720x/Kconfig"
  833. source "arch/arm/mach-integrator/Kconfig"
  834. source "arch/arm/mach-iop32x/Kconfig"
  835. source "arch/arm/mach-iop33x/Kconfig"
  836. source "arch/arm/mach-iop13xx/Kconfig"
  837. source "arch/arm/mach-ixp4xx/Kconfig"
  838. source "arch/arm/mach-ixp2000/Kconfig"
  839. source "arch/arm/mach-ixp23xx/Kconfig"
  840. source "arch/arm/mach-kirkwood/Kconfig"
  841. source "arch/arm/mach-ks8695/Kconfig"
  842. source "arch/arm/mach-lpc32xx/Kconfig"
  843. source "arch/arm/mach-msm/Kconfig"
  844. source "arch/arm/mach-mv78xx0/Kconfig"
  845. source "arch/arm/plat-mxc/Kconfig"
  846. source "arch/arm/mach-mxs/Kconfig"
  847. source "arch/arm/mach-netx/Kconfig"
  848. source "arch/arm/mach-nomadik/Kconfig"
  849. source "arch/arm/plat-nomadik/Kconfig"
  850. source "arch/arm/mach-nuc93x/Kconfig"
  851. source "arch/arm/plat-omap/Kconfig"
  852. source "arch/arm/mach-omap1/Kconfig"
  853. source "arch/arm/mach-omap2/Kconfig"
  854. source "arch/arm/mach-orion5x/Kconfig"
  855. source "arch/arm/mach-pxa/Kconfig"
  856. source "arch/arm/plat-pxa/Kconfig"
  857. source "arch/arm/mach-mmp/Kconfig"
  858. source "arch/arm/mach-realview/Kconfig"
  859. source "arch/arm/mach-sa1100/Kconfig"
  860. source "arch/arm/plat-samsung/Kconfig"
  861. source "arch/arm/plat-s3c24xx/Kconfig"
  862. source "arch/arm/plat-s5p/Kconfig"
  863. source "arch/arm/plat-spear/Kconfig"
  864. source "arch/arm/plat-tcc/Kconfig"
  865. if ARCH_S3C2410
  866. source "arch/arm/mach-s3c2410/Kconfig"
  867. source "arch/arm/mach-s3c2412/Kconfig"
  868. source "arch/arm/mach-s3c2416/Kconfig"
  869. source "arch/arm/mach-s3c2440/Kconfig"
  870. source "arch/arm/mach-s3c2443/Kconfig"
  871. endif
  872. if ARCH_S3C64XX
  873. source "arch/arm/mach-s3c64xx/Kconfig"
  874. endif
  875. source "arch/arm/mach-s5p64x0/Kconfig"
  876. source "arch/arm/mach-s5pc100/Kconfig"
  877. source "arch/arm/mach-s5pv210/Kconfig"
  878. source "arch/arm/mach-exynos4/Kconfig"
  879. source "arch/arm/mach-shmobile/Kconfig"
  880. source "arch/arm/mach-tegra/Kconfig"
  881. source "arch/arm/mach-u300/Kconfig"
  882. source "arch/arm/mach-ux500/Kconfig"
  883. source "arch/arm/mach-versatile/Kconfig"
  884. source "arch/arm/mach-vexpress/Kconfig"
  885. source "arch/arm/plat-versatile/Kconfig"
  886. source "arch/arm/mach-vt8500/Kconfig"
  887. source "arch/arm/mach-w90x900/Kconfig"
  888. # Definitions to make life easier
  889. config ARCH_ACORN
  890. bool
  891. config PLAT_IOP
  892. bool
  893. select GENERIC_CLOCKEVENTS
  894. select HAVE_SCHED_CLOCK
  895. config PLAT_ORION
  896. bool
  897. select CLKSRC_MMIO
  898. select GENERIC_IRQ_CHIP
  899. select HAVE_SCHED_CLOCK
  900. config PLAT_PXA
  901. bool
  902. config PLAT_VERSATILE
  903. bool
  904. config ARM_TIMER_SP804
  905. bool
  906. select CLKSRC_MMIO
  907. source arch/arm/mm/Kconfig
  908. config IWMMXT
  909. bool "Enable iWMMXt support"
  910. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  911. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  912. help
  913. Enable support for iWMMXt context switching at run time if
  914. running on a CPU that supports it.
  915. # bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
  916. config XSCALE_PMU
  917. bool
  918. depends on CPU_XSCALE && !XSCALE_PMU_TIMER
  919. default y
  920. config CPU_HAS_PMU
  921. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  922. (!ARCH_OMAP3 || OMAP3_EMU)
  923. default y
  924. bool
  925. config MULTI_IRQ_HANDLER
  926. bool
  927. help
  928. Allow each machine to specify it's own IRQ handler at run time.
  929. if !MMU
  930. source "arch/arm/Kconfig-nommu"
  931. endif
  932. config ARM_ERRATA_411920
  933. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  934. depends on CPU_V6 || CPU_V6K
  935. help
  936. Invalidation of the Instruction Cache operation can
  937. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  938. It does not affect the MPCore. This option enables the ARM Ltd.
  939. recommended workaround.
  940. config ARM_ERRATA_430973
  941. bool "ARM errata: Stale prediction on replaced interworking branch"
  942. depends on CPU_V7
  943. help
  944. This option enables the workaround for the 430973 Cortex-A8
  945. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  946. interworking branch is replaced with another code sequence at the
  947. same virtual address, whether due to self-modifying code or virtual
  948. to physical address re-mapping, Cortex-A8 does not recover from the
  949. stale interworking branch prediction. This results in Cortex-A8
  950. executing the new code sequence in the incorrect ARM or Thumb state.
  951. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  952. and also flushes the branch target cache at every context switch.
  953. Note that setting specific bits in the ACTLR register may not be
  954. available in non-secure mode.
  955. config ARM_ERRATA_458693
  956. bool "ARM errata: Processor deadlock when a false hazard is created"
  957. depends on CPU_V7
  958. help
  959. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  960. erratum. For very specific sequences of memory operations, it is
  961. possible for a hazard condition intended for a cache line to instead
  962. be incorrectly associated with a different cache line. This false
  963. hazard might then cause a processor deadlock. The workaround enables
  964. the L1 caching of the NEON accesses and disables the PLD instruction
  965. in the ACTLR register. Note that setting specific bits in the ACTLR
  966. register may not be available in non-secure mode.
  967. config ARM_ERRATA_460075
  968. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  969. depends on CPU_V7
  970. help
  971. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  972. erratum. Any asynchronous access to the L2 cache may encounter a
  973. situation in which recent store transactions to the L2 cache are lost
  974. and overwritten with stale memory contents from external memory. The
  975. workaround disables the write-allocate mode for the L2 cache via the
  976. ACTLR register. Note that setting specific bits in the ACTLR register
  977. may not be available in non-secure mode.
  978. config ARM_ERRATA_742230
  979. bool "ARM errata: DMB operation may be faulty"
  980. depends on CPU_V7 && SMP
  981. help
  982. This option enables the workaround for the 742230 Cortex-A9
  983. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  984. between two write operations may not ensure the correct visibility
  985. ordering of the two writes. This workaround sets a specific bit in
  986. the diagnostic register of the Cortex-A9 which causes the DMB
  987. instruction to behave as a DSB, ensuring the correct behaviour of
  988. the two writes.
  989. config ARM_ERRATA_742231
  990. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  991. depends on CPU_V7 && SMP
  992. help
  993. This option enables the workaround for the 742231 Cortex-A9
  994. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  995. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  996. accessing some data located in the same cache line, may get corrupted
  997. data due to bad handling of the address hazard when the line gets
  998. replaced from one of the CPUs at the same time as another CPU is
  999. accessing it. This workaround sets specific bits in the diagnostic
  1000. register of the Cortex-A9 which reduces the linefill issuing
  1001. capabilities of the processor.
  1002. config PL310_ERRATA_588369
  1003. bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
  1004. depends on CACHE_L2X0
  1005. help
  1006. The PL310 L2 cache controller implements three types of Clean &
  1007. Invalidate maintenance operations: by Physical Address
  1008. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1009. They are architecturally defined to behave as the execution of a
  1010. clean operation followed immediately by an invalidate operation,
  1011. both performing to the same memory location. This functionality
  1012. is not correctly implemented in PL310 as clean lines are not
  1013. invalidated as a result of these operations.
  1014. config ARM_ERRATA_720789
  1015. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1016. depends on CPU_V7 && SMP
  1017. help
  1018. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1019. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1020. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1021. As a consequence of this erratum, some TLB entries which should be
  1022. invalidated are not, resulting in an incoherency in the system page
  1023. tables. The workaround changes the TLB flushing routines to invalidate
  1024. entries regardless of the ASID.
  1025. config PL310_ERRATA_727915
  1026. bool "Background Clean & Invalidate by Way operation can cause data corruption"
  1027. depends on CACHE_L2X0
  1028. help
  1029. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1030. operation (offset 0x7FC). This operation runs in background so that
  1031. PL310 can handle normal accesses while it is in progress. Under very
  1032. rare circumstances, due to this erratum, write data can be lost when
  1033. PL310 treats a cacheable write transaction during a Clean &
  1034. Invalidate by Way operation.
  1035. config ARM_ERRATA_743622
  1036. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1037. depends on CPU_V7
  1038. help
  1039. This option enables the workaround for the 743622 Cortex-A9
  1040. (r2p0..r2p2) erratum. Under very rare conditions, a faulty
  1041. optimisation in the Cortex-A9 Store Buffer may lead to data
  1042. corruption. This workaround sets a specific bit in the diagnostic
  1043. register of the Cortex-A9 which disables the Store Buffer
  1044. optimisation, preventing the defect from occurring. This has no
  1045. visible impact on the overall performance or power consumption of the
  1046. processor.
  1047. config ARM_ERRATA_751472
  1048. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1049. depends on CPU_V7 && SMP
  1050. help
  1051. This option enables the workaround for the 751472 Cortex-A9 (prior
  1052. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1053. completion of a following broadcasted operation if the second
  1054. operation is received by a CPU before the ICIALLUIS has completed,
  1055. potentially leading to corrupted entries in the cache or TLB.
  1056. config ARM_ERRATA_753970
  1057. bool "ARM errata: cache sync operation may be faulty"
  1058. depends on CACHE_PL310
  1059. help
  1060. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1061. Under some condition the effect of cache sync operation on
  1062. the store buffer still remains when the operation completes.
  1063. This means that the store buffer is always asked to drain and
  1064. this prevents it from merging any further writes. The workaround
  1065. is to replace the normal offset of cache sync operation (0x730)
  1066. by another offset targeting an unmapped PL310 register 0x740.
  1067. This has the same effect as the cache sync operation: store buffer
  1068. drain and waiting for all buffers empty.
  1069. config ARM_ERRATA_754322
  1070. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1071. depends on CPU_V7
  1072. help
  1073. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1074. r3p*) erratum. A speculative memory access may cause a page table walk
  1075. which starts prior to an ASID switch but completes afterwards. This
  1076. can populate the micro-TLB with a stale entry which may be hit with
  1077. the new ASID. This workaround places two dsb instructions in the mm
  1078. switching code so that no page table walks can cross the ASID switch.
  1079. config ARM_ERRATA_754327
  1080. bool "ARM errata: no automatic Store Buffer drain"
  1081. depends on CPU_V7 && SMP
  1082. help
  1083. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1084. r2p0) erratum. The Store Buffer does not have any automatic draining
  1085. mechanism and therefore a livelock may occur if an external agent
  1086. continuously polls a memory location waiting to observe an update.
  1087. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1088. written polling loops from denying visibility of updates to memory.
  1089. config ARM_ERRATA_364296
  1090. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1091. depends on CPU_V6 && !SMP
  1092. help
  1093. This options enables the workaround for the 364296 ARM1136
  1094. r0p2 erratum (possible cache data corruption with
  1095. hit-under-miss enabled). It sets the undocumented bit 31 in
  1096. the auxiliary control register and the FI bit in the control
  1097. register, thus disabling hit-under-miss without putting the
  1098. processor into full low interrupt latency mode. ARM11MPCore
  1099. is not affected.
  1100. endmenu
  1101. source "arch/arm/common/Kconfig"
  1102. menu "Bus support"
  1103. config ARM_AMBA
  1104. bool
  1105. config ISA
  1106. bool
  1107. help
  1108. Find out whether you have ISA slots on your motherboard. ISA is the
  1109. name of a bus system, i.e. the way the CPU talks to the other stuff
  1110. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1111. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1112. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1113. # Select ISA DMA controller support
  1114. config ISA_DMA
  1115. bool
  1116. select ISA_DMA_API
  1117. # Select ISA DMA interface
  1118. config ISA_DMA_API
  1119. bool
  1120. config PCI
  1121. bool "PCI support" if MIGHT_HAVE_PCI
  1122. help
  1123. Find out whether you have a PCI motherboard. PCI is the name of a
  1124. bus system, i.e. the way the CPU talks to the other stuff inside
  1125. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1126. VESA. If you have PCI, say Y, otherwise N.
  1127. config PCI_DOMAINS
  1128. bool
  1129. depends on PCI
  1130. config PCI_NANOENGINE
  1131. bool "BSE nanoEngine PCI support"
  1132. depends on SA1100_NANOENGINE
  1133. help
  1134. Enable PCI on the BSE nanoEngine board.
  1135. config PCI_SYSCALL
  1136. def_bool PCI
  1137. # Select the host bridge type
  1138. config PCI_HOST_VIA82C505
  1139. bool
  1140. depends on PCI && ARCH_SHARK
  1141. default y
  1142. config PCI_HOST_ITE8152
  1143. bool
  1144. depends on PCI && MACH_ARMCORE
  1145. default y
  1146. select DMABOUNCE
  1147. source "drivers/pci/Kconfig"
  1148. source "drivers/pcmcia/Kconfig"
  1149. endmenu
  1150. menu "Kernel Features"
  1151. source "kernel/time/Kconfig"
  1152. config SMP
  1153. bool "Symmetric Multi-Processing"
  1154. depends on CPU_V6K || CPU_V7
  1155. depends on GENERIC_CLOCKEVENTS
  1156. depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
  1157. MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
  1158. ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
  1159. ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE
  1160. select USE_GENERIC_SMP_HELPERS
  1161. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1162. help
  1163. This enables support for systems with more than one CPU. If you have
  1164. a system with only one CPU, like most personal computers, say N. If
  1165. you have a system with more than one CPU, say Y.
  1166. If you say N here, the kernel will run on single and multiprocessor
  1167. machines, but will use only one CPU of a multiprocessor machine. If
  1168. you say Y here, the kernel will run on many, but not all, single
  1169. processor machines. On a single processor machine, the kernel will
  1170. run faster if you say N here.
  1171. See also <file:Documentation/i386/IO-APIC.txt>,
  1172. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1173. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1174. If you don't know what to do here, say N.
  1175. config SMP_ON_UP
  1176. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1177. depends on EXPERIMENTAL
  1178. depends on SMP && !XIP_KERNEL
  1179. default y
  1180. help
  1181. SMP kernels contain instructions which fail on non-SMP processors.
  1182. Enabling this option allows the kernel to modify itself to make
  1183. these instructions safe. Disabling it allows about 1K of space
  1184. savings.
  1185. If you don't know what to do here, say Y.
  1186. config HAVE_ARM_SCU
  1187. bool
  1188. help
  1189. This option enables support for the ARM system coherency unit
  1190. config HAVE_ARM_TWD
  1191. bool
  1192. depends on SMP
  1193. select TICK_ONESHOT
  1194. help
  1195. This options enables support for the ARM timer and watchdog unit
  1196. choice
  1197. prompt "Memory split"
  1198. default VMSPLIT_3G
  1199. help
  1200. Select the desired split between kernel and user memory.
  1201. If you are not absolutely sure what you are doing, leave this
  1202. option alone!
  1203. config VMSPLIT_3G
  1204. bool "3G/1G user/kernel split"
  1205. config VMSPLIT_2G
  1206. bool "2G/2G user/kernel split"
  1207. config VMSPLIT_1G
  1208. bool "1G/3G user/kernel split"
  1209. endchoice
  1210. config PAGE_OFFSET
  1211. hex
  1212. default 0x40000000 if VMSPLIT_1G
  1213. default 0x80000000 if VMSPLIT_2G
  1214. default 0xC0000000
  1215. config NR_CPUS
  1216. int "Maximum number of CPUs (2-32)"
  1217. range 2 32
  1218. depends on SMP
  1219. default "4"
  1220. config HOTPLUG_CPU
  1221. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1222. depends on SMP && HOTPLUG && EXPERIMENTAL
  1223. help
  1224. Say Y here to experiment with turning CPUs off and on. CPUs
  1225. can be controlled through /sys/devices/system/cpu.
  1226. config LOCAL_TIMERS
  1227. bool "Use local timer interrupts"
  1228. depends on SMP
  1229. default y
  1230. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1231. help
  1232. Enable support for local timers on SMP platforms, rather then the
  1233. legacy IPI broadcast method. Local timers allows the system
  1234. accounting to be spread across the timer interval, preventing a
  1235. "thundering herd" at every timer tick.
  1236. source kernel/Kconfig.preempt
  1237. config HZ
  1238. int
  1239. default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
  1240. ARCH_S5PV210 || ARCH_EXYNOS4
  1241. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1242. default AT91_TIMER_HZ if ARCH_AT91
  1243. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1244. default 100
  1245. config THUMB2_KERNEL
  1246. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1247. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1248. select AEABI
  1249. select ARM_ASM_UNIFIED
  1250. help
  1251. By enabling this option, the kernel will be compiled in
  1252. Thumb-2 mode. A compiler/assembler that understand the unified
  1253. ARM-Thumb syntax is needed.
  1254. If unsure, say N.
  1255. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1256. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1257. depends on THUMB2_KERNEL && MODULES
  1258. default y
  1259. help
  1260. Various binutils versions can resolve Thumb-2 branches to
  1261. locally-defined, preemptible global symbols as short-range "b.n"
  1262. branch instructions.
  1263. This is a problem, because there's no guarantee the final
  1264. destination of the symbol, or any candidate locations for a
  1265. trampoline, are within range of the branch. For this reason, the
  1266. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1267. relocation in modules at all, and it makes little sense to add
  1268. support.
  1269. The symptom is that the kernel fails with an "unsupported
  1270. relocation" error when loading some modules.
  1271. Until fixed tools are available, passing
  1272. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1273. code which hits this problem, at the cost of a bit of extra runtime
  1274. stack usage in some cases.
  1275. The problem is described in more detail at:
  1276. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1277. Only Thumb-2 kernels are affected.
  1278. Unless you are sure your tools don't have this problem, say Y.
  1279. config ARM_ASM_UNIFIED
  1280. bool
  1281. config AEABI
  1282. bool "Use the ARM EABI to compile the kernel"
  1283. help
  1284. This option allows for the kernel to be compiled using the latest
  1285. ARM ABI (aka EABI). This is only useful if you are using a user
  1286. space environment that is also compiled with EABI.
  1287. Since there are major incompatibilities between the legacy ABI and
  1288. EABI, especially with regard to structure member alignment, this
  1289. option also changes the kernel syscall calling convention to
  1290. disambiguate both ABIs and allow for backward compatibility support
  1291. (selected with CONFIG_OABI_COMPAT).
  1292. To use this you need GCC version 4.0.0 or later.
  1293. config OABI_COMPAT
  1294. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1295. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1296. default y
  1297. help
  1298. This option preserves the old syscall interface along with the
  1299. new (ARM EABI) one. It also provides a compatibility layer to
  1300. intercept syscalls that have structure arguments which layout
  1301. in memory differs between the legacy ABI and the new ARM EABI
  1302. (only for non "thumb" binaries). This option adds a tiny
  1303. overhead to all syscalls and produces a slightly larger kernel.
  1304. If you know you'll be using only pure EABI user space then you
  1305. can say N here. If this option is not selected and you attempt
  1306. to execute a legacy ABI binary then the result will be
  1307. UNPREDICTABLE (in fact it can be predicted that it won't work
  1308. at all). If in doubt say Y.
  1309. config ARCH_HAS_HOLES_MEMORYMODEL
  1310. bool
  1311. config ARCH_SPARSEMEM_ENABLE
  1312. bool
  1313. config ARCH_SPARSEMEM_DEFAULT
  1314. def_bool ARCH_SPARSEMEM_ENABLE
  1315. config ARCH_SELECT_MEMORY_MODEL
  1316. def_bool ARCH_SPARSEMEM_ENABLE
  1317. config HAVE_ARCH_PFN_VALID
  1318. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1319. config HIGHMEM
  1320. bool "High Memory Support"
  1321. depends on MMU
  1322. help
  1323. The address space of ARM processors is only 4 Gigabytes large
  1324. and it has to accommodate user address space, kernel address
  1325. space as well as some memory mapped IO. That means that, if you
  1326. have a large amount of physical memory and/or IO, not all of the
  1327. memory can be "permanently mapped" by the kernel. The physical
  1328. memory that is not permanently mapped is called "high memory".
  1329. Depending on the selected kernel/user memory split, minimum
  1330. vmalloc space and actual amount of RAM, you may not need this
  1331. option which should result in a slightly faster kernel.
  1332. If unsure, say n.
  1333. config HIGHPTE
  1334. bool "Allocate 2nd-level pagetables from highmem"
  1335. depends on HIGHMEM
  1336. config HW_PERF_EVENTS
  1337. bool "Enable hardware performance counter support for perf events"
  1338. depends on PERF_EVENTS && CPU_HAS_PMU
  1339. default y
  1340. help
  1341. Enable hardware performance counter support for perf events. If
  1342. disabled, perf events will use software events only.
  1343. source "mm/Kconfig"
  1344. config FORCE_MAX_ZONEORDER
  1345. int "Maximum zone order" if ARCH_SHMOBILE
  1346. range 11 64 if ARCH_SHMOBILE
  1347. default "9" if SA1111
  1348. default "11"
  1349. help
  1350. The kernel memory allocator divides physically contiguous memory
  1351. blocks into "zones", where each zone is a power of two number of
  1352. pages. This option selects the largest power of two that the kernel
  1353. keeps in the memory allocator. If you need to allocate very large
  1354. blocks of physically contiguous memory, then you may need to
  1355. increase this value.
  1356. This config option is actually maximum order plus one. For example,
  1357. a value of 11 means that the largest free memory block is 2^10 pages.
  1358. config LEDS
  1359. bool "Timer and CPU usage LEDs"
  1360. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1361. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1362. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1363. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1364. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1365. ARCH_AT91 || ARCH_DAVINCI || \
  1366. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1367. help
  1368. If you say Y here, the LEDs on your machine will be used
  1369. to provide useful information about your current system status.
  1370. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1371. be able to select which LEDs are active using the options below. If
  1372. you are compiling a kernel for the EBSA-110 or the LART however, the
  1373. red LED will simply flash regularly to indicate that the system is
  1374. still functional. It is safe to say Y here if you have a CATS
  1375. system, but the driver will do nothing.
  1376. config LEDS_TIMER
  1377. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1378. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1379. || MACH_OMAP_PERSEUS2
  1380. depends on LEDS
  1381. depends on !GENERIC_CLOCKEVENTS
  1382. default y if ARCH_EBSA110
  1383. help
  1384. If you say Y here, one of the system LEDs (the green one on the
  1385. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1386. will flash regularly to indicate that the system is still
  1387. operational. This is mainly useful to kernel hackers who are
  1388. debugging unstable kernels.
  1389. The LART uses the same LED for both Timer LED and CPU usage LED
  1390. functions. You may choose to use both, but the Timer LED function
  1391. will overrule the CPU usage LED.
  1392. config LEDS_CPU
  1393. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1394. !ARCH_OMAP) \
  1395. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1396. || MACH_OMAP_PERSEUS2
  1397. depends on LEDS
  1398. help
  1399. If you say Y here, the red LED will be used to give a good real
  1400. time indication of CPU usage, by lighting whenever the idle task
  1401. is not currently executing.
  1402. The LART uses the same LED for both Timer LED and CPU usage LED
  1403. functions. You may choose to use both, but the Timer LED function
  1404. will overrule the CPU usage LED.
  1405. config ALIGNMENT_TRAP
  1406. bool
  1407. depends on CPU_CP15_MMU
  1408. default y if !ARCH_EBSA110
  1409. select HAVE_PROC_CPU if PROC_FS
  1410. help
  1411. ARM processors cannot fetch/store information which is not
  1412. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1413. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1414. fetch/store instructions will be emulated in software if you say
  1415. here, which has a severe performance impact. This is necessary for
  1416. correct operation of some network protocols. With an IP-only
  1417. configuration it is safe to say N, otherwise say Y.
  1418. config UACCESS_WITH_MEMCPY
  1419. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1420. depends on MMU && EXPERIMENTAL
  1421. default y if CPU_FEROCEON
  1422. help
  1423. Implement faster copy_to_user and clear_user methods for CPU
  1424. cores where a 8-word STM instruction give significantly higher
  1425. memory write throughput than a sequence of individual 32bit stores.
  1426. A possible side effect is a slight increase in scheduling latency
  1427. between threads sharing the same address space if they invoke
  1428. such copy operations with large buffers.
  1429. However, if the CPU data cache is using a write-allocate mode,
  1430. this option is unlikely to provide any performance gain.
  1431. config SECCOMP
  1432. bool
  1433. prompt "Enable seccomp to safely compute untrusted bytecode"
  1434. ---help---
  1435. This kernel feature is useful for number crunching applications
  1436. that may need to compute untrusted bytecode during their
  1437. execution. By using pipes or other transports made available to
  1438. the process as file descriptors supporting the read/write
  1439. syscalls, it's possible to isolate those applications in
  1440. their own address space using seccomp. Once seccomp is
  1441. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1442. and the task is only allowed to execute a few safe syscalls
  1443. defined by each seccomp mode.
  1444. config CC_STACKPROTECTOR
  1445. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1446. depends on EXPERIMENTAL
  1447. help
  1448. This option turns on the -fstack-protector GCC feature. This
  1449. feature puts, at the beginning of functions, a canary value on
  1450. the stack just before the return address, and validates
  1451. the value just before actually returning. Stack based buffer
  1452. overflows (that need to overwrite this return address) now also
  1453. overwrite the canary, which gets detected and the attack is then
  1454. neutralized via a kernel panic.
  1455. This feature requires gcc version 4.2 or above.
  1456. config DEPRECATED_PARAM_STRUCT
  1457. bool "Provide old way to pass kernel parameters"
  1458. help
  1459. This was deprecated in 2001 and announced to live on for 5 years.
  1460. Some old boot loaders still use this way.
  1461. endmenu
  1462. menu "Boot options"
  1463. config USE_OF
  1464. bool "Flattened Device Tree support"
  1465. select OF
  1466. select OF_EARLY_FLATTREE
  1467. select IRQ_DOMAIN
  1468. help
  1469. Include support for flattened device tree machine descriptions.
  1470. # Compressed boot loader in ROM. Yes, we really want to ask about
  1471. # TEXT and BSS so we preserve their values in the config files.
  1472. config ZBOOT_ROM_TEXT
  1473. hex "Compressed ROM boot loader base address"
  1474. default "0"
  1475. help
  1476. The physical address at which the ROM-able zImage is to be
  1477. placed in the target. Platforms which normally make use of
  1478. ROM-able zImage formats normally set this to a suitable
  1479. value in their defconfig file.
  1480. If ZBOOT_ROM is not enabled, this has no effect.
  1481. config ZBOOT_ROM_BSS
  1482. hex "Compressed ROM boot loader BSS address"
  1483. default "0"
  1484. help
  1485. The base address of an area of read/write memory in the target
  1486. for the ROM-able zImage which must be available while the
  1487. decompressor is running. It must be large enough to hold the
  1488. entire decompressed kernel plus an additional 128 KiB.
  1489. Platforms which normally make use of ROM-able zImage formats
  1490. normally set this to a suitable value in their defconfig file.
  1491. If ZBOOT_ROM is not enabled, this has no effect.
  1492. config ZBOOT_ROM
  1493. bool "Compressed boot loader in ROM/flash"
  1494. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1495. help
  1496. Say Y here if you intend to execute your compressed kernel image
  1497. (zImage) directly from ROM or flash. If unsure, say N.
  1498. choice
  1499. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1500. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1501. default ZBOOT_ROM_NONE
  1502. help
  1503. Include experimental SD/MMC loading code in the ROM-able zImage.
  1504. With this enabled it is possible to write the the ROM-able zImage
  1505. kernel image to an MMC or SD card and boot the kernel straight
  1506. from the reset vector. At reset the processor Mask ROM will load
  1507. the first part of the the ROM-able zImage which in turn loads the
  1508. rest the kernel image to RAM.
  1509. config ZBOOT_ROM_NONE
  1510. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1511. help
  1512. Do not load image from SD or MMC
  1513. config ZBOOT_ROM_MMCIF
  1514. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1515. help
  1516. Load image from MMCIF hardware block.
  1517. config ZBOOT_ROM_SH_MOBILE_SDHI
  1518. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1519. help
  1520. Load image from SDHI hardware block
  1521. endchoice
  1522. config ARM_APPENDED_DTB
  1523. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1524. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1525. help
  1526. With this option, the boot code will look for a device tree binary
  1527. (DTB) appended to zImage
  1528. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1529. This is meant as a backward compatibility convenience for those
  1530. systems with a bootloader that can't be upgraded to accommodate
  1531. the documented boot protocol using a device tree.
  1532. Beware that there is very little in terms of protection against
  1533. this option being confused by leftover garbage in memory that might
  1534. look like a DTB header after a reboot if no actual DTB is appended
  1535. to zImage. Do not leave this option active in a production kernel
  1536. if you don't intend to always append a DTB. Proper passing of the
  1537. location into r2 of a bootloader provided DTB is always preferable
  1538. to this option.
  1539. config ARM_ATAG_DTB_COMPAT
  1540. bool "Supplement the appended DTB with traditional ATAG information"
  1541. depends on ARM_APPENDED_DTB
  1542. help
  1543. Some old bootloaders can't be updated to a DTB capable one, yet
  1544. they provide ATAGs with memory configuration, the ramdisk address,
  1545. the kernel cmdline string, etc. Such information is dynamically
  1546. provided by the bootloader and can't always be stored in a static
  1547. DTB. To allow a device tree enabled kernel to be used with such
  1548. bootloaders, this option allows zImage to extract the information
  1549. from the ATAG list and store it at run time into the appended DTB.
  1550. config CMDLINE
  1551. string "Default kernel command string"
  1552. default ""
  1553. help
  1554. On some architectures (EBSA110 and CATS), there is currently no way
  1555. for the boot loader to pass arguments to the kernel. For these
  1556. architectures, you should supply some command-line options at build
  1557. time by entering them here. As a minimum, you should specify the
  1558. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1559. choice
  1560. prompt "Kernel command line type" if CMDLINE != ""
  1561. default CMDLINE_FROM_BOOTLOADER
  1562. config CMDLINE_FROM_BOOTLOADER
  1563. bool "Use bootloader kernel arguments if available"
  1564. help
  1565. Uses the command-line options passed by the boot loader. If
  1566. the boot loader doesn't provide any, the default kernel command
  1567. string provided in CMDLINE will be used.
  1568. config CMDLINE_EXTEND
  1569. bool "Extend bootloader kernel arguments"
  1570. help
  1571. The command-line arguments provided by the boot loader will be
  1572. appended to the default kernel command string.
  1573. config CMDLINE_FORCE
  1574. bool "Always use the default kernel command string"
  1575. help
  1576. Always use the default kernel command string, even if the boot
  1577. loader passes other arguments to the kernel.
  1578. This is useful if you cannot or don't want to change the
  1579. command-line options your boot loader passes to the kernel.
  1580. endchoice
  1581. config XIP_KERNEL
  1582. bool "Kernel Execute-In-Place from ROM"
  1583. depends on !ZBOOT_ROM
  1584. help
  1585. Execute-In-Place allows the kernel to run from non-volatile storage
  1586. directly addressable by the CPU, such as NOR flash. This saves RAM
  1587. space since the text section of the kernel is not loaded from flash
  1588. to RAM. Read-write sections, such as the data section and stack,
  1589. are still copied to RAM. The XIP kernel is not compressed since
  1590. it has to run directly from flash, so it will take more space to
  1591. store it. The flash address used to link the kernel object files,
  1592. and for storing it, is configuration dependent. Therefore, if you
  1593. say Y here, you must know the proper physical address where to
  1594. store the kernel image depending on your own flash memory usage.
  1595. Also note that the make target becomes "make xipImage" rather than
  1596. "make zImage" or "make Image". The final kernel binary to put in
  1597. ROM memory will be arch/arm/boot/xipImage.
  1598. If unsure, say N.
  1599. config XIP_PHYS_ADDR
  1600. hex "XIP Kernel Physical Location"
  1601. depends on XIP_KERNEL
  1602. default "0x00080000"
  1603. help
  1604. This is the physical address in your flash memory the kernel will
  1605. be linked for and stored to. This address is dependent on your
  1606. own flash usage.
  1607. config KEXEC
  1608. bool "Kexec system call (EXPERIMENTAL)"
  1609. depends on EXPERIMENTAL
  1610. help
  1611. kexec is a system call that implements the ability to shutdown your
  1612. current kernel, and to start another kernel. It is like a reboot
  1613. but it is independent of the system firmware. And like a reboot
  1614. you can start any kernel with it, not just Linux.
  1615. It is an ongoing process to be certain the hardware in a machine
  1616. is properly shutdown, so do not be surprised if this code does not
  1617. initially work for you. It may help to enable device hotplugging
  1618. support.
  1619. config ATAGS_PROC
  1620. bool "Export atags in procfs"
  1621. depends on KEXEC
  1622. default y
  1623. help
  1624. Should the atags used to boot the kernel be exported in an "atags"
  1625. file in procfs. Useful with kexec.
  1626. config CRASH_DUMP
  1627. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1628. depends on EXPERIMENTAL
  1629. help
  1630. Generate crash dump after being started by kexec. This should
  1631. be normally only set in special crash dump kernels which are
  1632. loaded in the main kernel with kexec-tools into a specially
  1633. reserved region and then later executed after a crash by
  1634. kdump/kexec. The crash dump kernel must be compiled to a
  1635. memory address not used by the main kernel
  1636. For more details see Documentation/kdump/kdump.txt
  1637. config AUTO_ZRELADDR
  1638. bool "Auto calculation of the decompressed kernel image address"
  1639. depends on !ZBOOT_ROM && !ARCH_U300
  1640. help
  1641. ZRELADDR is the physical address where the decompressed kernel
  1642. image will be placed. If AUTO_ZRELADDR is selected, the address
  1643. will be determined at run-time by masking the current IP with
  1644. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1645. from start of memory.
  1646. endmenu
  1647. menu "CPU Power Management"
  1648. if ARCH_HAS_CPUFREQ
  1649. source "drivers/cpufreq/Kconfig"
  1650. config CPU_FREQ_IMX
  1651. tristate "CPUfreq driver for i.MX CPUs"
  1652. depends on ARCH_MXC && CPU_FREQ
  1653. help
  1654. This enables the CPUfreq driver for i.MX CPUs.
  1655. config CPU_FREQ_SA1100
  1656. bool
  1657. config CPU_FREQ_SA1110
  1658. bool
  1659. config CPU_FREQ_INTEGRATOR
  1660. tristate "CPUfreq driver for ARM Integrator CPUs"
  1661. depends on ARCH_INTEGRATOR && CPU_FREQ
  1662. default y
  1663. help
  1664. This enables the CPUfreq driver for ARM Integrator CPUs.
  1665. For details, take a look at <file:Documentation/cpu-freq>.
  1666. If in doubt, say Y.
  1667. config CPU_FREQ_PXA
  1668. bool
  1669. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1670. default y
  1671. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1672. config CPU_FREQ_S3C
  1673. bool
  1674. help
  1675. Internal configuration node for common cpufreq on Samsung SoC
  1676. config CPU_FREQ_S3C24XX
  1677. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1678. depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
  1679. select CPU_FREQ_S3C
  1680. help
  1681. This enables the CPUfreq driver for the Samsung S3C24XX family
  1682. of CPUs.
  1683. For details, take a look at <file:Documentation/cpu-freq>.
  1684. If in doubt, say N.
  1685. config CPU_FREQ_S3C24XX_PLL
  1686. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1687. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1688. help
  1689. Compile in support for changing the PLL frequency from the
  1690. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1691. after a frequency change, so by default it is not enabled.
  1692. This also means that the PLL tables for the selected CPU(s) will
  1693. be built which may increase the size of the kernel image.
  1694. config CPU_FREQ_S3C24XX_DEBUG
  1695. bool "Debug CPUfreq Samsung driver core"
  1696. depends on CPU_FREQ_S3C24XX
  1697. help
  1698. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1699. config CPU_FREQ_S3C24XX_IODEBUG
  1700. bool "Debug CPUfreq Samsung driver IO timing"
  1701. depends on CPU_FREQ_S3C24XX
  1702. help
  1703. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1704. config CPU_FREQ_S3C24XX_DEBUGFS
  1705. bool "Export debugfs for CPUFreq"
  1706. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1707. help
  1708. Export status information via debugfs.
  1709. endif
  1710. source "drivers/cpuidle/Kconfig"
  1711. endmenu
  1712. menu "Floating point emulation"
  1713. comment "At least one emulation must be selected"
  1714. config FPE_NWFPE
  1715. bool "NWFPE math emulation"
  1716. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1717. ---help---
  1718. Say Y to include the NWFPE floating point emulator in the kernel.
  1719. This is necessary to run most binaries. Linux does not currently
  1720. support floating point hardware so you need to say Y here even if
  1721. your machine has an FPA or floating point co-processor podule.
  1722. You may say N here if you are going to load the Acorn FPEmulator
  1723. early in the bootup.
  1724. config FPE_NWFPE_XP
  1725. bool "Support extended precision"
  1726. depends on FPE_NWFPE
  1727. help
  1728. Say Y to include 80-bit support in the kernel floating-point
  1729. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1730. Note that gcc does not generate 80-bit operations by default,
  1731. so in most cases this option only enlarges the size of the
  1732. floating point emulator without any good reason.
  1733. You almost surely want to say N here.
  1734. config FPE_FASTFPE
  1735. bool "FastFPE math emulation (EXPERIMENTAL)"
  1736. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1737. ---help---
  1738. Say Y here to include the FAST floating point emulator in the kernel.
  1739. This is an experimental much faster emulator which now also has full
  1740. precision for the mantissa. It does not support any exceptions.
  1741. It is very simple, and approximately 3-6 times faster than NWFPE.
  1742. It should be sufficient for most programs. It may be not suitable
  1743. for scientific calculations, but you have to check this for yourself.
  1744. If you do not feel you need a faster FP emulation you should better
  1745. choose NWFPE.
  1746. config VFP
  1747. bool "VFP-format floating point maths"
  1748. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1749. help
  1750. Say Y to include VFP support code in the kernel. This is needed
  1751. if your hardware includes a VFP unit.
  1752. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1753. release notes and additional status information.
  1754. Say N if your target does not have VFP hardware.
  1755. config VFPv3
  1756. bool
  1757. depends on VFP
  1758. default y if CPU_V7
  1759. config NEON
  1760. bool "Advanced SIMD (NEON) Extension support"
  1761. depends on VFPv3 && CPU_V7
  1762. help
  1763. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1764. Extension.
  1765. endmenu
  1766. menu "Userspace binary formats"
  1767. source "fs/Kconfig.binfmt"
  1768. config ARTHUR
  1769. tristate "RISC OS personality"
  1770. depends on !AEABI
  1771. help
  1772. Say Y here to include the kernel code necessary if you want to run
  1773. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1774. experimental; if this sounds frightening, say N and sleep in peace.
  1775. You can also say M here to compile this support as a module (which
  1776. will be called arthur).
  1777. endmenu
  1778. menu "Power management options"
  1779. source "kernel/power/Kconfig"
  1780. config ARCH_SUSPEND_POSSIBLE
  1781. depends on !ARCH_S5P64X0 && !ARCH_S5PC100
  1782. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1783. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
  1784. def_bool y
  1785. endmenu
  1786. source "net/Kconfig"
  1787. source "drivers/Kconfig"
  1788. source "fs/Kconfig"
  1789. source "arch/arm/Kconfig.debug"
  1790. source "security/Kconfig"
  1791. source "crypto/Kconfig"
  1792. source "lib/Kconfig"