pci-bridge.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259
  1. #ifndef _ASM_POWERPC_PCI_BRIDGE_H
  2. #define _ASM_POWERPC_PCI_BRIDGE_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/list.h>
  12. #include <linux/ioport.h>
  13. #include <asm-generic/pci-bridge.h>
  14. struct device_node;
  15. /*
  16. * Structure of a PCI controller (host bridge)
  17. */
  18. struct pci_controller {
  19. struct pci_bus *bus;
  20. char is_dynamic;
  21. #ifdef CONFIG_PPC64
  22. int node;
  23. #endif
  24. struct device_node *dn;
  25. struct list_head list_node;
  26. struct device *parent;
  27. int first_busno;
  28. int last_busno;
  29. int self_busno;
  30. struct resource busn;
  31. void __iomem *io_base_virt;
  32. #ifdef CONFIG_PPC64
  33. void *io_base_alloc;
  34. #endif
  35. resource_size_t io_base_phys;
  36. resource_size_t pci_io_size;
  37. /* Some machines have a special region to forward the ISA
  38. * "memory" cycles such as VGA memory regions. Left to 0
  39. * if unsupported
  40. */
  41. resource_size_t isa_mem_phys;
  42. resource_size_t isa_mem_size;
  43. struct pci_ops *ops;
  44. unsigned int __iomem *cfg_addr;
  45. void __iomem *cfg_data;
  46. /*
  47. * Used for variants of PCI indirect handling and possible quirks:
  48. * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
  49. * EXT_REG - provides access to PCI-e extended registers
  50. * SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS
  51. * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
  52. * to determine which bus number to match on when generating type0
  53. * config cycles
  54. * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
  55. * hanging if we don't have link and try to do config cycles to
  56. * anything but the PHB. Only allow talking to the PHB if this is
  57. * set.
  58. * BIG_ENDIAN - cfg_addr is a big endian register
  59. * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
  60. * the PLB4. Effectively disable MRM commands by setting this.
  61. * FSL_CFG_REG_LINK - Freescale controller version in which the PCIe
  62. * link status is in a RC PCIe cfg register (vs being a SoC register)
  63. */
  64. #define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
  65. #define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
  66. #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
  67. #define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
  68. #define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
  69. #define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020
  70. #define PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK 0x00000040
  71. u32 indirect_type;
  72. /* Currently, we limit ourselves to 1 IO range and 3 mem
  73. * ranges since the common pci_bus structure can't handle more
  74. */
  75. struct resource io_resource;
  76. struct resource mem_resources[3];
  77. resource_size_t mem_offset[3];
  78. int global_number; /* PCI domain number */
  79. resource_size_t dma_window_base_cur;
  80. resource_size_t dma_window_size;
  81. #ifdef CONFIG_PPC64
  82. unsigned long buid;
  83. #endif /* CONFIG_PPC64 */
  84. void *private_data;
  85. };
  86. /* These are used for config access before all the PCI probing
  87. has been done. */
  88. extern int early_read_config_byte(struct pci_controller *hose, int bus,
  89. int dev_fn, int where, u8 *val);
  90. extern int early_read_config_word(struct pci_controller *hose, int bus,
  91. int dev_fn, int where, u16 *val);
  92. extern int early_read_config_dword(struct pci_controller *hose, int bus,
  93. int dev_fn, int where, u32 *val);
  94. extern int early_write_config_byte(struct pci_controller *hose, int bus,
  95. int dev_fn, int where, u8 val);
  96. extern int early_write_config_word(struct pci_controller *hose, int bus,
  97. int dev_fn, int where, u16 val);
  98. extern int early_write_config_dword(struct pci_controller *hose, int bus,
  99. int dev_fn, int where, u32 val);
  100. extern int early_find_capability(struct pci_controller *hose, int bus,
  101. int dev_fn, int cap);
  102. extern void setup_indirect_pci(struct pci_controller* hose,
  103. resource_size_t cfg_addr,
  104. resource_size_t cfg_data, u32 flags);
  105. extern int indirect_read_config(struct pci_bus *bus, unsigned int devfn,
  106. int offset, int len, u32 *val);
  107. extern int indirect_write_config(struct pci_bus *bus, unsigned int devfn,
  108. int offset, int len, u32 val);
  109. static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
  110. {
  111. return bus->sysdata;
  112. }
  113. #ifndef CONFIG_PPC64
  114. extern int pci_device_from_OF_node(struct device_node *node,
  115. u8 *bus, u8 *devfn);
  116. extern void pci_create_OF_bus_map(void);
  117. static inline int isa_vaddr_is_ioport(void __iomem *address)
  118. {
  119. /* No specific ISA handling on ppc32 at this stage, it
  120. * all goes through PCI
  121. */
  122. return 0;
  123. }
  124. #else /* CONFIG_PPC64 */
  125. /*
  126. * PCI stuff, for nodes representing PCI devices, pointed to
  127. * by device_node->data.
  128. */
  129. struct iommu_table;
  130. struct pci_dn {
  131. int busno; /* pci bus number */
  132. int devfn; /* pci device and function number */
  133. struct pci_controller *phb; /* for pci devices */
  134. struct iommu_table *iommu_table; /* for phb's or bridges */
  135. struct device_node *node; /* back-pointer to the device_node */
  136. int pci_ext_config_space; /* for pci devices */
  137. int force_32bit_msi:1;
  138. struct pci_dev *pcidev; /* back-pointer to the pci device */
  139. #ifdef CONFIG_EEH
  140. struct eeh_dev *edev; /* eeh device */
  141. #endif
  142. #define IODA_INVALID_PE (-1)
  143. #ifdef CONFIG_PPC_POWERNV
  144. int pe_number;
  145. #endif
  146. };
  147. /* Get the pointer to a device_node's pci_dn */
  148. #define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
  149. extern void * update_dn_pci_info(struct device_node *dn, void *data);
  150. static inline int pci_device_from_OF_node(struct device_node *np,
  151. u8 *bus, u8 *devfn)
  152. {
  153. if (!PCI_DN(np))
  154. return -ENODEV;
  155. *bus = PCI_DN(np)->busno;
  156. *devfn = PCI_DN(np)->devfn;
  157. return 0;
  158. }
  159. #if defined(CONFIG_EEH)
  160. static inline struct eeh_dev *of_node_to_eeh_dev(struct device_node *dn)
  161. {
  162. /*
  163. * For those OF nodes whose parent isn't PCI bridge, they
  164. * don't have PCI_DN actually. So we have to skip them for
  165. * any EEH operations.
  166. */
  167. if (!dn || !PCI_DN(dn))
  168. return NULL;
  169. return PCI_DN(dn)->edev;
  170. }
  171. #else
  172. #define of_node_to_eeh_dev(x) (NULL)
  173. #endif
  174. /** Find the bus corresponding to the indicated device node */
  175. extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
  176. /** Remove all of the PCI devices under this bus */
  177. extern void __pcibios_remove_pci_devices(struct pci_bus *bus, int purge_pe);
  178. extern void pcibios_remove_pci_devices(struct pci_bus *bus);
  179. /** Discover new pci devices under this bus, and add them */
  180. extern void pcibios_add_pci_devices(struct pci_bus *bus);
  181. extern void isa_bridge_find_early(struct pci_controller *hose);
  182. static inline int isa_vaddr_is_ioport(void __iomem *address)
  183. {
  184. /* Check if address hits the reserved legacy IO range */
  185. unsigned long ea = (unsigned long)address;
  186. return ea >= ISA_IO_BASE && ea < ISA_IO_END;
  187. }
  188. extern int pcibios_unmap_io_space(struct pci_bus *bus);
  189. extern int pcibios_map_io_space(struct pci_bus *bus);
  190. #ifdef CONFIG_NUMA
  191. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
  192. #else
  193. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
  194. #endif
  195. #endif /* CONFIG_PPC64 */
  196. /* Get the PCI host controller for an OF device */
  197. extern struct pci_controller *pci_find_hose_for_OF_device(
  198. struct device_node* node);
  199. /* Fill up host controller resources from the OF node */
  200. extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  201. struct device_node *dev, int primary);
  202. /* Allocate & free a PCI host bridge structure */
  203. extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
  204. extern void pcibios_free_controller(struct pci_controller *phb);
  205. #ifdef CONFIG_PCI
  206. extern int pcibios_vaddr_is_ioport(void __iomem *address);
  207. #else
  208. static inline int pcibios_vaddr_is_ioport(void __iomem *address)
  209. {
  210. return 0;
  211. }
  212. #endif /* CONFIG_PCI */
  213. #endif /* __KERNEL__ */
  214. #endif /* _ASM_POWERPC_PCI_BRIDGE_H */