ep0.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764
  1. /**
  2. * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. * All rights reserved.
  6. *
  7. * Authors: Felipe Balbi <balbi@ti.com>,
  8. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions, and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce the above copyright
  17. * notice, this list of conditions and the following disclaimer in the
  18. * documentation and/or other materials provided with the distribution.
  19. * 3. The names of the above-listed copyright holders may not be used
  20. * to endorse or promote products derived from this software without
  21. * specific prior written permission.
  22. *
  23. * ALTERNATIVELY, this software may be distributed under the terms of the
  24. * GNU General Public License ("GPL") version 2, as published by the Free
  25. * Software Foundation.
  26. *
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  28. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  29. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  30. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  31. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  32. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  33. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  34. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  35. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  36. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  37. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  38. */
  39. #include <linux/kernel.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/io.h>
  46. #include <linux/list.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/usb/ch9.h>
  49. #include <linux/usb/gadget.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  54. const struct dwc3_event_depevt *event);
  55. static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
  56. {
  57. switch (state) {
  58. case EP0_UNCONNECTED:
  59. return "Unconnected";
  60. case EP0_SETUP_PHASE:
  61. return "Setup Phase";
  62. case EP0_DATA_PHASE:
  63. return "Data Phase";
  64. case EP0_STATUS_PHASE:
  65. return "Status Phase";
  66. case EP0_STALL:
  67. return "Stall";
  68. default:
  69. return "UNKNOWN";
  70. }
  71. }
  72. static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
  73. u32 len, u32 type)
  74. {
  75. struct dwc3_gadget_ep_cmd_params params;
  76. struct dwc3_trb_hw *trb_hw;
  77. struct dwc3_trb trb;
  78. struct dwc3_ep *dep;
  79. int ret;
  80. dep = dwc->eps[epnum];
  81. if (dep->flags & DWC3_EP_BUSY) {
  82. dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
  83. return 0;
  84. }
  85. trb_hw = dwc->ep0_trb;
  86. memset(&trb, 0, sizeof(trb));
  87. trb.trbctl = type;
  88. trb.bplh = buf_dma;
  89. trb.length = len;
  90. trb.hwo = 1;
  91. trb.lst = 1;
  92. trb.ioc = 1;
  93. trb.isp_imi = 1;
  94. dwc3_trb_to_hw(&trb, trb_hw);
  95. memset(&params, 0, sizeof(params));
  96. params.param0.depstrtxfer.transfer_desc_addr_high =
  97. upper_32_bits(dwc->ep0_trb_addr);
  98. params.param1.depstrtxfer.transfer_desc_addr_low =
  99. lower_32_bits(dwc->ep0_trb_addr);
  100. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  101. DWC3_DEPCMD_STARTTRANSFER, &params);
  102. if (ret < 0) {
  103. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  104. return ret;
  105. }
  106. dep->flags |= DWC3_EP_BUSY;
  107. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  108. dep->number);
  109. return 0;
  110. }
  111. static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
  112. struct dwc3_request *req)
  113. {
  114. int ret = 0;
  115. req->request.actual = 0;
  116. req->request.status = -EINPROGRESS;
  117. req->epnum = dep->number;
  118. list_add_tail(&req->list, &dep->request_list);
  119. /*
  120. * Gadget driver might not be quick enough to queue a request
  121. * before we get a Transfer Not Ready event on this endpoint.
  122. *
  123. * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
  124. * flag is set, it's telling us that as soon as Gadget queues the
  125. * required request, we should kick the transfer here because the
  126. * IRQ we were waiting for is long gone.
  127. */
  128. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  129. struct dwc3 *dwc = dep->dwc;
  130. unsigned direction;
  131. u32 type;
  132. direction = !!(dep->flags & DWC3_EP0_DIR_IN);
  133. if (dwc->ep0state == EP0_STATUS_PHASE) {
  134. type = dwc->three_stage_setup
  135. ? DWC3_TRBCTL_CONTROL_STATUS3
  136. : DWC3_TRBCTL_CONTROL_STATUS2;
  137. } else if (dwc->ep0state == EP0_DATA_PHASE) {
  138. type = DWC3_TRBCTL_CONTROL_DATA;
  139. } else {
  140. /* should never happen */
  141. WARN_ON(1);
  142. return 0;
  143. }
  144. ret = dwc3_ep0_start_trans(dwc, direction,
  145. req->request.dma, req->request.length, type);
  146. dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
  147. DWC3_EP0_DIR_IN);
  148. }
  149. return ret;
  150. }
  151. int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
  152. gfp_t gfp_flags)
  153. {
  154. struct dwc3_request *req = to_dwc3_request(request);
  155. struct dwc3_ep *dep = to_dwc3_ep(ep);
  156. struct dwc3 *dwc = dep->dwc;
  157. unsigned long flags;
  158. int ret;
  159. spin_lock_irqsave(&dwc->lock, flags);
  160. if (!dep->desc) {
  161. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  162. request, dep->name);
  163. ret = -ESHUTDOWN;
  164. goto out;
  165. }
  166. /* we share one TRB for ep0/1 */
  167. if (!list_empty(&dwc->eps[0]->request_list) ||
  168. !list_empty(&dwc->eps[1]->request_list) ||
  169. dwc->ep0_status_pending) {
  170. ret = -EBUSY;
  171. goto out;
  172. }
  173. dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
  174. request, dep->name, request->length,
  175. dwc3_ep0_state_string(dwc->ep0state));
  176. ret = __dwc3_gadget_ep0_queue(dep, req);
  177. out:
  178. spin_unlock_irqrestore(&dwc->lock, flags);
  179. return ret;
  180. }
  181. static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
  182. {
  183. /* stall is always issued on EP0 */
  184. __dwc3_gadget_ep_set_halt(dwc->eps[0], 1);
  185. dwc->eps[0]->flags &= ~DWC3_EP_STALL;
  186. dwc->ep0state = EP0_SETUP_PHASE;
  187. dwc3_ep0_out_start(dwc);
  188. }
  189. void dwc3_ep0_out_start(struct dwc3 *dwc)
  190. {
  191. int ret;
  192. ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
  193. DWC3_TRBCTL_CONTROL_SETUP);
  194. WARN_ON(ret < 0);
  195. }
  196. static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
  197. {
  198. struct dwc3_ep *dep;
  199. u32 windex = le16_to_cpu(wIndex_le);
  200. u32 epnum;
  201. epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
  202. if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
  203. epnum |= 1;
  204. dep = dwc->eps[epnum];
  205. if (dep->flags & DWC3_EP_ENABLED)
  206. return dep;
  207. return NULL;
  208. }
  209. static void dwc3_ep0_send_status_response(struct dwc3 *dwc)
  210. {
  211. dwc3_ep0_start_trans(dwc, 1, dwc->ctrl_req_addr,
  212. dwc->ep0_usb_req.length,
  213. DWC3_TRBCTL_CONTROL_DATA);
  214. dwc->ep0_status_pending = 1;
  215. }
  216. /*
  217. * ch 9.4.5
  218. */
  219. static int dwc3_ep0_handle_status(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  220. {
  221. struct dwc3_ep *dep;
  222. u32 recip;
  223. u16 usb_status = 0;
  224. __le16 *response_pkt;
  225. recip = ctrl->bRequestType & USB_RECIP_MASK;
  226. switch (recip) {
  227. case USB_RECIP_DEVICE:
  228. /*
  229. * We are self-powered. U1/U2/LTM will be set later
  230. * once we handle this states. RemoteWakeup is 0 on SS
  231. */
  232. usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
  233. break;
  234. case USB_RECIP_INTERFACE:
  235. /*
  236. * Function Remote Wake Capable D0
  237. * Function Remote Wakeup D1
  238. */
  239. break;
  240. case USB_RECIP_ENDPOINT:
  241. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  242. if (!dep)
  243. return -EINVAL;
  244. if (dep->flags & DWC3_EP_STALL)
  245. usb_status = 1 << USB_ENDPOINT_HALT;
  246. break;
  247. default:
  248. return -EINVAL;
  249. };
  250. response_pkt = (__le16 *) dwc->setup_buf;
  251. *response_pkt = cpu_to_le16(usb_status);
  252. dwc->ep0_usb_req.length = sizeof(*response_pkt);
  253. dwc3_ep0_send_status_response(dwc);
  254. return 0;
  255. }
  256. static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
  257. struct usb_ctrlrequest *ctrl, int set)
  258. {
  259. struct dwc3_ep *dep;
  260. u32 recip;
  261. u32 wValue;
  262. u32 wIndex;
  263. u32 reg;
  264. int ret;
  265. u32 mode;
  266. wValue = le16_to_cpu(ctrl->wValue);
  267. wIndex = le16_to_cpu(ctrl->wIndex);
  268. recip = ctrl->bRequestType & USB_RECIP_MASK;
  269. switch (recip) {
  270. case USB_RECIP_DEVICE:
  271. /*
  272. * 9.4.1 says only only for SS, in AddressState only for
  273. * default control pipe
  274. */
  275. switch (wValue) {
  276. case USB_DEVICE_U1_ENABLE:
  277. case USB_DEVICE_U2_ENABLE:
  278. case USB_DEVICE_LTM_ENABLE:
  279. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  280. return -EINVAL;
  281. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  282. return -EINVAL;
  283. }
  284. /* XXX add U[12] & LTM */
  285. switch (wValue) {
  286. case USB_DEVICE_REMOTE_WAKEUP:
  287. break;
  288. case USB_DEVICE_U1_ENABLE:
  289. break;
  290. case USB_DEVICE_U2_ENABLE:
  291. break;
  292. case USB_DEVICE_LTM_ENABLE:
  293. break;
  294. case USB_DEVICE_TEST_MODE:
  295. if ((wIndex & 0xff) != 0)
  296. return -EINVAL;
  297. if (!set)
  298. return -EINVAL;
  299. mode = wIndex >> 8;
  300. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  301. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  302. switch (mode) {
  303. case TEST_J:
  304. case TEST_K:
  305. case TEST_SE0_NAK:
  306. case TEST_PACKET:
  307. case TEST_FORCE_EN:
  308. reg |= mode << 1;
  309. break;
  310. default:
  311. return -EINVAL;
  312. }
  313. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  314. break;
  315. default:
  316. return -EINVAL;
  317. }
  318. break;
  319. case USB_RECIP_INTERFACE:
  320. switch (wValue) {
  321. case USB_INTRF_FUNC_SUSPEND:
  322. if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
  323. /* XXX enable Low power suspend */
  324. ;
  325. if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
  326. /* XXX enable remote wakeup */
  327. ;
  328. break;
  329. default:
  330. return -EINVAL;
  331. }
  332. break;
  333. case USB_RECIP_ENDPOINT:
  334. switch (wValue) {
  335. case USB_ENDPOINT_HALT:
  336. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  337. if (!dep)
  338. return -EINVAL;
  339. ret = __dwc3_gadget_ep_set_halt(dep, set);
  340. if (ret)
  341. return -EINVAL;
  342. break;
  343. default:
  344. return -EINVAL;
  345. }
  346. break;
  347. default:
  348. return -EINVAL;
  349. };
  350. return 0;
  351. }
  352. static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  353. {
  354. int ret = 0;
  355. u32 addr;
  356. u32 reg;
  357. addr = le16_to_cpu(ctrl->wValue);
  358. if (addr > 127)
  359. return -EINVAL;
  360. switch (dwc->dev_state) {
  361. case DWC3_DEFAULT_STATE:
  362. case DWC3_ADDRESS_STATE:
  363. /*
  364. * Not sure if we should program DevAddr now or later
  365. */
  366. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  367. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  368. reg |= DWC3_DCFG_DEVADDR(addr);
  369. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  370. if (addr)
  371. dwc->dev_state = DWC3_ADDRESS_STATE;
  372. else
  373. dwc->dev_state = DWC3_DEFAULT_STATE;
  374. break;
  375. case DWC3_CONFIGURED_STATE:
  376. ret = -EINVAL;
  377. break;
  378. }
  379. return ret;
  380. }
  381. static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  382. {
  383. int ret;
  384. spin_unlock(&dwc->lock);
  385. ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
  386. spin_lock(&dwc->lock);
  387. return ret;
  388. }
  389. static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  390. {
  391. u32 cfg;
  392. int ret;
  393. cfg = le16_to_cpu(ctrl->wValue);
  394. switch (dwc->dev_state) {
  395. case DWC3_DEFAULT_STATE:
  396. return -EINVAL;
  397. break;
  398. case DWC3_ADDRESS_STATE:
  399. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  400. /* if the cfg matches and the cfg is non zero */
  401. if (!ret && cfg)
  402. dwc->dev_state = DWC3_CONFIGURED_STATE;
  403. break;
  404. case DWC3_CONFIGURED_STATE:
  405. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  406. if (!cfg)
  407. dwc->dev_state = DWC3_ADDRESS_STATE;
  408. break;
  409. }
  410. return 0;
  411. }
  412. static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  413. {
  414. int ret;
  415. switch (ctrl->bRequest) {
  416. case USB_REQ_GET_STATUS:
  417. dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
  418. ret = dwc3_ep0_handle_status(dwc, ctrl);
  419. break;
  420. case USB_REQ_CLEAR_FEATURE:
  421. dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
  422. ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
  423. break;
  424. case USB_REQ_SET_FEATURE:
  425. dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
  426. ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
  427. break;
  428. case USB_REQ_SET_ADDRESS:
  429. dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
  430. ret = dwc3_ep0_set_address(dwc, ctrl);
  431. break;
  432. case USB_REQ_SET_CONFIGURATION:
  433. dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
  434. ret = dwc3_ep0_set_config(dwc, ctrl);
  435. break;
  436. default:
  437. dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
  438. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  439. break;
  440. };
  441. return ret;
  442. }
  443. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  444. const struct dwc3_event_depevt *event)
  445. {
  446. struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
  447. int ret;
  448. u32 len;
  449. if (!dwc->gadget_driver)
  450. goto err;
  451. len = le16_to_cpu(ctrl->wLength);
  452. if (!len)
  453. dwc->three_stage_setup = 0;
  454. else
  455. dwc->three_stage_setup = 1;
  456. if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  457. ret = dwc3_ep0_std_request(dwc, ctrl);
  458. else
  459. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  460. if (ret >= 0)
  461. return;
  462. err:
  463. dwc3_ep0_stall_and_restart(dwc);
  464. }
  465. static void dwc3_ep0_complete_data(struct dwc3 *dwc,
  466. const struct dwc3_event_depevt *event)
  467. {
  468. struct dwc3_request *r = NULL;
  469. struct usb_request *ur;
  470. struct dwc3_trb trb;
  471. struct dwc3_ep *dep;
  472. u32 transferred;
  473. u8 epnum;
  474. epnum = event->endpoint_number;
  475. dep = dwc->eps[epnum];
  476. if (!dwc->ep0_status_pending) {
  477. r = next_request(&dwc->eps[0]->request_list);
  478. ur = &r->request;
  479. } else {
  480. ur = &dwc->ep0_usb_req;
  481. dwc->ep0_status_pending = 0;
  482. }
  483. dwc3_trb_to_nat(dwc->ep0_trb, &trb);
  484. if (dwc->ep0_bounced) {
  485. struct dwc3_ep *ep0 = dwc->eps[0];
  486. transferred = min_t(u32, ur->length,
  487. ep0->endpoint.maxpacket - trb.length);
  488. memcpy(ur->buf, dwc->ep0_bounce, transferred);
  489. dwc->ep0_bounced = false;
  490. } else {
  491. transferred = ur->length - trb.length;
  492. ur->actual += transferred;
  493. }
  494. if ((epnum & 1) && ur->actual < ur->length) {
  495. /* for some reason we did not get everything out */
  496. dwc3_ep0_stall_and_restart(dwc);
  497. dwc3_gadget_giveback(dep, r, -ECONNRESET);
  498. } else {
  499. /*
  500. * handle the case where we have to send a zero packet. This
  501. * seems to be case when req.length > maxpacket. Could it be?
  502. */
  503. if (r)
  504. dwc3_gadget_giveback(dep, r, 0);
  505. }
  506. }
  507. static void dwc3_ep0_complete_req(struct dwc3 *dwc,
  508. const struct dwc3_event_depevt *event)
  509. {
  510. struct dwc3_request *r;
  511. struct dwc3_ep *dep;
  512. dep = dwc->eps[0];
  513. if (!list_empty(&dep->request_list)) {
  514. r = next_request(&dep->request_list);
  515. dwc3_gadget_giveback(dep, r, 0);
  516. }
  517. dwc->ep0state = EP0_SETUP_PHASE;
  518. dwc3_ep0_out_start(dwc);
  519. }
  520. static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
  521. const struct dwc3_event_depevt *event)
  522. {
  523. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  524. dep->flags &= ~DWC3_EP_BUSY;
  525. switch (dwc->ep0state) {
  526. case EP0_SETUP_PHASE:
  527. dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
  528. dwc3_ep0_inspect_setup(dwc, event);
  529. break;
  530. case EP0_DATA_PHASE:
  531. dev_vdbg(dwc->dev, "Data Phase\n");
  532. dwc3_ep0_complete_data(dwc, event);
  533. break;
  534. case EP0_STATUS_PHASE:
  535. dev_vdbg(dwc->dev, "Status Phase\n");
  536. dwc3_ep0_complete_req(dwc, event);
  537. break;
  538. default:
  539. WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
  540. }
  541. }
  542. static void dwc3_ep0_do_control_setup(struct dwc3 *dwc,
  543. const struct dwc3_event_depevt *event)
  544. {
  545. dwc->ep0state = EP0_SETUP_PHASE;
  546. dwc3_ep0_out_start(dwc);
  547. }
  548. static void dwc3_ep0_do_control_data(struct dwc3 *dwc,
  549. const struct dwc3_event_depevt *event)
  550. {
  551. struct dwc3_ep *dep;
  552. struct dwc3_request *req;
  553. int ret;
  554. dep = dwc->eps[0];
  555. dwc->ep0state = EP0_DATA_PHASE;
  556. if (list_empty(&dep->request_list)) {
  557. dev_vdbg(dwc->dev, "pending request for EP0 Data phase\n");
  558. dep->flags |= DWC3_EP_PENDING_REQUEST;
  559. if (event->endpoint_number)
  560. dep->flags |= DWC3_EP0_DIR_IN;
  561. return;
  562. }
  563. req = next_request(&dep->request_list);
  564. req->direction = !!event->endpoint_number;
  565. dwc->ep0state = EP0_DATA_PHASE;
  566. if (req->request.length == 0) {
  567. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  568. dwc->ctrl_req_addr, 0,
  569. DWC3_TRBCTL_CONTROL_DATA);
  570. } else if ((req->request.length % dep->endpoint.maxpacket)
  571. && (event->endpoint_number == 0)) {
  572. dwc3_map_buffer_to_dma(req);
  573. WARN_ON(req->request.length > dep->endpoint.maxpacket);
  574. dwc->ep0_bounced = true;
  575. /*
  576. * REVISIT in case request length is bigger than EP0
  577. * wMaxPacketSize, we will need two chained TRBs to handle
  578. * the transfer.
  579. */
  580. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  581. dwc->ep0_bounce_addr, dep->endpoint.maxpacket,
  582. DWC3_TRBCTL_CONTROL_DATA);
  583. } else {
  584. dwc3_map_buffer_to_dma(req);
  585. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  586. req->request.dma, req->request.length,
  587. DWC3_TRBCTL_CONTROL_DATA);
  588. }
  589. WARN_ON(ret < 0);
  590. }
  591. static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
  592. const struct dwc3_event_depevt *event)
  593. {
  594. u32 type;
  595. int ret;
  596. dwc->ep0state = EP0_STATUS_PHASE;
  597. type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
  598. : DWC3_TRBCTL_CONTROL_STATUS2;
  599. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  600. dwc->ctrl_req_addr, 0, type);
  601. WARN_ON(ret < 0);
  602. }
  603. static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
  604. const struct dwc3_event_depevt *event)
  605. {
  606. switch (event->status) {
  607. case DEPEVT_STATUS_CONTROL_SETUP:
  608. dev_vdbg(dwc->dev, "Control Setup\n");
  609. dwc3_ep0_do_control_setup(dwc, event);
  610. break;
  611. case DEPEVT_STATUS_CONTROL_DATA:
  612. dev_vdbg(dwc->dev, "Control Data\n");
  613. dwc3_ep0_do_control_data(dwc, event);
  614. break;
  615. case DEPEVT_STATUS_CONTROL_STATUS:
  616. dev_vdbg(dwc->dev, "Control Status\n");
  617. dwc3_ep0_do_control_status(dwc, event);
  618. }
  619. }
  620. void dwc3_ep0_interrupt(struct dwc3 *dwc,
  621. const const struct dwc3_event_depevt *event)
  622. {
  623. u8 epnum = event->endpoint_number;
  624. dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
  625. dwc3_ep_event_string(event->endpoint_event),
  626. epnum, (epnum & 1) ? "in" : "out",
  627. dwc3_ep0_state_string(dwc->ep0state));
  628. switch (event->endpoint_event) {
  629. case DWC3_DEPEVT_XFERCOMPLETE:
  630. dwc3_ep0_xfer_complete(dwc, event);
  631. break;
  632. case DWC3_DEPEVT_XFERNOTREADY:
  633. dwc3_ep0_xfernotready(dwc, event);
  634. break;
  635. case DWC3_DEPEVT_XFERINPROGRESS:
  636. case DWC3_DEPEVT_RXTXFIFOEVT:
  637. case DWC3_DEPEVT_STREAMEVT:
  638. case DWC3_DEPEVT_EPCMDCMPLT:
  639. break;
  640. }
  641. }