book3s_emulate.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright SUSE Linux Products GmbH 2009
  16. *
  17. * Authors: Alexander Graf <agraf@suse.de>
  18. */
  19. #include <asm/kvm_ppc.h>
  20. #include <asm/disassemble.h>
  21. #include <asm/kvm_book3s.h>
  22. #include <asm/reg.h>
  23. #define OP_19_XOP_RFID 18
  24. #define OP_19_XOP_RFI 50
  25. #define OP_31_XOP_MFMSR 83
  26. #define OP_31_XOP_MTMSR 146
  27. #define OP_31_XOP_MTMSRD 178
  28. #define OP_31_XOP_MTSR 210
  29. #define OP_31_XOP_MTSRIN 242
  30. #define OP_31_XOP_TLBIEL 274
  31. #define OP_31_XOP_TLBIE 306
  32. #define OP_31_XOP_SLBMTE 402
  33. #define OP_31_XOP_SLBIE 434
  34. #define OP_31_XOP_SLBIA 498
  35. #define OP_31_XOP_MFSR 595
  36. #define OP_31_XOP_MFSRIN 659
  37. #define OP_31_XOP_DCBA 758
  38. #define OP_31_XOP_SLBMFEV 851
  39. #define OP_31_XOP_EIOIO 854
  40. #define OP_31_XOP_SLBMFEE 915
  41. /* DCBZ is actually 1014, but we patch it to 1010 so we get a trap */
  42. #define OP_31_XOP_DCBZ 1010
  43. #define OP_LFS 48
  44. #define OP_LFD 50
  45. #define OP_STFS 52
  46. #define OP_STFD 54
  47. #define SPRN_GQR0 912
  48. #define SPRN_GQR1 913
  49. #define SPRN_GQR2 914
  50. #define SPRN_GQR3 915
  51. #define SPRN_GQR4 916
  52. #define SPRN_GQR5 917
  53. #define SPRN_GQR6 918
  54. #define SPRN_GQR7 919
  55. int kvmppc_core_emulate_op(struct kvm_run *run, struct kvm_vcpu *vcpu,
  56. unsigned int inst, int *advance)
  57. {
  58. int emulated = EMULATE_DONE;
  59. switch (get_op(inst)) {
  60. case 19:
  61. switch (get_xop(inst)) {
  62. case OP_19_XOP_RFID:
  63. case OP_19_XOP_RFI:
  64. kvmppc_set_pc(vcpu, vcpu->arch.srr0);
  65. kvmppc_set_msr(vcpu, vcpu->arch.srr1);
  66. *advance = 0;
  67. break;
  68. default:
  69. emulated = EMULATE_FAIL;
  70. break;
  71. }
  72. break;
  73. case 31:
  74. switch (get_xop(inst)) {
  75. case OP_31_XOP_MFMSR:
  76. kvmppc_set_gpr(vcpu, get_rt(inst), vcpu->arch.msr);
  77. break;
  78. case OP_31_XOP_MTMSRD:
  79. {
  80. ulong rs = kvmppc_get_gpr(vcpu, get_rs(inst));
  81. if (inst & 0x10000) {
  82. vcpu->arch.msr &= ~(MSR_RI | MSR_EE);
  83. vcpu->arch.msr |= rs & (MSR_RI | MSR_EE);
  84. } else
  85. kvmppc_set_msr(vcpu, rs);
  86. break;
  87. }
  88. case OP_31_XOP_MTMSR:
  89. kvmppc_set_msr(vcpu, kvmppc_get_gpr(vcpu, get_rs(inst)));
  90. break;
  91. case OP_31_XOP_MFSR:
  92. {
  93. int srnum;
  94. srnum = kvmppc_get_field(inst, 12 + 32, 15 + 32);
  95. if (vcpu->arch.mmu.mfsrin) {
  96. u32 sr;
  97. sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
  98. kvmppc_set_gpr(vcpu, get_rt(inst), sr);
  99. }
  100. break;
  101. }
  102. case OP_31_XOP_MFSRIN:
  103. {
  104. int srnum;
  105. srnum = (kvmppc_get_gpr(vcpu, get_rb(inst)) >> 28) & 0xf;
  106. if (vcpu->arch.mmu.mfsrin) {
  107. u32 sr;
  108. sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
  109. kvmppc_set_gpr(vcpu, get_rt(inst), sr);
  110. }
  111. break;
  112. }
  113. case OP_31_XOP_MTSR:
  114. vcpu->arch.mmu.mtsrin(vcpu,
  115. (inst >> 16) & 0xf,
  116. kvmppc_get_gpr(vcpu, get_rs(inst)));
  117. break;
  118. case OP_31_XOP_MTSRIN:
  119. vcpu->arch.mmu.mtsrin(vcpu,
  120. (kvmppc_get_gpr(vcpu, get_rb(inst)) >> 28) & 0xf,
  121. kvmppc_get_gpr(vcpu, get_rs(inst)));
  122. break;
  123. case OP_31_XOP_TLBIE:
  124. case OP_31_XOP_TLBIEL:
  125. {
  126. bool large = (inst & 0x00200000) ? true : false;
  127. ulong addr = kvmppc_get_gpr(vcpu, get_rb(inst));
  128. vcpu->arch.mmu.tlbie(vcpu, addr, large);
  129. break;
  130. }
  131. case OP_31_XOP_EIOIO:
  132. break;
  133. case OP_31_XOP_SLBMTE:
  134. if (!vcpu->arch.mmu.slbmte)
  135. return EMULATE_FAIL;
  136. vcpu->arch.mmu.slbmte(vcpu,
  137. kvmppc_get_gpr(vcpu, get_rs(inst)),
  138. kvmppc_get_gpr(vcpu, get_rb(inst)));
  139. break;
  140. case OP_31_XOP_SLBIE:
  141. if (!vcpu->arch.mmu.slbie)
  142. return EMULATE_FAIL;
  143. vcpu->arch.mmu.slbie(vcpu,
  144. kvmppc_get_gpr(vcpu, get_rb(inst)));
  145. break;
  146. case OP_31_XOP_SLBIA:
  147. if (!vcpu->arch.mmu.slbia)
  148. return EMULATE_FAIL;
  149. vcpu->arch.mmu.slbia(vcpu);
  150. break;
  151. case OP_31_XOP_SLBMFEE:
  152. if (!vcpu->arch.mmu.slbmfee) {
  153. emulated = EMULATE_FAIL;
  154. } else {
  155. ulong t, rb;
  156. rb = kvmppc_get_gpr(vcpu, get_rb(inst));
  157. t = vcpu->arch.mmu.slbmfee(vcpu, rb);
  158. kvmppc_set_gpr(vcpu, get_rt(inst), t);
  159. }
  160. break;
  161. case OP_31_XOP_SLBMFEV:
  162. if (!vcpu->arch.mmu.slbmfev) {
  163. emulated = EMULATE_FAIL;
  164. } else {
  165. ulong t, rb;
  166. rb = kvmppc_get_gpr(vcpu, get_rb(inst));
  167. t = vcpu->arch.mmu.slbmfev(vcpu, rb);
  168. kvmppc_set_gpr(vcpu, get_rt(inst), t);
  169. }
  170. break;
  171. case OP_31_XOP_DCBA:
  172. /* Gets treated as NOP */
  173. break;
  174. case OP_31_XOP_DCBZ:
  175. {
  176. ulong rb = kvmppc_get_gpr(vcpu, get_rb(inst));
  177. ulong ra = 0;
  178. ulong addr, vaddr;
  179. u32 zeros[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
  180. u32 dsisr;
  181. int r;
  182. if (get_ra(inst))
  183. ra = kvmppc_get_gpr(vcpu, get_ra(inst));
  184. addr = (ra + rb) & ~31ULL;
  185. if (!(vcpu->arch.msr & MSR_SF))
  186. addr &= 0xffffffff;
  187. vaddr = addr;
  188. r = kvmppc_st(vcpu, &addr, 32, zeros, true);
  189. if ((r == -ENOENT) || (r == -EPERM)) {
  190. *advance = 0;
  191. vcpu->arch.dear = vaddr;
  192. to_svcpu(vcpu)->fault_dar = vaddr;
  193. dsisr = DSISR_ISSTORE;
  194. if (r == -ENOENT)
  195. dsisr |= DSISR_NOHPTE;
  196. else if (r == -EPERM)
  197. dsisr |= DSISR_PROTFAULT;
  198. to_book3s(vcpu)->dsisr = dsisr;
  199. to_svcpu(vcpu)->fault_dsisr = dsisr;
  200. kvmppc_book3s_queue_irqprio(vcpu,
  201. BOOK3S_INTERRUPT_DATA_STORAGE);
  202. }
  203. break;
  204. }
  205. default:
  206. emulated = EMULATE_FAIL;
  207. }
  208. break;
  209. default:
  210. emulated = EMULATE_FAIL;
  211. }
  212. if (emulated == EMULATE_FAIL)
  213. emulated = kvmppc_emulate_paired_single(run, vcpu);
  214. return emulated;
  215. }
  216. void kvmppc_set_bat(struct kvm_vcpu *vcpu, struct kvmppc_bat *bat, bool upper,
  217. u32 val)
  218. {
  219. if (upper) {
  220. /* Upper BAT */
  221. u32 bl = (val >> 2) & 0x7ff;
  222. bat->bepi_mask = (~bl << 17);
  223. bat->bepi = val & 0xfffe0000;
  224. bat->vs = (val & 2) ? 1 : 0;
  225. bat->vp = (val & 1) ? 1 : 0;
  226. bat->raw = (bat->raw & 0xffffffff00000000ULL) | val;
  227. } else {
  228. /* Lower BAT */
  229. bat->brpn = val & 0xfffe0000;
  230. bat->wimg = (val >> 3) & 0xf;
  231. bat->pp = val & 3;
  232. bat->raw = (bat->raw & 0x00000000ffffffffULL) | ((u64)val << 32);
  233. }
  234. }
  235. static u32 kvmppc_read_bat(struct kvm_vcpu *vcpu, int sprn)
  236. {
  237. struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
  238. struct kvmppc_bat *bat;
  239. switch (sprn) {
  240. case SPRN_IBAT0U ... SPRN_IBAT3L:
  241. bat = &vcpu_book3s->ibat[(sprn - SPRN_IBAT0U) / 2];
  242. break;
  243. case SPRN_IBAT4U ... SPRN_IBAT7L:
  244. bat = &vcpu_book3s->ibat[4 + ((sprn - SPRN_IBAT4U) / 2)];
  245. break;
  246. case SPRN_DBAT0U ... SPRN_DBAT3L:
  247. bat = &vcpu_book3s->dbat[(sprn - SPRN_DBAT0U) / 2];
  248. break;
  249. case SPRN_DBAT4U ... SPRN_DBAT7L:
  250. bat = &vcpu_book3s->dbat[4 + ((sprn - SPRN_DBAT4U) / 2)];
  251. break;
  252. default:
  253. BUG();
  254. }
  255. if (sprn % 2)
  256. return bat->raw >> 32;
  257. else
  258. return bat->raw;
  259. }
  260. static void kvmppc_write_bat(struct kvm_vcpu *vcpu, int sprn, u32 val)
  261. {
  262. struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
  263. struct kvmppc_bat *bat;
  264. switch (sprn) {
  265. case SPRN_IBAT0U ... SPRN_IBAT3L:
  266. bat = &vcpu_book3s->ibat[(sprn - SPRN_IBAT0U) / 2];
  267. break;
  268. case SPRN_IBAT4U ... SPRN_IBAT7L:
  269. bat = &vcpu_book3s->ibat[4 + ((sprn - SPRN_IBAT4U) / 2)];
  270. break;
  271. case SPRN_DBAT0U ... SPRN_DBAT3L:
  272. bat = &vcpu_book3s->dbat[(sprn - SPRN_DBAT0U) / 2];
  273. break;
  274. case SPRN_DBAT4U ... SPRN_DBAT7L:
  275. bat = &vcpu_book3s->dbat[4 + ((sprn - SPRN_DBAT4U) / 2)];
  276. break;
  277. default:
  278. BUG();
  279. }
  280. kvmppc_set_bat(vcpu, bat, !(sprn % 2), val);
  281. }
  282. int kvmppc_core_emulate_mtspr(struct kvm_vcpu *vcpu, int sprn, int rs)
  283. {
  284. int emulated = EMULATE_DONE;
  285. ulong spr_val = kvmppc_get_gpr(vcpu, rs);
  286. switch (sprn) {
  287. case SPRN_SDR1:
  288. to_book3s(vcpu)->sdr1 = spr_val;
  289. break;
  290. case SPRN_DSISR:
  291. to_book3s(vcpu)->dsisr = spr_val;
  292. break;
  293. case SPRN_DAR:
  294. vcpu->arch.dear = spr_val;
  295. break;
  296. case SPRN_HIOR:
  297. to_book3s(vcpu)->hior = spr_val;
  298. break;
  299. case SPRN_IBAT0U ... SPRN_IBAT3L:
  300. case SPRN_IBAT4U ... SPRN_IBAT7L:
  301. case SPRN_DBAT0U ... SPRN_DBAT3L:
  302. case SPRN_DBAT4U ... SPRN_DBAT7L:
  303. kvmppc_write_bat(vcpu, sprn, (u32)spr_val);
  304. /* BAT writes happen so rarely that we're ok to flush
  305. * everything here */
  306. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  307. kvmppc_mmu_flush_segments(vcpu);
  308. break;
  309. case SPRN_HID0:
  310. to_book3s(vcpu)->hid[0] = spr_val;
  311. break;
  312. case SPRN_HID1:
  313. to_book3s(vcpu)->hid[1] = spr_val;
  314. break;
  315. case SPRN_HID2:
  316. to_book3s(vcpu)->hid[2] = spr_val;
  317. break;
  318. case SPRN_HID2_GEKKO:
  319. to_book3s(vcpu)->hid[2] = spr_val;
  320. /* HID2.PSE controls paired single on gekko */
  321. switch (vcpu->arch.pvr) {
  322. case 0x00080200: /* lonestar 2.0 */
  323. case 0x00088202: /* lonestar 2.2 */
  324. case 0x70000100: /* gekko 1.0 */
  325. case 0x00080100: /* gekko 2.0 */
  326. case 0x00083203: /* gekko 2.3a */
  327. case 0x00083213: /* gekko 2.3b */
  328. case 0x00083204: /* gekko 2.4 */
  329. case 0x00083214: /* gekko 2.4e (8SE) - retail HW2 */
  330. if (spr_val & (1 << 29)) { /* HID2.PSE */
  331. vcpu->arch.hflags |= BOOK3S_HFLAG_PAIRED_SINGLE;
  332. kvmppc_giveup_ext(vcpu, MSR_FP);
  333. } else {
  334. vcpu->arch.hflags &= ~BOOK3S_HFLAG_PAIRED_SINGLE;
  335. }
  336. break;
  337. }
  338. break;
  339. case SPRN_HID4:
  340. case SPRN_HID4_GEKKO:
  341. to_book3s(vcpu)->hid[4] = spr_val;
  342. break;
  343. case SPRN_HID5:
  344. to_book3s(vcpu)->hid[5] = spr_val;
  345. /* guest HID5 set can change is_dcbz32 */
  346. if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  347. (mfmsr() & MSR_HV))
  348. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  349. break;
  350. case SPRN_GQR0:
  351. case SPRN_GQR1:
  352. case SPRN_GQR2:
  353. case SPRN_GQR3:
  354. case SPRN_GQR4:
  355. case SPRN_GQR5:
  356. case SPRN_GQR6:
  357. case SPRN_GQR7:
  358. to_book3s(vcpu)->gqr[sprn - SPRN_GQR0] = spr_val;
  359. break;
  360. case SPRN_ICTC:
  361. case SPRN_THRM1:
  362. case SPRN_THRM2:
  363. case SPRN_THRM3:
  364. case SPRN_CTRLF:
  365. case SPRN_CTRLT:
  366. case SPRN_L2CR:
  367. case SPRN_MMCR0_GEKKO:
  368. case SPRN_MMCR1_GEKKO:
  369. case SPRN_PMC1_GEKKO:
  370. case SPRN_PMC2_GEKKO:
  371. case SPRN_PMC3_GEKKO:
  372. case SPRN_PMC4_GEKKO:
  373. case SPRN_WPAR_GEKKO:
  374. break;
  375. default:
  376. printk(KERN_INFO "KVM: invalid SPR write: %d\n", sprn);
  377. #ifndef DEBUG_SPR
  378. emulated = EMULATE_FAIL;
  379. #endif
  380. break;
  381. }
  382. return emulated;
  383. }
  384. int kvmppc_core_emulate_mfspr(struct kvm_vcpu *vcpu, int sprn, int rt)
  385. {
  386. int emulated = EMULATE_DONE;
  387. switch (sprn) {
  388. case SPRN_IBAT0U ... SPRN_IBAT3L:
  389. case SPRN_IBAT4U ... SPRN_IBAT7L:
  390. case SPRN_DBAT0U ... SPRN_DBAT3L:
  391. case SPRN_DBAT4U ... SPRN_DBAT7L:
  392. kvmppc_set_gpr(vcpu, rt, kvmppc_read_bat(vcpu, sprn));
  393. break;
  394. case SPRN_SDR1:
  395. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->sdr1);
  396. break;
  397. case SPRN_DSISR:
  398. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->dsisr);
  399. break;
  400. case SPRN_DAR:
  401. kvmppc_set_gpr(vcpu, rt, vcpu->arch.dear);
  402. break;
  403. case SPRN_HIOR:
  404. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hior);
  405. break;
  406. case SPRN_HID0:
  407. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[0]);
  408. break;
  409. case SPRN_HID1:
  410. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[1]);
  411. break;
  412. case SPRN_HID2:
  413. case SPRN_HID2_GEKKO:
  414. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[2]);
  415. break;
  416. case SPRN_HID4:
  417. case SPRN_HID4_GEKKO:
  418. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[4]);
  419. break;
  420. case SPRN_HID5:
  421. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[5]);
  422. break;
  423. case SPRN_GQR0:
  424. case SPRN_GQR1:
  425. case SPRN_GQR2:
  426. case SPRN_GQR3:
  427. case SPRN_GQR4:
  428. case SPRN_GQR5:
  429. case SPRN_GQR6:
  430. case SPRN_GQR7:
  431. kvmppc_set_gpr(vcpu, rt,
  432. to_book3s(vcpu)->gqr[sprn - SPRN_GQR0]);
  433. break;
  434. case SPRN_THRM1:
  435. case SPRN_THRM2:
  436. case SPRN_THRM3:
  437. case SPRN_CTRLF:
  438. case SPRN_CTRLT:
  439. case SPRN_L2CR:
  440. case SPRN_MMCR0_GEKKO:
  441. case SPRN_MMCR1_GEKKO:
  442. case SPRN_PMC1_GEKKO:
  443. case SPRN_PMC2_GEKKO:
  444. case SPRN_PMC3_GEKKO:
  445. case SPRN_PMC4_GEKKO:
  446. case SPRN_WPAR_GEKKO:
  447. kvmppc_set_gpr(vcpu, rt, 0);
  448. break;
  449. default:
  450. printk(KERN_INFO "KVM: invalid SPR read: %d\n", sprn);
  451. #ifndef DEBUG_SPR
  452. emulated = EMULATE_FAIL;
  453. #endif
  454. break;
  455. }
  456. return emulated;
  457. }
  458. u32 kvmppc_alignment_dsisr(struct kvm_vcpu *vcpu, unsigned int inst)
  459. {
  460. u32 dsisr = 0;
  461. /*
  462. * This is what the spec says about DSISR bits (not mentioned = 0):
  463. *
  464. * 12:13 [DS] Set to bits 30:31
  465. * 15:16 [X] Set to bits 29:30
  466. * 17 [X] Set to bit 25
  467. * [D/DS] Set to bit 5
  468. * 18:21 [X] Set to bits 21:24
  469. * [D/DS] Set to bits 1:4
  470. * 22:26 Set to bits 6:10 (RT/RS/FRT/FRS)
  471. * 27:31 Set to bits 11:15 (RA)
  472. */
  473. switch (get_op(inst)) {
  474. /* D-form */
  475. case OP_LFS:
  476. case OP_LFD:
  477. case OP_STFD:
  478. case OP_STFS:
  479. dsisr |= (inst >> 12) & 0x4000; /* bit 17 */
  480. dsisr |= (inst >> 17) & 0x3c00; /* bits 18:21 */
  481. break;
  482. /* X-form */
  483. case 31:
  484. dsisr |= (inst << 14) & 0x18000; /* bits 15:16 */
  485. dsisr |= (inst << 8) & 0x04000; /* bit 17 */
  486. dsisr |= (inst << 3) & 0x03c00; /* bits 18:21 */
  487. break;
  488. default:
  489. printk(KERN_INFO "KVM: Unaligned instruction 0x%x\n", inst);
  490. break;
  491. }
  492. dsisr |= (inst >> 16) & 0x03ff; /* bits 22:31 */
  493. return dsisr;
  494. }
  495. ulong kvmppc_alignment_dar(struct kvm_vcpu *vcpu, unsigned int inst)
  496. {
  497. ulong dar = 0;
  498. ulong ra;
  499. switch (get_op(inst)) {
  500. case OP_LFS:
  501. case OP_LFD:
  502. case OP_STFD:
  503. case OP_STFS:
  504. ra = get_ra(inst);
  505. if (ra)
  506. dar = kvmppc_get_gpr(vcpu, ra);
  507. dar += (s32)((s16)inst);
  508. break;
  509. case 31:
  510. ra = get_ra(inst);
  511. if (ra)
  512. dar = kvmppc_get_gpr(vcpu, ra);
  513. dar += kvmppc_get_gpr(vcpu, get_rb(inst));
  514. break;
  515. default:
  516. printk(KERN_INFO "KVM: Unaligned instruction 0x%x\n", inst);
  517. break;
  518. }
  519. return dar;
  520. }