tg3.c 397 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/phy.h>
  35. #include <linux/brcmphy.h>
  36. #include <linux/if_vlan.h>
  37. #include <linux/ip.h>
  38. #include <linux/tcp.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/firmware.h>
  43. #include <net/checksum.h>
  44. #include <net/ip.h>
  45. #include <asm/system.h>
  46. #include <asm/io.h>
  47. #include <asm/byteorder.h>
  48. #include <asm/uaccess.h>
  49. #ifdef CONFIG_SPARC
  50. #include <asm/idprom.h>
  51. #include <asm/prom.h>
  52. #endif
  53. #define BAR_0 0
  54. #define BAR_2 2
  55. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  56. #define TG3_VLAN_TAG_USED 1
  57. #else
  58. #define TG3_VLAN_TAG_USED 0
  59. #endif
  60. #include "tg3.h"
  61. #define DRV_MODULE_NAME "tg3"
  62. #define TG3_MAJ_NUM 3
  63. #define TG3_MIN_NUM 114
  64. #define DRV_MODULE_VERSION \
  65. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  66. #define DRV_MODULE_RELDATE "September 30, 2010"
  67. #define TG3_DEF_MAC_MODE 0
  68. #define TG3_DEF_RX_MODE 0
  69. #define TG3_DEF_TX_MODE 0
  70. #define TG3_DEF_MSG_ENABLE \
  71. (NETIF_MSG_DRV | \
  72. NETIF_MSG_PROBE | \
  73. NETIF_MSG_LINK | \
  74. NETIF_MSG_TIMER | \
  75. NETIF_MSG_IFDOWN | \
  76. NETIF_MSG_IFUP | \
  77. NETIF_MSG_RX_ERR | \
  78. NETIF_MSG_TX_ERR)
  79. /* length of time before we decide the hardware is borked,
  80. * and dev->tx_timeout() should be called to fix the problem
  81. */
  82. #define TG3_TX_TIMEOUT (5 * HZ)
  83. /* hardware minimum and maximum for a single frame's data payload */
  84. #define TG3_MIN_MTU 60
  85. #define TG3_MAX_MTU(tp) \
  86. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  87. /* These numbers seem to be hard coded in the NIC firmware somehow.
  88. * You can't change the ring sizes, but you can change where you place
  89. * them in the NIC onboard memory.
  90. */
  91. #define TG3_RX_STD_RING_SIZE(tp) \
  92. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  93. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  94. RX_STD_MAX_SIZE_5717 : 512)
  95. #define TG3_DEF_RX_RING_PENDING 200
  96. #define TG3_RX_JMB_RING_SIZE(tp) \
  97. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  98. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  99. 1024 : 256)
  100. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  101. #define TG3_RSS_INDIR_TBL_SIZE 128
  102. /* Do not place this n-ring entries value into the tp struct itself,
  103. * we really want to expose these constants to GCC so that modulo et
  104. * al. operations are done with shifts and masks instead of with
  105. * hw multiply/modulo instructions. Another solution would be to
  106. * replace things like '% foo' with '& (foo - 1)'.
  107. */
  108. #define TG3_TX_RING_SIZE 512
  109. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  110. #define TG3_RX_STD_RING_BYTES(tp) \
  111. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  112. #define TG3_RX_JMB_RING_BYTES(tp) \
  113. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  114. #define TG3_RX_RCB_RING_BYTES(tp) \
  115. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  116. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  117. TG3_TX_RING_SIZE)
  118. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  119. #define TG3_RX_DMA_ALIGN 16
  120. #define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
  121. #define TG3_DMA_BYTE_ENAB 64
  122. #define TG3_RX_STD_DMA_SZ 1536
  123. #define TG3_RX_JMB_DMA_SZ 9046
  124. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  125. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  126. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  127. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  128. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  129. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  130. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  131. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  132. * that are at least dword aligned when used in PCIX mode. The driver
  133. * works around this bug by double copying the packet. This workaround
  134. * is built into the normal double copy length check for efficiency.
  135. *
  136. * However, the double copy is only necessary on those architectures
  137. * where unaligned memory accesses are inefficient. For those architectures
  138. * where unaligned memory accesses incur little penalty, we can reintegrate
  139. * the 5701 in the normal rx path. Doing so saves a device structure
  140. * dereference by hardcoding the double copy threshold in place.
  141. */
  142. #define TG3_RX_COPY_THRESHOLD 256
  143. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  144. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  145. #else
  146. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  147. #endif
  148. /* minimum number of free TX descriptors required to wake up TX process */
  149. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  150. #define TG3_RAW_IP_ALIGN 2
  151. /* number of ETHTOOL_GSTATS u64's */
  152. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  153. #define TG3_NUM_TEST 6
  154. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  155. #define FIRMWARE_TG3 "tigon/tg3.bin"
  156. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  157. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  158. static char version[] __devinitdata =
  159. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  160. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  161. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  162. MODULE_LICENSE("GPL");
  163. MODULE_VERSION(DRV_MODULE_VERSION);
  164. MODULE_FIRMWARE(FIRMWARE_TG3);
  165. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  166. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  167. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  168. module_param(tg3_debug, int, 0);
  169. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  170. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  250. {}
  251. };
  252. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  253. static const struct {
  254. const char string[ETH_GSTRING_LEN];
  255. } ethtool_stats_keys[TG3_NUM_STATS] = {
  256. { "rx_octets" },
  257. { "rx_fragments" },
  258. { "rx_ucast_packets" },
  259. { "rx_mcast_packets" },
  260. { "rx_bcast_packets" },
  261. { "rx_fcs_errors" },
  262. { "rx_align_errors" },
  263. { "rx_xon_pause_rcvd" },
  264. { "rx_xoff_pause_rcvd" },
  265. { "rx_mac_ctrl_rcvd" },
  266. { "rx_xoff_entered" },
  267. { "rx_frame_too_long_errors" },
  268. { "rx_jabbers" },
  269. { "rx_undersize_packets" },
  270. { "rx_in_length_errors" },
  271. { "rx_out_length_errors" },
  272. { "rx_64_or_less_octet_packets" },
  273. { "rx_65_to_127_octet_packets" },
  274. { "rx_128_to_255_octet_packets" },
  275. { "rx_256_to_511_octet_packets" },
  276. { "rx_512_to_1023_octet_packets" },
  277. { "rx_1024_to_1522_octet_packets" },
  278. { "rx_1523_to_2047_octet_packets" },
  279. { "rx_2048_to_4095_octet_packets" },
  280. { "rx_4096_to_8191_octet_packets" },
  281. { "rx_8192_to_9022_octet_packets" },
  282. { "tx_octets" },
  283. { "tx_collisions" },
  284. { "tx_xon_sent" },
  285. { "tx_xoff_sent" },
  286. { "tx_flow_control" },
  287. { "tx_mac_errors" },
  288. { "tx_single_collisions" },
  289. { "tx_mult_collisions" },
  290. { "tx_deferred" },
  291. { "tx_excessive_collisions" },
  292. { "tx_late_collisions" },
  293. { "tx_collide_2times" },
  294. { "tx_collide_3times" },
  295. { "tx_collide_4times" },
  296. { "tx_collide_5times" },
  297. { "tx_collide_6times" },
  298. { "tx_collide_7times" },
  299. { "tx_collide_8times" },
  300. { "tx_collide_9times" },
  301. { "tx_collide_10times" },
  302. { "tx_collide_11times" },
  303. { "tx_collide_12times" },
  304. { "tx_collide_13times" },
  305. { "tx_collide_14times" },
  306. { "tx_collide_15times" },
  307. { "tx_ucast_packets" },
  308. { "tx_mcast_packets" },
  309. { "tx_bcast_packets" },
  310. { "tx_carrier_sense_errors" },
  311. { "tx_discards" },
  312. { "tx_errors" },
  313. { "dma_writeq_full" },
  314. { "dma_write_prioq_full" },
  315. { "rxbds_empty" },
  316. { "rx_discards" },
  317. { "rx_errors" },
  318. { "rx_threshold_hit" },
  319. { "dma_readq_full" },
  320. { "dma_read_prioq_full" },
  321. { "tx_comp_queue_full" },
  322. { "ring_set_send_prod_index" },
  323. { "ring_status_update" },
  324. { "nic_irqs" },
  325. { "nic_avoided_irqs" },
  326. { "nic_tx_threshold_hit" }
  327. };
  328. static const struct {
  329. const char string[ETH_GSTRING_LEN];
  330. } ethtool_test_keys[TG3_NUM_TEST] = {
  331. { "nvram test (online) " },
  332. { "link test (online) " },
  333. { "register test (offline)" },
  334. { "memory test (offline)" },
  335. { "loopback test (offline)" },
  336. { "interrupt test (offline)" },
  337. };
  338. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  339. {
  340. writel(val, tp->regs + off);
  341. }
  342. static u32 tg3_read32(struct tg3 *tp, u32 off)
  343. {
  344. return readl(tp->regs + off);
  345. }
  346. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  347. {
  348. writel(val, tp->aperegs + off);
  349. }
  350. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  351. {
  352. return readl(tp->aperegs + off);
  353. }
  354. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  355. {
  356. unsigned long flags;
  357. spin_lock_irqsave(&tp->indirect_lock, flags);
  358. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  359. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  360. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  361. }
  362. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  363. {
  364. writel(val, tp->regs + off);
  365. readl(tp->regs + off);
  366. }
  367. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  368. {
  369. unsigned long flags;
  370. u32 val;
  371. spin_lock_irqsave(&tp->indirect_lock, flags);
  372. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  373. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  374. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  375. return val;
  376. }
  377. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  378. {
  379. unsigned long flags;
  380. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  381. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  382. TG3_64BIT_REG_LOW, val);
  383. return;
  384. }
  385. if (off == TG3_RX_STD_PROD_IDX_REG) {
  386. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  387. TG3_64BIT_REG_LOW, val);
  388. return;
  389. }
  390. spin_lock_irqsave(&tp->indirect_lock, flags);
  391. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  392. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  393. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  394. /* In indirect mode when disabling interrupts, we also need
  395. * to clear the interrupt bit in the GRC local ctrl register.
  396. */
  397. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  398. (val == 0x1)) {
  399. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  400. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  401. }
  402. }
  403. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  404. {
  405. unsigned long flags;
  406. u32 val;
  407. spin_lock_irqsave(&tp->indirect_lock, flags);
  408. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  409. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  410. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  411. return val;
  412. }
  413. /* usec_wait specifies the wait time in usec when writing to certain registers
  414. * where it is unsafe to read back the register without some delay.
  415. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  416. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  417. */
  418. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  419. {
  420. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  421. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  422. /* Non-posted methods */
  423. tp->write32(tp, off, val);
  424. else {
  425. /* Posted method */
  426. tg3_write32(tp, off, val);
  427. if (usec_wait)
  428. udelay(usec_wait);
  429. tp->read32(tp, off);
  430. }
  431. /* Wait again after the read for the posted method to guarantee that
  432. * the wait time is met.
  433. */
  434. if (usec_wait)
  435. udelay(usec_wait);
  436. }
  437. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  438. {
  439. tp->write32_mbox(tp, off, val);
  440. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  441. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  442. tp->read32_mbox(tp, off);
  443. }
  444. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  445. {
  446. void __iomem *mbox = tp->regs + off;
  447. writel(val, mbox);
  448. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  449. writel(val, mbox);
  450. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  451. readl(mbox);
  452. }
  453. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  454. {
  455. return readl(tp->regs + off + GRCMBOX_BASE);
  456. }
  457. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  458. {
  459. writel(val, tp->regs + off + GRCMBOX_BASE);
  460. }
  461. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  462. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  463. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  464. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  465. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  466. #define tw32(reg, val) tp->write32(tp, reg, val)
  467. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  468. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  469. #define tr32(reg) tp->read32(tp, reg)
  470. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  471. {
  472. unsigned long flags;
  473. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  474. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  475. return;
  476. spin_lock_irqsave(&tp->indirect_lock, flags);
  477. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  478. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  479. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  480. /* Always leave this as zero. */
  481. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  482. } else {
  483. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  484. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  485. /* Always leave this as zero. */
  486. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  487. }
  488. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  489. }
  490. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  491. {
  492. unsigned long flags;
  493. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  494. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  495. *val = 0;
  496. return;
  497. }
  498. spin_lock_irqsave(&tp->indirect_lock, flags);
  499. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  500. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  501. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  502. /* Always leave this as zero. */
  503. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  504. } else {
  505. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  506. *val = tr32(TG3PCI_MEM_WIN_DATA);
  507. /* Always leave this as zero. */
  508. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  509. }
  510. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  511. }
  512. static void tg3_ape_lock_init(struct tg3 *tp)
  513. {
  514. int i;
  515. u32 regbase;
  516. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  517. regbase = TG3_APE_LOCK_GRANT;
  518. else
  519. regbase = TG3_APE_PER_LOCK_GRANT;
  520. /* Make sure the driver hasn't any stale locks. */
  521. for (i = 0; i < 8; i++)
  522. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  523. }
  524. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  525. {
  526. int i, off;
  527. int ret = 0;
  528. u32 status, req, gnt;
  529. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  530. return 0;
  531. switch (locknum) {
  532. case TG3_APE_LOCK_GRC:
  533. case TG3_APE_LOCK_MEM:
  534. break;
  535. default:
  536. return -EINVAL;
  537. }
  538. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  539. req = TG3_APE_LOCK_REQ;
  540. gnt = TG3_APE_LOCK_GRANT;
  541. } else {
  542. req = TG3_APE_PER_LOCK_REQ;
  543. gnt = TG3_APE_PER_LOCK_GRANT;
  544. }
  545. off = 4 * locknum;
  546. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  547. /* Wait for up to 1 millisecond to acquire lock. */
  548. for (i = 0; i < 100; i++) {
  549. status = tg3_ape_read32(tp, gnt + off);
  550. if (status == APE_LOCK_GRANT_DRIVER)
  551. break;
  552. udelay(10);
  553. }
  554. if (status != APE_LOCK_GRANT_DRIVER) {
  555. /* Revoke the lock request. */
  556. tg3_ape_write32(tp, gnt + off,
  557. APE_LOCK_GRANT_DRIVER);
  558. ret = -EBUSY;
  559. }
  560. return ret;
  561. }
  562. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  563. {
  564. u32 gnt;
  565. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  566. return;
  567. switch (locknum) {
  568. case TG3_APE_LOCK_GRC:
  569. case TG3_APE_LOCK_MEM:
  570. break;
  571. default:
  572. return;
  573. }
  574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  575. gnt = TG3_APE_LOCK_GRANT;
  576. else
  577. gnt = TG3_APE_PER_LOCK_GRANT;
  578. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  579. }
  580. static void tg3_disable_ints(struct tg3 *tp)
  581. {
  582. int i;
  583. tw32(TG3PCI_MISC_HOST_CTRL,
  584. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  585. for (i = 0; i < tp->irq_max; i++)
  586. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  587. }
  588. static void tg3_enable_ints(struct tg3 *tp)
  589. {
  590. int i;
  591. tp->irq_sync = 0;
  592. wmb();
  593. tw32(TG3PCI_MISC_HOST_CTRL,
  594. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  595. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  596. for (i = 0; i < tp->irq_cnt; i++) {
  597. struct tg3_napi *tnapi = &tp->napi[i];
  598. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  599. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  600. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  601. tp->coal_now |= tnapi->coal_now;
  602. }
  603. /* Force an initial interrupt */
  604. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  605. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  606. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  607. else
  608. tw32(HOSTCC_MODE, tp->coal_now);
  609. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  610. }
  611. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  612. {
  613. struct tg3 *tp = tnapi->tp;
  614. struct tg3_hw_status *sblk = tnapi->hw_status;
  615. unsigned int work_exists = 0;
  616. /* check for phy events */
  617. if (!(tp->tg3_flags &
  618. (TG3_FLAG_USE_LINKCHG_REG |
  619. TG3_FLAG_POLL_SERDES))) {
  620. if (sblk->status & SD_STATUS_LINK_CHG)
  621. work_exists = 1;
  622. }
  623. /* check for RX/TX work to do */
  624. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  625. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  626. work_exists = 1;
  627. return work_exists;
  628. }
  629. /* tg3_int_reenable
  630. * similar to tg3_enable_ints, but it accurately determines whether there
  631. * is new work pending and can return without flushing the PIO write
  632. * which reenables interrupts
  633. */
  634. static void tg3_int_reenable(struct tg3_napi *tnapi)
  635. {
  636. struct tg3 *tp = tnapi->tp;
  637. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  638. mmiowb();
  639. /* When doing tagged status, this work check is unnecessary.
  640. * The last_tag we write above tells the chip which piece of
  641. * work we've completed.
  642. */
  643. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  644. tg3_has_work(tnapi))
  645. tw32(HOSTCC_MODE, tp->coalesce_mode |
  646. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  647. }
  648. static void tg3_switch_clocks(struct tg3 *tp)
  649. {
  650. u32 clock_ctrl;
  651. u32 orig_clock_ctrl;
  652. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  653. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  654. return;
  655. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  656. orig_clock_ctrl = clock_ctrl;
  657. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  658. CLOCK_CTRL_CLKRUN_OENABLE |
  659. 0x1f);
  660. tp->pci_clock_ctrl = clock_ctrl;
  661. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  662. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  663. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  664. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  665. }
  666. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  667. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  668. clock_ctrl |
  669. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  670. 40);
  671. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  672. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  673. 40);
  674. }
  675. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  676. }
  677. #define PHY_BUSY_LOOPS 5000
  678. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  679. {
  680. u32 frame_val;
  681. unsigned int loops;
  682. int ret;
  683. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  684. tw32_f(MAC_MI_MODE,
  685. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  686. udelay(80);
  687. }
  688. *val = 0x0;
  689. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  690. MI_COM_PHY_ADDR_MASK);
  691. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  692. MI_COM_REG_ADDR_MASK);
  693. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  694. tw32_f(MAC_MI_COM, frame_val);
  695. loops = PHY_BUSY_LOOPS;
  696. while (loops != 0) {
  697. udelay(10);
  698. frame_val = tr32(MAC_MI_COM);
  699. if ((frame_val & MI_COM_BUSY) == 0) {
  700. udelay(5);
  701. frame_val = tr32(MAC_MI_COM);
  702. break;
  703. }
  704. loops -= 1;
  705. }
  706. ret = -EBUSY;
  707. if (loops != 0) {
  708. *val = frame_val & MI_COM_DATA_MASK;
  709. ret = 0;
  710. }
  711. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  712. tw32_f(MAC_MI_MODE, tp->mi_mode);
  713. udelay(80);
  714. }
  715. return ret;
  716. }
  717. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  718. {
  719. u32 frame_val;
  720. unsigned int loops;
  721. int ret;
  722. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  723. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  724. return 0;
  725. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  726. tw32_f(MAC_MI_MODE,
  727. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  728. udelay(80);
  729. }
  730. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  731. MI_COM_PHY_ADDR_MASK);
  732. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  733. MI_COM_REG_ADDR_MASK);
  734. frame_val |= (val & MI_COM_DATA_MASK);
  735. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  736. tw32_f(MAC_MI_COM, frame_val);
  737. loops = PHY_BUSY_LOOPS;
  738. while (loops != 0) {
  739. udelay(10);
  740. frame_val = tr32(MAC_MI_COM);
  741. if ((frame_val & MI_COM_BUSY) == 0) {
  742. udelay(5);
  743. frame_val = tr32(MAC_MI_COM);
  744. break;
  745. }
  746. loops -= 1;
  747. }
  748. ret = -EBUSY;
  749. if (loops != 0)
  750. ret = 0;
  751. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  752. tw32_f(MAC_MI_MODE, tp->mi_mode);
  753. udelay(80);
  754. }
  755. return ret;
  756. }
  757. static int tg3_bmcr_reset(struct tg3 *tp)
  758. {
  759. u32 phy_control;
  760. int limit, err;
  761. /* OK, reset it, and poll the BMCR_RESET bit until it
  762. * clears or we time out.
  763. */
  764. phy_control = BMCR_RESET;
  765. err = tg3_writephy(tp, MII_BMCR, phy_control);
  766. if (err != 0)
  767. return -EBUSY;
  768. limit = 5000;
  769. while (limit--) {
  770. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  771. if (err != 0)
  772. return -EBUSY;
  773. if ((phy_control & BMCR_RESET) == 0) {
  774. udelay(40);
  775. break;
  776. }
  777. udelay(10);
  778. }
  779. if (limit < 0)
  780. return -EBUSY;
  781. return 0;
  782. }
  783. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  784. {
  785. struct tg3 *tp = bp->priv;
  786. u32 val;
  787. spin_lock_bh(&tp->lock);
  788. if (tg3_readphy(tp, reg, &val))
  789. val = -EIO;
  790. spin_unlock_bh(&tp->lock);
  791. return val;
  792. }
  793. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  794. {
  795. struct tg3 *tp = bp->priv;
  796. u32 ret = 0;
  797. spin_lock_bh(&tp->lock);
  798. if (tg3_writephy(tp, reg, val))
  799. ret = -EIO;
  800. spin_unlock_bh(&tp->lock);
  801. return ret;
  802. }
  803. static int tg3_mdio_reset(struct mii_bus *bp)
  804. {
  805. return 0;
  806. }
  807. static void tg3_mdio_config_5785(struct tg3 *tp)
  808. {
  809. u32 val;
  810. struct phy_device *phydev;
  811. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  812. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  813. case PHY_ID_BCM50610:
  814. case PHY_ID_BCM50610M:
  815. val = MAC_PHYCFG2_50610_LED_MODES;
  816. break;
  817. case PHY_ID_BCMAC131:
  818. val = MAC_PHYCFG2_AC131_LED_MODES;
  819. break;
  820. case PHY_ID_RTL8211C:
  821. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  822. break;
  823. case PHY_ID_RTL8201E:
  824. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  825. break;
  826. default:
  827. return;
  828. }
  829. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  830. tw32(MAC_PHYCFG2, val);
  831. val = tr32(MAC_PHYCFG1);
  832. val &= ~(MAC_PHYCFG1_RGMII_INT |
  833. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  834. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  835. tw32(MAC_PHYCFG1, val);
  836. return;
  837. }
  838. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  839. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  840. MAC_PHYCFG2_FMODE_MASK_MASK |
  841. MAC_PHYCFG2_GMODE_MASK_MASK |
  842. MAC_PHYCFG2_ACT_MASK_MASK |
  843. MAC_PHYCFG2_QUAL_MASK_MASK |
  844. MAC_PHYCFG2_INBAND_ENABLE;
  845. tw32(MAC_PHYCFG2, val);
  846. val = tr32(MAC_PHYCFG1);
  847. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  848. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  849. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  850. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  851. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  852. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  853. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  854. }
  855. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  856. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  857. tw32(MAC_PHYCFG1, val);
  858. val = tr32(MAC_EXT_RGMII_MODE);
  859. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  860. MAC_RGMII_MODE_RX_QUALITY |
  861. MAC_RGMII_MODE_RX_ACTIVITY |
  862. MAC_RGMII_MODE_RX_ENG_DET |
  863. MAC_RGMII_MODE_TX_ENABLE |
  864. MAC_RGMII_MODE_TX_LOWPWR |
  865. MAC_RGMII_MODE_TX_RESET);
  866. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  867. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  868. val |= MAC_RGMII_MODE_RX_INT_B |
  869. MAC_RGMII_MODE_RX_QUALITY |
  870. MAC_RGMII_MODE_RX_ACTIVITY |
  871. MAC_RGMII_MODE_RX_ENG_DET;
  872. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  873. val |= MAC_RGMII_MODE_TX_ENABLE |
  874. MAC_RGMII_MODE_TX_LOWPWR |
  875. MAC_RGMII_MODE_TX_RESET;
  876. }
  877. tw32(MAC_EXT_RGMII_MODE, val);
  878. }
  879. static void tg3_mdio_start(struct tg3 *tp)
  880. {
  881. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  882. tw32_f(MAC_MI_MODE, tp->mi_mode);
  883. udelay(80);
  884. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  886. tg3_mdio_config_5785(tp);
  887. }
  888. static int tg3_mdio_init(struct tg3 *tp)
  889. {
  890. int i;
  891. u32 reg;
  892. struct phy_device *phydev;
  893. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  894. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  895. u32 is_serdes;
  896. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  897. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  898. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  899. else
  900. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  901. TG3_CPMU_PHY_STRAP_IS_SERDES;
  902. if (is_serdes)
  903. tp->phy_addr += 7;
  904. } else
  905. tp->phy_addr = TG3_PHY_MII_ADDR;
  906. tg3_mdio_start(tp);
  907. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  908. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  909. return 0;
  910. tp->mdio_bus = mdiobus_alloc();
  911. if (tp->mdio_bus == NULL)
  912. return -ENOMEM;
  913. tp->mdio_bus->name = "tg3 mdio bus";
  914. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  915. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  916. tp->mdio_bus->priv = tp;
  917. tp->mdio_bus->parent = &tp->pdev->dev;
  918. tp->mdio_bus->read = &tg3_mdio_read;
  919. tp->mdio_bus->write = &tg3_mdio_write;
  920. tp->mdio_bus->reset = &tg3_mdio_reset;
  921. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  922. tp->mdio_bus->irq = &tp->mdio_irq[0];
  923. for (i = 0; i < PHY_MAX_ADDR; i++)
  924. tp->mdio_bus->irq[i] = PHY_POLL;
  925. /* The bus registration will look for all the PHYs on the mdio bus.
  926. * Unfortunately, it does not ensure the PHY is powered up before
  927. * accessing the PHY ID registers. A chip reset is the
  928. * quickest way to bring the device back to an operational state..
  929. */
  930. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  931. tg3_bmcr_reset(tp);
  932. i = mdiobus_register(tp->mdio_bus);
  933. if (i) {
  934. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  935. mdiobus_free(tp->mdio_bus);
  936. return i;
  937. }
  938. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  939. if (!phydev || !phydev->drv) {
  940. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  941. mdiobus_unregister(tp->mdio_bus);
  942. mdiobus_free(tp->mdio_bus);
  943. return -ENODEV;
  944. }
  945. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  946. case PHY_ID_BCM57780:
  947. phydev->interface = PHY_INTERFACE_MODE_GMII;
  948. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  949. break;
  950. case PHY_ID_BCM50610:
  951. case PHY_ID_BCM50610M:
  952. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  953. PHY_BRCM_RX_REFCLK_UNUSED |
  954. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  955. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  956. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  957. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  958. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  959. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  960. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  961. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  962. /* fallthru */
  963. case PHY_ID_RTL8211C:
  964. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  965. break;
  966. case PHY_ID_RTL8201E:
  967. case PHY_ID_BCMAC131:
  968. phydev->interface = PHY_INTERFACE_MODE_MII;
  969. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  970. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  971. break;
  972. }
  973. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  974. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  975. tg3_mdio_config_5785(tp);
  976. return 0;
  977. }
  978. static void tg3_mdio_fini(struct tg3 *tp)
  979. {
  980. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  981. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  982. mdiobus_unregister(tp->mdio_bus);
  983. mdiobus_free(tp->mdio_bus);
  984. }
  985. }
  986. /* tp->lock is held. */
  987. static inline void tg3_generate_fw_event(struct tg3 *tp)
  988. {
  989. u32 val;
  990. val = tr32(GRC_RX_CPU_EVENT);
  991. val |= GRC_RX_CPU_DRIVER_EVENT;
  992. tw32_f(GRC_RX_CPU_EVENT, val);
  993. tp->last_event_jiffies = jiffies;
  994. }
  995. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  996. /* tp->lock is held. */
  997. static void tg3_wait_for_event_ack(struct tg3 *tp)
  998. {
  999. int i;
  1000. unsigned int delay_cnt;
  1001. long time_remain;
  1002. /* If enough time has passed, no wait is necessary. */
  1003. time_remain = (long)(tp->last_event_jiffies + 1 +
  1004. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1005. (long)jiffies;
  1006. if (time_remain < 0)
  1007. return;
  1008. /* Check if we can shorten the wait time. */
  1009. delay_cnt = jiffies_to_usecs(time_remain);
  1010. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1011. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1012. delay_cnt = (delay_cnt >> 3) + 1;
  1013. for (i = 0; i < delay_cnt; i++) {
  1014. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1015. break;
  1016. udelay(8);
  1017. }
  1018. }
  1019. /* tp->lock is held. */
  1020. static void tg3_ump_link_report(struct tg3 *tp)
  1021. {
  1022. u32 reg;
  1023. u32 val;
  1024. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1025. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1026. return;
  1027. tg3_wait_for_event_ack(tp);
  1028. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1029. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1030. val = 0;
  1031. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1032. val = reg << 16;
  1033. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1034. val |= (reg & 0xffff);
  1035. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1036. val = 0;
  1037. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1038. val = reg << 16;
  1039. if (!tg3_readphy(tp, MII_LPA, &reg))
  1040. val |= (reg & 0xffff);
  1041. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1042. val = 0;
  1043. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1044. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1045. val = reg << 16;
  1046. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1047. val |= (reg & 0xffff);
  1048. }
  1049. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1050. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1051. val = reg << 16;
  1052. else
  1053. val = 0;
  1054. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1055. tg3_generate_fw_event(tp);
  1056. }
  1057. static void tg3_link_report(struct tg3 *tp)
  1058. {
  1059. if (!netif_carrier_ok(tp->dev)) {
  1060. netif_info(tp, link, tp->dev, "Link is down\n");
  1061. tg3_ump_link_report(tp);
  1062. } else if (netif_msg_link(tp)) {
  1063. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1064. (tp->link_config.active_speed == SPEED_1000 ?
  1065. 1000 :
  1066. (tp->link_config.active_speed == SPEED_100 ?
  1067. 100 : 10)),
  1068. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1069. "full" : "half"));
  1070. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1071. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1072. "on" : "off",
  1073. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1074. "on" : "off");
  1075. tg3_ump_link_report(tp);
  1076. }
  1077. }
  1078. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1079. {
  1080. u16 miireg;
  1081. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1082. miireg = ADVERTISE_PAUSE_CAP;
  1083. else if (flow_ctrl & FLOW_CTRL_TX)
  1084. miireg = ADVERTISE_PAUSE_ASYM;
  1085. else if (flow_ctrl & FLOW_CTRL_RX)
  1086. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1087. else
  1088. miireg = 0;
  1089. return miireg;
  1090. }
  1091. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1092. {
  1093. u16 miireg;
  1094. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1095. miireg = ADVERTISE_1000XPAUSE;
  1096. else if (flow_ctrl & FLOW_CTRL_TX)
  1097. miireg = ADVERTISE_1000XPSE_ASYM;
  1098. else if (flow_ctrl & FLOW_CTRL_RX)
  1099. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1100. else
  1101. miireg = 0;
  1102. return miireg;
  1103. }
  1104. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1105. {
  1106. u8 cap = 0;
  1107. if (lcladv & ADVERTISE_1000XPAUSE) {
  1108. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1109. if (rmtadv & LPA_1000XPAUSE)
  1110. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1111. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1112. cap = FLOW_CTRL_RX;
  1113. } else {
  1114. if (rmtadv & LPA_1000XPAUSE)
  1115. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1116. }
  1117. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1118. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1119. cap = FLOW_CTRL_TX;
  1120. }
  1121. return cap;
  1122. }
  1123. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1124. {
  1125. u8 autoneg;
  1126. u8 flowctrl = 0;
  1127. u32 old_rx_mode = tp->rx_mode;
  1128. u32 old_tx_mode = tp->tx_mode;
  1129. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1130. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1131. else
  1132. autoneg = tp->link_config.autoneg;
  1133. if (autoneg == AUTONEG_ENABLE &&
  1134. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1135. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1136. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1137. else
  1138. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1139. } else
  1140. flowctrl = tp->link_config.flowctrl;
  1141. tp->link_config.active_flowctrl = flowctrl;
  1142. if (flowctrl & FLOW_CTRL_RX)
  1143. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1144. else
  1145. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1146. if (old_rx_mode != tp->rx_mode)
  1147. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1148. if (flowctrl & FLOW_CTRL_TX)
  1149. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1150. else
  1151. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1152. if (old_tx_mode != tp->tx_mode)
  1153. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1154. }
  1155. static void tg3_adjust_link(struct net_device *dev)
  1156. {
  1157. u8 oldflowctrl, linkmesg = 0;
  1158. u32 mac_mode, lcl_adv, rmt_adv;
  1159. struct tg3 *tp = netdev_priv(dev);
  1160. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1161. spin_lock_bh(&tp->lock);
  1162. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1163. MAC_MODE_HALF_DUPLEX);
  1164. oldflowctrl = tp->link_config.active_flowctrl;
  1165. if (phydev->link) {
  1166. lcl_adv = 0;
  1167. rmt_adv = 0;
  1168. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1169. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1170. else if (phydev->speed == SPEED_1000 ||
  1171. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1172. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1173. else
  1174. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1175. if (phydev->duplex == DUPLEX_HALF)
  1176. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1177. else {
  1178. lcl_adv = tg3_advert_flowctrl_1000T(
  1179. tp->link_config.flowctrl);
  1180. if (phydev->pause)
  1181. rmt_adv = LPA_PAUSE_CAP;
  1182. if (phydev->asym_pause)
  1183. rmt_adv |= LPA_PAUSE_ASYM;
  1184. }
  1185. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1186. } else
  1187. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1188. if (mac_mode != tp->mac_mode) {
  1189. tp->mac_mode = mac_mode;
  1190. tw32_f(MAC_MODE, tp->mac_mode);
  1191. udelay(40);
  1192. }
  1193. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1194. if (phydev->speed == SPEED_10)
  1195. tw32(MAC_MI_STAT,
  1196. MAC_MI_STAT_10MBPS_MODE |
  1197. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1198. else
  1199. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1200. }
  1201. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1202. tw32(MAC_TX_LENGTHS,
  1203. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1204. (6 << TX_LENGTHS_IPG_SHIFT) |
  1205. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1206. else
  1207. tw32(MAC_TX_LENGTHS,
  1208. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1209. (6 << TX_LENGTHS_IPG_SHIFT) |
  1210. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1211. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1212. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1213. phydev->speed != tp->link_config.active_speed ||
  1214. phydev->duplex != tp->link_config.active_duplex ||
  1215. oldflowctrl != tp->link_config.active_flowctrl)
  1216. linkmesg = 1;
  1217. tp->link_config.active_speed = phydev->speed;
  1218. tp->link_config.active_duplex = phydev->duplex;
  1219. spin_unlock_bh(&tp->lock);
  1220. if (linkmesg)
  1221. tg3_link_report(tp);
  1222. }
  1223. static int tg3_phy_init(struct tg3 *tp)
  1224. {
  1225. struct phy_device *phydev;
  1226. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1227. return 0;
  1228. /* Bring the PHY back to a known state. */
  1229. tg3_bmcr_reset(tp);
  1230. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1231. /* Attach the MAC to the PHY. */
  1232. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1233. phydev->dev_flags, phydev->interface);
  1234. if (IS_ERR(phydev)) {
  1235. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1236. return PTR_ERR(phydev);
  1237. }
  1238. /* Mask with MAC supported features. */
  1239. switch (phydev->interface) {
  1240. case PHY_INTERFACE_MODE_GMII:
  1241. case PHY_INTERFACE_MODE_RGMII:
  1242. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1243. phydev->supported &= (PHY_GBIT_FEATURES |
  1244. SUPPORTED_Pause |
  1245. SUPPORTED_Asym_Pause);
  1246. break;
  1247. }
  1248. /* fallthru */
  1249. case PHY_INTERFACE_MODE_MII:
  1250. phydev->supported &= (PHY_BASIC_FEATURES |
  1251. SUPPORTED_Pause |
  1252. SUPPORTED_Asym_Pause);
  1253. break;
  1254. default:
  1255. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1256. return -EINVAL;
  1257. }
  1258. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1259. phydev->advertising = phydev->supported;
  1260. return 0;
  1261. }
  1262. static void tg3_phy_start(struct tg3 *tp)
  1263. {
  1264. struct phy_device *phydev;
  1265. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1266. return;
  1267. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1268. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1269. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1270. phydev->speed = tp->link_config.orig_speed;
  1271. phydev->duplex = tp->link_config.orig_duplex;
  1272. phydev->autoneg = tp->link_config.orig_autoneg;
  1273. phydev->advertising = tp->link_config.orig_advertising;
  1274. }
  1275. phy_start(phydev);
  1276. phy_start_aneg(phydev);
  1277. }
  1278. static void tg3_phy_stop(struct tg3 *tp)
  1279. {
  1280. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1281. return;
  1282. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1283. }
  1284. static void tg3_phy_fini(struct tg3 *tp)
  1285. {
  1286. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1287. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1288. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1289. }
  1290. }
  1291. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1292. {
  1293. int err;
  1294. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1295. if (!err)
  1296. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1297. return err;
  1298. }
  1299. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1300. {
  1301. u32 phytest;
  1302. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1303. u32 phy;
  1304. tg3_writephy(tp, MII_TG3_FET_TEST,
  1305. phytest | MII_TG3_FET_SHADOW_EN);
  1306. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1307. if (enable)
  1308. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1309. else
  1310. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1311. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1312. }
  1313. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1314. }
  1315. }
  1316. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1317. {
  1318. u32 reg;
  1319. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1320. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1321. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1322. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1323. return;
  1324. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1325. tg3_phy_fet_toggle_apd(tp, enable);
  1326. return;
  1327. }
  1328. reg = MII_TG3_MISC_SHDW_WREN |
  1329. MII_TG3_MISC_SHDW_SCR5_SEL |
  1330. MII_TG3_MISC_SHDW_SCR5_LPED |
  1331. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1332. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1333. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1334. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1335. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1336. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1337. reg = MII_TG3_MISC_SHDW_WREN |
  1338. MII_TG3_MISC_SHDW_APD_SEL |
  1339. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1340. if (enable)
  1341. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1342. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1343. }
  1344. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1345. {
  1346. u32 phy;
  1347. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1348. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1349. return;
  1350. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1351. u32 ephy;
  1352. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1353. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1354. tg3_writephy(tp, MII_TG3_FET_TEST,
  1355. ephy | MII_TG3_FET_SHADOW_EN);
  1356. if (!tg3_readphy(tp, reg, &phy)) {
  1357. if (enable)
  1358. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1359. else
  1360. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1361. tg3_writephy(tp, reg, phy);
  1362. }
  1363. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1364. }
  1365. } else {
  1366. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1367. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1368. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1369. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1370. if (enable)
  1371. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1372. else
  1373. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1374. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1375. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1376. }
  1377. }
  1378. }
  1379. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1380. {
  1381. u32 val;
  1382. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1383. return;
  1384. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1385. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1386. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1387. (val | (1 << 15) | (1 << 4)));
  1388. }
  1389. static void tg3_phy_apply_otp(struct tg3 *tp)
  1390. {
  1391. u32 otp, phy;
  1392. if (!tp->phy_otp)
  1393. return;
  1394. otp = tp->phy_otp;
  1395. /* Enable SM_DSP clock and tx 6dB coding. */
  1396. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1397. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1398. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1399. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1400. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1401. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1402. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1403. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1404. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1405. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1406. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1407. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1408. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1409. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1410. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1411. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1412. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1413. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1414. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1415. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1416. /* Turn off SM_DSP clock. */
  1417. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1418. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1419. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1420. }
  1421. static int tg3_wait_macro_done(struct tg3 *tp)
  1422. {
  1423. int limit = 100;
  1424. while (limit--) {
  1425. u32 tmp32;
  1426. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1427. if ((tmp32 & 0x1000) == 0)
  1428. break;
  1429. }
  1430. }
  1431. if (limit < 0)
  1432. return -EBUSY;
  1433. return 0;
  1434. }
  1435. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1436. {
  1437. static const u32 test_pat[4][6] = {
  1438. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1439. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1440. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1441. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1442. };
  1443. int chan;
  1444. for (chan = 0; chan < 4; chan++) {
  1445. int i;
  1446. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1447. (chan * 0x2000) | 0x0200);
  1448. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1449. for (i = 0; i < 6; i++)
  1450. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1451. test_pat[chan][i]);
  1452. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1453. if (tg3_wait_macro_done(tp)) {
  1454. *resetp = 1;
  1455. return -EBUSY;
  1456. }
  1457. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1458. (chan * 0x2000) | 0x0200);
  1459. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1460. if (tg3_wait_macro_done(tp)) {
  1461. *resetp = 1;
  1462. return -EBUSY;
  1463. }
  1464. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1465. if (tg3_wait_macro_done(tp)) {
  1466. *resetp = 1;
  1467. return -EBUSY;
  1468. }
  1469. for (i = 0; i < 6; i += 2) {
  1470. u32 low, high;
  1471. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1472. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1473. tg3_wait_macro_done(tp)) {
  1474. *resetp = 1;
  1475. return -EBUSY;
  1476. }
  1477. low &= 0x7fff;
  1478. high &= 0x000f;
  1479. if (low != test_pat[chan][i] ||
  1480. high != test_pat[chan][i+1]) {
  1481. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1482. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1483. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1484. return -EBUSY;
  1485. }
  1486. }
  1487. }
  1488. return 0;
  1489. }
  1490. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1491. {
  1492. int chan;
  1493. for (chan = 0; chan < 4; chan++) {
  1494. int i;
  1495. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1496. (chan * 0x2000) | 0x0200);
  1497. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1498. for (i = 0; i < 6; i++)
  1499. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1500. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1501. if (tg3_wait_macro_done(tp))
  1502. return -EBUSY;
  1503. }
  1504. return 0;
  1505. }
  1506. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1507. {
  1508. u32 reg32, phy9_orig;
  1509. int retries, do_phy_reset, err;
  1510. retries = 10;
  1511. do_phy_reset = 1;
  1512. do {
  1513. if (do_phy_reset) {
  1514. err = tg3_bmcr_reset(tp);
  1515. if (err)
  1516. return err;
  1517. do_phy_reset = 0;
  1518. }
  1519. /* Disable transmitter and interrupt. */
  1520. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1521. continue;
  1522. reg32 |= 0x3000;
  1523. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1524. /* Set full-duplex, 1000 mbps. */
  1525. tg3_writephy(tp, MII_BMCR,
  1526. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1527. /* Set to master mode. */
  1528. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1529. continue;
  1530. tg3_writephy(tp, MII_TG3_CTRL,
  1531. (MII_TG3_CTRL_AS_MASTER |
  1532. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1533. /* Enable SM_DSP_CLOCK and 6dB. */
  1534. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1535. /* Block the PHY control access. */
  1536. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1537. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1538. if (!err)
  1539. break;
  1540. } while (--retries);
  1541. err = tg3_phy_reset_chanpat(tp);
  1542. if (err)
  1543. return err;
  1544. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1545. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1546. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1547. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1548. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1549. /* Set Extended packet length bit for jumbo frames */
  1550. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1551. } else {
  1552. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1553. }
  1554. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1555. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1556. reg32 &= ~0x3000;
  1557. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1558. } else if (!err)
  1559. err = -EBUSY;
  1560. return err;
  1561. }
  1562. /* This will reset the tigon3 PHY if there is no valid
  1563. * link unless the FORCE argument is non-zero.
  1564. */
  1565. static int tg3_phy_reset(struct tg3 *tp)
  1566. {
  1567. u32 val, cpmuctrl;
  1568. int err;
  1569. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1570. val = tr32(GRC_MISC_CFG);
  1571. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1572. udelay(40);
  1573. }
  1574. err = tg3_readphy(tp, MII_BMSR, &val);
  1575. err |= tg3_readphy(tp, MII_BMSR, &val);
  1576. if (err != 0)
  1577. return -EBUSY;
  1578. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1579. netif_carrier_off(tp->dev);
  1580. tg3_link_report(tp);
  1581. }
  1582. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1583. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1584. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1585. err = tg3_phy_reset_5703_4_5(tp);
  1586. if (err)
  1587. return err;
  1588. goto out;
  1589. }
  1590. cpmuctrl = 0;
  1591. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1592. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1593. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1594. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1595. tw32(TG3_CPMU_CTRL,
  1596. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1597. }
  1598. err = tg3_bmcr_reset(tp);
  1599. if (err)
  1600. return err;
  1601. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1602. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1603. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1604. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1605. }
  1606. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1607. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1608. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1609. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1610. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1611. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1612. udelay(40);
  1613. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1614. }
  1615. }
  1616. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1617. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1618. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1619. return 0;
  1620. tg3_phy_apply_otp(tp);
  1621. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1622. tg3_phy_toggle_apd(tp, true);
  1623. else
  1624. tg3_phy_toggle_apd(tp, false);
  1625. out:
  1626. if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
  1627. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1628. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1629. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1630. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1631. }
  1632. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1633. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1634. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1635. }
  1636. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1637. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1638. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1639. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1640. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1641. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1642. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1643. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1644. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1645. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1646. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1647. tg3_writephy(tp, MII_TG3_TEST1,
  1648. MII_TG3_TEST1_TRIM_EN | 0x4);
  1649. } else
  1650. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1651. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1652. }
  1653. /* Set Extended packet length bit (bit 14) on all chips that */
  1654. /* support jumbo frames */
  1655. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1656. /* Cannot do read-modify-write on 5401 */
  1657. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1658. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1659. /* Set bit 14 with read-modify-write to preserve other bits */
  1660. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1661. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1662. tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
  1663. }
  1664. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1665. * jumbo frames transmission.
  1666. */
  1667. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1668. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1669. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1670. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1671. }
  1672. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1673. /* adjust output voltage */
  1674. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1675. }
  1676. tg3_phy_toggle_automdix(tp, 1);
  1677. tg3_phy_set_wirespeed(tp);
  1678. return 0;
  1679. }
  1680. static void tg3_frob_aux_power(struct tg3 *tp)
  1681. {
  1682. struct tg3 *tp_peer = tp;
  1683. /* The GPIOs do something completely different on 57765. */
  1684. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1685. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1686. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1687. return;
  1688. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1689. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1690. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1691. struct net_device *dev_peer;
  1692. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1693. /* remove_one() may have been run on the peer. */
  1694. if (!dev_peer)
  1695. tp_peer = tp;
  1696. else
  1697. tp_peer = netdev_priv(dev_peer);
  1698. }
  1699. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1700. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1701. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1702. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1703. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1704. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1705. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1706. (GRC_LCLCTRL_GPIO_OE0 |
  1707. GRC_LCLCTRL_GPIO_OE1 |
  1708. GRC_LCLCTRL_GPIO_OE2 |
  1709. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1710. GRC_LCLCTRL_GPIO_OUTPUT1),
  1711. 100);
  1712. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1713. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1714. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1715. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1716. GRC_LCLCTRL_GPIO_OE1 |
  1717. GRC_LCLCTRL_GPIO_OE2 |
  1718. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1719. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1720. tp->grc_local_ctrl;
  1721. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1722. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1723. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1724. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1725. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1726. } else {
  1727. u32 no_gpio2;
  1728. u32 grc_local_ctrl = 0;
  1729. if (tp_peer != tp &&
  1730. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1731. return;
  1732. /* Workaround to prevent overdrawing Amps. */
  1733. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1734. ASIC_REV_5714) {
  1735. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1736. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1737. grc_local_ctrl, 100);
  1738. }
  1739. /* On 5753 and variants, GPIO2 cannot be used. */
  1740. no_gpio2 = tp->nic_sram_data_cfg &
  1741. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1742. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1743. GRC_LCLCTRL_GPIO_OE1 |
  1744. GRC_LCLCTRL_GPIO_OE2 |
  1745. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1746. GRC_LCLCTRL_GPIO_OUTPUT2;
  1747. if (no_gpio2) {
  1748. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1749. GRC_LCLCTRL_GPIO_OUTPUT2);
  1750. }
  1751. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1752. grc_local_ctrl, 100);
  1753. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1754. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1755. grc_local_ctrl, 100);
  1756. if (!no_gpio2) {
  1757. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1758. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1759. grc_local_ctrl, 100);
  1760. }
  1761. }
  1762. } else {
  1763. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1764. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1765. if (tp_peer != tp &&
  1766. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1767. return;
  1768. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1769. (GRC_LCLCTRL_GPIO_OE1 |
  1770. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1771. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1772. GRC_LCLCTRL_GPIO_OE1, 100);
  1773. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1774. (GRC_LCLCTRL_GPIO_OE1 |
  1775. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1776. }
  1777. }
  1778. }
  1779. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1780. {
  1781. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1782. return 1;
  1783. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1784. if (speed != SPEED_10)
  1785. return 1;
  1786. } else if (speed == SPEED_10)
  1787. return 1;
  1788. return 0;
  1789. }
  1790. static int tg3_setup_phy(struct tg3 *, int);
  1791. #define RESET_KIND_SHUTDOWN 0
  1792. #define RESET_KIND_INIT 1
  1793. #define RESET_KIND_SUSPEND 2
  1794. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1795. static int tg3_halt_cpu(struct tg3 *, u32);
  1796. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1797. {
  1798. u32 val;
  1799. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1800. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1801. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1802. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1803. sg_dig_ctrl |=
  1804. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1805. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1806. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1807. }
  1808. return;
  1809. }
  1810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1811. tg3_bmcr_reset(tp);
  1812. val = tr32(GRC_MISC_CFG);
  1813. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1814. udelay(40);
  1815. return;
  1816. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1817. u32 phytest;
  1818. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1819. u32 phy;
  1820. tg3_writephy(tp, MII_ADVERTISE, 0);
  1821. tg3_writephy(tp, MII_BMCR,
  1822. BMCR_ANENABLE | BMCR_ANRESTART);
  1823. tg3_writephy(tp, MII_TG3_FET_TEST,
  1824. phytest | MII_TG3_FET_SHADOW_EN);
  1825. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1826. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1827. tg3_writephy(tp,
  1828. MII_TG3_FET_SHDW_AUXMODE4,
  1829. phy);
  1830. }
  1831. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1832. }
  1833. return;
  1834. } else if (do_low_power) {
  1835. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1836. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1837. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1838. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1839. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1840. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1841. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1842. }
  1843. /* The PHY should not be powered down on some chips because
  1844. * of bugs.
  1845. */
  1846. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1847. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1848. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1849. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1850. return;
  1851. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1852. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1853. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1854. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1855. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1856. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1857. }
  1858. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1859. }
  1860. /* tp->lock is held. */
  1861. static int tg3_nvram_lock(struct tg3 *tp)
  1862. {
  1863. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1864. int i;
  1865. if (tp->nvram_lock_cnt == 0) {
  1866. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1867. for (i = 0; i < 8000; i++) {
  1868. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1869. break;
  1870. udelay(20);
  1871. }
  1872. if (i == 8000) {
  1873. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1874. return -ENODEV;
  1875. }
  1876. }
  1877. tp->nvram_lock_cnt++;
  1878. }
  1879. return 0;
  1880. }
  1881. /* tp->lock is held. */
  1882. static void tg3_nvram_unlock(struct tg3 *tp)
  1883. {
  1884. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1885. if (tp->nvram_lock_cnt > 0)
  1886. tp->nvram_lock_cnt--;
  1887. if (tp->nvram_lock_cnt == 0)
  1888. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1889. }
  1890. }
  1891. /* tp->lock is held. */
  1892. static void tg3_enable_nvram_access(struct tg3 *tp)
  1893. {
  1894. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1895. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1896. u32 nvaccess = tr32(NVRAM_ACCESS);
  1897. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1898. }
  1899. }
  1900. /* tp->lock is held. */
  1901. static void tg3_disable_nvram_access(struct tg3 *tp)
  1902. {
  1903. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1904. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1905. u32 nvaccess = tr32(NVRAM_ACCESS);
  1906. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1907. }
  1908. }
  1909. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1910. u32 offset, u32 *val)
  1911. {
  1912. u32 tmp;
  1913. int i;
  1914. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1915. return -EINVAL;
  1916. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1917. EEPROM_ADDR_DEVID_MASK |
  1918. EEPROM_ADDR_READ);
  1919. tw32(GRC_EEPROM_ADDR,
  1920. tmp |
  1921. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1922. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1923. EEPROM_ADDR_ADDR_MASK) |
  1924. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1925. for (i = 0; i < 1000; i++) {
  1926. tmp = tr32(GRC_EEPROM_ADDR);
  1927. if (tmp & EEPROM_ADDR_COMPLETE)
  1928. break;
  1929. msleep(1);
  1930. }
  1931. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1932. return -EBUSY;
  1933. tmp = tr32(GRC_EEPROM_DATA);
  1934. /*
  1935. * The data will always be opposite the native endian
  1936. * format. Perform a blind byteswap to compensate.
  1937. */
  1938. *val = swab32(tmp);
  1939. return 0;
  1940. }
  1941. #define NVRAM_CMD_TIMEOUT 10000
  1942. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1943. {
  1944. int i;
  1945. tw32(NVRAM_CMD, nvram_cmd);
  1946. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1947. udelay(10);
  1948. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1949. udelay(10);
  1950. break;
  1951. }
  1952. }
  1953. if (i == NVRAM_CMD_TIMEOUT)
  1954. return -EBUSY;
  1955. return 0;
  1956. }
  1957. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1958. {
  1959. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1960. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1961. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1962. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1963. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1964. addr = ((addr / tp->nvram_pagesize) <<
  1965. ATMEL_AT45DB0X1B_PAGE_POS) +
  1966. (addr % tp->nvram_pagesize);
  1967. return addr;
  1968. }
  1969. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1970. {
  1971. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1972. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1973. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1974. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1975. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1976. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1977. tp->nvram_pagesize) +
  1978. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1979. return addr;
  1980. }
  1981. /* NOTE: Data read in from NVRAM is byteswapped according to
  1982. * the byteswapping settings for all other register accesses.
  1983. * tg3 devices are BE devices, so on a BE machine, the data
  1984. * returned will be exactly as it is seen in NVRAM. On a LE
  1985. * machine, the 32-bit value will be byteswapped.
  1986. */
  1987. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1988. {
  1989. int ret;
  1990. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1991. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1992. offset = tg3_nvram_phys_addr(tp, offset);
  1993. if (offset > NVRAM_ADDR_MSK)
  1994. return -EINVAL;
  1995. ret = tg3_nvram_lock(tp);
  1996. if (ret)
  1997. return ret;
  1998. tg3_enable_nvram_access(tp);
  1999. tw32(NVRAM_ADDR, offset);
  2000. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2001. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2002. if (ret == 0)
  2003. *val = tr32(NVRAM_RDDATA);
  2004. tg3_disable_nvram_access(tp);
  2005. tg3_nvram_unlock(tp);
  2006. return ret;
  2007. }
  2008. /* Ensures NVRAM data is in bytestream format. */
  2009. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2010. {
  2011. u32 v;
  2012. int res = tg3_nvram_read(tp, offset, &v);
  2013. if (!res)
  2014. *val = cpu_to_be32(v);
  2015. return res;
  2016. }
  2017. /* tp->lock is held. */
  2018. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2019. {
  2020. u32 addr_high, addr_low;
  2021. int i;
  2022. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2023. tp->dev->dev_addr[1]);
  2024. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2025. (tp->dev->dev_addr[3] << 16) |
  2026. (tp->dev->dev_addr[4] << 8) |
  2027. (tp->dev->dev_addr[5] << 0));
  2028. for (i = 0; i < 4; i++) {
  2029. if (i == 1 && skip_mac_1)
  2030. continue;
  2031. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2032. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2033. }
  2034. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2035. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2036. for (i = 0; i < 12; i++) {
  2037. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2038. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2039. }
  2040. }
  2041. addr_high = (tp->dev->dev_addr[0] +
  2042. tp->dev->dev_addr[1] +
  2043. tp->dev->dev_addr[2] +
  2044. tp->dev->dev_addr[3] +
  2045. tp->dev->dev_addr[4] +
  2046. tp->dev->dev_addr[5]) &
  2047. TX_BACKOFF_SEED_MASK;
  2048. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2049. }
  2050. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2051. {
  2052. u32 misc_host_ctrl;
  2053. bool device_should_wake, do_low_power;
  2054. /* Make sure register accesses (indirect or otherwise)
  2055. * will function correctly.
  2056. */
  2057. pci_write_config_dword(tp->pdev,
  2058. TG3PCI_MISC_HOST_CTRL,
  2059. tp->misc_host_ctrl);
  2060. switch (state) {
  2061. case PCI_D0:
  2062. pci_enable_wake(tp->pdev, state, false);
  2063. pci_set_power_state(tp->pdev, PCI_D0);
  2064. /* Switch out of Vaux if it is a NIC */
  2065. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2066. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2067. return 0;
  2068. case PCI_D1:
  2069. case PCI_D2:
  2070. case PCI_D3hot:
  2071. break;
  2072. default:
  2073. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2074. state);
  2075. return -EINVAL;
  2076. }
  2077. /* Restore the CLKREQ setting. */
  2078. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2079. u16 lnkctl;
  2080. pci_read_config_word(tp->pdev,
  2081. tp->pcie_cap + PCI_EXP_LNKCTL,
  2082. &lnkctl);
  2083. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2084. pci_write_config_word(tp->pdev,
  2085. tp->pcie_cap + PCI_EXP_LNKCTL,
  2086. lnkctl);
  2087. }
  2088. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2089. tw32(TG3PCI_MISC_HOST_CTRL,
  2090. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2091. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2092. device_may_wakeup(&tp->pdev->dev) &&
  2093. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2094. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2095. do_low_power = false;
  2096. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2097. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2098. struct phy_device *phydev;
  2099. u32 phyid, advertising;
  2100. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2101. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2102. tp->link_config.orig_speed = phydev->speed;
  2103. tp->link_config.orig_duplex = phydev->duplex;
  2104. tp->link_config.orig_autoneg = phydev->autoneg;
  2105. tp->link_config.orig_advertising = phydev->advertising;
  2106. advertising = ADVERTISED_TP |
  2107. ADVERTISED_Pause |
  2108. ADVERTISED_Autoneg |
  2109. ADVERTISED_10baseT_Half;
  2110. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2111. device_should_wake) {
  2112. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2113. advertising |=
  2114. ADVERTISED_100baseT_Half |
  2115. ADVERTISED_100baseT_Full |
  2116. ADVERTISED_10baseT_Full;
  2117. else
  2118. advertising |= ADVERTISED_10baseT_Full;
  2119. }
  2120. phydev->advertising = advertising;
  2121. phy_start_aneg(phydev);
  2122. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2123. if (phyid != PHY_ID_BCMAC131) {
  2124. phyid &= PHY_BCM_OUI_MASK;
  2125. if (phyid == PHY_BCM_OUI_1 ||
  2126. phyid == PHY_BCM_OUI_2 ||
  2127. phyid == PHY_BCM_OUI_3)
  2128. do_low_power = true;
  2129. }
  2130. }
  2131. } else {
  2132. do_low_power = true;
  2133. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2134. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2135. tp->link_config.orig_speed = tp->link_config.speed;
  2136. tp->link_config.orig_duplex = tp->link_config.duplex;
  2137. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2138. }
  2139. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2140. tp->link_config.speed = SPEED_10;
  2141. tp->link_config.duplex = DUPLEX_HALF;
  2142. tp->link_config.autoneg = AUTONEG_ENABLE;
  2143. tg3_setup_phy(tp, 0);
  2144. }
  2145. }
  2146. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2147. u32 val;
  2148. val = tr32(GRC_VCPU_EXT_CTRL);
  2149. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2150. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2151. int i;
  2152. u32 val;
  2153. for (i = 0; i < 200; i++) {
  2154. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2155. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2156. break;
  2157. msleep(1);
  2158. }
  2159. }
  2160. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2161. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2162. WOL_DRV_STATE_SHUTDOWN |
  2163. WOL_DRV_WOL |
  2164. WOL_SET_MAGIC_PKT);
  2165. if (device_should_wake) {
  2166. u32 mac_mode;
  2167. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2168. if (do_low_power) {
  2169. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2170. udelay(40);
  2171. }
  2172. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2173. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2174. else
  2175. mac_mode = MAC_MODE_PORT_MODE_MII;
  2176. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2177. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2178. ASIC_REV_5700) {
  2179. u32 speed = (tp->tg3_flags &
  2180. TG3_FLAG_WOL_SPEED_100MB) ?
  2181. SPEED_100 : SPEED_10;
  2182. if (tg3_5700_link_polarity(tp, speed))
  2183. mac_mode |= MAC_MODE_LINK_POLARITY;
  2184. else
  2185. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2186. }
  2187. } else {
  2188. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2189. }
  2190. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2191. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2192. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2193. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2194. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2195. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2196. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2197. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2198. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2199. mac_mode |= tp->mac_mode &
  2200. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2201. if (mac_mode & MAC_MODE_APE_TX_EN)
  2202. mac_mode |= MAC_MODE_TDE_ENABLE;
  2203. }
  2204. tw32_f(MAC_MODE, mac_mode);
  2205. udelay(100);
  2206. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2207. udelay(10);
  2208. }
  2209. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2210. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2211. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2212. u32 base_val;
  2213. base_val = tp->pci_clock_ctrl;
  2214. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2215. CLOCK_CTRL_TXCLK_DISABLE);
  2216. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2217. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2218. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2219. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2220. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2221. /* do nothing */
  2222. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2223. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2224. u32 newbits1, newbits2;
  2225. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2226. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2227. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2228. CLOCK_CTRL_TXCLK_DISABLE |
  2229. CLOCK_CTRL_ALTCLK);
  2230. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2231. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2232. newbits1 = CLOCK_CTRL_625_CORE;
  2233. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2234. } else {
  2235. newbits1 = CLOCK_CTRL_ALTCLK;
  2236. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2237. }
  2238. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2239. 40);
  2240. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2241. 40);
  2242. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2243. u32 newbits3;
  2244. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2245. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2246. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2247. CLOCK_CTRL_TXCLK_DISABLE |
  2248. CLOCK_CTRL_44MHZ_CORE);
  2249. } else {
  2250. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2251. }
  2252. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2253. tp->pci_clock_ctrl | newbits3, 40);
  2254. }
  2255. }
  2256. if (!(device_should_wake) &&
  2257. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2258. tg3_power_down_phy(tp, do_low_power);
  2259. tg3_frob_aux_power(tp);
  2260. /* Workaround for unstable PLL clock */
  2261. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2262. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2263. u32 val = tr32(0x7d00);
  2264. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2265. tw32(0x7d00, val);
  2266. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2267. int err;
  2268. err = tg3_nvram_lock(tp);
  2269. tg3_halt_cpu(tp, RX_CPU_BASE);
  2270. if (!err)
  2271. tg3_nvram_unlock(tp);
  2272. }
  2273. }
  2274. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2275. if (device_should_wake)
  2276. pci_enable_wake(tp->pdev, state, true);
  2277. /* Finally, set the new power state. */
  2278. pci_set_power_state(tp->pdev, state);
  2279. return 0;
  2280. }
  2281. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2282. {
  2283. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2284. case MII_TG3_AUX_STAT_10HALF:
  2285. *speed = SPEED_10;
  2286. *duplex = DUPLEX_HALF;
  2287. break;
  2288. case MII_TG3_AUX_STAT_10FULL:
  2289. *speed = SPEED_10;
  2290. *duplex = DUPLEX_FULL;
  2291. break;
  2292. case MII_TG3_AUX_STAT_100HALF:
  2293. *speed = SPEED_100;
  2294. *duplex = DUPLEX_HALF;
  2295. break;
  2296. case MII_TG3_AUX_STAT_100FULL:
  2297. *speed = SPEED_100;
  2298. *duplex = DUPLEX_FULL;
  2299. break;
  2300. case MII_TG3_AUX_STAT_1000HALF:
  2301. *speed = SPEED_1000;
  2302. *duplex = DUPLEX_HALF;
  2303. break;
  2304. case MII_TG3_AUX_STAT_1000FULL:
  2305. *speed = SPEED_1000;
  2306. *duplex = DUPLEX_FULL;
  2307. break;
  2308. default:
  2309. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2310. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2311. SPEED_10;
  2312. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2313. DUPLEX_HALF;
  2314. break;
  2315. }
  2316. *speed = SPEED_INVALID;
  2317. *duplex = DUPLEX_INVALID;
  2318. break;
  2319. }
  2320. }
  2321. static void tg3_phy_copper_begin(struct tg3 *tp)
  2322. {
  2323. u32 new_adv;
  2324. int i;
  2325. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2326. /* Entering low power mode. Disable gigabit and
  2327. * 100baseT advertisements.
  2328. */
  2329. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2330. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2331. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2332. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2333. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2334. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2335. } else if (tp->link_config.speed == SPEED_INVALID) {
  2336. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2337. tp->link_config.advertising &=
  2338. ~(ADVERTISED_1000baseT_Half |
  2339. ADVERTISED_1000baseT_Full);
  2340. new_adv = ADVERTISE_CSMA;
  2341. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2342. new_adv |= ADVERTISE_10HALF;
  2343. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2344. new_adv |= ADVERTISE_10FULL;
  2345. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2346. new_adv |= ADVERTISE_100HALF;
  2347. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2348. new_adv |= ADVERTISE_100FULL;
  2349. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2350. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2351. if (tp->link_config.advertising &
  2352. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2353. new_adv = 0;
  2354. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2355. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2356. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2357. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2358. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2359. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2360. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2361. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2362. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2363. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2364. } else {
  2365. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2366. }
  2367. } else {
  2368. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2369. new_adv |= ADVERTISE_CSMA;
  2370. /* Asking for a specific link mode. */
  2371. if (tp->link_config.speed == SPEED_1000) {
  2372. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2373. if (tp->link_config.duplex == DUPLEX_FULL)
  2374. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2375. else
  2376. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2377. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2378. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2379. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2380. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2381. } else {
  2382. if (tp->link_config.speed == SPEED_100) {
  2383. if (tp->link_config.duplex == DUPLEX_FULL)
  2384. new_adv |= ADVERTISE_100FULL;
  2385. else
  2386. new_adv |= ADVERTISE_100HALF;
  2387. } else {
  2388. if (tp->link_config.duplex == DUPLEX_FULL)
  2389. new_adv |= ADVERTISE_10FULL;
  2390. else
  2391. new_adv |= ADVERTISE_10HALF;
  2392. }
  2393. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2394. new_adv = 0;
  2395. }
  2396. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2397. }
  2398. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2399. tp->link_config.speed != SPEED_INVALID) {
  2400. u32 bmcr, orig_bmcr;
  2401. tp->link_config.active_speed = tp->link_config.speed;
  2402. tp->link_config.active_duplex = tp->link_config.duplex;
  2403. bmcr = 0;
  2404. switch (tp->link_config.speed) {
  2405. default:
  2406. case SPEED_10:
  2407. break;
  2408. case SPEED_100:
  2409. bmcr |= BMCR_SPEED100;
  2410. break;
  2411. case SPEED_1000:
  2412. bmcr |= TG3_BMCR_SPEED1000;
  2413. break;
  2414. }
  2415. if (tp->link_config.duplex == DUPLEX_FULL)
  2416. bmcr |= BMCR_FULLDPLX;
  2417. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2418. (bmcr != orig_bmcr)) {
  2419. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2420. for (i = 0; i < 1500; i++) {
  2421. u32 tmp;
  2422. udelay(10);
  2423. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2424. tg3_readphy(tp, MII_BMSR, &tmp))
  2425. continue;
  2426. if (!(tmp & BMSR_LSTATUS)) {
  2427. udelay(40);
  2428. break;
  2429. }
  2430. }
  2431. tg3_writephy(tp, MII_BMCR, bmcr);
  2432. udelay(40);
  2433. }
  2434. } else {
  2435. tg3_writephy(tp, MII_BMCR,
  2436. BMCR_ANENABLE | BMCR_ANRESTART);
  2437. }
  2438. }
  2439. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2440. {
  2441. int err;
  2442. /* Turn off tap power management. */
  2443. /* Set Extended packet length bit */
  2444. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2445. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2446. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2447. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2448. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2449. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2450. udelay(40);
  2451. return err;
  2452. }
  2453. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2454. {
  2455. u32 adv_reg, all_mask = 0;
  2456. if (mask & ADVERTISED_10baseT_Half)
  2457. all_mask |= ADVERTISE_10HALF;
  2458. if (mask & ADVERTISED_10baseT_Full)
  2459. all_mask |= ADVERTISE_10FULL;
  2460. if (mask & ADVERTISED_100baseT_Half)
  2461. all_mask |= ADVERTISE_100HALF;
  2462. if (mask & ADVERTISED_100baseT_Full)
  2463. all_mask |= ADVERTISE_100FULL;
  2464. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2465. return 0;
  2466. if ((adv_reg & all_mask) != all_mask)
  2467. return 0;
  2468. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2469. u32 tg3_ctrl;
  2470. all_mask = 0;
  2471. if (mask & ADVERTISED_1000baseT_Half)
  2472. all_mask |= ADVERTISE_1000HALF;
  2473. if (mask & ADVERTISED_1000baseT_Full)
  2474. all_mask |= ADVERTISE_1000FULL;
  2475. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2476. return 0;
  2477. if ((tg3_ctrl & all_mask) != all_mask)
  2478. return 0;
  2479. }
  2480. return 1;
  2481. }
  2482. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2483. {
  2484. u32 curadv, reqadv;
  2485. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2486. return 1;
  2487. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2488. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2489. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2490. if (curadv != reqadv)
  2491. return 0;
  2492. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2493. tg3_readphy(tp, MII_LPA, rmtadv);
  2494. } else {
  2495. /* Reprogram the advertisement register, even if it
  2496. * does not affect the current link. If the link
  2497. * gets renegotiated in the future, we can save an
  2498. * additional renegotiation cycle by advertising
  2499. * it correctly in the first place.
  2500. */
  2501. if (curadv != reqadv) {
  2502. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2503. ADVERTISE_PAUSE_ASYM);
  2504. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2505. }
  2506. }
  2507. return 1;
  2508. }
  2509. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2510. {
  2511. int current_link_up;
  2512. u32 bmsr, val;
  2513. u32 lcl_adv, rmt_adv;
  2514. u16 current_speed;
  2515. u8 current_duplex;
  2516. int i, err;
  2517. tw32(MAC_EVENT, 0);
  2518. tw32_f(MAC_STATUS,
  2519. (MAC_STATUS_SYNC_CHANGED |
  2520. MAC_STATUS_CFG_CHANGED |
  2521. MAC_STATUS_MI_COMPLETION |
  2522. MAC_STATUS_LNKSTATE_CHANGED));
  2523. udelay(40);
  2524. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2525. tw32_f(MAC_MI_MODE,
  2526. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2527. udelay(80);
  2528. }
  2529. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2530. /* Some third-party PHYs need to be reset on link going
  2531. * down.
  2532. */
  2533. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2534. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2535. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2536. netif_carrier_ok(tp->dev)) {
  2537. tg3_readphy(tp, MII_BMSR, &bmsr);
  2538. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2539. !(bmsr & BMSR_LSTATUS))
  2540. force_reset = 1;
  2541. }
  2542. if (force_reset)
  2543. tg3_phy_reset(tp);
  2544. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2545. tg3_readphy(tp, MII_BMSR, &bmsr);
  2546. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2547. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2548. bmsr = 0;
  2549. if (!(bmsr & BMSR_LSTATUS)) {
  2550. err = tg3_init_5401phy_dsp(tp);
  2551. if (err)
  2552. return err;
  2553. tg3_readphy(tp, MII_BMSR, &bmsr);
  2554. for (i = 0; i < 1000; i++) {
  2555. udelay(10);
  2556. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2557. (bmsr & BMSR_LSTATUS)) {
  2558. udelay(40);
  2559. break;
  2560. }
  2561. }
  2562. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2563. TG3_PHY_REV_BCM5401_B0 &&
  2564. !(bmsr & BMSR_LSTATUS) &&
  2565. tp->link_config.active_speed == SPEED_1000) {
  2566. err = tg3_phy_reset(tp);
  2567. if (!err)
  2568. err = tg3_init_5401phy_dsp(tp);
  2569. if (err)
  2570. return err;
  2571. }
  2572. }
  2573. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2574. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2575. /* 5701 {A0,B0} CRC bug workaround */
  2576. tg3_writephy(tp, 0x15, 0x0a75);
  2577. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2578. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2579. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2580. }
  2581. /* Clear pending interrupts... */
  2582. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2583. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2584. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2585. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2586. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2587. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2588. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2589. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2590. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2591. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2592. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2593. else
  2594. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2595. }
  2596. current_link_up = 0;
  2597. current_speed = SPEED_INVALID;
  2598. current_duplex = DUPLEX_INVALID;
  2599. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2600. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2601. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2602. if (!(val & (1 << 10))) {
  2603. val |= (1 << 10);
  2604. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2605. goto relink;
  2606. }
  2607. }
  2608. bmsr = 0;
  2609. for (i = 0; i < 100; i++) {
  2610. tg3_readphy(tp, MII_BMSR, &bmsr);
  2611. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2612. (bmsr & BMSR_LSTATUS))
  2613. break;
  2614. udelay(40);
  2615. }
  2616. if (bmsr & BMSR_LSTATUS) {
  2617. u32 aux_stat, bmcr;
  2618. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2619. for (i = 0; i < 2000; i++) {
  2620. udelay(10);
  2621. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2622. aux_stat)
  2623. break;
  2624. }
  2625. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2626. &current_speed,
  2627. &current_duplex);
  2628. bmcr = 0;
  2629. for (i = 0; i < 200; i++) {
  2630. tg3_readphy(tp, MII_BMCR, &bmcr);
  2631. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2632. continue;
  2633. if (bmcr && bmcr != 0x7fff)
  2634. break;
  2635. udelay(10);
  2636. }
  2637. lcl_adv = 0;
  2638. rmt_adv = 0;
  2639. tp->link_config.active_speed = current_speed;
  2640. tp->link_config.active_duplex = current_duplex;
  2641. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2642. if ((bmcr & BMCR_ANENABLE) &&
  2643. tg3_copper_is_advertising_all(tp,
  2644. tp->link_config.advertising)) {
  2645. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2646. &rmt_adv))
  2647. current_link_up = 1;
  2648. }
  2649. } else {
  2650. if (!(bmcr & BMCR_ANENABLE) &&
  2651. tp->link_config.speed == current_speed &&
  2652. tp->link_config.duplex == current_duplex &&
  2653. tp->link_config.flowctrl ==
  2654. tp->link_config.active_flowctrl) {
  2655. current_link_up = 1;
  2656. }
  2657. }
  2658. if (current_link_up == 1 &&
  2659. tp->link_config.active_duplex == DUPLEX_FULL)
  2660. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2661. }
  2662. relink:
  2663. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2664. tg3_phy_copper_begin(tp);
  2665. tg3_readphy(tp, MII_BMSR, &bmsr);
  2666. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2667. (bmsr & BMSR_LSTATUS))
  2668. current_link_up = 1;
  2669. }
  2670. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2671. if (current_link_up == 1) {
  2672. if (tp->link_config.active_speed == SPEED_100 ||
  2673. tp->link_config.active_speed == SPEED_10)
  2674. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2675. else
  2676. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2677. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2678. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2679. else
  2680. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2681. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2682. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2683. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2684. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2685. if (current_link_up == 1 &&
  2686. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2687. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2688. else
  2689. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2690. }
  2691. /* ??? Without this setting Netgear GA302T PHY does not
  2692. * ??? send/receive packets...
  2693. */
  2694. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2695. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2696. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2697. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2698. udelay(80);
  2699. }
  2700. tw32_f(MAC_MODE, tp->mac_mode);
  2701. udelay(40);
  2702. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2703. /* Polled via timer. */
  2704. tw32_f(MAC_EVENT, 0);
  2705. } else {
  2706. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2707. }
  2708. udelay(40);
  2709. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2710. current_link_up == 1 &&
  2711. tp->link_config.active_speed == SPEED_1000 &&
  2712. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2713. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2714. udelay(120);
  2715. tw32_f(MAC_STATUS,
  2716. (MAC_STATUS_SYNC_CHANGED |
  2717. MAC_STATUS_CFG_CHANGED));
  2718. udelay(40);
  2719. tg3_write_mem(tp,
  2720. NIC_SRAM_FIRMWARE_MBOX,
  2721. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2722. }
  2723. /* Prevent send BD corruption. */
  2724. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2725. u16 oldlnkctl, newlnkctl;
  2726. pci_read_config_word(tp->pdev,
  2727. tp->pcie_cap + PCI_EXP_LNKCTL,
  2728. &oldlnkctl);
  2729. if (tp->link_config.active_speed == SPEED_100 ||
  2730. tp->link_config.active_speed == SPEED_10)
  2731. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2732. else
  2733. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2734. if (newlnkctl != oldlnkctl)
  2735. pci_write_config_word(tp->pdev,
  2736. tp->pcie_cap + PCI_EXP_LNKCTL,
  2737. newlnkctl);
  2738. }
  2739. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2740. if (current_link_up)
  2741. netif_carrier_on(tp->dev);
  2742. else
  2743. netif_carrier_off(tp->dev);
  2744. tg3_link_report(tp);
  2745. }
  2746. return 0;
  2747. }
  2748. struct tg3_fiber_aneginfo {
  2749. int state;
  2750. #define ANEG_STATE_UNKNOWN 0
  2751. #define ANEG_STATE_AN_ENABLE 1
  2752. #define ANEG_STATE_RESTART_INIT 2
  2753. #define ANEG_STATE_RESTART 3
  2754. #define ANEG_STATE_DISABLE_LINK_OK 4
  2755. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2756. #define ANEG_STATE_ABILITY_DETECT 6
  2757. #define ANEG_STATE_ACK_DETECT_INIT 7
  2758. #define ANEG_STATE_ACK_DETECT 8
  2759. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2760. #define ANEG_STATE_COMPLETE_ACK 10
  2761. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2762. #define ANEG_STATE_IDLE_DETECT 12
  2763. #define ANEG_STATE_LINK_OK 13
  2764. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2765. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2766. u32 flags;
  2767. #define MR_AN_ENABLE 0x00000001
  2768. #define MR_RESTART_AN 0x00000002
  2769. #define MR_AN_COMPLETE 0x00000004
  2770. #define MR_PAGE_RX 0x00000008
  2771. #define MR_NP_LOADED 0x00000010
  2772. #define MR_TOGGLE_TX 0x00000020
  2773. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2774. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2775. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2776. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2777. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2778. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2779. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2780. #define MR_TOGGLE_RX 0x00002000
  2781. #define MR_NP_RX 0x00004000
  2782. #define MR_LINK_OK 0x80000000
  2783. unsigned long link_time, cur_time;
  2784. u32 ability_match_cfg;
  2785. int ability_match_count;
  2786. char ability_match, idle_match, ack_match;
  2787. u32 txconfig, rxconfig;
  2788. #define ANEG_CFG_NP 0x00000080
  2789. #define ANEG_CFG_ACK 0x00000040
  2790. #define ANEG_CFG_RF2 0x00000020
  2791. #define ANEG_CFG_RF1 0x00000010
  2792. #define ANEG_CFG_PS2 0x00000001
  2793. #define ANEG_CFG_PS1 0x00008000
  2794. #define ANEG_CFG_HD 0x00004000
  2795. #define ANEG_CFG_FD 0x00002000
  2796. #define ANEG_CFG_INVAL 0x00001f06
  2797. };
  2798. #define ANEG_OK 0
  2799. #define ANEG_DONE 1
  2800. #define ANEG_TIMER_ENAB 2
  2801. #define ANEG_FAILED -1
  2802. #define ANEG_STATE_SETTLE_TIME 10000
  2803. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2804. struct tg3_fiber_aneginfo *ap)
  2805. {
  2806. u16 flowctrl;
  2807. unsigned long delta;
  2808. u32 rx_cfg_reg;
  2809. int ret;
  2810. if (ap->state == ANEG_STATE_UNKNOWN) {
  2811. ap->rxconfig = 0;
  2812. ap->link_time = 0;
  2813. ap->cur_time = 0;
  2814. ap->ability_match_cfg = 0;
  2815. ap->ability_match_count = 0;
  2816. ap->ability_match = 0;
  2817. ap->idle_match = 0;
  2818. ap->ack_match = 0;
  2819. }
  2820. ap->cur_time++;
  2821. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2822. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2823. if (rx_cfg_reg != ap->ability_match_cfg) {
  2824. ap->ability_match_cfg = rx_cfg_reg;
  2825. ap->ability_match = 0;
  2826. ap->ability_match_count = 0;
  2827. } else {
  2828. if (++ap->ability_match_count > 1) {
  2829. ap->ability_match = 1;
  2830. ap->ability_match_cfg = rx_cfg_reg;
  2831. }
  2832. }
  2833. if (rx_cfg_reg & ANEG_CFG_ACK)
  2834. ap->ack_match = 1;
  2835. else
  2836. ap->ack_match = 0;
  2837. ap->idle_match = 0;
  2838. } else {
  2839. ap->idle_match = 1;
  2840. ap->ability_match_cfg = 0;
  2841. ap->ability_match_count = 0;
  2842. ap->ability_match = 0;
  2843. ap->ack_match = 0;
  2844. rx_cfg_reg = 0;
  2845. }
  2846. ap->rxconfig = rx_cfg_reg;
  2847. ret = ANEG_OK;
  2848. switch (ap->state) {
  2849. case ANEG_STATE_UNKNOWN:
  2850. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2851. ap->state = ANEG_STATE_AN_ENABLE;
  2852. /* fallthru */
  2853. case ANEG_STATE_AN_ENABLE:
  2854. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2855. if (ap->flags & MR_AN_ENABLE) {
  2856. ap->link_time = 0;
  2857. ap->cur_time = 0;
  2858. ap->ability_match_cfg = 0;
  2859. ap->ability_match_count = 0;
  2860. ap->ability_match = 0;
  2861. ap->idle_match = 0;
  2862. ap->ack_match = 0;
  2863. ap->state = ANEG_STATE_RESTART_INIT;
  2864. } else {
  2865. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2866. }
  2867. break;
  2868. case ANEG_STATE_RESTART_INIT:
  2869. ap->link_time = ap->cur_time;
  2870. ap->flags &= ~(MR_NP_LOADED);
  2871. ap->txconfig = 0;
  2872. tw32(MAC_TX_AUTO_NEG, 0);
  2873. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2874. tw32_f(MAC_MODE, tp->mac_mode);
  2875. udelay(40);
  2876. ret = ANEG_TIMER_ENAB;
  2877. ap->state = ANEG_STATE_RESTART;
  2878. /* fallthru */
  2879. case ANEG_STATE_RESTART:
  2880. delta = ap->cur_time - ap->link_time;
  2881. if (delta > ANEG_STATE_SETTLE_TIME)
  2882. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2883. else
  2884. ret = ANEG_TIMER_ENAB;
  2885. break;
  2886. case ANEG_STATE_DISABLE_LINK_OK:
  2887. ret = ANEG_DONE;
  2888. break;
  2889. case ANEG_STATE_ABILITY_DETECT_INIT:
  2890. ap->flags &= ~(MR_TOGGLE_TX);
  2891. ap->txconfig = ANEG_CFG_FD;
  2892. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2893. if (flowctrl & ADVERTISE_1000XPAUSE)
  2894. ap->txconfig |= ANEG_CFG_PS1;
  2895. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2896. ap->txconfig |= ANEG_CFG_PS2;
  2897. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2898. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2899. tw32_f(MAC_MODE, tp->mac_mode);
  2900. udelay(40);
  2901. ap->state = ANEG_STATE_ABILITY_DETECT;
  2902. break;
  2903. case ANEG_STATE_ABILITY_DETECT:
  2904. if (ap->ability_match != 0 && ap->rxconfig != 0)
  2905. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2906. break;
  2907. case ANEG_STATE_ACK_DETECT_INIT:
  2908. ap->txconfig |= ANEG_CFG_ACK;
  2909. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2910. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2911. tw32_f(MAC_MODE, tp->mac_mode);
  2912. udelay(40);
  2913. ap->state = ANEG_STATE_ACK_DETECT;
  2914. /* fallthru */
  2915. case ANEG_STATE_ACK_DETECT:
  2916. if (ap->ack_match != 0) {
  2917. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2918. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2919. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2920. } else {
  2921. ap->state = ANEG_STATE_AN_ENABLE;
  2922. }
  2923. } else if (ap->ability_match != 0 &&
  2924. ap->rxconfig == 0) {
  2925. ap->state = ANEG_STATE_AN_ENABLE;
  2926. }
  2927. break;
  2928. case ANEG_STATE_COMPLETE_ACK_INIT:
  2929. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2930. ret = ANEG_FAILED;
  2931. break;
  2932. }
  2933. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2934. MR_LP_ADV_HALF_DUPLEX |
  2935. MR_LP_ADV_SYM_PAUSE |
  2936. MR_LP_ADV_ASYM_PAUSE |
  2937. MR_LP_ADV_REMOTE_FAULT1 |
  2938. MR_LP_ADV_REMOTE_FAULT2 |
  2939. MR_LP_ADV_NEXT_PAGE |
  2940. MR_TOGGLE_RX |
  2941. MR_NP_RX);
  2942. if (ap->rxconfig & ANEG_CFG_FD)
  2943. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2944. if (ap->rxconfig & ANEG_CFG_HD)
  2945. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2946. if (ap->rxconfig & ANEG_CFG_PS1)
  2947. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2948. if (ap->rxconfig & ANEG_CFG_PS2)
  2949. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2950. if (ap->rxconfig & ANEG_CFG_RF1)
  2951. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2952. if (ap->rxconfig & ANEG_CFG_RF2)
  2953. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2954. if (ap->rxconfig & ANEG_CFG_NP)
  2955. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2956. ap->link_time = ap->cur_time;
  2957. ap->flags ^= (MR_TOGGLE_TX);
  2958. if (ap->rxconfig & 0x0008)
  2959. ap->flags |= MR_TOGGLE_RX;
  2960. if (ap->rxconfig & ANEG_CFG_NP)
  2961. ap->flags |= MR_NP_RX;
  2962. ap->flags |= MR_PAGE_RX;
  2963. ap->state = ANEG_STATE_COMPLETE_ACK;
  2964. ret = ANEG_TIMER_ENAB;
  2965. break;
  2966. case ANEG_STATE_COMPLETE_ACK:
  2967. if (ap->ability_match != 0 &&
  2968. ap->rxconfig == 0) {
  2969. ap->state = ANEG_STATE_AN_ENABLE;
  2970. break;
  2971. }
  2972. delta = ap->cur_time - ap->link_time;
  2973. if (delta > ANEG_STATE_SETTLE_TIME) {
  2974. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2975. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2976. } else {
  2977. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2978. !(ap->flags & MR_NP_RX)) {
  2979. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2980. } else {
  2981. ret = ANEG_FAILED;
  2982. }
  2983. }
  2984. }
  2985. break;
  2986. case ANEG_STATE_IDLE_DETECT_INIT:
  2987. ap->link_time = ap->cur_time;
  2988. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2989. tw32_f(MAC_MODE, tp->mac_mode);
  2990. udelay(40);
  2991. ap->state = ANEG_STATE_IDLE_DETECT;
  2992. ret = ANEG_TIMER_ENAB;
  2993. break;
  2994. case ANEG_STATE_IDLE_DETECT:
  2995. if (ap->ability_match != 0 &&
  2996. ap->rxconfig == 0) {
  2997. ap->state = ANEG_STATE_AN_ENABLE;
  2998. break;
  2999. }
  3000. delta = ap->cur_time - ap->link_time;
  3001. if (delta > ANEG_STATE_SETTLE_TIME) {
  3002. /* XXX another gem from the Broadcom driver :( */
  3003. ap->state = ANEG_STATE_LINK_OK;
  3004. }
  3005. break;
  3006. case ANEG_STATE_LINK_OK:
  3007. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3008. ret = ANEG_DONE;
  3009. break;
  3010. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3011. /* ??? unimplemented */
  3012. break;
  3013. case ANEG_STATE_NEXT_PAGE_WAIT:
  3014. /* ??? unimplemented */
  3015. break;
  3016. default:
  3017. ret = ANEG_FAILED;
  3018. break;
  3019. }
  3020. return ret;
  3021. }
  3022. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3023. {
  3024. int res = 0;
  3025. struct tg3_fiber_aneginfo aninfo;
  3026. int status = ANEG_FAILED;
  3027. unsigned int tick;
  3028. u32 tmp;
  3029. tw32_f(MAC_TX_AUTO_NEG, 0);
  3030. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3031. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3032. udelay(40);
  3033. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3034. udelay(40);
  3035. memset(&aninfo, 0, sizeof(aninfo));
  3036. aninfo.flags |= MR_AN_ENABLE;
  3037. aninfo.state = ANEG_STATE_UNKNOWN;
  3038. aninfo.cur_time = 0;
  3039. tick = 0;
  3040. while (++tick < 195000) {
  3041. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3042. if (status == ANEG_DONE || status == ANEG_FAILED)
  3043. break;
  3044. udelay(1);
  3045. }
  3046. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3047. tw32_f(MAC_MODE, tp->mac_mode);
  3048. udelay(40);
  3049. *txflags = aninfo.txconfig;
  3050. *rxflags = aninfo.flags;
  3051. if (status == ANEG_DONE &&
  3052. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3053. MR_LP_ADV_FULL_DUPLEX)))
  3054. res = 1;
  3055. return res;
  3056. }
  3057. static void tg3_init_bcm8002(struct tg3 *tp)
  3058. {
  3059. u32 mac_status = tr32(MAC_STATUS);
  3060. int i;
  3061. /* Reset when initting first time or we have a link. */
  3062. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3063. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3064. return;
  3065. /* Set PLL lock range. */
  3066. tg3_writephy(tp, 0x16, 0x8007);
  3067. /* SW reset */
  3068. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3069. /* Wait for reset to complete. */
  3070. /* XXX schedule_timeout() ... */
  3071. for (i = 0; i < 500; i++)
  3072. udelay(10);
  3073. /* Config mode; select PMA/Ch 1 regs. */
  3074. tg3_writephy(tp, 0x10, 0x8411);
  3075. /* Enable auto-lock and comdet, select txclk for tx. */
  3076. tg3_writephy(tp, 0x11, 0x0a10);
  3077. tg3_writephy(tp, 0x18, 0x00a0);
  3078. tg3_writephy(tp, 0x16, 0x41ff);
  3079. /* Assert and deassert POR. */
  3080. tg3_writephy(tp, 0x13, 0x0400);
  3081. udelay(40);
  3082. tg3_writephy(tp, 0x13, 0x0000);
  3083. tg3_writephy(tp, 0x11, 0x0a50);
  3084. udelay(40);
  3085. tg3_writephy(tp, 0x11, 0x0a10);
  3086. /* Wait for signal to stabilize */
  3087. /* XXX schedule_timeout() ... */
  3088. for (i = 0; i < 15000; i++)
  3089. udelay(10);
  3090. /* Deselect the channel register so we can read the PHYID
  3091. * later.
  3092. */
  3093. tg3_writephy(tp, 0x10, 0x8011);
  3094. }
  3095. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3096. {
  3097. u16 flowctrl;
  3098. u32 sg_dig_ctrl, sg_dig_status;
  3099. u32 serdes_cfg, expected_sg_dig_ctrl;
  3100. int workaround, port_a;
  3101. int current_link_up;
  3102. serdes_cfg = 0;
  3103. expected_sg_dig_ctrl = 0;
  3104. workaround = 0;
  3105. port_a = 1;
  3106. current_link_up = 0;
  3107. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3108. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3109. workaround = 1;
  3110. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3111. port_a = 0;
  3112. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3113. /* preserve bits 20-23 for voltage regulator */
  3114. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3115. }
  3116. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3117. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3118. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3119. if (workaround) {
  3120. u32 val = serdes_cfg;
  3121. if (port_a)
  3122. val |= 0xc010000;
  3123. else
  3124. val |= 0x4010000;
  3125. tw32_f(MAC_SERDES_CFG, val);
  3126. }
  3127. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3128. }
  3129. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3130. tg3_setup_flow_control(tp, 0, 0);
  3131. current_link_up = 1;
  3132. }
  3133. goto out;
  3134. }
  3135. /* Want auto-negotiation. */
  3136. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3137. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3138. if (flowctrl & ADVERTISE_1000XPAUSE)
  3139. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3140. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3141. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3142. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3143. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3144. tp->serdes_counter &&
  3145. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3146. MAC_STATUS_RCVD_CFG)) ==
  3147. MAC_STATUS_PCS_SYNCED)) {
  3148. tp->serdes_counter--;
  3149. current_link_up = 1;
  3150. goto out;
  3151. }
  3152. restart_autoneg:
  3153. if (workaround)
  3154. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3155. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3156. udelay(5);
  3157. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3158. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3159. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3160. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3161. MAC_STATUS_SIGNAL_DET)) {
  3162. sg_dig_status = tr32(SG_DIG_STATUS);
  3163. mac_status = tr32(MAC_STATUS);
  3164. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3165. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3166. u32 local_adv = 0, remote_adv = 0;
  3167. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3168. local_adv |= ADVERTISE_1000XPAUSE;
  3169. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3170. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3171. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3172. remote_adv |= LPA_1000XPAUSE;
  3173. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3174. remote_adv |= LPA_1000XPAUSE_ASYM;
  3175. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3176. current_link_up = 1;
  3177. tp->serdes_counter = 0;
  3178. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3179. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3180. if (tp->serdes_counter)
  3181. tp->serdes_counter--;
  3182. else {
  3183. if (workaround) {
  3184. u32 val = serdes_cfg;
  3185. if (port_a)
  3186. val |= 0xc010000;
  3187. else
  3188. val |= 0x4010000;
  3189. tw32_f(MAC_SERDES_CFG, val);
  3190. }
  3191. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3192. udelay(40);
  3193. /* Link parallel detection - link is up */
  3194. /* only if we have PCS_SYNC and not */
  3195. /* receiving config code words */
  3196. mac_status = tr32(MAC_STATUS);
  3197. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3198. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3199. tg3_setup_flow_control(tp, 0, 0);
  3200. current_link_up = 1;
  3201. tp->phy_flags |=
  3202. TG3_PHYFLG_PARALLEL_DETECT;
  3203. tp->serdes_counter =
  3204. SERDES_PARALLEL_DET_TIMEOUT;
  3205. } else
  3206. goto restart_autoneg;
  3207. }
  3208. }
  3209. } else {
  3210. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3211. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3212. }
  3213. out:
  3214. return current_link_up;
  3215. }
  3216. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3217. {
  3218. int current_link_up = 0;
  3219. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3220. goto out;
  3221. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3222. u32 txflags, rxflags;
  3223. int i;
  3224. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3225. u32 local_adv = 0, remote_adv = 0;
  3226. if (txflags & ANEG_CFG_PS1)
  3227. local_adv |= ADVERTISE_1000XPAUSE;
  3228. if (txflags & ANEG_CFG_PS2)
  3229. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3230. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3231. remote_adv |= LPA_1000XPAUSE;
  3232. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3233. remote_adv |= LPA_1000XPAUSE_ASYM;
  3234. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3235. current_link_up = 1;
  3236. }
  3237. for (i = 0; i < 30; i++) {
  3238. udelay(20);
  3239. tw32_f(MAC_STATUS,
  3240. (MAC_STATUS_SYNC_CHANGED |
  3241. MAC_STATUS_CFG_CHANGED));
  3242. udelay(40);
  3243. if ((tr32(MAC_STATUS) &
  3244. (MAC_STATUS_SYNC_CHANGED |
  3245. MAC_STATUS_CFG_CHANGED)) == 0)
  3246. break;
  3247. }
  3248. mac_status = tr32(MAC_STATUS);
  3249. if (current_link_up == 0 &&
  3250. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3251. !(mac_status & MAC_STATUS_RCVD_CFG))
  3252. current_link_up = 1;
  3253. } else {
  3254. tg3_setup_flow_control(tp, 0, 0);
  3255. /* Forcing 1000FD link up. */
  3256. current_link_up = 1;
  3257. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3258. udelay(40);
  3259. tw32_f(MAC_MODE, tp->mac_mode);
  3260. udelay(40);
  3261. }
  3262. out:
  3263. return current_link_up;
  3264. }
  3265. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3266. {
  3267. u32 orig_pause_cfg;
  3268. u16 orig_active_speed;
  3269. u8 orig_active_duplex;
  3270. u32 mac_status;
  3271. int current_link_up;
  3272. int i;
  3273. orig_pause_cfg = tp->link_config.active_flowctrl;
  3274. orig_active_speed = tp->link_config.active_speed;
  3275. orig_active_duplex = tp->link_config.active_duplex;
  3276. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3277. netif_carrier_ok(tp->dev) &&
  3278. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3279. mac_status = tr32(MAC_STATUS);
  3280. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3281. MAC_STATUS_SIGNAL_DET |
  3282. MAC_STATUS_CFG_CHANGED |
  3283. MAC_STATUS_RCVD_CFG);
  3284. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3285. MAC_STATUS_SIGNAL_DET)) {
  3286. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3287. MAC_STATUS_CFG_CHANGED));
  3288. return 0;
  3289. }
  3290. }
  3291. tw32_f(MAC_TX_AUTO_NEG, 0);
  3292. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3293. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3294. tw32_f(MAC_MODE, tp->mac_mode);
  3295. udelay(40);
  3296. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3297. tg3_init_bcm8002(tp);
  3298. /* Enable link change event even when serdes polling. */
  3299. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3300. udelay(40);
  3301. current_link_up = 0;
  3302. mac_status = tr32(MAC_STATUS);
  3303. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3304. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3305. else
  3306. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3307. tp->napi[0].hw_status->status =
  3308. (SD_STATUS_UPDATED |
  3309. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3310. for (i = 0; i < 100; i++) {
  3311. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3312. MAC_STATUS_CFG_CHANGED));
  3313. udelay(5);
  3314. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3315. MAC_STATUS_CFG_CHANGED |
  3316. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3317. break;
  3318. }
  3319. mac_status = tr32(MAC_STATUS);
  3320. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3321. current_link_up = 0;
  3322. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3323. tp->serdes_counter == 0) {
  3324. tw32_f(MAC_MODE, (tp->mac_mode |
  3325. MAC_MODE_SEND_CONFIGS));
  3326. udelay(1);
  3327. tw32_f(MAC_MODE, tp->mac_mode);
  3328. }
  3329. }
  3330. if (current_link_up == 1) {
  3331. tp->link_config.active_speed = SPEED_1000;
  3332. tp->link_config.active_duplex = DUPLEX_FULL;
  3333. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3334. LED_CTRL_LNKLED_OVERRIDE |
  3335. LED_CTRL_1000MBPS_ON));
  3336. } else {
  3337. tp->link_config.active_speed = SPEED_INVALID;
  3338. tp->link_config.active_duplex = DUPLEX_INVALID;
  3339. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3340. LED_CTRL_LNKLED_OVERRIDE |
  3341. LED_CTRL_TRAFFIC_OVERRIDE));
  3342. }
  3343. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3344. if (current_link_up)
  3345. netif_carrier_on(tp->dev);
  3346. else
  3347. netif_carrier_off(tp->dev);
  3348. tg3_link_report(tp);
  3349. } else {
  3350. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3351. if (orig_pause_cfg != now_pause_cfg ||
  3352. orig_active_speed != tp->link_config.active_speed ||
  3353. orig_active_duplex != tp->link_config.active_duplex)
  3354. tg3_link_report(tp);
  3355. }
  3356. return 0;
  3357. }
  3358. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3359. {
  3360. int current_link_up, err = 0;
  3361. u32 bmsr, bmcr;
  3362. u16 current_speed;
  3363. u8 current_duplex;
  3364. u32 local_adv, remote_adv;
  3365. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3366. tw32_f(MAC_MODE, tp->mac_mode);
  3367. udelay(40);
  3368. tw32(MAC_EVENT, 0);
  3369. tw32_f(MAC_STATUS,
  3370. (MAC_STATUS_SYNC_CHANGED |
  3371. MAC_STATUS_CFG_CHANGED |
  3372. MAC_STATUS_MI_COMPLETION |
  3373. MAC_STATUS_LNKSTATE_CHANGED));
  3374. udelay(40);
  3375. if (force_reset)
  3376. tg3_phy_reset(tp);
  3377. current_link_up = 0;
  3378. current_speed = SPEED_INVALID;
  3379. current_duplex = DUPLEX_INVALID;
  3380. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3381. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3383. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3384. bmsr |= BMSR_LSTATUS;
  3385. else
  3386. bmsr &= ~BMSR_LSTATUS;
  3387. }
  3388. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3389. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3390. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3391. /* do nothing, just check for link up at the end */
  3392. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3393. u32 adv, new_adv;
  3394. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3395. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3396. ADVERTISE_1000XPAUSE |
  3397. ADVERTISE_1000XPSE_ASYM |
  3398. ADVERTISE_SLCT);
  3399. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3400. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3401. new_adv |= ADVERTISE_1000XHALF;
  3402. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3403. new_adv |= ADVERTISE_1000XFULL;
  3404. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3405. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3406. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3407. tg3_writephy(tp, MII_BMCR, bmcr);
  3408. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3409. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3410. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3411. return err;
  3412. }
  3413. } else {
  3414. u32 new_bmcr;
  3415. bmcr &= ~BMCR_SPEED1000;
  3416. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3417. if (tp->link_config.duplex == DUPLEX_FULL)
  3418. new_bmcr |= BMCR_FULLDPLX;
  3419. if (new_bmcr != bmcr) {
  3420. /* BMCR_SPEED1000 is a reserved bit that needs
  3421. * to be set on write.
  3422. */
  3423. new_bmcr |= BMCR_SPEED1000;
  3424. /* Force a linkdown */
  3425. if (netif_carrier_ok(tp->dev)) {
  3426. u32 adv;
  3427. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3428. adv &= ~(ADVERTISE_1000XFULL |
  3429. ADVERTISE_1000XHALF |
  3430. ADVERTISE_SLCT);
  3431. tg3_writephy(tp, MII_ADVERTISE, adv);
  3432. tg3_writephy(tp, MII_BMCR, bmcr |
  3433. BMCR_ANRESTART |
  3434. BMCR_ANENABLE);
  3435. udelay(10);
  3436. netif_carrier_off(tp->dev);
  3437. }
  3438. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3439. bmcr = new_bmcr;
  3440. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3441. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3442. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3443. ASIC_REV_5714) {
  3444. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3445. bmsr |= BMSR_LSTATUS;
  3446. else
  3447. bmsr &= ~BMSR_LSTATUS;
  3448. }
  3449. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3450. }
  3451. }
  3452. if (bmsr & BMSR_LSTATUS) {
  3453. current_speed = SPEED_1000;
  3454. current_link_up = 1;
  3455. if (bmcr & BMCR_FULLDPLX)
  3456. current_duplex = DUPLEX_FULL;
  3457. else
  3458. current_duplex = DUPLEX_HALF;
  3459. local_adv = 0;
  3460. remote_adv = 0;
  3461. if (bmcr & BMCR_ANENABLE) {
  3462. u32 common;
  3463. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3464. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3465. common = local_adv & remote_adv;
  3466. if (common & (ADVERTISE_1000XHALF |
  3467. ADVERTISE_1000XFULL)) {
  3468. if (common & ADVERTISE_1000XFULL)
  3469. current_duplex = DUPLEX_FULL;
  3470. else
  3471. current_duplex = DUPLEX_HALF;
  3472. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3473. /* Link is up via parallel detect */
  3474. } else {
  3475. current_link_up = 0;
  3476. }
  3477. }
  3478. }
  3479. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3480. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3481. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3482. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3483. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3484. tw32_f(MAC_MODE, tp->mac_mode);
  3485. udelay(40);
  3486. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3487. tp->link_config.active_speed = current_speed;
  3488. tp->link_config.active_duplex = current_duplex;
  3489. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3490. if (current_link_up)
  3491. netif_carrier_on(tp->dev);
  3492. else {
  3493. netif_carrier_off(tp->dev);
  3494. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3495. }
  3496. tg3_link_report(tp);
  3497. }
  3498. return err;
  3499. }
  3500. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3501. {
  3502. if (tp->serdes_counter) {
  3503. /* Give autoneg time to complete. */
  3504. tp->serdes_counter--;
  3505. return;
  3506. }
  3507. if (!netif_carrier_ok(tp->dev) &&
  3508. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3509. u32 bmcr;
  3510. tg3_readphy(tp, MII_BMCR, &bmcr);
  3511. if (bmcr & BMCR_ANENABLE) {
  3512. u32 phy1, phy2;
  3513. /* Select shadow register 0x1f */
  3514. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3515. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3516. /* Select expansion interrupt status register */
  3517. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3518. MII_TG3_DSP_EXP1_INT_STAT);
  3519. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3520. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3521. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3522. /* We have signal detect and not receiving
  3523. * config code words, link is up by parallel
  3524. * detection.
  3525. */
  3526. bmcr &= ~BMCR_ANENABLE;
  3527. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3528. tg3_writephy(tp, MII_BMCR, bmcr);
  3529. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3530. }
  3531. }
  3532. } else if (netif_carrier_ok(tp->dev) &&
  3533. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3534. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3535. u32 phy2;
  3536. /* Select expansion interrupt status register */
  3537. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3538. MII_TG3_DSP_EXP1_INT_STAT);
  3539. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3540. if (phy2 & 0x20) {
  3541. u32 bmcr;
  3542. /* Config code words received, turn on autoneg. */
  3543. tg3_readphy(tp, MII_BMCR, &bmcr);
  3544. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3545. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3546. }
  3547. }
  3548. }
  3549. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3550. {
  3551. int err;
  3552. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3553. err = tg3_setup_fiber_phy(tp, force_reset);
  3554. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3555. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3556. else
  3557. err = tg3_setup_copper_phy(tp, force_reset);
  3558. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3559. u32 val, scale;
  3560. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3561. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3562. scale = 65;
  3563. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3564. scale = 6;
  3565. else
  3566. scale = 12;
  3567. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3568. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3569. tw32(GRC_MISC_CFG, val);
  3570. }
  3571. if (tp->link_config.active_speed == SPEED_1000 &&
  3572. tp->link_config.active_duplex == DUPLEX_HALF)
  3573. tw32(MAC_TX_LENGTHS,
  3574. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3575. (6 << TX_LENGTHS_IPG_SHIFT) |
  3576. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3577. else
  3578. tw32(MAC_TX_LENGTHS,
  3579. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3580. (6 << TX_LENGTHS_IPG_SHIFT) |
  3581. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3582. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3583. if (netif_carrier_ok(tp->dev)) {
  3584. tw32(HOSTCC_STAT_COAL_TICKS,
  3585. tp->coal.stats_block_coalesce_usecs);
  3586. } else {
  3587. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3588. }
  3589. }
  3590. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3591. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3592. if (!netif_carrier_ok(tp->dev))
  3593. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3594. tp->pwrmgmt_thresh;
  3595. else
  3596. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3597. tw32(PCIE_PWR_MGMT_THRESH, val);
  3598. }
  3599. return err;
  3600. }
  3601. static inline int tg3_irq_sync(struct tg3 *tp)
  3602. {
  3603. return tp->irq_sync;
  3604. }
  3605. /* This is called whenever we suspect that the system chipset is re-
  3606. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3607. * is bogus tx completions. We try to recover by setting the
  3608. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3609. * in the workqueue.
  3610. */
  3611. static void tg3_tx_recover(struct tg3 *tp)
  3612. {
  3613. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3614. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3615. netdev_warn(tp->dev,
  3616. "The system may be re-ordering memory-mapped I/O "
  3617. "cycles to the network device, attempting to recover. "
  3618. "Please report the problem to the driver maintainer "
  3619. "and include system chipset information.\n");
  3620. spin_lock(&tp->lock);
  3621. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3622. spin_unlock(&tp->lock);
  3623. }
  3624. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3625. {
  3626. /* Tell compiler to fetch tx indices from memory. */
  3627. barrier();
  3628. return tnapi->tx_pending -
  3629. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3630. }
  3631. /* Tigon3 never reports partial packet sends. So we do not
  3632. * need special logic to handle SKBs that have not had all
  3633. * of their frags sent yet, like SunGEM does.
  3634. */
  3635. static void tg3_tx(struct tg3_napi *tnapi)
  3636. {
  3637. struct tg3 *tp = tnapi->tp;
  3638. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3639. u32 sw_idx = tnapi->tx_cons;
  3640. struct netdev_queue *txq;
  3641. int index = tnapi - tp->napi;
  3642. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3643. index--;
  3644. txq = netdev_get_tx_queue(tp->dev, index);
  3645. while (sw_idx != hw_idx) {
  3646. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3647. struct sk_buff *skb = ri->skb;
  3648. int i, tx_bug = 0;
  3649. if (unlikely(skb == NULL)) {
  3650. tg3_tx_recover(tp);
  3651. return;
  3652. }
  3653. pci_unmap_single(tp->pdev,
  3654. dma_unmap_addr(ri, mapping),
  3655. skb_headlen(skb),
  3656. PCI_DMA_TODEVICE);
  3657. ri->skb = NULL;
  3658. sw_idx = NEXT_TX(sw_idx);
  3659. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3660. ri = &tnapi->tx_buffers[sw_idx];
  3661. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3662. tx_bug = 1;
  3663. pci_unmap_page(tp->pdev,
  3664. dma_unmap_addr(ri, mapping),
  3665. skb_shinfo(skb)->frags[i].size,
  3666. PCI_DMA_TODEVICE);
  3667. sw_idx = NEXT_TX(sw_idx);
  3668. }
  3669. dev_kfree_skb(skb);
  3670. if (unlikely(tx_bug)) {
  3671. tg3_tx_recover(tp);
  3672. return;
  3673. }
  3674. }
  3675. tnapi->tx_cons = sw_idx;
  3676. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3677. * before checking for netif_queue_stopped(). Without the
  3678. * memory barrier, there is a small possibility that tg3_start_xmit()
  3679. * will miss it and cause the queue to be stopped forever.
  3680. */
  3681. smp_mb();
  3682. if (unlikely(netif_tx_queue_stopped(txq) &&
  3683. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3684. __netif_tx_lock(txq, smp_processor_id());
  3685. if (netif_tx_queue_stopped(txq) &&
  3686. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3687. netif_tx_wake_queue(txq);
  3688. __netif_tx_unlock(txq);
  3689. }
  3690. }
  3691. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3692. {
  3693. if (!ri->skb)
  3694. return;
  3695. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3696. map_sz, PCI_DMA_FROMDEVICE);
  3697. dev_kfree_skb_any(ri->skb);
  3698. ri->skb = NULL;
  3699. }
  3700. /* Returns size of skb allocated or < 0 on error.
  3701. *
  3702. * We only need to fill in the address because the other members
  3703. * of the RX descriptor are invariant, see tg3_init_rings.
  3704. *
  3705. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3706. * posting buffers we only dirty the first cache line of the RX
  3707. * descriptor (containing the address). Whereas for the RX status
  3708. * buffers the cpu only reads the last cacheline of the RX descriptor
  3709. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3710. */
  3711. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3712. u32 opaque_key, u32 dest_idx_unmasked)
  3713. {
  3714. struct tg3_rx_buffer_desc *desc;
  3715. struct ring_info *map, *src_map;
  3716. struct sk_buff *skb;
  3717. dma_addr_t mapping;
  3718. int skb_size, dest_idx;
  3719. src_map = NULL;
  3720. switch (opaque_key) {
  3721. case RXD_OPAQUE_RING_STD:
  3722. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3723. desc = &tpr->rx_std[dest_idx];
  3724. map = &tpr->rx_std_buffers[dest_idx];
  3725. skb_size = tp->rx_pkt_map_sz;
  3726. break;
  3727. case RXD_OPAQUE_RING_JUMBO:
  3728. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3729. desc = &tpr->rx_jmb[dest_idx].std;
  3730. map = &tpr->rx_jmb_buffers[dest_idx];
  3731. skb_size = TG3_RX_JMB_MAP_SZ;
  3732. break;
  3733. default:
  3734. return -EINVAL;
  3735. }
  3736. /* Do not overwrite any of the map or rp information
  3737. * until we are sure we can commit to a new buffer.
  3738. *
  3739. * Callers depend upon this behavior and assume that
  3740. * we leave everything unchanged if we fail.
  3741. */
  3742. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3743. if (skb == NULL)
  3744. return -ENOMEM;
  3745. skb_reserve(skb, tp->rx_offset);
  3746. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3747. PCI_DMA_FROMDEVICE);
  3748. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3749. dev_kfree_skb(skb);
  3750. return -EIO;
  3751. }
  3752. map->skb = skb;
  3753. dma_unmap_addr_set(map, mapping, mapping);
  3754. desc->addr_hi = ((u64)mapping >> 32);
  3755. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3756. return skb_size;
  3757. }
  3758. /* We only need to move over in the address because the other
  3759. * members of the RX descriptor are invariant. See notes above
  3760. * tg3_alloc_rx_skb for full details.
  3761. */
  3762. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3763. struct tg3_rx_prodring_set *dpr,
  3764. u32 opaque_key, int src_idx,
  3765. u32 dest_idx_unmasked)
  3766. {
  3767. struct tg3 *tp = tnapi->tp;
  3768. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3769. struct ring_info *src_map, *dest_map;
  3770. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  3771. int dest_idx;
  3772. switch (opaque_key) {
  3773. case RXD_OPAQUE_RING_STD:
  3774. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3775. dest_desc = &dpr->rx_std[dest_idx];
  3776. dest_map = &dpr->rx_std_buffers[dest_idx];
  3777. src_desc = &spr->rx_std[src_idx];
  3778. src_map = &spr->rx_std_buffers[src_idx];
  3779. break;
  3780. case RXD_OPAQUE_RING_JUMBO:
  3781. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3782. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3783. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3784. src_desc = &spr->rx_jmb[src_idx].std;
  3785. src_map = &spr->rx_jmb_buffers[src_idx];
  3786. break;
  3787. default:
  3788. return;
  3789. }
  3790. dest_map->skb = src_map->skb;
  3791. dma_unmap_addr_set(dest_map, mapping,
  3792. dma_unmap_addr(src_map, mapping));
  3793. dest_desc->addr_hi = src_desc->addr_hi;
  3794. dest_desc->addr_lo = src_desc->addr_lo;
  3795. /* Ensure that the update to the skb happens after the physical
  3796. * addresses have been transferred to the new BD location.
  3797. */
  3798. smp_wmb();
  3799. src_map->skb = NULL;
  3800. }
  3801. /* The RX ring scheme is composed of multiple rings which post fresh
  3802. * buffers to the chip, and one special ring the chip uses to report
  3803. * status back to the host.
  3804. *
  3805. * The special ring reports the status of received packets to the
  3806. * host. The chip does not write into the original descriptor the
  3807. * RX buffer was obtained from. The chip simply takes the original
  3808. * descriptor as provided by the host, updates the status and length
  3809. * field, then writes this into the next status ring entry.
  3810. *
  3811. * Each ring the host uses to post buffers to the chip is described
  3812. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3813. * it is first placed into the on-chip ram. When the packet's length
  3814. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3815. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3816. * which is within the range of the new packet's length is chosen.
  3817. *
  3818. * The "separate ring for rx status" scheme may sound queer, but it makes
  3819. * sense from a cache coherency perspective. If only the host writes
  3820. * to the buffer post rings, and only the chip writes to the rx status
  3821. * rings, then cache lines never move beyond shared-modified state.
  3822. * If both the host and chip were to write into the same ring, cache line
  3823. * eviction could occur since both entities want it in an exclusive state.
  3824. */
  3825. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3826. {
  3827. struct tg3 *tp = tnapi->tp;
  3828. u32 work_mask, rx_std_posted = 0;
  3829. u32 std_prod_idx, jmb_prod_idx;
  3830. u32 sw_idx = tnapi->rx_rcb_ptr;
  3831. u16 hw_idx;
  3832. int received;
  3833. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  3834. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3835. /*
  3836. * We need to order the read of hw_idx and the read of
  3837. * the opaque cookie.
  3838. */
  3839. rmb();
  3840. work_mask = 0;
  3841. received = 0;
  3842. std_prod_idx = tpr->rx_std_prod_idx;
  3843. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3844. while (sw_idx != hw_idx && budget > 0) {
  3845. struct ring_info *ri;
  3846. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3847. unsigned int len;
  3848. struct sk_buff *skb;
  3849. dma_addr_t dma_addr;
  3850. u32 opaque_key, desc_idx, *post_ptr;
  3851. bool hw_vlan __maybe_unused = false;
  3852. u16 vtag __maybe_unused = 0;
  3853. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3854. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3855. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3856. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  3857. dma_addr = dma_unmap_addr(ri, mapping);
  3858. skb = ri->skb;
  3859. post_ptr = &std_prod_idx;
  3860. rx_std_posted++;
  3861. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3862. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  3863. dma_addr = dma_unmap_addr(ri, mapping);
  3864. skb = ri->skb;
  3865. post_ptr = &jmb_prod_idx;
  3866. } else
  3867. goto next_pkt_nopost;
  3868. work_mask |= opaque_key;
  3869. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3870. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3871. drop_it:
  3872. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3873. desc_idx, *post_ptr);
  3874. drop_it_no_recycle:
  3875. /* Other statistics kept track of by card. */
  3876. tp->net_stats.rx_dropped++;
  3877. goto next_pkt;
  3878. }
  3879. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3880. ETH_FCS_LEN;
  3881. if (len > TG3_RX_COPY_THRESH(tp)) {
  3882. int skb_size;
  3883. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3884. *post_ptr);
  3885. if (skb_size < 0)
  3886. goto drop_it;
  3887. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3888. PCI_DMA_FROMDEVICE);
  3889. /* Ensure that the update to the skb happens
  3890. * after the usage of the old DMA mapping.
  3891. */
  3892. smp_wmb();
  3893. ri->skb = NULL;
  3894. skb_put(skb, len);
  3895. } else {
  3896. struct sk_buff *copy_skb;
  3897. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3898. desc_idx, *post_ptr);
  3899. copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
  3900. TG3_RAW_IP_ALIGN);
  3901. if (copy_skb == NULL)
  3902. goto drop_it_no_recycle;
  3903. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
  3904. skb_put(copy_skb, len);
  3905. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3906. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3907. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3908. /* We'll reuse the original ring buffer. */
  3909. skb = copy_skb;
  3910. }
  3911. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3912. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3913. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3914. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3915. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3916. else
  3917. skb_checksum_none_assert(skb);
  3918. skb->protocol = eth_type_trans(skb, tp->dev);
  3919. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3920. skb->protocol != htons(ETH_P_8021Q)) {
  3921. dev_kfree_skb(skb);
  3922. goto next_pkt;
  3923. }
  3924. if (desc->type_flags & RXD_FLAG_VLAN &&
  3925. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
  3926. vtag = desc->err_vlan & RXD_VLAN_MASK;
  3927. #if TG3_VLAN_TAG_USED
  3928. if (tp->vlgrp)
  3929. hw_vlan = true;
  3930. else
  3931. #endif
  3932. {
  3933. struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
  3934. __skb_push(skb, VLAN_HLEN);
  3935. memmove(ve, skb->data + VLAN_HLEN,
  3936. ETH_ALEN * 2);
  3937. ve->h_vlan_proto = htons(ETH_P_8021Q);
  3938. ve->h_vlan_TCI = htons(vtag);
  3939. }
  3940. }
  3941. #if TG3_VLAN_TAG_USED
  3942. if (hw_vlan)
  3943. vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
  3944. else
  3945. #endif
  3946. napi_gro_receive(&tnapi->napi, skb);
  3947. received++;
  3948. budget--;
  3949. next_pkt:
  3950. (*post_ptr)++;
  3951. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3952. tpr->rx_std_prod_idx = std_prod_idx &
  3953. tp->rx_std_ring_mask;
  3954. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3955. tpr->rx_std_prod_idx);
  3956. work_mask &= ~RXD_OPAQUE_RING_STD;
  3957. rx_std_posted = 0;
  3958. }
  3959. next_pkt_nopost:
  3960. sw_idx++;
  3961. sw_idx &= tp->rx_ret_ring_mask;
  3962. /* Refresh hw_idx to see if there is new work */
  3963. if (sw_idx == hw_idx) {
  3964. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3965. rmb();
  3966. }
  3967. }
  3968. /* ACK the status ring. */
  3969. tnapi->rx_rcb_ptr = sw_idx;
  3970. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3971. /* Refill RX ring(s). */
  3972. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  3973. if (work_mask & RXD_OPAQUE_RING_STD) {
  3974. tpr->rx_std_prod_idx = std_prod_idx &
  3975. tp->rx_std_ring_mask;
  3976. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3977. tpr->rx_std_prod_idx);
  3978. }
  3979. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3980. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  3981. tp->rx_jmb_ring_mask;
  3982. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  3983. tpr->rx_jmb_prod_idx);
  3984. }
  3985. mmiowb();
  3986. } else if (work_mask) {
  3987. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  3988. * updated before the producer indices can be updated.
  3989. */
  3990. smp_wmb();
  3991. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  3992. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  3993. if (tnapi != &tp->napi[1])
  3994. napi_schedule(&tp->napi[1].napi);
  3995. }
  3996. return received;
  3997. }
  3998. static void tg3_poll_link(struct tg3 *tp)
  3999. {
  4000. /* handle link change and other phy events */
  4001. if (!(tp->tg3_flags &
  4002. (TG3_FLAG_USE_LINKCHG_REG |
  4003. TG3_FLAG_POLL_SERDES))) {
  4004. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4005. if (sblk->status & SD_STATUS_LINK_CHG) {
  4006. sblk->status = SD_STATUS_UPDATED |
  4007. (sblk->status & ~SD_STATUS_LINK_CHG);
  4008. spin_lock(&tp->lock);
  4009. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4010. tw32_f(MAC_STATUS,
  4011. (MAC_STATUS_SYNC_CHANGED |
  4012. MAC_STATUS_CFG_CHANGED |
  4013. MAC_STATUS_MI_COMPLETION |
  4014. MAC_STATUS_LNKSTATE_CHANGED));
  4015. udelay(40);
  4016. } else
  4017. tg3_setup_phy(tp, 0);
  4018. spin_unlock(&tp->lock);
  4019. }
  4020. }
  4021. }
  4022. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4023. struct tg3_rx_prodring_set *dpr,
  4024. struct tg3_rx_prodring_set *spr)
  4025. {
  4026. u32 si, di, cpycnt, src_prod_idx;
  4027. int i, err = 0;
  4028. while (1) {
  4029. src_prod_idx = spr->rx_std_prod_idx;
  4030. /* Make sure updates to the rx_std_buffers[] entries and the
  4031. * standard producer index are seen in the correct order.
  4032. */
  4033. smp_rmb();
  4034. if (spr->rx_std_cons_idx == src_prod_idx)
  4035. break;
  4036. if (spr->rx_std_cons_idx < src_prod_idx)
  4037. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4038. else
  4039. cpycnt = tp->rx_std_ring_mask + 1 -
  4040. spr->rx_std_cons_idx;
  4041. cpycnt = min(cpycnt,
  4042. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4043. si = spr->rx_std_cons_idx;
  4044. di = dpr->rx_std_prod_idx;
  4045. for (i = di; i < di + cpycnt; i++) {
  4046. if (dpr->rx_std_buffers[i].skb) {
  4047. cpycnt = i - di;
  4048. err = -ENOSPC;
  4049. break;
  4050. }
  4051. }
  4052. if (!cpycnt)
  4053. break;
  4054. /* Ensure that updates to the rx_std_buffers ring and the
  4055. * shadowed hardware producer ring from tg3_recycle_skb() are
  4056. * ordered correctly WRT the skb check above.
  4057. */
  4058. smp_rmb();
  4059. memcpy(&dpr->rx_std_buffers[di],
  4060. &spr->rx_std_buffers[si],
  4061. cpycnt * sizeof(struct ring_info));
  4062. for (i = 0; i < cpycnt; i++, di++, si++) {
  4063. struct tg3_rx_buffer_desc *sbd, *dbd;
  4064. sbd = &spr->rx_std[si];
  4065. dbd = &dpr->rx_std[di];
  4066. dbd->addr_hi = sbd->addr_hi;
  4067. dbd->addr_lo = sbd->addr_lo;
  4068. }
  4069. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4070. tp->rx_std_ring_mask;
  4071. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4072. tp->rx_std_ring_mask;
  4073. }
  4074. while (1) {
  4075. src_prod_idx = spr->rx_jmb_prod_idx;
  4076. /* Make sure updates to the rx_jmb_buffers[] entries and
  4077. * the jumbo producer index are seen in the correct order.
  4078. */
  4079. smp_rmb();
  4080. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4081. break;
  4082. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4083. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4084. else
  4085. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4086. spr->rx_jmb_cons_idx;
  4087. cpycnt = min(cpycnt,
  4088. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4089. si = spr->rx_jmb_cons_idx;
  4090. di = dpr->rx_jmb_prod_idx;
  4091. for (i = di; i < di + cpycnt; i++) {
  4092. if (dpr->rx_jmb_buffers[i].skb) {
  4093. cpycnt = i - di;
  4094. err = -ENOSPC;
  4095. break;
  4096. }
  4097. }
  4098. if (!cpycnt)
  4099. break;
  4100. /* Ensure that updates to the rx_jmb_buffers ring and the
  4101. * shadowed hardware producer ring from tg3_recycle_skb() are
  4102. * ordered correctly WRT the skb check above.
  4103. */
  4104. smp_rmb();
  4105. memcpy(&dpr->rx_jmb_buffers[di],
  4106. &spr->rx_jmb_buffers[si],
  4107. cpycnt * sizeof(struct ring_info));
  4108. for (i = 0; i < cpycnt; i++, di++, si++) {
  4109. struct tg3_rx_buffer_desc *sbd, *dbd;
  4110. sbd = &spr->rx_jmb[si].std;
  4111. dbd = &dpr->rx_jmb[di].std;
  4112. dbd->addr_hi = sbd->addr_hi;
  4113. dbd->addr_lo = sbd->addr_lo;
  4114. }
  4115. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4116. tp->rx_jmb_ring_mask;
  4117. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4118. tp->rx_jmb_ring_mask;
  4119. }
  4120. return err;
  4121. }
  4122. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4123. {
  4124. struct tg3 *tp = tnapi->tp;
  4125. /* run TX completion thread */
  4126. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4127. tg3_tx(tnapi);
  4128. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4129. return work_done;
  4130. }
  4131. /* run RX thread, within the bounds set by NAPI.
  4132. * All RX "locking" is done by ensuring outside
  4133. * code synchronizes with tg3->napi.poll()
  4134. */
  4135. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4136. work_done += tg3_rx(tnapi, budget - work_done);
  4137. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4138. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4139. int i, err = 0;
  4140. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4141. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4142. for (i = 1; i < tp->irq_cnt; i++)
  4143. err |= tg3_rx_prodring_xfer(tp, dpr,
  4144. &tp->napi[i].prodring);
  4145. wmb();
  4146. if (std_prod_idx != dpr->rx_std_prod_idx)
  4147. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4148. dpr->rx_std_prod_idx);
  4149. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4150. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4151. dpr->rx_jmb_prod_idx);
  4152. mmiowb();
  4153. if (err)
  4154. tw32_f(HOSTCC_MODE, tp->coal_now);
  4155. }
  4156. return work_done;
  4157. }
  4158. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4159. {
  4160. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4161. struct tg3 *tp = tnapi->tp;
  4162. int work_done = 0;
  4163. struct tg3_hw_status *sblk = tnapi->hw_status;
  4164. while (1) {
  4165. work_done = tg3_poll_work(tnapi, work_done, budget);
  4166. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4167. goto tx_recovery;
  4168. if (unlikely(work_done >= budget))
  4169. break;
  4170. /* tp->last_tag is used in tg3_int_reenable() below
  4171. * to tell the hw how much work has been processed,
  4172. * so we must read it before checking for more work.
  4173. */
  4174. tnapi->last_tag = sblk->status_tag;
  4175. tnapi->last_irq_tag = tnapi->last_tag;
  4176. rmb();
  4177. /* check for RX/TX work to do */
  4178. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4179. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4180. napi_complete(napi);
  4181. /* Reenable interrupts. */
  4182. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4183. mmiowb();
  4184. break;
  4185. }
  4186. }
  4187. return work_done;
  4188. tx_recovery:
  4189. /* work_done is guaranteed to be less than budget. */
  4190. napi_complete(napi);
  4191. schedule_work(&tp->reset_task);
  4192. return work_done;
  4193. }
  4194. static int tg3_poll(struct napi_struct *napi, int budget)
  4195. {
  4196. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4197. struct tg3 *tp = tnapi->tp;
  4198. int work_done = 0;
  4199. struct tg3_hw_status *sblk = tnapi->hw_status;
  4200. while (1) {
  4201. tg3_poll_link(tp);
  4202. work_done = tg3_poll_work(tnapi, work_done, budget);
  4203. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4204. goto tx_recovery;
  4205. if (unlikely(work_done >= budget))
  4206. break;
  4207. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4208. /* tp->last_tag is used in tg3_int_reenable() below
  4209. * to tell the hw how much work has been processed,
  4210. * so we must read it before checking for more work.
  4211. */
  4212. tnapi->last_tag = sblk->status_tag;
  4213. tnapi->last_irq_tag = tnapi->last_tag;
  4214. rmb();
  4215. } else
  4216. sblk->status &= ~SD_STATUS_UPDATED;
  4217. if (likely(!tg3_has_work(tnapi))) {
  4218. napi_complete(napi);
  4219. tg3_int_reenable(tnapi);
  4220. break;
  4221. }
  4222. }
  4223. return work_done;
  4224. tx_recovery:
  4225. /* work_done is guaranteed to be less than budget. */
  4226. napi_complete(napi);
  4227. schedule_work(&tp->reset_task);
  4228. return work_done;
  4229. }
  4230. static void tg3_napi_disable(struct tg3 *tp)
  4231. {
  4232. int i;
  4233. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4234. napi_disable(&tp->napi[i].napi);
  4235. }
  4236. static void tg3_napi_enable(struct tg3 *tp)
  4237. {
  4238. int i;
  4239. for (i = 0; i < tp->irq_cnt; i++)
  4240. napi_enable(&tp->napi[i].napi);
  4241. }
  4242. static void tg3_napi_init(struct tg3 *tp)
  4243. {
  4244. int i;
  4245. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4246. for (i = 1; i < tp->irq_cnt; i++)
  4247. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4248. }
  4249. static void tg3_napi_fini(struct tg3 *tp)
  4250. {
  4251. int i;
  4252. for (i = 0; i < tp->irq_cnt; i++)
  4253. netif_napi_del(&tp->napi[i].napi);
  4254. }
  4255. static inline void tg3_netif_stop(struct tg3 *tp)
  4256. {
  4257. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4258. tg3_napi_disable(tp);
  4259. netif_tx_disable(tp->dev);
  4260. }
  4261. static inline void tg3_netif_start(struct tg3 *tp)
  4262. {
  4263. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4264. * appropriate so long as all callers are assured to
  4265. * have free tx slots (such as after tg3_init_hw)
  4266. */
  4267. netif_tx_wake_all_queues(tp->dev);
  4268. tg3_napi_enable(tp);
  4269. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4270. tg3_enable_ints(tp);
  4271. }
  4272. static void tg3_irq_quiesce(struct tg3 *tp)
  4273. {
  4274. int i;
  4275. BUG_ON(tp->irq_sync);
  4276. tp->irq_sync = 1;
  4277. smp_mb();
  4278. for (i = 0; i < tp->irq_cnt; i++)
  4279. synchronize_irq(tp->napi[i].irq_vec);
  4280. }
  4281. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4282. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4283. * with as well. Most of the time, this is not necessary except when
  4284. * shutting down the device.
  4285. */
  4286. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4287. {
  4288. spin_lock_bh(&tp->lock);
  4289. if (irq_sync)
  4290. tg3_irq_quiesce(tp);
  4291. }
  4292. static inline void tg3_full_unlock(struct tg3 *tp)
  4293. {
  4294. spin_unlock_bh(&tp->lock);
  4295. }
  4296. /* One-shot MSI handler - Chip automatically disables interrupt
  4297. * after sending MSI so driver doesn't have to do it.
  4298. */
  4299. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4300. {
  4301. struct tg3_napi *tnapi = dev_id;
  4302. struct tg3 *tp = tnapi->tp;
  4303. prefetch(tnapi->hw_status);
  4304. if (tnapi->rx_rcb)
  4305. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4306. if (likely(!tg3_irq_sync(tp)))
  4307. napi_schedule(&tnapi->napi);
  4308. return IRQ_HANDLED;
  4309. }
  4310. /* MSI ISR - No need to check for interrupt sharing and no need to
  4311. * flush status block and interrupt mailbox. PCI ordering rules
  4312. * guarantee that MSI will arrive after the status block.
  4313. */
  4314. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4315. {
  4316. struct tg3_napi *tnapi = dev_id;
  4317. struct tg3 *tp = tnapi->tp;
  4318. prefetch(tnapi->hw_status);
  4319. if (tnapi->rx_rcb)
  4320. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4321. /*
  4322. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4323. * chip-internal interrupt pending events.
  4324. * Writing non-zero to intr-mbox-0 additional tells the
  4325. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4326. * event coalescing.
  4327. */
  4328. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4329. if (likely(!tg3_irq_sync(tp)))
  4330. napi_schedule(&tnapi->napi);
  4331. return IRQ_RETVAL(1);
  4332. }
  4333. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4334. {
  4335. struct tg3_napi *tnapi = dev_id;
  4336. struct tg3 *tp = tnapi->tp;
  4337. struct tg3_hw_status *sblk = tnapi->hw_status;
  4338. unsigned int handled = 1;
  4339. /* In INTx mode, it is possible for the interrupt to arrive at
  4340. * the CPU before the status block posted prior to the interrupt.
  4341. * Reading the PCI State register will confirm whether the
  4342. * interrupt is ours and will flush the status block.
  4343. */
  4344. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4345. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4346. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4347. handled = 0;
  4348. goto out;
  4349. }
  4350. }
  4351. /*
  4352. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4353. * chip-internal interrupt pending events.
  4354. * Writing non-zero to intr-mbox-0 additional tells the
  4355. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4356. * event coalescing.
  4357. *
  4358. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4359. * spurious interrupts. The flush impacts performance but
  4360. * excessive spurious interrupts can be worse in some cases.
  4361. */
  4362. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4363. if (tg3_irq_sync(tp))
  4364. goto out;
  4365. sblk->status &= ~SD_STATUS_UPDATED;
  4366. if (likely(tg3_has_work(tnapi))) {
  4367. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4368. napi_schedule(&tnapi->napi);
  4369. } else {
  4370. /* No work, shared interrupt perhaps? re-enable
  4371. * interrupts, and flush that PCI write
  4372. */
  4373. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4374. 0x00000000);
  4375. }
  4376. out:
  4377. return IRQ_RETVAL(handled);
  4378. }
  4379. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4380. {
  4381. struct tg3_napi *tnapi = dev_id;
  4382. struct tg3 *tp = tnapi->tp;
  4383. struct tg3_hw_status *sblk = tnapi->hw_status;
  4384. unsigned int handled = 1;
  4385. /* In INTx mode, it is possible for the interrupt to arrive at
  4386. * the CPU before the status block posted prior to the interrupt.
  4387. * Reading the PCI State register will confirm whether the
  4388. * interrupt is ours and will flush the status block.
  4389. */
  4390. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4391. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4392. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4393. handled = 0;
  4394. goto out;
  4395. }
  4396. }
  4397. /*
  4398. * writing any value to intr-mbox-0 clears PCI INTA# and
  4399. * chip-internal interrupt pending events.
  4400. * writing non-zero to intr-mbox-0 additional tells the
  4401. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4402. * event coalescing.
  4403. *
  4404. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4405. * spurious interrupts. The flush impacts performance but
  4406. * excessive spurious interrupts can be worse in some cases.
  4407. */
  4408. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4409. /*
  4410. * In a shared interrupt configuration, sometimes other devices'
  4411. * interrupts will scream. We record the current status tag here
  4412. * so that the above check can report that the screaming interrupts
  4413. * are unhandled. Eventually they will be silenced.
  4414. */
  4415. tnapi->last_irq_tag = sblk->status_tag;
  4416. if (tg3_irq_sync(tp))
  4417. goto out;
  4418. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4419. napi_schedule(&tnapi->napi);
  4420. out:
  4421. return IRQ_RETVAL(handled);
  4422. }
  4423. /* ISR for interrupt test */
  4424. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4425. {
  4426. struct tg3_napi *tnapi = dev_id;
  4427. struct tg3 *tp = tnapi->tp;
  4428. struct tg3_hw_status *sblk = tnapi->hw_status;
  4429. if ((sblk->status & SD_STATUS_UPDATED) ||
  4430. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4431. tg3_disable_ints(tp);
  4432. return IRQ_RETVAL(1);
  4433. }
  4434. return IRQ_RETVAL(0);
  4435. }
  4436. static int tg3_init_hw(struct tg3 *, int);
  4437. static int tg3_halt(struct tg3 *, int, int);
  4438. /* Restart hardware after configuration changes, self-test, etc.
  4439. * Invoked with tp->lock held.
  4440. */
  4441. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4442. __releases(tp->lock)
  4443. __acquires(tp->lock)
  4444. {
  4445. int err;
  4446. err = tg3_init_hw(tp, reset_phy);
  4447. if (err) {
  4448. netdev_err(tp->dev,
  4449. "Failed to re-initialize device, aborting\n");
  4450. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4451. tg3_full_unlock(tp);
  4452. del_timer_sync(&tp->timer);
  4453. tp->irq_sync = 0;
  4454. tg3_napi_enable(tp);
  4455. dev_close(tp->dev);
  4456. tg3_full_lock(tp, 0);
  4457. }
  4458. return err;
  4459. }
  4460. #ifdef CONFIG_NET_POLL_CONTROLLER
  4461. static void tg3_poll_controller(struct net_device *dev)
  4462. {
  4463. int i;
  4464. struct tg3 *tp = netdev_priv(dev);
  4465. for (i = 0; i < tp->irq_cnt; i++)
  4466. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4467. }
  4468. #endif
  4469. static void tg3_reset_task(struct work_struct *work)
  4470. {
  4471. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4472. int err;
  4473. unsigned int restart_timer;
  4474. tg3_full_lock(tp, 0);
  4475. if (!netif_running(tp->dev)) {
  4476. tg3_full_unlock(tp);
  4477. return;
  4478. }
  4479. tg3_full_unlock(tp);
  4480. tg3_phy_stop(tp);
  4481. tg3_netif_stop(tp);
  4482. tg3_full_lock(tp, 1);
  4483. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4484. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4485. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4486. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4487. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4488. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4489. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4490. }
  4491. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4492. err = tg3_init_hw(tp, 1);
  4493. if (err)
  4494. goto out;
  4495. tg3_netif_start(tp);
  4496. if (restart_timer)
  4497. mod_timer(&tp->timer, jiffies + 1);
  4498. out:
  4499. tg3_full_unlock(tp);
  4500. if (!err)
  4501. tg3_phy_start(tp);
  4502. }
  4503. static void tg3_dump_short_state(struct tg3 *tp)
  4504. {
  4505. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4506. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4507. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4508. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4509. }
  4510. static void tg3_tx_timeout(struct net_device *dev)
  4511. {
  4512. struct tg3 *tp = netdev_priv(dev);
  4513. if (netif_msg_tx_err(tp)) {
  4514. netdev_err(dev, "transmit timed out, resetting\n");
  4515. tg3_dump_short_state(tp);
  4516. }
  4517. schedule_work(&tp->reset_task);
  4518. }
  4519. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4520. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4521. {
  4522. u32 base = (u32) mapping & 0xffffffff;
  4523. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4524. }
  4525. /* Test for DMA addresses > 40-bit */
  4526. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4527. int len)
  4528. {
  4529. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4530. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4531. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4532. return 0;
  4533. #else
  4534. return 0;
  4535. #endif
  4536. }
  4537. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4538. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4539. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4540. struct sk_buff *skb, u32 last_plus_one,
  4541. u32 *start, u32 base_flags, u32 mss)
  4542. {
  4543. struct tg3 *tp = tnapi->tp;
  4544. struct sk_buff *new_skb;
  4545. dma_addr_t new_addr = 0;
  4546. u32 entry = *start;
  4547. int i, ret = 0;
  4548. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4549. new_skb = skb_copy(skb, GFP_ATOMIC);
  4550. else {
  4551. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4552. new_skb = skb_copy_expand(skb,
  4553. skb_headroom(skb) + more_headroom,
  4554. skb_tailroom(skb), GFP_ATOMIC);
  4555. }
  4556. if (!new_skb) {
  4557. ret = -1;
  4558. } else {
  4559. /* New SKB is guaranteed to be linear. */
  4560. entry = *start;
  4561. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4562. PCI_DMA_TODEVICE);
  4563. /* Make sure the mapping succeeded */
  4564. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4565. ret = -1;
  4566. dev_kfree_skb(new_skb);
  4567. new_skb = NULL;
  4568. /* Make sure new skb does not cross any 4G boundaries.
  4569. * Drop the packet if it does.
  4570. */
  4571. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4572. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4573. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4574. PCI_DMA_TODEVICE);
  4575. ret = -1;
  4576. dev_kfree_skb(new_skb);
  4577. new_skb = NULL;
  4578. } else {
  4579. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4580. base_flags, 1 | (mss << 1));
  4581. *start = NEXT_TX(entry);
  4582. }
  4583. }
  4584. /* Now clean up the sw ring entries. */
  4585. i = 0;
  4586. while (entry != last_plus_one) {
  4587. int len;
  4588. if (i == 0)
  4589. len = skb_headlen(skb);
  4590. else
  4591. len = skb_shinfo(skb)->frags[i-1].size;
  4592. pci_unmap_single(tp->pdev,
  4593. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4594. mapping),
  4595. len, PCI_DMA_TODEVICE);
  4596. if (i == 0) {
  4597. tnapi->tx_buffers[entry].skb = new_skb;
  4598. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4599. new_addr);
  4600. } else {
  4601. tnapi->tx_buffers[entry].skb = NULL;
  4602. }
  4603. entry = NEXT_TX(entry);
  4604. i++;
  4605. }
  4606. dev_kfree_skb(skb);
  4607. return ret;
  4608. }
  4609. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4610. dma_addr_t mapping, int len, u32 flags,
  4611. u32 mss_and_is_end)
  4612. {
  4613. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4614. int is_end = (mss_and_is_end & 0x1);
  4615. u32 mss = (mss_and_is_end >> 1);
  4616. u32 vlan_tag = 0;
  4617. if (is_end)
  4618. flags |= TXD_FLAG_END;
  4619. if (flags & TXD_FLAG_VLAN) {
  4620. vlan_tag = flags >> 16;
  4621. flags &= 0xffff;
  4622. }
  4623. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4624. txd->addr_hi = ((u64) mapping >> 32);
  4625. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4626. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4627. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4628. }
  4629. /* hard_start_xmit for devices that don't have any bugs and
  4630. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4631. */
  4632. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4633. struct net_device *dev)
  4634. {
  4635. struct tg3 *tp = netdev_priv(dev);
  4636. u32 len, entry, base_flags, mss;
  4637. dma_addr_t mapping;
  4638. struct tg3_napi *tnapi;
  4639. struct netdev_queue *txq;
  4640. unsigned int i, last;
  4641. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4642. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4643. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4644. tnapi++;
  4645. /* We are running in BH disabled context with netif_tx_lock
  4646. * and TX reclaim runs via tp->napi.poll inside of a software
  4647. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4648. * no IRQ context deadlocks to worry about either. Rejoice!
  4649. */
  4650. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4651. if (!netif_tx_queue_stopped(txq)) {
  4652. netif_tx_stop_queue(txq);
  4653. /* This is a hard error, log it. */
  4654. netdev_err(dev,
  4655. "BUG! Tx Ring full when queue awake!\n");
  4656. }
  4657. return NETDEV_TX_BUSY;
  4658. }
  4659. entry = tnapi->tx_prod;
  4660. base_flags = 0;
  4661. mss = skb_shinfo(skb)->gso_size;
  4662. if (mss) {
  4663. int tcp_opt_len, ip_tcp_len;
  4664. u32 hdrlen;
  4665. if (skb_header_cloned(skb) &&
  4666. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4667. dev_kfree_skb(skb);
  4668. goto out_unlock;
  4669. }
  4670. if (skb_is_gso_v6(skb)) {
  4671. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4672. } else {
  4673. struct iphdr *iph = ip_hdr(skb);
  4674. tcp_opt_len = tcp_optlen(skb);
  4675. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4676. iph->check = 0;
  4677. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4678. hdrlen = ip_tcp_len + tcp_opt_len;
  4679. }
  4680. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4681. mss |= (hdrlen & 0xc) << 12;
  4682. if (hdrlen & 0x10)
  4683. base_flags |= 0x00000010;
  4684. base_flags |= (hdrlen & 0x3e0) << 5;
  4685. } else
  4686. mss |= hdrlen << 9;
  4687. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4688. TXD_FLAG_CPU_POST_DMA);
  4689. tcp_hdr(skb)->check = 0;
  4690. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4691. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4692. }
  4693. #if TG3_VLAN_TAG_USED
  4694. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4695. base_flags |= (TXD_FLAG_VLAN |
  4696. (vlan_tx_tag_get(skb) << 16));
  4697. #endif
  4698. len = skb_headlen(skb);
  4699. /* Queue skb data, a.k.a. the main skb fragment. */
  4700. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4701. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4702. dev_kfree_skb(skb);
  4703. goto out_unlock;
  4704. }
  4705. tnapi->tx_buffers[entry].skb = skb;
  4706. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4707. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4708. !mss && skb->len > ETH_DATA_LEN)
  4709. base_flags |= TXD_FLAG_JMB_PKT;
  4710. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4711. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4712. entry = NEXT_TX(entry);
  4713. /* Now loop through additional data fragments, and queue them. */
  4714. if (skb_shinfo(skb)->nr_frags > 0) {
  4715. last = skb_shinfo(skb)->nr_frags - 1;
  4716. for (i = 0; i <= last; i++) {
  4717. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4718. len = frag->size;
  4719. mapping = pci_map_page(tp->pdev,
  4720. frag->page,
  4721. frag->page_offset,
  4722. len, PCI_DMA_TODEVICE);
  4723. if (pci_dma_mapping_error(tp->pdev, mapping))
  4724. goto dma_error;
  4725. tnapi->tx_buffers[entry].skb = NULL;
  4726. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4727. mapping);
  4728. tg3_set_txd(tnapi, entry, mapping, len,
  4729. base_flags, (i == last) | (mss << 1));
  4730. entry = NEXT_TX(entry);
  4731. }
  4732. }
  4733. /* Packets are ready, update Tx producer idx local and on card. */
  4734. tw32_tx_mbox(tnapi->prodmbox, entry);
  4735. tnapi->tx_prod = entry;
  4736. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4737. netif_tx_stop_queue(txq);
  4738. /* netif_tx_stop_queue() must be done before checking
  4739. * checking tx index in tg3_tx_avail() below, because in
  4740. * tg3_tx(), we update tx index before checking for
  4741. * netif_tx_queue_stopped().
  4742. */
  4743. smp_mb();
  4744. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4745. netif_tx_wake_queue(txq);
  4746. }
  4747. out_unlock:
  4748. mmiowb();
  4749. return NETDEV_TX_OK;
  4750. dma_error:
  4751. last = i;
  4752. entry = tnapi->tx_prod;
  4753. tnapi->tx_buffers[entry].skb = NULL;
  4754. pci_unmap_single(tp->pdev,
  4755. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4756. skb_headlen(skb),
  4757. PCI_DMA_TODEVICE);
  4758. for (i = 0; i <= last; i++) {
  4759. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4760. entry = NEXT_TX(entry);
  4761. pci_unmap_page(tp->pdev,
  4762. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4763. mapping),
  4764. frag->size, PCI_DMA_TODEVICE);
  4765. }
  4766. dev_kfree_skb(skb);
  4767. return NETDEV_TX_OK;
  4768. }
  4769. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4770. struct net_device *);
  4771. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4772. * TSO header is greater than 80 bytes.
  4773. */
  4774. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4775. {
  4776. struct sk_buff *segs, *nskb;
  4777. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4778. /* Estimate the number of fragments in the worst case */
  4779. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4780. netif_stop_queue(tp->dev);
  4781. /* netif_tx_stop_queue() must be done before checking
  4782. * checking tx index in tg3_tx_avail() below, because in
  4783. * tg3_tx(), we update tx index before checking for
  4784. * netif_tx_queue_stopped().
  4785. */
  4786. smp_mb();
  4787. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4788. return NETDEV_TX_BUSY;
  4789. netif_wake_queue(tp->dev);
  4790. }
  4791. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4792. if (IS_ERR(segs))
  4793. goto tg3_tso_bug_end;
  4794. do {
  4795. nskb = segs;
  4796. segs = segs->next;
  4797. nskb->next = NULL;
  4798. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4799. } while (segs);
  4800. tg3_tso_bug_end:
  4801. dev_kfree_skb(skb);
  4802. return NETDEV_TX_OK;
  4803. }
  4804. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4805. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4806. */
  4807. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4808. struct net_device *dev)
  4809. {
  4810. struct tg3 *tp = netdev_priv(dev);
  4811. u32 len, entry, base_flags, mss;
  4812. int would_hit_hwbug;
  4813. dma_addr_t mapping;
  4814. struct tg3_napi *tnapi;
  4815. struct netdev_queue *txq;
  4816. unsigned int i, last;
  4817. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4818. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4819. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4820. tnapi++;
  4821. /* We are running in BH disabled context with netif_tx_lock
  4822. * and TX reclaim runs via tp->napi.poll inside of a software
  4823. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4824. * no IRQ context deadlocks to worry about either. Rejoice!
  4825. */
  4826. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4827. if (!netif_tx_queue_stopped(txq)) {
  4828. netif_tx_stop_queue(txq);
  4829. /* This is a hard error, log it. */
  4830. netdev_err(dev,
  4831. "BUG! Tx Ring full when queue awake!\n");
  4832. }
  4833. return NETDEV_TX_BUSY;
  4834. }
  4835. entry = tnapi->tx_prod;
  4836. base_flags = 0;
  4837. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4838. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4839. mss = skb_shinfo(skb)->gso_size;
  4840. if (mss) {
  4841. struct iphdr *iph;
  4842. u32 tcp_opt_len, hdr_len;
  4843. if (skb_header_cloned(skb) &&
  4844. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4845. dev_kfree_skb(skb);
  4846. goto out_unlock;
  4847. }
  4848. iph = ip_hdr(skb);
  4849. tcp_opt_len = tcp_optlen(skb);
  4850. if (skb_is_gso_v6(skb)) {
  4851. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4852. } else {
  4853. u32 ip_tcp_len;
  4854. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4855. hdr_len = ip_tcp_len + tcp_opt_len;
  4856. iph->check = 0;
  4857. iph->tot_len = htons(mss + hdr_len);
  4858. }
  4859. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4860. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4861. return tg3_tso_bug(tp, skb);
  4862. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4863. TXD_FLAG_CPU_POST_DMA);
  4864. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4865. tcp_hdr(skb)->check = 0;
  4866. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4867. } else
  4868. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4869. iph->daddr, 0,
  4870. IPPROTO_TCP,
  4871. 0);
  4872. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4873. mss |= (hdr_len & 0xc) << 12;
  4874. if (hdr_len & 0x10)
  4875. base_flags |= 0x00000010;
  4876. base_flags |= (hdr_len & 0x3e0) << 5;
  4877. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4878. mss |= hdr_len << 9;
  4879. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4880. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4881. if (tcp_opt_len || iph->ihl > 5) {
  4882. int tsflags;
  4883. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4884. mss |= (tsflags << 11);
  4885. }
  4886. } else {
  4887. if (tcp_opt_len || iph->ihl > 5) {
  4888. int tsflags;
  4889. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4890. base_flags |= tsflags << 12;
  4891. }
  4892. }
  4893. }
  4894. #if TG3_VLAN_TAG_USED
  4895. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4896. base_flags |= (TXD_FLAG_VLAN |
  4897. (vlan_tx_tag_get(skb) << 16));
  4898. #endif
  4899. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4900. !mss && skb->len > ETH_DATA_LEN)
  4901. base_flags |= TXD_FLAG_JMB_PKT;
  4902. len = skb_headlen(skb);
  4903. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4904. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4905. dev_kfree_skb(skb);
  4906. goto out_unlock;
  4907. }
  4908. tnapi->tx_buffers[entry].skb = skb;
  4909. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4910. would_hit_hwbug = 0;
  4911. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4912. would_hit_hwbug = 1;
  4913. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4914. tg3_4g_overflow_test(mapping, len))
  4915. would_hit_hwbug = 1;
  4916. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4917. tg3_40bit_overflow_test(tp, mapping, len))
  4918. would_hit_hwbug = 1;
  4919. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4920. would_hit_hwbug = 1;
  4921. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4922. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4923. entry = NEXT_TX(entry);
  4924. /* Now loop through additional data fragments, and queue them. */
  4925. if (skb_shinfo(skb)->nr_frags > 0) {
  4926. last = skb_shinfo(skb)->nr_frags - 1;
  4927. for (i = 0; i <= last; i++) {
  4928. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4929. len = frag->size;
  4930. mapping = pci_map_page(tp->pdev,
  4931. frag->page,
  4932. frag->page_offset,
  4933. len, PCI_DMA_TODEVICE);
  4934. tnapi->tx_buffers[entry].skb = NULL;
  4935. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4936. mapping);
  4937. if (pci_dma_mapping_error(tp->pdev, mapping))
  4938. goto dma_error;
  4939. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4940. len <= 8)
  4941. would_hit_hwbug = 1;
  4942. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4943. tg3_4g_overflow_test(mapping, len))
  4944. would_hit_hwbug = 1;
  4945. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4946. tg3_40bit_overflow_test(tp, mapping, len))
  4947. would_hit_hwbug = 1;
  4948. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4949. tg3_set_txd(tnapi, entry, mapping, len,
  4950. base_flags, (i == last)|(mss << 1));
  4951. else
  4952. tg3_set_txd(tnapi, entry, mapping, len,
  4953. base_flags, (i == last));
  4954. entry = NEXT_TX(entry);
  4955. }
  4956. }
  4957. if (would_hit_hwbug) {
  4958. u32 last_plus_one = entry;
  4959. u32 start;
  4960. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4961. start &= (TG3_TX_RING_SIZE - 1);
  4962. /* If the workaround fails due to memory/mapping
  4963. * failure, silently drop this packet.
  4964. */
  4965. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4966. &start, base_flags, mss))
  4967. goto out_unlock;
  4968. entry = start;
  4969. }
  4970. /* Packets are ready, update Tx producer idx local and on card. */
  4971. tw32_tx_mbox(tnapi->prodmbox, entry);
  4972. tnapi->tx_prod = entry;
  4973. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4974. netif_tx_stop_queue(txq);
  4975. /* netif_tx_stop_queue() must be done before checking
  4976. * checking tx index in tg3_tx_avail() below, because in
  4977. * tg3_tx(), we update tx index before checking for
  4978. * netif_tx_queue_stopped().
  4979. */
  4980. smp_mb();
  4981. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4982. netif_tx_wake_queue(txq);
  4983. }
  4984. out_unlock:
  4985. mmiowb();
  4986. return NETDEV_TX_OK;
  4987. dma_error:
  4988. last = i;
  4989. entry = tnapi->tx_prod;
  4990. tnapi->tx_buffers[entry].skb = NULL;
  4991. pci_unmap_single(tp->pdev,
  4992. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4993. skb_headlen(skb),
  4994. PCI_DMA_TODEVICE);
  4995. for (i = 0; i <= last; i++) {
  4996. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4997. entry = NEXT_TX(entry);
  4998. pci_unmap_page(tp->pdev,
  4999. dma_unmap_addr(&tnapi->tx_buffers[entry],
  5000. mapping),
  5001. frag->size, PCI_DMA_TODEVICE);
  5002. }
  5003. dev_kfree_skb(skb);
  5004. return NETDEV_TX_OK;
  5005. }
  5006. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5007. int new_mtu)
  5008. {
  5009. dev->mtu = new_mtu;
  5010. if (new_mtu > ETH_DATA_LEN) {
  5011. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5012. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  5013. ethtool_op_set_tso(dev, 0);
  5014. } else {
  5015. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  5016. }
  5017. } else {
  5018. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5019. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5020. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5021. }
  5022. }
  5023. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5024. {
  5025. struct tg3 *tp = netdev_priv(dev);
  5026. int err;
  5027. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5028. return -EINVAL;
  5029. if (!netif_running(dev)) {
  5030. /* We'll just catch it later when the
  5031. * device is up'd.
  5032. */
  5033. tg3_set_mtu(dev, tp, new_mtu);
  5034. return 0;
  5035. }
  5036. tg3_phy_stop(tp);
  5037. tg3_netif_stop(tp);
  5038. tg3_full_lock(tp, 1);
  5039. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5040. tg3_set_mtu(dev, tp, new_mtu);
  5041. err = tg3_restart_hw(tp, 0);
  5042. if (!err)
  5043. tg3_netif_start(tp);
  5044. tg3_full_unlock(tp);
  5045. if (!err)
  5046. tg3_phy_start(tp);
  5047. return err;
  5048. }
  5049. static void tg3_rx_prodring_free(struct tg3 *tp,
  5050. struct tg3_rx_prodring_set *tpr)
  5051. {
  5052. int i;
  5053. if (tpr != &tp->napi[0].prodring) {
  5054. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5055. i = (i + 1) & tp->rx_std_ring_mask)
  5056. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5057. tp->rx_pkt_map_sz);
  5058. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5059. for (i = tpr->rx_jmb_cons_idx;
  5060. i != tpr->rx_jmb_prod_idx;
  5061. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5062. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5063. TG3_RX_JMB_MAP_SZ);
  5064. }
  5065. }
  5066. return;
  5067. }
  5068. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5069. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5070. tp->rx_pkt_map_sz);
  5071. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5072. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5073. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5074. TG3_RX_JMB_MAP_SZ);
  5075. }
  5076. }
  5077. /* Initialize rx rings for packet processing.
  5078. *
  5079. * The chip has been shut down and the driver detached from
  5080. * the networking, so no interrupts or new tx packets will
  5081. * end up in the driver. tp->{tx,}lock are held and thus
  5082. * we may not sleep.
  5083. */
  5084. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5085. struct tg3_rx_prodring_set *tpr)
  5086. {
  5087. u32 i, rx_pkt_dma_sz;
  5088. tpr->rx_std_cons_idx = 0;
  5089. tpr->rx_std_prod_idx = 0;
  5090. tpr->rx_jmb_cons_idx = 0;
  5091. tpr->rx_jmb_prod_idx = 0;
  5092. if (tpr != &tp->napi[0].prodring) {
  5093. memset(&tpr->rx_std_buffers[0], 0,
  5094. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5095. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  5096. memset(&tpr->rx_jmb_buffers[0], 0,
  5097. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5098. goto done;
  5099. }
  5100. /* Zero out all descriptors. */
  5101. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5102. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5103. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5104. tp->dev->mtu > ETH_DATA_LEN)
  5105. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5106. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5107. /* Initialize invariants of the rings, we only set this
  5108. * stuff once. This works because the card does not
  5109. * write into the rx buffer posting rings.
  5110. */
  5111. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5112. struct tg3_rx_buffer_desc *rxd;
  5113. rxd = &tpr->rx_std[i];
  5114. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5115. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5116. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5117. (i << RXD_OPAQUE_INDEX_SHIFT));
  5118. }
  5119. /* Now allocate fresh SKBs for each rx ring. */
  5120. for (i = 0; i < tp->rx_pending; i++) {
  5121. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5122. netdev_warn(tp->dev,
  5123. "Using a smaller RX standard ring. Only "
  5124. "%d out of %d buffers were allocated "
  5125. "successfully\n", i, tp->rx_pending);
  5126. if (i == 0)
  5127. goto initfail;
  5128. tp->rx_pending = i;
  5129. break;
  5130. }
  5131. }
  5132. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5133. goto done;
  5134. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5135. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5136. goto done;
  5137. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5138. struct tg3_rx_buffer_desc *rxd;
  5139. rxd = &tpr->rx_jmb[i].std;
  5140. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5141. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5142. RXD_FLAG_JUMBO;
  5143. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5144. (i << RXD_OPAQUE_INDEX_SHIFT));
  5145. }
  5146. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5147. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5148. netdev_warn(tp->dev,
  5149. "Using a smaller RX jumbo ring. Only %d "
  5150. "out of %d buffers were allocated "
  5151. "successfully\n", i, tp->rx_jumbo_pending);
  5152. if (i == 0)
  5153. goto initfail;
  5154. tp->rx_jumbo_pending = i;
  5155. break;
  5156. }
  5157. }
  5158. done:
  5159. return 0;
  5160. initfail:
  5161. tg3_rx_prodring_free(tp, tpr);
  5162. return -ENOMEM;
  5163. }
  5164. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5165. struct tg3_rx_prodring_set *tpr)
  5166. {
  5167. kfree(tpr->rx_std_buffers);
  5168. tpr->rx_std_buffers = NULL;
  5169. kfree(tpr->rx_jmb_buffers);
  5170. tpr->rx_jmb_buffers = NULL;
  5171. if (tpr->rx_std) {
  5172. pci_free_consistent(tp->pdev, TG3_RX_STD_RING_BYTES(tp),
  5173. tpr->rx_std, tpr->rx_std_mapping);
  5174. tpr->rx_std = NULL;
  5175. }
  5176. if (tpr->rx_jmb) {
  5177. pci_free_consistent(tp->pdev, TG3_RX_JMB_RING_BYTES(tp),
  5178. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5179. tpr->rx_jmb = NULL;
  5180. }
  5181. }
  5182. static int tg3_rx_prodring_init(struct tg3 *tp,
  5183. struct tg3_rx_prodring_set *tpr)
  5184. {
  5185. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5186. GFP_KERNEL);
  5187. if (!tpr->rx_std_buffers)
  5188. return -ENOMEM;
  5189. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_STD_RING_BYTES(tp),
  5190. &tpr->rx_std_mapping);
  5191. if (!tpr->rx_std)
  5192. goto err_out;
  5193. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5194. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5195. GFP_KERNEL);
  5196. if (!tpr->rx_jmb_buffers)
  5197. goto err_out;
  5198. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5199. TG3_RX_JMB_RING_BYTES(tp),
  5200. &tpr->rx_jmb_mapping);
  5201. if (!tpr->rx_jmb)
  5202. goto err_out;
  5203. }
  5204. return 0;
  5205. err_out:
  5206. tg3_rx_prodring_fini(tp, tpr);
  5207. return -ENOMEM;
  5208. }
  5209. /* Free up pending packets in all rx/tx rings.
  5210. *
  5211. * The chip has been shut down and the driver detached from
  5212. * the networking, so no interrupts or new tx packets will
  5213. * end up in the driver. tp->{tx,}lock is not held and we are not
  5214. * in an interrupt context and thus may sleep.
  5215. */
  5216. static void tg3_free_rings(struct tg3 *tp)
  5217. {
  5218. int i, j;
  5219. for (j = 0; j < tp->irq_cnt; j++) {
  5220. struct tg3_napi *tnapi = &tp->napi[j];
  5221. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5222. if (!tnapi->tx_buffers)
  5223. continue;
  5224. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5225. struct ring_info *txp;
  5226. struct sk_buff *skb;
  5227. unsigned int k;
  5228. txp = &tnapi->tx_buffers[i];
  5229. skb = txp->skb;
  5230. if (skb == NULL) {
  5231. i++;
  5232. continue;
  5233. }
  5234. pci_unmap_single(tp->pdev,
  5235. dma_unmap_addr(txp, mapping),
  5236. skb_headlen(skb),
  5237. PCI_DMA_TODEVICE);
  5238. txp->skb = NULL;
  5239. i++;
  5240. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5241. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5242. pci_unmap_page(tp->pdev,
  5243. dma_unmap_addr(txp, mapping),
  5244. skb_shinfo(skb)->frags[k].size,
  5245. PCI_DMA_TODEVICE);
  5246. i++;
  5247. }
  5248. dev_kfree_skb_any(skb);
  5249. }
  5250. }
  5251. }
  5252. /* Initialize tx/rx rings for packet processing.
  5253. *
  5254. * The chip has been shut down and the driver detached from
  5255. * the networking, so no interrupts or new tx packets will
  5256. * end up in the driver. tp->{tx,}lock are held and thus
  5257. * we may not sleep.
  5258. */
  5259. static int tg3_init_rings(struct tg3 *tp)
  5260. {
  5261. int i;
  5262. /* Free up all the SKBs. */
  5263. tg3_free_rings(tp);
  5264. for (i = 0; i < tp->irq_cnt; i++) {
  5265. struct tg3_napi *tnapi = &tp->napi[i];
  5266. tnapi->last_tag = 0;
  5267. tnapi->last_irq_tag = 0;
  5268. tnapi->hw_status->status = 0;
  5269. tnapi->hw_status->status_tag = 0;
  5270. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5271. tnapi->tx_prod = 0;
  5272. tnapi->tx_cons = 0;
  5273. if (tnapi->tx_ring)
  5274. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5275. tnapi->rx_rcb_ptr = 0;
  5276. if (tnapi->rx_rcb)
  5277. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5278. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5279. tg3_free_rings(tp);
  5280. return -ENOMEM;
  5281. }
  5282. }
  5283. return 0;
  5284. }
  5285. /*
  5286. * Must not be invoked with interrupt sources disabled and
  5287. * the hardware shutdown down.
  5288. */
  5289. static void tg3_free_consistent(struct tg3 *tp)
  5290. {
  5291. int i;
  5292. for (i = 0; i < tp->irq_cnt; i++) {
  5293. struct tg3_napi *tnapi = &tp->napi[i];
  5294. if (tnapi->tx_ring) {
  5295. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5296. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5297. tnapi->tx_ring = NULL;
  5298. }
  5299. kfree(tnapi->tx_buffers);
  5300. tnapi->tx_buffers = NULL;
  5301. if (tnapi->rx_rcb) {
  5302. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5303. tnapi->rx_rcb,
  5304. tnapi->rx_rcb_mapping);
  5305. tnapi->rx_rcb = NULL;
  5306. }
  5307. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5308. if (tnapi->hw_status) {
  5309. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5310. tnapi->hw_status,
  5311. tnapi->status_mapping);
  5312. tnapi->hw_status = NULL;
  5313. }
  5314. }
  5315. if (tp->hw_stats) {
  5316. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5317. tp->hw_stats, tp->stats_mapping);
  5318. tp->hw_stats = NULL;
  5319. }
  5320. }
  5321. /*
  5322. * Must not be invoked with interrupt sources disabled and
  5323. * the hardware shutdown down. Can sleep.
  5324. */
  5325. static int tg3_alloc_consistent(struct tg3 *tp)
  5326. {
  5327. int i;
  5328. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5329. sizeof(struct tg3_hw_stats),
  5330. &tp->stats_mapping);
  5331. if (!tp->hw_stats)
  5332. goto err_out;
  5333. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5334. for (i = 0; i < tp->irq_cnt; i++) {
  5335. struct tg3_napi *tnapi = &tp->napi[i];
  5336. struct tg3_hw_status *sblk;
  5337. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5338. TG3_HW_STATUS_SIZE,
  5339. &tnapi->status_mapping);
  5340. if (!tnapi->hw_status)
  5341. goto err_out;
  5342. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5343. sblk = tnapi->hw_status;
  5344. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5345. goto err_out;
  5346. /* If multivector TSS is enabled, vector 0 does not handle
  5347. * tx interrupts. Don't allocate any resources for it.
  5348. */
  5349. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5350. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5351. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5352. TG3_TX_RING_SIZE,
  5353. GFP_KERNEL);
  5354. if (!tnapi->tx_buffers)
  5355. goto err_out;
  5356. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5357. TG3_TX_RING_BYTES,
  5358. &tnapi->tx_desc_mapping);
  5359. if (!tnapi->tx_ring)
  5360. goto err_out;
  5361. }
  5362. /*
  5363. * When RSS is enabled, the status block format changes
  5364. * slightly. The "rx_jumbo_consumer", "reserved",
  5365. * and "rx_mini_consumer" members get mapped to the
  5366. * other three rx return ring producer indexes.
  5367. */
  5368. switch (i) {
  5369. default:
  5370. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5371. break;
  5372. case 2:
  5373. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5374. break;
  5375. case 3:
  5376. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5377. break;
  5378. case 4:
  5379. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5380. break;
  5381. }
  5382. /*
  5383. * If multivector RSS is enabled, vector 0 does not handle
  5384. * rx or tx interrupts. Don't allocate any resources for it.
  5385. */
  5386. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5387. continue;
  5388. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5389. TG3_RX_RCB_RING_BYTES(tp),
  5390. &tnapi->rx_rcb_mapping);
  5391. if (!tnapi->rx_rcb)
  5392. goto err_out;
  5393. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5394. }
  5395. return 0;
  5396. err_out:
  5397. tg3_free_consistent(tp);
  5398. return -ENOMEM;
  5399. }
  5400. #define MAX_WAIT_CNT 1000
  5401. /* To stop a block, clear the enable bit and poll till it
  5402. * clears. tp->lock is held.
  5403. */
  5404. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5405. {
  5406. unsigned int i;
  5407. u32 val;
  5408. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5409. switch (ofs) {
  5410. case RCVLSC_MODE:
  5411. case DMAC_MODE:
  5412. case MBFREE_MODE:
  5413. case BUFMGR_MODE:
  5414. case MEMARB_MODE:
  5415. /* We can't enable/disable these bits of the
  5416. * 5705/5750, just say success.
  5417. */
  5418. return 0;
  5419. default:
  5420. break;
  5421. }
  5422. }
  5423. val = tr32(ofs);
  5424. val &= ~enable_bit;
  5425. tw32_f(ofs, val);
  5426. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5427. udelay(100);
  5428. val = tr32(ofs);
  5429. if ((val & enable_bit) == 0)
  5430. break;
  5431. }
  5432. if (i == MAX_WAIT_CNT && !silent) {
  5433. dev_err(&tp->pdev->dev,
  5434. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5435. ofs, enable_bit);
  5436. return -ENODEV;
  5437. }
  5438. return 0;
  5439. }
  5440. /* tp->lock is held. */
  5441. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5442. {
  5443. int i, err;
  5444. tg3_disable_ints(tp);
  5445. tp->rx_mode &= ~RX_MODE_ENABLE;
  5446. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5447. udelay(10);
  5448. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5449. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5450. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5451. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5452. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5453. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5454. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5455. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5456. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5457. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5458. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5459. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5460. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5461. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5462. tw32_f(MAC_MODE, tp->mac_mode);
  5463. udelay(40);
  5464. tp->tx_mode &= ~TX_MODE_ENABLE;
  5465. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5466. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5467. udelay(100);
  5468. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5469. break;
  5470. }
  5471. if (i >= MAX_WAIT_CNT) {
  5472. dev_err(&tp->pdev->dev,
  5473. "%s timed out, TX_MODE_ENABLE will not clear "
  5474. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5475. err |= -ENODEV;
  5476. }
  5477. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5478. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5479. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5480. tw32(FTQ_RESET, 0xffffffff);
  5481. tw32(FTQ_RESET, 0x00000000);
  5482. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5483. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5484. for (i = 0; i < tp->irq_cnt; i++) {
  5485. struct tg3_napi *tnapi = &tp->napi[i];
  5486. if (tnapi->hw_status)
  5487. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5488. }
  5489. if (tp->hw_stats)
  5490. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5491. return err;
  5492. }
  5493. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5494. {
  5495. int i;
  5496. u32 apedata;
  5497. /* NCSI does not support APE events */
  5498. if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
  5499. return;
  5500. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5501. if (apedata != APE_SEG_SIG_MAGIC)
  5502. return;
  5503. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5504. if (!(apedata & APE_FW_STATUS_READY))
  5505. return;
  5506. /* Wait for up to 1 millisecond for APE to service previous event. */
  5507. for (i = 0; i < 10; i++) {
  5508. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5509. return;
  5510. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5511. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5512. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5513. event | APE_EVENT_STATUS_EVENT_PENDING);
  5514. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5515. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5516. break;
  5517. udelay(100);
  5518. }
  5519. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5520. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5521. }
  5522. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5523. {
  5524. u32 event;
  5525. u32 apedata;
  5526. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5527. return;
  5528. switch (kind) {
  5529. case RESET_KIND_INIT:
  5530. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5531. APE_HOST_SEG_SIG_MAGIC);
  5532. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5533. APE_HOST_SEG_LEN_MAGIC);
  5534. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5535. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5536. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5537. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5538. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5539. APE_HOST_BEHAV_NO_PHYLOCK);
  5540. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5541. TG3_APE_HOST_DRVR_STATE_START);
  5542. event = APE_EVENT_STATUS_STATE_START;
  5543. break;
  5544. case RESET_KIND_SHUTDOWN:
  5545. /* With the interface we are currently using,
  5546. * APE does not track driver state. Wiping
  5547. * out the HOST SEGMENT SIGNATURE forces
  5548. * the APE to assume OS absent status.
  5549. */
  5550. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5551. if (device_may_wakeup(&tp->pdev->dev) &&
  5552. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  5553. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5554. TG3_APE_HOST_WOL_SPEED_AUTO);
  5555. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5556. } else
  5557. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5558. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5559. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5560. break;
  5561. case RESET_KIND_SUSPEND:
  5562. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5563. break;
  5564. default:
  5565. return;
  5566. }
  5567. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5568. tg3_ape_send_event(tp, event);
  5569. }
  5570. /* tp->lock is held. */
  5571. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5572. {
  5573. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5574. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5575. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5576. switch (kind) {
  5577. case RESET_KIND_INIT:
  5578. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5579. DRV_STATE_START);
  5580. break;
  5581. case RESET_KIND_SHUTDOWN:
  5582. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5583. DRV_STATE_UNLOAD);
  5584. break;
  5585. case RESET_KIND_SUSPEND:
  5586. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5587. DRV_STATE_SUSPEND);
  5588. break;
  5589. default:
  5590. break;
  5591. }
  5592. }
  5593. if (kind == RESET_KIND_INIT ||
  5594. kind == RESET_KIND_SUSPEND)
  5595. tg3_ape_driver_state_change(tp, kind);
  5596. }
  5597. /* tp->lock is held. */
  5598. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5599. {
  5600. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5601. switch (kind) {
  5602. case RESET_KIND_INIT:
  5603. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5604. DRV_STATE_START_DONE);
  5605. break;
  5606. case RESET_KIND_SHUTDOWN:
  5607. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5608. DRV_STATE_UNLOAD_DONE);
  5609. break;
  5610. default:
  5611. break;
  5612. }
  5613. }
  5614. if (kind == RESET_KIND_SHUTDOWN)
  5615. tg3_ape_driver_state_change(tp, kind);
  5616. }
  5617. /* tp->lock is held. */
  5618. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5619. {
  5620. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5621. switch (kind) {
  5622. case RESET_KIND_INIT:
  5623. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5624. DRV_STATE_START);
  5625. break;
  5626. case RESET_KIND_SHUTDOWN:
  5627. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5628. DRV_STATE_UNLOAD);
  5629. break;
  5630. case RESET_KIND_SUSPEND:
  5631. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5632. DRV_STATE_SUSPEND);
  5633. break;
  5634. default:
  5635. break;
  5636. }
  5637. }
  5638. }
  5639. static int tg3_poll_fw(struct tg3 *tp)
  5640. {
  5641. int i;
  5642. u32 val;
  5643. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5644. /* Wait up to 20ms for init done. */
  5645. for (i = 0; i < 200; i++) {
  5646. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5647. return 0;
  5648. udelay(100);
  5649. }
  5650. return -ENODEV;
  5651. }
  5652. /* Wait for firmware initialization to complete. */
  5653. for (i = 0; i < 100000; i++) {
  5654. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5655. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5656. break;
  5657. udelay(10);
  5658. }
  5659. /* Chip might not be fitted with firmware. Some Sun onboard
  5660. * parts are configured like that. So don't signal the timeout
  5661. * of the above loop as an error, but do report the lack of
  5662. * running firmware once.
  5663. */
  5664. if (i >= 100000 &&
  5665. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5666. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5667. netdev_info(tp->dev, "No firmware running\n");
  5668. }
  5669. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5670. /* The 57765 A0 needs a little more
  5671. * time to do some important work.
  5672. */
  5673. mdelay(10);
  5674. }
  5675. return 0;
  5676. }
  5677. /* Save PCI command register before chip reset */
  5678. static void tg3_save_pci_state(struct tg3 *tp)
  5679. {
  5680. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5681. }
  5682. /* Restore PCI state after chip reset */
  5683. static void tg3_restore_pci_state(struct tg3 *tp)
  5684. {
  5685. u32 val;
  5686. /* Re-enable indirect register accesses. */
  5687. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5688. tp->misc_host_ctrl);
  5689. /* Set MAX PCI retry to zero. */
  5690. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5691. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5692. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5693. val |= PCISTATE_RETRY_SAME_DMA;
  5694. /* Allow reads and writes to the APE register and memory space. */
  5695. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5696. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5697. PCISTATE_ALLOW_APE_SHMEM_WR |
  5698. PCISTATE_ALLOW_APE_PSPACE_WR;
  5699. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5700. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5701. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5702. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5703. pcie_set_readrq(tp->pdev, 4096);
  5704. else {
  5705. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5706. tp->pci_cacheline_sz);
  5707. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5708. tp->pci_lat_timer);
  5709. }
  5710. }
  5711. /* Make sure PCI-X relaxed ordering bit is clear. */
  5712. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5713. u16 pcix_cmd;
  5714. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5715. &pcix_cmd);
  5716. pcix_cmd &= ~PCI_X_CMD_ERO;
  5717. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5718. pcix_cmd);
  5719. }
  5720. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5721. /* Chip reset on 5780 will reset MSI enable bit,
  5722. * so need to restore it.
  5723. */
  5724. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5725. u16 ctrl;
  5726. pci_read_config_word(tp->pdev,
  5727. tp->msi_cap + PCI_MSI_FLAGS,
  5728. &ctrl);
  5729. pci_write_config_word(tp->pdev,
  5730. tp->msi_cap + PCI_MSI_FLAGS,
  5731. ctrl | PCI_MSI_FLAGS_ENABLE);
  5732. val = tr32(MSGINT_MODE);
  5733. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5734. }
  5735. }
  5736. }
  5737. static void tg3_stop_fw(struct tg3 *);
  5738. /* tp->lock is held. */
  5739. static int tg3_chip_reset(struct tg3 *tp)
  5740. {
  5741. u32 val;
  5742. void (*write_op)(struct tg3 *, u32, u32);
  5743. int i, err;
  5744. tg3_nvram_lock(tp);
  5745. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5746. /* No matching tg3_nvram_unlock() after this because
  5747. * chip reset below will undo the nvram lock.
  5748. */
  5749. tp->nvram_lock_cnt = 0;
  5750. /* GRC_MISC_CFG core clock reset will clear the memory
  5751. * enable bit in PCI register 4 and the MSI enable bit
  5752. * on some chips, so we save relevant registers here.
  5753. */
  5754. tg3_save_pci_state(tp);
  5755. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5756. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5757. tw32(GRC_FASTBOOT_PC, 0);
  5758. /*
  5759. * We must avoid the readl() that normally takes place.
  5760. * It locks machines, causes machine checks, and other
  5761. * fun things. So, temporarily disable the 5701
  5762. * hardware workaround, while we do the reset.
  5763. */
  5764. write_op = tp->write32;
  5765. if (write_op == tg3_write_flush_reg32)
  5766. tp->write32 = tg3_write32;
  5767. /* Prevent the irq handler from reading or writing PCI registers
  5768. * during chip reset when the memory enable bit in the PCI command
  5769. * register may be cleared. The chip does not generate interrupt
  5770. * at this time, but the irq handler may still be called due to irq
  5771. * sharing or irqpoll.
  5772. */
  5773. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5774. for (i = 0; i < tp->irq_cnt; i++) {
  5775. struct tg3_napi *tnapi = &tp->napi[i];
  5776. if (tnapi->hw_status) {
  5777. tnapi->hw_status->status = 0;
  5778. tnapi->hw_status->status_tag = 0;
  5779. }
  5780. tnapi->last_tag = 0;
  5781. tnapi->last_irq_tag = 0;
  5782. }
  5783. smp_mb();
  5784. for (i = 0; i < tp->irq_cnt; i++)
  5785. synchronize_irq(tp->napi[i].irq_vec);
  5786. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5787. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5788. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5789. }
  5790. /* do the reset */
  5791. val = GRC_MISC_CFG_CORECLK_RESET;
  5792. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5793. /* Force PCIe 1.0a mode */
  5794. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5795. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  5796. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5797. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5798. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5799. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5800. tw32(GRC_MISC_CFG, (1 << 29));
  5801. val |= (1 << 29);
  5802. }
  5803. }
  5804. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5805. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5806. tw32(GRC_VCPU_EXT_CTRL,
  5807. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5808. }
  5809. /* Manage gphy power for all CPMU absent PCIe devices. */
  5810. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5811. !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5812. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5813. tw32(GRC_MISC_CFG, val);
  5814. /* restore 5701 hardware bug workaround write method */
  5815. tp->write32 = write_op;
  5816. /* Unfortunately, we have to delay before the PCI read back.
  5817. * Some 575X chips even will not respond to a PCI cfg access
  5818. * when the reset command is given to the chip.
  5819. *
  5820. * How do these hardware designers expect things to work
  5821. * properly if the PCI write is posted for a long period
  5822. * of time? It is always necessary to have some method by
  5823. * which a register read back can occur to push the write
  5824. * out which does the reset.
  5825. *
  5826. * For most tg3 variants the trick below was working.
  5827. * Ho hum...
  5828. */
  5829. udelay(120);
  5830. /* Flush PCI posted writes. The normal MMIO registers
  5831. * are inaccessible at this time so this is the only
  5832. * way to make this reliably (actually, this is no longer
  5833. * the case, see above). I tried to use indirect
  5834. * register read/write but this upset some 5701 variants.
  5835. */
  5836. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5837. udelay(120);
  5838. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5839. u16 val16;
  5840. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5841. int i;
  5842. u32 cfg_val;
  5843. /* Wait for link training to complete. */
  5844. for (i = 0; i < 5000; i++)
  5845. udelay(100);
  5846. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5847. pci_write_config_dword(tp->pdev, 0xc4,
  5848. cfg_val | (1 << 15));
  5849. }
  5850. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5851. pci_read_config_word(tp->pdev,
  5852. tp->pcie_cap + PCI_EXP_DEVCTL,
  5853. &val16);
  5854. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5855. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5856. /*
  5857. * Older PCIe devices only support the 128 byte
  5858. * MPS setting. Enforce the restriction.
  5859. */
  5860. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5861. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5862. pci_write_config_word(tp->pdev,
  5863. tp->pcie_cap + PCI_EXP_DEVCTL,
  5864. val16);
  5865. pcie_set_readrq(tp->pdev, 4096);
  5866. /* Clear error status */
  5867. pci_write_config_word(tp->pdev,
  5868. tp->pcie_cap + PCI_EXP_DEVSTA,
  5869. PCI_EXP_DEVSTA_CED |
  5870. PCI_EXP_DEVSTA_NFED |
  5871. PCI_EXP_DEVSTA_FED |
  5872. PCI_EXP_DEVSTA_URD);
  5873. }
  5874. tg3_restore_pci_state(tp);
  5875. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5876. val = 0;
  5877. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5878. val = tr32(MEMARB_MODE);
  5879. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5880. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5881. tg3_stop_fw(tp);
  5882. tw32(0x5000, 0x400);
  5883. }
  5884. tw32(GRC_MODE, tp->grc_mode);
  5885. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5886. val = tr32(0xc4);
  5887. tw32(0xc4, val | (1 << 15));
  5888. }
  5889. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5890. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5891. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5892. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5893. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5894. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5895. }
  5896. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  5897. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5898. tw32_f(MAC_MODE, tp->mac_mode);
  5899. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  5900. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5901. tw32_f(MAC_MODE, tp->mac_mode);
  5902. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5903. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5904. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5905. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5906. tw32_f(MAC_MODE, tp->mac_mode);
  5907. } else
  5908. tw32_f(MAC_MODE, 0);
  5909. udelay(40);
  5910. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5911. err = tg3_poll_fw(tp);
  5912. if (err)
  5913. return err;
  5914. tg3_mdio_start(tp);
  5915. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5916. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5917. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5918. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  5919. val = tr32(0x7c00);
  5920. tw32(0x7c00, val | (1 << 25));
  5921. }
  5922. /* Reprobe ASF enable state. */
  5923. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5924. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5925. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5926. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5927. u32 nic_cfg;
  5928. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5929. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5930. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5931. tp->last_event_jiffies = jiffies;
  5932. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5933. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5934. }
  5935. }
  5936. return 0;
  5937. }
  5938. /* tp->lock is held. */
  5939. static void tg3_stop_fw(struct tg3 *tp)
  5940. {
  5941. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5942. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5943. /* Wait for RX cpu to ACK the previous event. */
  5944. tg3_wait_for_event_ack(tp);
  5945. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5946. tg3_generate_fw_event(tp);
  5947. /* Wait for RX cpu to ACK this event. */
  5948. tg3_wait_for_event_ack(tp);
  5949. }
  5950. }
  5951. /* tp->lock is held. */
  5952. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5953. {
  5954. int err;
  5955. tg3_stop_fw(tp);
  5956. tg3_write_sig_pre_reset(tp, kind);
  5957. tg3_abort_hw(tp, silent);
  5958. err = tg3_chip_reset(tp);
  5959. __tg3_set_mac_addr(tp, 0);
  5960. tg3_write_sig_legacy(tp, kind);
  5961. tg3_write_sig_post_reset(tp, kind);
  5962. if (err)
  5963. return err;
  5964. return 0;
  5965. }
  5966. #define RX_CPU_SCRATCH_BASE 0x30000
  5967. #define RX_CPU_SCRATCH_SIZE 0x04000
  5968. #define TX_CPU_SCRATCH_BASE 0x34000
  5969. #define TX_CPU_SCRATCH_SIZE 0x04000
  5970. /* tp->lock is held. */
  5971. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5972. {
  5973. int i;
  5974. BUG_ON(offset == TX_CPU_BASE &&
  5975. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5976. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5977. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5978. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5979. return 0;
  5980. }
  5981. if (offset == RX_CPU_BASE) {
  5982. for (i = 0; i < 10000; i++) {
  5983. tw32(offset + CPU_STATE, 0xffffffff);
  5984. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5985. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5986. break;
  5987. }
  5988. tw32(offset + CPU_STATE, 0xffffffff);
  5989. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5990. udelay(10);
  5991. } else {
  5992. for (i = 0; i < 10000; i++) {
  5993. tw32(offset + CPU_STATE, 0xffffffff);
  5994. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5995. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5996. break;
  5997. }
  5998. }
  5999. if (i >= 10000) {
  6000. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6001. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6002. return -ENODEV;
  6003. }
  6004. /* Clear firmware's nvram arbitration. */
  6005. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6006. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6007. return 0;
  6008. }
  6009. struct fw_info {
  6010. unsigned int fw_base;
  6011. unsigned int fw_len;
  6012. const __be32 *fw_data;
  6013. };
  6014. /* tp->lock is held. */
  6015. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6016. int cpu_scratch_size, struct fw_info *info)
  6017. {
  6018. int err, lock_err, i;
  6019. void (*write_op)(struct tg3 *, u32, u32);
  6020. if (cpu_base == TX_CPU_BASE &&
  6021. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6022. netdev_err(tp->dev,
  6023. "%s: Trying to load TX cpu firmware which is 5705\n",
  6024. __func__);
  6025. return -EINVAL;
  6026. }
  6027. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6028. write_op = tg3_write_mem;
  6029. else
  6030. write_op = tg3_write_indirect_reg32;
  6031. /* It is possible that bootcode is still loading at this point.
  6032. * Get the nvram lock first before halting the cpu.
  6033. */
  6034. lock_err = tg3_nvram_lock(tp);
  6035. err = tg3_halt_cpu(tp, cpu_base);
  6036. if (!lock_err)
  6037. tg3_nvram_unlock(tp);
  6038. if (err)
  6039. goto out;
  6040. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6041. write_op(tp, cpu_scratch_base + i, 0);
  6042. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6043. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6044. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6045. write_op(tp, (cpu_scratch_base +
  6046. (info->fw_base & 0xffff) +
  6047. (i * sizeof(u32))),
  6048. be32_to_cpu(info->fw_data[i]));
  6049. err = 0;
  6050. out:
  6051. return err;
  6052. }
  6053. /* tp->lock is held. */
  6054. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6055. {
  6056. struct fw_info info;
  6057. const __be32 *fw_data;
  6058. int err, i;
  6059. fw_data = (void *)tp->fw->data;
  6060. /* Firmware blob starts with version numbers, followed by
  6061. start address and length. We are setting complete length.
  6062. length = end_address_of_bss - start_address_of_text.
  6063. Remainder is the blob to be loaded contiguously
  6064. from start address. */
  6065. info.fw_base = be32_to_cpu(fw_data[1]);
  6066. info.fw_len = tp->fw->size - 12;
  6067. info.fw_data = &fw_data[3];
  6068. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6069. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6070. &info);
  6071. if (err)
  6072. return err;
  6073. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6074. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6075. &info);
  6076. if (err)
  6077. return err;
  6078. /* Now startup only the RX cpu. */
  6079. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6080. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6081. for (i = 0; i < 5; i++) {
  6082. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6083. break;
  6084. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6085. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6086. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6087. udelay(1000);
  6088. }
  6089. if (i >= 5) {
  6090. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6091. "should be %08x\n", __func__,
  6092. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6093. return -ENODEV;
  6094. }
  6095. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6096. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6097. return 0;
  6098. }
  6099. /* 5705 needs a special version of the TSO firmware. */
  6100. /* tp->lock is held. */
  6101. static int tg3_load_tso_firmware(struct tg3 *tp)
  6102. {
  6103. struct fw_info info;
  6104. const __be32 *fw_data;
  6105. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6106. int err, i;
  6107. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6108. return 0;
  6109. fw_data = (void *)tp->fw->data;
  6110. /* Firmware blob starts with version numbers, followed by
  6111. start address and length. We are setting complete length.
  6112. length = end_address_of_bss - start_address_of_text.
  6113. Remainder is the blob to be loaded contiguously
  6114. from start address. */
  6115. info.fw_base = be32_to_cpu(fw_data[1]);
  6116. cpu_scratch_size = tp->fw_len;
  6117. info.fw_len = tp->fw->size - 12;
  6118. info.fw_data = &fw_data[3];
  6119. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6120. cpu_base = RX_CPU_BASE;
  6121. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6122. } else {
  6123. cpu_base = TX_CPU_BASE;
  6124. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6125. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6126. }
  6127. err = tg3_load_firmware_cpu(tp, cpu_base,
  6128. cpu_scratch_base, cpu_scratch_size,
  6129. &info);
  6130. if (err)
  6131. return err;
  6132. /* Now startup the cpu. */
  6133. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6134. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6135. for (i = 0; i < 5; i++) {
  6136. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6137. break;
  6138. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6139. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6140. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6141. udelay(1000);
  6142. }
  6143. if (i >= 5) {
  6144. netdev_err(tp->dev,
  6145. "%s fails to set CPU PC, is %08x should be %08x\n",
  6146. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6147. return -ENODEV;
  6148. }
  6149. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6150. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6151. return 0;
  6152. }
  6153. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6154. {
  6155. struct tg3 *tp = netdev_priv(dev);
  6156. struct sockaddr *addr = p;
  6157. int err = 0, skip_mac_1 = 0;
  6158. if (!is_valid_ether_addr(addr->sa_data))
  6159. return -EINVAL;
  6160. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6161. if (!netif_running(dev))
  6162. return 0;
  6163. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6164. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6165. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6166. addr0_low = tr32(MAC_ADDR_0_LOW);
  6167. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6168. addr1_low = tr32(MAC_ADDR_1_LOW);
  6169. /* Skip MAC addr 1 if ASF is using it. */
  6170. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6171. !(addr1_high == 0 && addr1_low == 0))
  6172. skip_mac_1 = 1;
  6173. }
  6174. spin_lock_bh(&tp->lock);
  6175. __tg3_set_mac_addr(tp, skip_mac_1);
  6176. spin_unlock_bh(&tp->lock);
  6177. return err;
  6178. }
  6179. /* tp->lock is held. */
  6180. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6181. dma_addr_t mapping, u32 maxlen_flags,
  6182. u32 nic_addr)
  6183. {
  6184. tg3_write_mem(tp,
  6185. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6186. ((u64) mapping >> 32));
  6187. tg3_write_mem(tp,
  6188. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6189. ((u64) mapping & 0xffffffff));
  6190. tg3_write_mem(tp,
  6191. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6192. maxlen_flags);
  6193. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6194. tg3_write_mem(tp,
  6195. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6196. nic_addr);
  6197. }
  6198. static void __tg3_set_rx_mode(struct net_device *);
  6199. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6200. {
  6201. int i;
  6202. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6203. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6204. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6205. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6206. } else {
  6207. tw32(HOSTCC_TXCOL_TICKS, 0);
  6208. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6209. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6210. }
  6211. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6212. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6213. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6214. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6215. } else {
  6216. tw32(HOSTCC_RXCOL_TICKS, 0);
  6217. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6218. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6219. }
  6220. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6221. u32 val = ec->stats_block_coalesce_usecs;
  6222. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6223. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6224. if (!netif_carrier_ok(tp->dev))
  6225. val = 0;
  6226. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6227. }
  6228. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6229. u32 reg;
  6230. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6231. tw32(reg, ec->rx_coalesce_usecs);
  6232. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6233. tw32(reg, ec->rx_max_coalesced_frames);
  6234. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6235. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6236. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6237. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6238. tw32(reg, ec->tx_coalesce_usecs);
  6239. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6240. tw32(reg, ec->tx_max_coalesced_frames);
  6241. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6242. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6243. }
  6244. }
  6245. for (; i < tp->irq_max - 1; i++) {
  6246. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6247. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6248. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6249. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6250. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6251. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6252. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6253. }
  6254. }
  6255. }
  6256. /* tp->lock is held. */
  6257. static void tg3_rings_reset(struct tg3 *tp)
  6258. {
  6259. int i;
  6260. u32 stblk, txrcb, rxrcb, limit;
  6261. struct tg3_napi *tnapi = &tp->napi[0];
  6262. /* Disable all transmit rings but the first. */
  6263. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6264. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6265. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6266. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6267. else
  6268. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6269. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6270. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6271. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6272. BDINFO_FLAGS_DISABLED);
  6273. /* Disable all receive return rings but the first. */
  6274. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6275. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6276. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6277. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6278. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6279. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6280. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6281. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6282. else
  6283. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6284. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6285. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6286. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6287. BDINFO_FLAGS_DISABLED);
  6288. /* Disable interrupts */
  6289. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6290. /* Zero mailbox registers. */
  6291. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6292. for (i = 1; i < tp->irq_max; i++) {
  6293. tp->napi[i].tx_prod = 0;
  6294. tp->napi[i].tx_cons = 0;
  6295. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6296. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6297. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6298. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6299. }
  6300. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6301. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6302. } else {
  6303. tp->napi[0].tx_prod = 0;
  6304. tp->napi[0].tx_cons = 0;
  6305. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6306. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6307. }
  6308. /* Make sure the NIC-based send BD rings are disabled. */
  6309. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6310. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6311. for (i = 0; i < 16; i++)
  6312. tw32_tx_mbox(mbox + i * 8, 0);
  6313. }
  6314. txrcb = NIC_SRAM_SEND_RCB;
  6315. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6316. /* Clear status block in ram. */
  6317. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6318. /* Set status block DMA address */
  6319. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6320. ((u64) tnapi->status_mapping >> 32));
  6321. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6322. ((u64) tnapi->status_mapping & 0xffffffff));
  6323. if (tnapi->tx_ring) {
  6324. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6325. (TG3_TX_RING_SIZE <<
  6326. BDINFO_FLAGS_MAXLEN_SHIFT),
  6327. NIC_SRAM_TX_BUFFER_DESC);
  6328. txrcb += TG3_BDINFO_SIZE;
  6329. }
  6330. if (tnapi->rx_rcb) {
  6331. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6332. (tp->rx_ret_ring_mask + 1) <<
  6333. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6334. rxrcb += TG3_BDINFO_SIZE;
  6335. }
  6336. stblk = HOSTCC_STATBLCK_RING1;
  6337. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6338. u64 mapping = (u64)tnapi->status_mapping;
  6339. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6340. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6341. /* Clear status block in ram. */
  6342. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6343. if (tnapi->tx_ring) {
  6344. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6345. (TG3_TX_RING_SIZE <<
  6346. BDINFO_FLAGS_MAXLEN_SHIFT),
  6347. NIC_SRAM_TX_BUFFER_DESC);
  6348. txrcb += TG3_BDINFO_SIZE;
  6349. }
  6350. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6351. ((tp->rx_ret_ring_mask + 1) <<
  6352. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6353. stblk += 8;
  6354. rxrcb += TG3_BDINFO_SIZE;
  6355. }
  6356. }
  6357. /* tp->lock is held. */
  6358. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6359. {
  6360. u32 val, rdmac_mode;
  6361. int i, err, limit;
  6362. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6363. tg3_disable_ints(tp);
  6364. tg3_stop_fw(tp);
  6365. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6366. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6367. tg3_abort_hw(tp, 1);
  6368. if (reset_phy)
  6369. tg3_phy_reset(tp);
  6370. err = tg3_chip_reset(tp);
  6371. if (err)
  6372. return err;
  6373. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6374. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6375. val = tr32(TG3_CPMU_CTRL);
  6376. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6377. tw32(TG3_CPMU_CTRL, val);
  6378. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6379. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6380. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6381. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6382. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6383. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6384. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6385. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6386. val = tr32(TG3_CPMU_HST_ACC);
  6387. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6388. val |= CPMU_HST_ACC_MACCLK_6_25;
  6389. tw32(TG3_CPMU_HST_ACC, val);
  6390. }
  6391. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6392. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6393. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6394. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6395. tw32(PCIE_PWR_MGMT_THRESH, val);
  6396. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6397. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6398. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6399. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6400. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6401. }
  6402. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6403. u32 grc_mode = tr32(GRC_MODE);
  6404. /* Access the lower 1K of PL PCIE block registers. */
  6405. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6406. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6407. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6408. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6409. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6410. tw32(GRC_MODE, grc_mode);
  6411. }
  6412. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6413. u32 grc_mode = tr32(GRC_MODE);
  6414. /* Access the lower 1K of PL PCIE block registers. */
  6415. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6416. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6417. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
  6418. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6419. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6420. tw32(GRC_MODE, grc_mode);
  6421. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6422. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6423. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6424. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6425. }
  6426. /* This works around an issue with Athlon chipsets on
  6427. * B3 tigon3 silicon. This bit has no effect on any
  6428. * other revision. But do not set this on PCI Express
  6429. * chips and don't even touch the clocks if the CPMU is present.
  6430. */
  6431. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6432. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6433. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6434. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6435. }
  6436. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6437. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6438. val = tr32(TG3PCI_PCISTATE);
  6439. val |= PCISTATE_RETRY_SAME_DMA;
  6440. tw32(TG3PCI_PCISTATE, val);
  6441. }
  6442. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6443. /* Allow reads and writes to the
  6444. * APE register and memory space.
  6445. */
  6446. val = tr32(TG3PCI_PCISTATE);
  6447. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6448. PCISTATE_ALLOW_APE_SHMEM_WR |
  6449. PCISTATE_ALLOW_APE_PSPACE_WR;
  6450. tw32(TG3PCI_PCISTATE, val);
  6451. }
  6452. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6453. /* Enable some hw fixes. */
  6454. val = tr32(TG3PCI_MSI_DATA);
  6455. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6456. tw32(TG3PCI_MSI_DATA, val);
  6457. }
  6458. /* Descriptor ring init may make accesses to the
  6459. * NIC SRAM area to setup the TX descriptors, so we
  6460. * can only do this after the hardware has been
  6461. * successfully reset.
  6462. */
  6463. err = tg3_init_rings(tp);
  6464. if (err)
  6465. return err;
  6466. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6467. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6468. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6469. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6470. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6471. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6472. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6473. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6474. /* This value is determined during the probe time DMA
  6475. * engine test, tg3_test_dma.
  6476. */
  6477. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6478. }
  6479. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6480. GRC_MODE_4X_NIC_SEND_RINGS |
  6481. GRC_MODE_NO_TX_PHDR_CSUM |
  6482. GRC_MODE_NO_RX_PHDR_CSUM);
  6483. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6484. /* Pseudo-header checksum is done by hardware logic and not
  6485. * the offload processers, so make the chip do the pseudo-
  6486. * header checksums on receive. For transmit it is more
  6487. * convenient to do the pseudo-header checksum in software
  6488. * as Linux does that on transmit for us in all cases.
  6489. */
  6490. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6491. tw32(GRC_MODE,
  6492. tp->grc_mode |
  6493. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6494. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6495. val = tr32(GRC_MISC_CFG);
  6496. val &= ~0xff;
  6497. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6498. tw32(GRC_MISC_CFG, val);
  6499. /* Initialize MBUF/DESC pool. */
  6500. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6501. /* Do nothing. */
  6502. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6503. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6505. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6506. else
  6507. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6508. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6509. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6510. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6511. int fw_len;
  6512. fw_len = tp->fw_len;
  6513. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6514. tw32(BUFMGR_MB_POOL_ADDR,
  6515. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6516. tw32(BUFMGR_MB_POOL_SIZE,
  6517. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6518. }
  6519. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6520. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6521. tp->bufmgr_config.mbuf_read_dma_low_water);
  6522. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6523. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6524. tw32(BUFMGR_MB_HIGH_WATER,
  6525. tp->bufmgr_config.mbuf_high_water);
  6526. } else {
  6527. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6528. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6529. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6530. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6531. tw32(BUFMGR_MB_HIGH_WATER,
  6532. tp->bufmgr_config.mbuf_high_water_jumbo);
  6533. }
  6534. tw32(BUFMGR_DMA_LOW_WATER,
  6535. tp->bufmgr_config.dma_low_water);
  6536. tw32(BUFMGR_DMA_HIGH_WATER,
  6537. tp->bufmgr_config.dma_high_water);
  6538. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6540. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6541. tw32(BUFMGR_MODE, val);
  6542. for (i = 0; i < 2000; i++) {
  6543. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6544. break;
  6545. udelay(10);
  6546. }
  6547. if (i >= 2000) {
  6548. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6549. return -ENODEV;
  6550. }
  6551. /* Setup replenish threshold. */
  6552. val = tp->rx_pending / 8;
  6553. if (val == 0)
  6554. val = 1;
  6555. else if (val > tp->rx_std_max_post)
  6556. val = tp->rx_std_max_post;
  6557. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6558. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6559. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6560. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6561. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6562. }
  6563. tw32(RCVBDI_STD_THRESH, val);
  6564. /* Initialize TG3_BDINFO's at:
  6565. * RCVDBDI_STD_BD: standard eth size rx ring
  6566. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6567. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6568. *
  6569. * like so:
  6570. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6571. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6572. * ring attribute flags
  6573. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6574. *
  6575. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6576. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6577. *
  6578. * The size of each ring is fixed in the firmware, but the location is
  6579. * configurable.
  6580. */
  6581. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6582. ((u64) tpr->rx_std_mapping >> 32));
  6583. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6584. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6585. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6586. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  6587. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6588. NIC_SRAM_RX_BUFFER_DESC);
  6589. /* Disable the mini ring */
  6590. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6591. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6592. BDINFO_FLAGS_DISABLED);
  6593. /* Program the jumbo buffer descriptor ring control
  6594. * blocks on those devices that have them.
  6595. */
  6596. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6597. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6598. /* Setup replenish threshold. */
  6599. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6600. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6601. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6602. ((u64) tpr->rx_jmb_mapping >> 32));
  6603. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6604. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6605. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6606. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6607. BDINFO_FLAGS_USE_EXT_RECV);
  6608. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6609. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6610. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6611. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6612. } else {
  6613. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6614. BDINFO_FLAGS_DISABLED);
  6615. }
  6616. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6617. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6618. val = RX_STD_MAX_SIZE_5705;
  6619. else
  6620. val = RX_STD_MAX_SIZE_5717;
  6621. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6622. val |= (TG3_RX_STD_DMA_SZ << 2);
  6623. } else
  6624. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6625. } else
  6626. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6627. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6628. tpr->rx_std_prod_idx = tp->rx_pending;
  6629. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6630. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6631. tp->rx_jumbo_pending : 0;
  6632. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6633. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6634. tw32(STD_REPLENISH_LWM, 32);
  6635. tw32(JMB_REPLENISH_LWM, 16);
  6636. }
  6637. tg3_rings_reset(tp);
  6638. /* Initialize MAC address and backoff seed. */
  6639. __tg3_set_mac_addr(tp, 0);
  6640. /* MTU + ethernet header + FCS + optional VLAN tag */
  6641. tw32(MAC_RX_MTU_SIZE,
  6642. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6643. /* The slot time is changed by tg3_setup_phy if we
  6644. * run at gigabit with half duplex.
  6645. */
  6646. tw32(MAC_TX_LENGTHS,
  6647. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6648. (6 << TX_LENGTHS_IPG_SHIFT) |
  6649. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6650. /* Receive rules. */
  6651. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6652. tw32(RCVLPC_CONFIG, 0x0181);
  6653. /* Calculate RDMAC_MODE setting early, we need it to determine
  6654. * the RCVLPC_STATE_ENABLE mask.
  6655. */
  6656. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6657. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6658. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6659. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6660. RDMAC_MODE_LNGREAD_ENAB);
  6661. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6662. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6663. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6664. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6665. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6666. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6667. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6668. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6669. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6670. /* If statement applies to 5705 and 5750 PCI devices only */
  6671. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6672. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6673. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6674. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6675. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6676. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6677. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6678. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6679. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6680. }
  6681. }
  6682. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6683. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6684. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6685. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6686. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6687. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6688. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6689. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6690. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6691. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6692. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6693. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6694. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  6695. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6696. tw32(TG3_RDMA_RSRVCTRL_REG,
  6697. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6698. }
  6699. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6700. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6701. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  6702. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  6703. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  6704. }
  6705. /* Receive/send statistics. */
  6706. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6707. val = tr32(RCVLPC_STATS_ENABLE);
  6708. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6709. tw32(RCVLPC_STATS_ENABLE, val);
  6710. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6711. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6712. val = tr32(RCVLPC_STATS_ENABLE);
  6713. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6714. tw32(RCVLPC_STATS_ENABLE, val);
  6715. } else {
  6716. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6717. }
  6718. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6719. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6720. tw32(SNDDATAI_STATSCTRL,
  6721. (SNDDATAI_SCTRL_ENABLE |
  6722. SNDDATAI_SCTRL_FASTUPD));
  6723. /* Setup host coalescing engine. */
  6724. tw32(HOSTCC_MODE, 0);
  6725. for (i = 0; i < 2000; i++) {
  6726. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6727. break;
  6728. udelay(10);
  6729. }
  6730. __tg3_set_coalesce(tp, &tp->coal);
  6731. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6732. /* Status/statistics block address. See tg3_timer,
  6733. * the tg3_periodic_fetch_stats call there, and
  6734. * tg3_get_stats to see how this works for 5705/5750 chips.
  6735. */
  6736. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6737. ((u64) tp->stats_mapping >> 32));
  6738. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6739. ((u64) tp->stats_mapping & 0xffffffff));
  6740. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6741. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6742. /* Clear statistics and status block memory areas */
  6743. for (i = NIC_SRAM_STATS_BLK;
  6744. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6745. i += sizeof(u32)) {
  6746. tg3_write_mem(tp, i, 0);
  6747. udelay(40);
  6748. }
  6749. }
  6750. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6751. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6752. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6753. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6754. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6755. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6756. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  6757. /* reset to prevent losing 1st rx packet intermittently */
  6758. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6759. udelay(10);
  6760. }
  6761. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6762. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6763. else
  6764. tp->mac_mode = 0;
  6765. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6766. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6767. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6768. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6769. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6770. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6771. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6772. udelay(40);
  6773. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6774. * If TG3_FLG2_IS_NIC is zero, we should read the
  6775. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6776. * whether used as inputs or outputs, are set by boot code after
  6777. * reset.
  6778. */
  6779. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6780. u32 gpio_mask;
  6781. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6782. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6783. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6784. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6785. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6786. GRC_LCLCTRL_GPIO_OUTPUT3;
  6787. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6788. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6789. tp->grc_local_ctrl &= ~gpio_mask;
  6790. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6791. /* GPIO1 must be driven high for eeprom write protect */
  6792. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6793. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6794. GRC_LCLCTRL_GPIO_OUTPUT1);
  6795. }
  6796. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6797. udelay(100);
  6798. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6799. val = tr32(MSGINT_MODE);
  6800. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6801. tw32(MSGINT_MODE, val);
  6802. }
  6803. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6804. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6805. udelay(40);
  6806. }
  6807. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6808. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6809. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6810. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6811. WDMAC_MODE_LNGREAD_ENAB);
  6812. /* If statement applies to 5705 and 5750 PCI devices only */
  6813. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6814. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6815. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6816. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6817. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6818. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6819. /* nothing */
  6820. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6821. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6822. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6823. val |= WDMAC_MODE_RX_ACCEL;
  6824. }
  6825. }
  6826. /* Enable host coalescing bug fix */
  6827. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6828. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6829. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6830. val |= WDMAC_MODE_BURST_ALL_DATA;
  6831. tw32_f(WDMAC_MODE, val);
  6832. udelay(40);
  6833. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6834. u16 pcix_cmd;
  6835. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6836. &pcix_cmd);
  6837. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6838. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6839. pcix_cmd |= PCI_X_CMD_READ_2K;
  6840. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6841. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6842. pcix_cmd |= PCI_X_CMD_READ_2K;
  6843. }
  6844. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6845. pcix_cmd);
  6846. }
  6847. tw32_f(RDMAC_MODE, rdmac_mode);
  6848. udelay(40);
  6849. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6850. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6851. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6852. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6853. tw32(SNDDATAC_MODE,
  6854. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6855. else
  6856. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6857. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6858. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6859. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  6860. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6861. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6862. val |= RCVDBDI_MODE_LRG_RING_SZ;
  6863. tw32(RCVDBDI_MODE, val);
  6864. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6865. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6866. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6867. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6868. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6869. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6870. tw32(SNDBDI_MODE, val);
  6871. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6872. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6873. err = tg3_load_5701_a0_firmware_fix(tp);
  6874. if (err)
  6875. return err;
  6876. }
  6877. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6878. err = tg3_load_tso_firmware(tp);
  6879. if (err)
  6880. return err;
  6881. }
  6882. tp->tx_mode = TX_MODE_ENABLE;
  6883. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  6884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  6885. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  6886. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6887. udelay(100);
  6888. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6889. u32 reg = MAC_RSS_INDIR_TBL_0;
  6890. u8 *ent = (u8 *)&val;
  6891. /* Setup the indirection table */
  6892. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6893. int idx = i % sizeof(val);
  6894. ent[idx] = i % (tp->irq_cnt - 1);
  6895. if (idx == sizeof(val) - 1) {
  6896. tw32(reg, val);
  6897. reg += 4;
  6898. }
  6899. }
  6900. /* Setup the "secret" hash key. */
  6901. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6902. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6903. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6904. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6905. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6906. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6907. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6908. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6909. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6910. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6911. }
  6912. tp->rx_mode = RX_MODE_ENABLE;
  6913. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6914. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6915. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6916. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6917. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6918. RX_MODE_RSS_IPV6_HASH_EN |
  6919. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6920. RX_MODE_RSS_IPV4_HASH_EN |
  6921. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6922. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6923. udelay(10);
  6924. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6925. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6926. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6927. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6928. udelay(10);
  6929. }
  6930. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6931. udelay(10);
  6932. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6933. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6934. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  6935. /* Set drive transmission level to 1.2V */
  6936. /* only if the signal pre-emphasis bit is not set */
  6937. val = tr32(MAC_SERDES_CFG);
  6938. val &= 0xfffff000;
  6939. val |= 0x880;
  6940. tw32(MAC_SERDES_CFG, val);
  6941. }
  6942. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6943. tw32(MAC_SERDES_CFG, 0x616000);
  6944. }
  6945. /* Prevent chip from dropping frames when flow control
  6946. * is enabled.
  6947. */
  6948. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6949. val = 1;
  6950. else
  6951. val = 2;
  6952. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6953. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6954. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  6955. /* Use hardware link auto-negotiation */
  6956. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6957. }
  6958. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6959. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6960. u32 tmp;
  6961. tmp = tr32(SERDES_RX_CTRL);
  6962. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6963. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6964. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6965. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6966. }
  6967. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6968. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  6969. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  6970. tp->link_config.speed = tp->link_config.orig_speed;
  6971. tp->link_config.duplex = tp->link_config.orig_duplex;
  6972. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6973. }
  6974. err = tg3_setup_phy(tp, 0);
  6975. if (err)
  6976. return err;
  6977. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6978. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6979. u32 tmp;
  6980. /* Clear CRC stats. */
  6981. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6982. tg3_writephy(tp, MII_TG3_TEST1,
  6983. tmp | MII_TG3_TEST1_CRC_EN);
  6984. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  6985. }
  6986. }
  6987. }
  6988. __tg3_set_rx_mode(tp->dev);
  6989. /* Initialize receive rules. */
  6990. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6991. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6992. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6993. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6994. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6995. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6996. limit = 8;
  6997. else
  6998. limit = 16;
  6999. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  7000. limit -= 4;
  7001. switch (limit) {
  7002. case 16:
  7003. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7004. case 15:
  7005. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7006. case 14:
  7007. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7008. case 13:
  7009. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7010. case 12:
  7011. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7012. case 11:
  7013. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7014. case 10:
  7015. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7016. case 9:
  7017. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7018. case 8:
  7019. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7020. case 7:
  7021. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7022. case 6:
  7023. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7024. case 5:
  7025. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7026. case 4:
  7027. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7028. case 3:
  7029. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7030. case 2:
  7031. case 1:
  7032. default:
  7033. break;
  7034. }
  7035. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7036. /* Write our heartbeat update interval to APE. */
  7037. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7038. APE_HOST_HEARTBEAT_INT_DISABLE);
  7039. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7040. return 0;
  7041. }
  7042. /* Called at device open time to get the chip ready for
  7043. * packet processing. Invoked with tp->lock held.
  7044. */
  7045. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7046. {
  7047. tg3_switch_clocks(tp);
  7048. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7049. return tg3_reset_hw(tp, reset_phy);
  7050. }
  7051. #define TG3_STAT_ADD32(PSTAT, REG) \
  7052. do { u32 __val = tr32(REG); \
  7053. (PSTAT)->low += __val; \
  7054. if ((PSTAT)->low < __val) \
  7055. (PSTAT)->high += 1; \
  7056. } while (0)
  7057. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7058. {
  7059. struct tg3_hw_stats *sp = tp->hw_stats;
  7060. if (!netif_carrier_ok(tp->dev))
  7061. return;
  7062. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7063. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7064. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7065. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7066. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7067. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7068. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7069. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7070. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7071. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7072. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7073. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7074. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7075. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7076. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7077. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7078. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7079. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7080. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7081. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7082. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7083. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7084. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7085. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7086. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7087. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7088. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7089. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7090. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7091. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7092. }
  7093. static void tg3_timer(unsigned long __opaque)
  7094. {
  7095. struct tg3 *tp = (struct tg3 *) __opaque;
  7096. if (tp->irq_sync)
  7097. goto restart_timer;
  7098. spin_lock(&tp->lock);
  7099. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7100. /* All of this garbage is because when using non-tagged
  7101. * IRQ status the mailbox/status_block protocol the chip
  7102. * uses with the cpu is race prone.
  7103. */
  7104. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7105. tw32(GRC_LOCAL_CTRL,
  7106. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7107. } else {
  7108. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7109. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7110. }
  7111. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7112. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7113. spin_unlock(&tp->lock);
  7114. schedule_work(&tp->reset_task);
  7115. return;
  7116. }
  7117. }
  7118. /* This part only runs once per second. */
  7119. if (!--tp->timer_counter) {
  7120. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7121. tg3_periodic_fetch_stats(tp);
  7122. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7123. u32 mac_stat;
  7124. int phy_event;
  7125. mac_stat = tr32(MAC_STATUS);
  7126. phy_event = 0;
  7127. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7128. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7129. phy_event = 1;
  7130. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7131. phy_event = 1;
  7132. if (phy_event)
  7133. tg3_setup_phy(tp, 0);
  7134. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7135. u32 mac_stat = tr32(MAC_STATUS);
  7136. int need_setup = 0;
  7137. if (netif_carrier_ok(tp->dev) &&
  7138. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7139. need_setup = 1;
  7140. }
  7141. if (!netif_carrier_ok(tp->dev) &&
  7142. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7143. MAC_STATUS_SIGNAL_DET))) {
  7144. need_setup = 1;
  7145. }
  7146. if (need_setup) {
  7147. if (!tp->serdes_counter) {
  7148. tw32_f(MAC_MODE,
  7149. (tp->mac_mode &
  7150. ~MAC_MODE_PORT_MODE_MASK));
  7151. udelay(40);
  7152. tw32_f(MAC_MODE, tp->mac_mode);
  7153. udelay(40);
  7154. }
  7155. tg3_setup_phy(tp, 0);
  7156. }
  7157. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7158. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7159. tg3_serdes_parallel_detect(tp);
  7160. }
  7161. tp->timer_counter = tp->timer_multiplier;
  7162. }
  7163. /* Heartbeat is only sent once every 2 seconds.
  7164. *
  7165. * The heartbeat is to tell the ASF firmware that the host
  7166. * driver is still alive. In the event that the OS crashes,
  7167. * ASF needs to reset the hardware to free up the FIFO space
  7168. * that may be filled with rx packets destined for the host.
  7169. * If the FIFO is full, ASF will no longer function properly.
  7170. *
  7171. * Unintended resets have been reported on real time kernels
  7172. * where the timer doesn't run on time. Netpoll will also have
  7173. * same problem.
  7174. *
  7175. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7176. * to check the ring condition when the heartbeat is expiring
  7177. * before doing the reset. This will prevent most unintended
  7178. * resets.
  7179. */
  7180. if (!--tp->asf_counter) {
  7181. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7182. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7183. tg3_wait_for_event_ack(tp);
  7184. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7185. FWCMD_NICDRV_ALIVE3);
  7186. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7187. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7188. TG3_FW_UPDATE_TIMEOUT_SEC);
  7189. tg3_generate_fw_event(tp);
  7190. }
  7191. tp->asf_counter = tp->asf_multiplier;
  7192. }
  7193. spin_unlock(&tp->lock);
  7194. restart_timer:
  7195. tp->timer.expires = jiffies + tp->timer_offset;
  7196. add_timer(&tp->timer);
  7197. }
  7198. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7199. {
  7200. irq_handler_t fn;
  7201. unsigned long flags;
  7202. char *name;
  7203. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7204. if (tp->irq_cnt == 1)
  7205. name = tp->dev->name;
  7206. else {
  7207. name = &tnapi->irq_lbl[0];
  7208. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7209. name[IFNAMSIZ-1] = 0;
  7210. }
  7211. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7212. fn = tg3_msi;
  7213. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7214. fn = tg3_msi_1shot;
  7215. flags = IRQF_SAMPLE_RANDOM;
  7216. } else {
  7217. fn = tg3_interrupt;
  7218. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7219. fn = tg3_interrupt_tagged;
  7220. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7221. }
  7222. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7223. }
  7224. static int tg3_test_interrupt(struct tg3 *tp)
  7225. {
  7226. struct tg3_napi *tnapi = &tp->napi[0];
  7227. struct net_device *dev = tp->dev;
  7228. int err, i, intr_ok = 0;
  7229. u32 val;
  7230. if (!netif_running(dev))
  7231. return -ENODEV;
  7232. tg3_disable_ints(tp);
  7233. free_irq(tnapi->irq_vec, tnapi);
  7234. /*
  7235. * Turn off MSI one shot mode. Otherwise this test has no
  7236. * observable way to know whether the interrupt was delivered.
  7237. */
  7238. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7239. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7240. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7241. tw32(MSGINT_MODE, val);
  7242. }
  7243. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7244. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7245. if (err)
  7246. return err;
  7247. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7248. tg3_enable_ints(tp);
  7249. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7250. tnapi->coal_now);
  7251. for (i = 0; i < 5; i++) {
  7252. u32 int_mbox, misc_host_ctrl;
  7253. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7254. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7255. if ((int_mbox != 0) ||
  7256. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7257. intr_ok = 1;
  7258. break;
  7259. }
  7260. msleep(10);
  7261. }
  7262. tg3_disable_ints(tp);
  7263. free_irq(tnapi->irq_vec, tnapi);
  7264. err = tg3_request_irq(tp, 0);
  7265. if (err)
  7266. return err;
  7267. if (intr_ok) {
  7268. /* Reenable MSI one shot mode. */
  7269. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7270. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7271. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7272. tw32(MSGINT_MODE, val);
  7273. }
  7274. return 0;
  7275. }
  7276. return -EIO;
  7277. }
  7278. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7279. * successfully restored
  7280. */
  7281. static int tg3_test_msi(struct tg3 *tp)
  7282. {
  7283. int err;
  7284. u16 pci_cmd;
  7285. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7286. return 0;
  7287. /* Turn off SERR reporting in case MSI terminates with Master
  7288. * Abort.
  7289. */
  7290. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7291. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7292. pci_cmd & ~PCI_COMMAND_SERR);
  7293. err = tg3_test_interrupt(tp);
  7294. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7295. if (!err)
  7296. return 0;
  7297. /* other failures */
  7298. if (err != -EIO)
  7299. return err;
  7300. /* MSI test failed, go back to INTx mode */
  7301. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7302. "to INTx mode. Please report this failure to the PCI "
  7303. "maintainer and include system chipset information\n");
  7304. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7305. pci_disable_msi(tp->pdev);
  7306. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7307. tp->napi[0].irq_vec = tp->pdev->irq;
  7308. err = tg3_request_irq(tp, 0);
  7309. if (err)
  7310. return err;
  7311. /* Need to reset the chip because the MSI cycle may have terminated
  7312. * with Master Abort.
  7313. */
  7314. tg3_full_lock(tp, 1);
  7315. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7316. err = tg3_init_hw(tp, 1);
  7317. tg3_full_unlock(tp);
  7318. if (err)
  7319. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7320. return err;
  7321. }
  7322. static int tg3_request_firmware(struct tg3 *tp)
  7323. {
  7324. const __be32 *fw_data;
  7325. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7326. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7327. tp->fw_needed);
  7328. return -ENOENT;
  7329. }
  7330. fw_data = (void *)tp->fw->data;
  7331. /* Firmware blob starts with version numbers, followed by
  7332. * start address and _full_ length including BSS sections
  7333. * (which must be longer than the actual data, of course
  7334. */
  7335. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7336. if (tp->fw_len < (tp->fw->size - 12)) {
  7337. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7338. tp->fw_len, tp->fw_needed);
  7339. release_firmware(tp->fw);
  7340. tp->fw = NULL;
  7341. return -EINVAL;
  7342. }
  7343. /* We no longer need firmware; we have it. */
  7344. tp->fw_needed = NULL;
  7345. return 0;
  7346. }
  7347. static bool tg3_enable_msix(struct tg3 *tp)
  7348. {
  7349. int i, rc, cpus = num_online_cpus();
  7350. struct msix_entry msix_ent[tp->irq_max];
  7351. if (cpus == 1)
  7352. /* Just fallback to the simpler MSI mode. */
  7353. return false;
  7354. /*
  7355. * We want as many rx rings enabled as there are cpus.
  7356. * The first MSIX vector only deals with link interrupts, etc,
  7357. * so we add one to the number of vectors we are requesting.
  7358. */
  7359. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7360. for (i = 0; i < tp->irq_max; i++) {
  7361. msix_ent[i].entry = i;
  7362. msix_ent[i].vector = 0;
  7363. }
  7364. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7365. if (rc < 0) {
  7366. return false;
  7367. } else if (rc != 0) {
  7368. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7369. return false;
  7370. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7371. tp->irq_cnt, rc);
  7372. tp->irq_cnt = rc;
  7373. }
  7374. for (i = 0; i < tp->irq_max; i++)
  7375. tp->napi[i].irq_vec = msix_ent[i].vector;
  7376. netif_set_real_num_tx_queues(tp->dev, 1);
  7377. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7378. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7379. pci_disable_msix(tp->pdev);
  7380. return false;
  7381. }
  7382. if (tp->irq_cnt > 1)
  7383. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7384. return true;
  7385. }
  7386. static void tg3_ints_init(struct tg3 *tp)
  7387. {
  7388. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7389. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7390. /* All MSI supporting chips should support tagged
  7391. * status. Assert that this is the case.
  7392. */
  7393. netdev_warn(tp->dev,
  7394. "MSI without TAGGED_STATUS? Not using MSI\n");
  7395. goto defcfg;
  7396. }
  7397. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7398. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7399. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7400. pci_enable_msi(tp->pdev) == 0)
  7401. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7402. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7403. u32 msi_mode = tr32(MSGINT_MODE);
  7404. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7405. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7406. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7407. }
  7408. defcfg:
  7409. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7410. tp->irq_cnt = 1;
  7411. tp->napi[0].irq_vec = tp->pdev->irq;
  7412. netif_set_real_num_tx_queues(tp->dev, 1);
  7413. }
  7414. }
  7415. static void tg3_ints_fini(struct tg3 *tp)
  7416. {
  7417. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7418. pci_disable_msix(tp->pdev);
  7419. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7420. pci_disable_msi(tp->pdev);
  7421. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7422. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7423. }
  7424. static int tg3_open(struct net_device *dev)
  7425. {
  7426. struct tg3 *tp = netdev_priv(dev);
  7427. int i, err;
  7428. if (tp->fw_needed) {
  7429. err = tg3_request_firmware(tp);
  7430. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7431. if (err)
  7432. return err;
  7433. } else if (err) {
  7434. netdev_warn(tp->dev, "TSO capability disabled\n");
  7435. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7436. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7437. netdev_notice(tp->dev, "TSO capability restored\n");
  7438. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7439. }
  7440. }
  7441. netif_carrier_off(tp->dev);
  7442. err = tg3_set_power_state(tp, PCI_D0);
  7443. if (err)
  7444. return err;
  7445. tg3_full_lock(tp, 0);
  7446. tg3_disable_ints(tp);
  7447. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7448. tg3_full_unlock(tp);
  7449. /*
  7450. * Setup interrupts first so we know how
  7451. * many NAPI resources to allocate
  7452. */
  7453. tg3_ints_init(tp);
  7454. /* The placement of this call is tied
  7455. * to the setup and use of Host TX descriptors.
  7456. */
  7457. err = tg3_alloc_consistent(tp);
  7458. if (err)
  7459. goto err_out1;
  7460. tg3_napi_init(tp);
  7461. tg3_napi_enable(tp);
  7462. for (i = 0; i < tp->irq_cnt; i++) {
  7463. struct tg3_napi *tnapi = &tp->napi[i];
  7464. err = tg3_request_irq(tp, i);
  7465. if (err) {
  7466. for (i--; i >= 0; i--)
  7467. free_irq(tnapi->irq_vec, tnapi);
  7468. break;
  7469. }
  7470. }
  7471. if (err)
  7472. goto err_out2;
  7473. tg3_full_lock(tp, 0);
  7474. err = tg3_init_hw(tp, 1);
  7475. if (err) {
  7476. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7477. tg3_free_rings(tp);
  7478. } else {
  7479. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7480. tp->timer_offset = HZ;
  7481. else
  7482. tp->timer_offset = HZ / 10;
  7483. BUG_ON(tp->timer_offset > HZ);
  7484. tp->timer_counter = tp->timer_multiplier =
  7485. (HZ / tp->timer_offset);
  7486. tp->asf_counter = tp->asf_multiplier =
  7487. ((HZ / tp->timer_offset) * 2);
  7488. init_timer(&tp->timer);
  7489. tp->timer.expires = jiffies + tp->timer_offset;
  7490. tp->timer.data = (unsigned long) tp;
  7491. tp->timer.function = tg3_timer;
  7492. }
  7493. tg3_full_unlock(tp);
  7494. if (err)
  7495. goto err_out3;
  7496. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7497. err = tg3_test_msi(tp);
  7498. if (err) {
  7499. tg3_full_lock(tp, 0);
  7500. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7501. tg3_free_rings(tp);
  7502. tg3_full_unlock(tp);
  7503. goto err_out2;
  7504. }
  7505. if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7506. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7507. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7508. tw32(PCIE_TRANSACTION_CFG,
  7509. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7510. }
  7511. }
  7512. tg3_phy_start(tp);
  7513. tg3_full_lock(tp, 0);
  7514. add_timer(&tp->timer);
  7515. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7516. tg3_enable_ints(tp);
  7517. tg3_full_unlock(tp);
  7518. netif_tx_start_all_queues(dev);
  7519. return 0;
  7520. err_out3:
  7521. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7522. struct tg3_napi *tnapi = &tp->napi[i];
  7523. free_irq(tnapi->irq_vec, tnapi);
  7524. }
  7525. err_out2:
  7526. tg3_napi_disable(tp);
  7527. tg3_napi_fini(tp);
  7528. tg3_free_consistent(tp);
  7529. err_out1:
  7530. tg3_ints_fini(tp);
  7531. return err;
  7532. }
  7533. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7534. struct rtnl_link_stats64 *);
  7535. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7536. static int tg3_close(struct net_device *dev)
  7537. {
  7538. int i;
  7539. struct tg3 *tp = netdev_priv(dev);
  7540. tg3_napi_disable(tp);
  7541. cancel_work_sync(&tp->reset_task);
  7542. netif_tx_stop_all_queues(dev);
  7543. del_timer_sync(&tp->timer);
  7544. tg3_phy_stop(tp);
  7545. tg3_full_lock(tp, 1);
  7546. tg3_disable_ints(tp);
  7547. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7548. tg3_free_rings(tp);
  7549. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7550. tg3_full_unlock(tp);
  7551. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7552. struct tg3_napi *tnapi = &tp->napi[i];
  7553. free_irq(tnapi->irq_vec, tnapi);
  7554. }
  7555. tg3_ints_fini(tp);
  7556. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7557. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7558. sizeof(tp->estats_prev));
  7559. tg3_napi_fini(tp);
  7560. tg3_free_consistent(tp);
  7561. tg3_set_power_state(tp, PCI_D3hot);
  7562. netif_carrier_off(tp->dev);
  7563. return 0;
  7564. }
  7565. static inline u64 get_stat64(tg3_stat64_t *val)
  7566. {
  7567. return ((u64)val->high << 32) | ((u64)val->low);
  7568. }
  7569. static u64 calc_crc_errors(struct tg3 *tp)
  7570. {
  7571. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7572. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7573. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7574. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7575. u32 val;
  7576. spin_lock_bh(&tp->lock);
  7577. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7578. tg3_writephy(tp, MII_TG3_TEST1,
  7579. val | MII_TG3_TEST1_CRC_EN);
  7580. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7581. } else
  7582. val = 0;
  7583. spin_unlock_bh(&tp->lock);
  7584. tp->phy_crc_errors += val;
  7585. return tp->phy_crc_errors;
  7586. }
  7587. return get_stat64(&hw_stats->rx_fcs_errors);
  7588. }
  7589. #define ESTAT_ADD(member) \
  7590. estats->member = old_estats->member + \
  7591. get_stat64(&hw_stats->member)
  7592. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7593. {
  7594. struct tg3_ethtool_stats *estats = &tp->estats;
  7595. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7596. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7597. if (!hw_stats)
  7598. return old_estats;
  7599. ESTAT_ADD(rx_octets);
  7600. ESTAT_ADD(rx_fragments);
  7601. ESTAT_ADD(rx_ucast_packets);
  7602. ESTAT_ADD(rx_mcast_packets);
  7603. ESTAT_ADD(rx_bcast_packets);
  7604. ESTAT_ADD(rx_fcs_errors);
  7605. ESTAT_ADD(rx_align_errors);
  7606. ESTAT_ADD(rx_xon_pause_rcvd);
  7607. ESTAT_ADD(rx_xoff_pause_rcvd);
  7608. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7609. ESTAT_ADD(rx_xoff_entered);
  7610. ESTAT_ADD(rx_frame_too_long_errors);
  7611. ESTAT_ADD(rx_jabbers);
  7612. ESTAT_ADD(rx_undersize_packets);
  7613. ESTAT_ADD(rx_in_length_errors);
  7614. ESTAT_ADD(rx_out_length_errors);
  7615. ESTAT_ADD(rx_64_or_less_octet_packets);
  7616. ESTAT_ADD(rx_65_to_127_octet_packets);
  7617. ESTAT_ADD(rx_128_to_255_octet_packets);
  7618. ESTAT_ADD(rx_256_to_511_octet_packets);
  7619. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7620. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7621. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7622. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7623. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7624. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7625. ESTAT_ADD(tx_octets);
  7626. ESTAT_ADD(tx_collisions);
  7627. ESTAT_ADD(tx_xon_sent);
  7628. ESTAT_ADD(tx_xoff_sent);
  7629. ESTAT_ADD(tx_flow_control);
  7630. ESTAT_ADD(tx_mac_errors);
  7631. ESTAT_ADD(tx_single_collisions);
  7632. ESTAT_ADD(tx_mult_collisions);
  7633. ESTAT_ADD(tx_deferred);
  7634. ESTAT_ADD(tx_excessive_collisions);
  7635. ESTAT_ADD(tx_late_collisions);
  7636. ESTAT_ADD(tx_collide_2times);
  7637. ESTAT_ADD(tx_collide_3times);
  7638. ESTAT_ADD(tx_collide_4times);
  7639. ESTAT_ADD(tx_collide_5times);
  7640. ESTAT_ADD(tx_collide_6times);
  7641. ESTAT_ADD(tx_collide_7times);
  7642. ESTAT_ADD(tx_collide_8times);
  7643. ESTAT_ADD(tx_collide_9times);
  7644. ESTAT_ADD(tx_collide_10times);
  7645. ESTAT_ADD(tx_collide_11times);
  7646. ESTAT_ADD(tx_collide_12times);
  7647. ESTAT_ADD(tx_collide_13times);
  7648. ESTAT_ADD(tx_collide_14times);
  7649. ESTAT_ADD(tx_collide_15times);
  7650. ESTAT_ADD(tx_ucast_packets);
  7651. ESTAT_ADD(tx_mcast_packets);
  7652. ESTAT_ADD(tx_bcast_packets);
  7653. ESTAT_ADD(tx_carrier_sense_errors);
  7654. ESTAT_ADD(tx_discards);
  7655. ESTAT_ADD(tx_errors);
  7656. ESTAT_ADD(dma_writeq_full);
  7657. ESTAT_ADD(dma_write_prioq_full);
  7658. ESTAT_ADD(rxbds_empty);
  7659. ESTAT_ADD(rx_discards);
  7660. ESTAT_ADD(rx_errors);
  7661. ESTAT_ADD(rx_threshold_hit);
  7662. ESTAT_ADD(dma_readq_full);
  7663. ESTAT_ADD(dma_read_prioq_full);
  7664. ESTAT_ADD(tx_comp_queue_full);
  7665. ESTAT_ADD(ring_set_send_prod_index);
  7666. ESTAT_ADD(ring_status_update);
  7667. ESTAT_ADD(nic_irqs);
  7668. ESTAT_ADD(nic_avoided_irqs);
  7669. ESTAT_ADD(nic_tx_threshold_hit);
  7670. return estats;
  7671. }
  7672. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7673. struct rtnl_link_stats64 *stats)
  7674. {
  7675. struct tg3 *tp = netdev_priv(dev);
  7676. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7677. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7678. if (!hw_stats)
  7679. return old_stats;
  7680. stats->rx_packets = old_stats->rx_packets +
  7681. get_stat64(&hw_stats->rx_ucast_packets) +
  7682. get_stat64(&hw_stats->rx_mcast_packets) +
  7683. get_stat64(&hw_stats->rx_bcast_packets);
  7684. stats->tx_packets = old_stats->tx_packets +
  7685. get_stat64(&hw_stats->tx_ucast_packets) +
  7686. get_stat64(&hw_stats->tx_mcast_packets) +
  7687. get_stat64(&hw_stats->tx_bcast_packets);
  7688. stats->rx_bytes = old_stats->rx_bytes +
  7689. get_stat64(&hw_stats->rx_octets);
  7690. stats->tx_bytes = old_stats->tx_bytes +
  7691. get_stat64(&hw_stats->tx_octets);
  7692. stats->rx_errors = old_stats->rx_errors +
  7693. get_stat64(&hw_stats->rx_errors);
  7694. stats->tx_errors = old_stats->tx_errors +
  7695. get_stat64(&hw_stats->tx_errors) +
  7696. get_stat64(&hw_stats->tx_mac_errors) +
  7697. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7698. get_stat64(&hw_stats->tx_discards);
  7699. stats->multicast = old_stats->multicast +
  7700. get_stat64(&hw_stats->rx_mcast_packets);
  7701. stats->collisions = old_stats->collisions +
  7702. get_stat64(&hw_stats->tx_collisions);
  7703. stats->rx_length_errors = old_stats->rx_length_errors +
  7704. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7705. get_stat64(&hw_stats->rx_undersize_packets);
  7706. stats->rx_over_errors = old_stats->rx_over_errors +
  7707. get_stat64(&hw_stats->rxbds_empty);
  7708. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7709. get_stat64(&hw_stats->rx_align_errors);
  7710. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7711. get_stat64(&hw_stats->tx_discards);
  7712. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7713. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7714. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7715. calc_crc_errors(tp);
  7716. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7717. get_stat64(&hw_stats->rx_discards);
  7718. return stats;
  7719. }
  7720. static inline u32 calc_crc(unsigned char *buf, int len)
  7721. {
  7722. u32 reg;
  7723. u32 tmp;
  7724. int j, k;
  7725. reg = 0xffffffff;
  7726. for (j = 0; j < len; j++) {
  7727. reg ^= buf[j];
  7728. for (k = 0; k < 8; k++) {
  7729. tmp = reg & 0x01;
  7730. reg >>= 1;
  7731. if (tmp)
  7732. reg ^= 0xedb88320;
  7733. }
  7734. }
  7735. return ~reg;
  7736. }
  7737. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7738. {
  7739. /* accept or reject all multicast frames */
  7740. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7741. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7742. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7743. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7744. }
  7745. static void __tg3_set_rx_mode(struct net_device *dev)
  7746. {
  7747. struct tg3 *tp = netdev_priv(dev);
  7748. u32 rx_mode;
  7749. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7750. RX_MODE_KEEP_VLAN_TAG);
  7751. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7752. * flag clear.
  7753. */
  7754. #if TG3_VLAN_TAG_USED
  7755. if (!tp->vlgrp &&
  7756. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7757. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7758. #else
  7759. /* By definition, VLAN is disabled always in this
  7760. * case.
  7761. */
  7762. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7763. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7764. #endif
  7765. if (dev->flags & IFF_PROMISC) {
  7766. /* Promiscuous mode. */
  7767. rx_mode |= RX_MODE_PROMISC;
  7768. } else if (dev->flags & IFF_ALLMULTI) {
  7769. /* Accept all multicast. */
  7770. tg3_set_multi(tp, 1);
  7771. } else if (netdev_mc_empty(dev)) {
  7772. /* Reject all multicast. */
  7773. tg3_set_multi(tp, 0);
  7774. } else {
  7775. /* Accept one or more multicast(s). */
  7776. struct netdev_hw_addr *ha;
  7777. u32 mc_filter[4] = { 0, };
  7778. u32 regidx;
  7779. u32 bit;
  7780. u32 crc;
  7781. netdev_for_each_mc_addr(ha, dev) {
  7782. crc = calc_crc(ha->addr, ETH_ALEN);
  7783. bit = ~crc & 0x7f;
  7784. regidx = (bit & 0x60) >> 5;
  7785. bit &= 0x1f;
  7786. mc_filter[regidx] |= (1 << bit);
  7787. }
  7788. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7789. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7790. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7791. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7792. }
  7793. if (rx_mode != tp->rx_mode) {
  7794. tp->rx_mode = rx_mode;
  7795. tw32_f(MAC_RX_MODE, rx_mode);
  7796. udelay(10);
  7797. }
  7798. }
  7799. static void tg3_set_rx_mode(struct net_device *dev)
  7800. {
  7801. struct tg3 *tp = netdev_priv(dev);
  7802. if (!netif_running(dev))
  7803. return;
  7804. tg3_full_lock(tp, 0);
  7805. __tg3_set_rx_mode(dev);
  7806. tg3_full_unlock(tp);
  7807. }
  7808. #define TG3_REGDUMP_LEN (32 * 1024)
  7809. static int tg3_get_regs_len(struct net_device *dev)
  7810. {
  7811. return TG3_REGDUMP_LEN;
  7812. }
  7813. static void tg3_get_regs(struct net_device *dev,
  7814. struct ethtool_regs *regs, void *_p)
  7815. {
  7816. u32 *p = _p;
  7817. struct tg3 *tp = netdev_priv(dev);
  7818. u8 *orig_p = _p;
  7819. int i;
  7820. regs->version = 0;
  7821. memset(p, 0, TG3_REGDUMP_LEN);
  7822. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7823. return;
  7824. tg3_full_lock(tp, 0);
  7825. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7826. #define GET_REG32_LOOP(base, len) \
  7827. do { p = (u32 *)(orig_p + (base)); \
  7828. for (i = 0; i < len; i += 4) \
  7829. __GET_REG32((base) + i); \
  7830. } while (0)
  7831. #define GET_REG32_1(reg) \
  7832. do { p = (u32 *)(orig_p + (reg)); \
  7833. __GET_REG32((reg)); \
  7834. } while (0)
  7835. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7836. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7837. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7838. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7839. GET_REG32_1(SNDDATAC_MODE);
  7840. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7841. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7842. GET_REG32_1(SNDBDC_MODE);
  7843. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7844. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7845. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7846. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7847. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7848. GET_REG32_1(RCVDCC_MODE);
  7849. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7850. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7851. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7852. GET_REG32_1(MBFREE_MODE);
  7853. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7854. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7855. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7856. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7857. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7858. GET_REG32_1(RX_CPU_MODE);
  7859. GET_REG32_1(RX_CPU_STATE);
  7860. GET_REG32_1(RX_CPU_PGMCTR);
  7861. GET_REG32_1(RX_CPU_HWBKPT);
  7862. GET_REG32_1(TX_CPU_MODE);
  7863. GET_REG32_1(TX_CPU_STATE);
  7864. GET_REG32_1(TX_CPU_PGMCTR);
  7865. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7866. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7867. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7868. GET_REG32_1(DMAC_MODE);
  7869. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7870. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7871. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7872. #undef __GET_REG32
  7873. #undef GET_REG32_LOOP
  7874. #undef GET_REG32_1
  7875. tg3_full_unlock(tp);
  7876. }
  7877. static int tg3_get_eeprom_len(struct net_device *dev)
  7878. {
  7879. struct tg3 *tp = netdev_priv(dev);
  7880. return tp->nvram_size;
  7881. }
  7882. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7883. {
  7884. struct tg3 *tp = netdev_priv(dev);
  7885. int ret;
  7886. u8 *pd;
  7887. u32 i, offset, len, b_offset, b_count;
  7888. __be32 val;
  7889. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7890. return -EINVAL;
  7891. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7892. return -EAGAIN;
  7893. offset = eeprom->offset;
  7894. len = eeprom->len;
  7895. eeprom->len = 0;
  7896. eeprom->magic = TG3_EEPROM_MAGIC;
  7897. if (offset & 3) {
  7898. /* adjustments to start on required 4 byte boundary */
  7899. b_offset = offset & 3;
  7900. b_count = 4 - b_offset;
  7901. if (b_count > len) {
  7902. /* i.e. offset=1 len=2 */
  7903. b_count = len;
  7904. }
  7905. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7906. if (ret)
  7907. return ret;
  7908. memcpy(data, ((char *)&val) + b_offset, b_count);
  7909. len -= b_count;
  7910. offset += b_count;
  7911. eeprom->len += b_count;
  7912. }
  7913. /* read bytes upto the last 4 byte boundary */
  7914. pd = &data[eeprom->len];
  7915. for (i = 0; i < (len - (len & 3)); i += 4) {
  7916. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7917. if (ret) {
  7918. eeprom->len += i;
  7919. return ret;
  7920. }
  7921. memcpy(pd + i, &val, 4);
  7922. }
  7923. eeprom->len += i;
  7924. if (len & 3) {
  7925. /* read last bytes not ending on 4 byte boundary */
  7926. pd = &data[eeprom->len];
  7927. b_count = len & 3;
  7928. b_offset = offset + len - b_count;
  7929. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7930. if (ret)
  7931. return ret;
  7932. memcpy(pd, &val, b_count);
  7933. eeprom->len += b_count;
  7934. }
  7935. return 0;
  7936. }
  7937. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7938. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7939. {
  7940. struct tg3 *tp = netdev_priv(dev);
  7941. int ret;
  7942. u32 offset, len, b_offset, odd_len;
  7943. u8 *buf;
  7944. __be32 start, end;
  7945. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7946. return -EAGAIN;
  7947. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7948. eeprom->magic != TG3_EEPROM_MAGIC)
  7949. return -EINVAL;
  7950. offset = eeprom->offset;
  7951. len = eeprom->len;
  7952. if ((b_offset = (offset & 3))) {
  7953. /* adjustments to start on required 4 byte boundary */
  7954. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7955. if (ret)
  7956. return ret;
  7957. len += b_offset;
  7958. offset &= ~3;
  7959. if (len < 4)
  7960. len = 4;
  7961. }
  7962. odd_len = 0;
  7963. if (len & 3) {
  7964. /* adjustments to end on required 4 byte boundary */
  7965. odd_len = 1;
  7966. len = (len + 3) & ~3;
  7967. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7968. if (ret)
  7969. return ret;
  7970. }
  7971. buf = data;
  7972. if (b_offset || odd_len) {
  7973. buf = kmalloc(len, GFP_KERNEL);
  7974. if (!buf)
  7975. return -ENOMEM;
  7976. if (b_offset)
  7977. memcpy(buf, &start, 4);
  7978. if (odd_len)
  7979. memcpy(buf+len-4, &end, 4);
  7980. memcpy(buf + b_offset, data, eeprom->len);
  7981. }
  7982. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7983. if (buf != data)
  7984. kfree(buf);
  7985. return ret;
  7986. }
  7987. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7988. {
  7989. struct tg3 *tp = netdev_priv(dev);
  7990. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7991. struct phy_device *phydev;
  7992. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  7993. return -EAGAIN;
  7994. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7995. return phy_ethtool_gset(phydev, cmd);
  7996. }
  7997. cmd->supported = (SUPPORTED_Autoneg);
  7998. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  7999. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8000. SUPPORTED_1000baseT_Full);
  8001. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8002. cmd->supported |= (SUPPORTED_100baseT_Half |
  8003. SUPPORTED_100baseT_Full |
  8004. SUPPORTED_10baseT_Half |
  8005. SUPPORTED_10baseT_Full |
  8006. SUPPORTED_TP);
  8007. cmd->port = PORT_TP;
  8008. } else {
  8009. cmd->supported |= SUPPORTED_FIBRE;
  8010. cmd->port = PORT_FIBRE;
  8011. }
  8012. cmd->advertising = tp->link_config.advertising;
  8013. if (netif_running(dev)) {
  8014. cmd->speed = tp->link_config.active_speed;
  8015. cmd->duplex = tp->link_config.active_duplex;
  8016. }
  8017. cmd->phy_address = tp->phy_addr;
  8018. cmd->transceiver = XCVR_INTERNAL;
  8019. cmd->autoneg = tp->link_config.autoneg;
  8020. cmd->maxtxpkt = 0;
  8021. cmd->maxrxpkt = 0;
  8022. return 0;
  8023. }
  8024. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8025. {
  8026. struct tg3 *tp = netdev_priv(dev);
  8027. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8028. struct phy_device *phydev;
  8029. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8030. return -EAGAIN;
  8031. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8032. return phy_ethtool_sset(phydev, cmd);
  8033. }
  8034. if (cmd->autoneg != AUTONEG_ENABLE &&
  8035. cmd->autoneg != AUTONEG_DISABLE)
  8036. return -EINVAL;
  8037. if (cmd->autoneg == AUTONEG_DISABLE &&
  8038. cmd->duplex != DUPLEX_FULL &&
  8039. cmd->duplex != DUPLEX_HALF)
  8040. return -EINVAL;
  8041. if (cmd->autoneg == AUTONEG_ENABLE) {
  8042. u32 mask = ADVERTISED_Autoneg |
  8043. ADVERTISED_Pause |
  8044. ADVERTISED_Asym_Pause;
  8045. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8046. mask |= ADVERTISED_1000baseT_Half |
  8047. ADVERTISED_1000baseT_Full;
  8048. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8049. mask |= ADVERTISED_100baseT_Half |
  8050. ADVERTISED_100baseT_Full |
  8051. ADVERTISED_10baseT_Half |
  8052. ADVERTISED_10baseT_Full |
  8053. ADVERTISED_TP;
  8054. else
  8055. mask |= ADVERTISED_FIBRE;
  8056. if (cmd->advertising & ~mask)
  8057. return -EINVAL;
  8058. mask &= (ADVERTISED_1000baseT_Half |
  8059. ADVERTISED_1000baseT_Full |
  8060. ADVERTISED_100baseT_Half |
  8061. ADVERTISED_100baseT_Full |
  8062. ADVERTISED_10baseT_Half |
  8063. ADVERTISED_10baseT_Full);
  8064. cmd->advertising &= mask;
  8065. } else {
  8066. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8067. if (cmd->speed != SPEED_1000)
  8068. return -EINVAL;
  8069. if (cmd->duplex != DUPLEX_FULL)
  8070. return -EINVAL;
  8071. } else {
  8072. if (cmd->speed != SPEED_100 &&
  8073. cmd->speed != SPEED_10)
  8074. return -EINVAL;
  8075. }
  8076. }
  8077. tg3_full_lock(tp, 0);
  8078. tp->link_config.autoneg = cmd->autoneg;
  8079. if (cmd->autoneg == AUTONEG_ENABLE) {
  8080. tp->link_config.advertising = (cmd->advertising |
  8081. ADVERTISED_Autoneg);
  8082. tp->link_config.speed = SPEED_INVALID;
  8083. tp->link_config.duplex = DUPLEX_INVALID;
  8084. } else {
  8085. tp->link_config.advertising = 0;
  8086. tp->link_config.speed = cmd->speed;
  8087. tp->link_config.duplex = cmd->duplex;
  8088. }
  8089. tp->link_config.orig_speed = tp->link_config.speed;
  8090. tp->link_config.orig_duplex = tp->link_config.duplex;
  8091. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8092. if (netif_running(dev))
  8093. tg3_setup_phy(tp, 1);
  8094. tg3_full_unlock(tp);
  8095. return 0;
  8096. }
  8097. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8098. {
  8099. struct tg3 *tp = netdev_priv(dev);
  8100. strcpy(info->driver, DRV_MODULE_NAME);
  8101. strcpy(info->version, DRV_MODULE_VERSION);
  8102. strcpy(info->fw_version, tp->fw_ver);
  8103. strcpy(info->bus_info, pci_name(tp->pdev));
  8104. }
  8105. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8106. {
  8107. struct tg3 *tp = netdev_priv(dev);
  8108. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8109. device_can_wakeup(&tp->pdev->dev))
  8110. wol->supported = WAKE_MAGIC;
  8111. else
  8112. wol->supported = 0;
  8113. wol->wolopts = 0;
  8114. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8115. device_can_wakeup(&tp->pdev->dev))
  8116. wol->wolopts = WAKE_MAGIC;
  8117. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8118. }
  8119. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8120. {
  8121. struct tg3 *tp = netdev_priv(dev);
  8122. struct device *dp = &tp->pdev->dev;
  8123. if (wol->wolopts & ~WAKE_MAGIC)
  8124. return -EINVAL;
  8125. if ((wol->wolopts & WAKE_MAGIC) &&
  8126. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8127. return -EINVAL;
  8128. spin_lock_bh(&tp->lock);
  8129. if (wol->wolopts & WAKE_MAGIC) {
  8130. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8131. device_set_wakeup_enable(dp, true);
  8132. } else {
  8133. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8134. device_set_wakeup_enable(dp, false);
  8135. }
  8136. spin_unlock_bh(&tp->lock);
  8137. return 0;
  8138. }
  8139. static u32 tg3_get_msglevel(struct net_device *dev)
  8140. {
  8141. struct tg3 *tp = netdev_priv(dev);
  8142. return tp->msg_enable;
  8143. }
  8144. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8145. {
  8146. struct tg3 *tp = netdev_priv(dev);
  8147. tp->msg_enable = value;
  8148. }
  8149. static int tg3_set_tso(struct net_device *dev, u32 value)
  8150. {
  8151. struct tg3 *tp = netdev_priv(dev);
  8152. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8153. if (value)
  8154. return -EINVAL;
  8155. return 0;
  8156. }
  8157. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8158. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8159. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8160. if (value) {
  8161. dev->features |= NETIF_F_TSO6;
  8162. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8163. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8164. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8165. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8166. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8167. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8168. dev->features |= NETIF_F_TSO_ECN;
  8169. } else
  8170. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8171. }
  8172. return ethtool_op_set_tso(dev, value);
  8173. }
  8174. static int tg3_nway_reset(struct net_device *dev)
  8175. {
  8176. struct tg3 *tp = netdev_priv(dev);
  8177. int r;
  8178. if (!netif_running(dev))
  8179. return -EAGAIN;
  8180. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8181. return -EINVAL;
  8182. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8183. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8184. return -EAGAIN;
  8185. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8186. } else {
  8187. u32 bmcr;
  8188. spin_lock_bh(&tp->lock);
  8189. r = -EINVAL;
  8190. tg3_readphy(tp, MII_BMCR, &bmcr);
  8191. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8192. ((bmcr & BMCR_ANENABLE) ||
  8193. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8194. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8195. BMCR_ANENABLE);
  8196. r = 0;
  8197. }
  8198. spin_unlock_bh(&tp->lock);
  8199. }
  8200. return r;
  8201. }
  8202. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8203. {
  8204. struct tg3 *tp = netdev_priv(dev);
  8205. ering->rx_max_pending = tp->rx_std_ring_mask;
  8206. ering->rx_mini_max_pending = 0;
  8207. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8208. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8209. else
  8210. ering->rx_jumbo_max_pending = 0;
  8211. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8212. ering->rx_pending = tp->rx_pending;
  8213. ering->rx_mini_pending = 0;
  8214. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8215. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8216. else
  8217. ering->rx_jumbo_pending = 0;
  8218. ering->tx_pending = tp->napi[0].tx_pending;
  8219. }
  8220. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8221. {
  8222. struct tg3 *tp = netdev_priv(dev);
  8223. int i, irq_sync = 0, err = 0;
  8224. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8225. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8226. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8227. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8228. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8229. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8230. return -EINVAL;
  8231. if (netif_running(dev)) {
  8232. tg3_phy_stop(tp);
  8233. tg3_netif_stop(tp);
  8234. irq_sync = 1;
  8235. }
  8236. tg3_full_lock(tp, irq_sync);
  8237. tp->rx_pending = ering->rx_pending;
  8238. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8239. tp->rx_pending > 63)
  8240. tp->rx_pending = 63;
  8241. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8242. for (i = 0; i < tp->irq_max; i++)
  8243. tp->napi[i].tx_pending = ering->tx_pending;
  8244. if (netif_running(dev)) {
  8245. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8246. err = tg3_restart_hw(tp, 1);
  8247. if (!err)
  8248. tg3_netif_start(tp);
  8249. }
  8250. tg3_full_unlock(tp);
  8251. if (irq_sync && !err)
  8252. tg3_phy_start(tp);
  8253. return err;
  8254. }
  8255. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8256. {
  8257. struct tg3 *tp = netdev_priv(dev);
  8258. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8259. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8260. epause->rx_pause = 1;
  8261. else
  8262. epause->rx_pause = 0;
  8263. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8264. epause->tx_pause = 1;
  8265. else
  8266. epause->tx_pause = 0;
  8267. }
  8268. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8269. {
  8270. struct tg3 *tp = netdev_priv(dev);
  8271. int err = 0;
  8272. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8273. u32 newadv;
  8274. struct phy_device *phydev;
  8275. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8276. if (!(phydev->supported & SUPPORTED_Pause) ||
  8277. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8278. ((epause->rx_pause && !epause->tx_pause) ||
  8279. (!epause->rx_pause && epause->tx_pause))))
  8280. return -EINVAL;
  8281. tp->link_config.flowctrl = 0;
  8282. if (epause->rx_pause) {
  8283. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8284. if (epause->tx_pause) {
  8285. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8286. newadv = ADVERTISED_Pause;
  8287. } else
  8288. newadv = ADVERTISED_Pause |
  8289. ADVERTISED_Asym_Pause;
  8290. } else if (epause->tx_pause) {
  8291. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8292. newadv = ADVERTISED_Asym_Pause;
  8293. } else
  8294. newadv = 0;
  8295. if (epause->autoneg)
  8296. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8297. else
  8298. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8299. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8300. u32 oldadv = phydev->advertising &
  8301. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8302. if (oldadv != newadv) {
  8303. phydev->advertising &=
  8304. ~(ADVERTISED_Pause |
  8305. ADVERTISED_Asym_Pause);
  8306. phydev->advertising |= newadv;
  8307. if (phydev->autoneg) {
  8308. /*
  8309. * Always renegotiate the link to
  8310. * inform our link partner of our
  8311. * flow control settings, even if the
  8312. * flow control is forced. Let
  8313. * tg3_adjust_link() do the final
  8314. * flow control setup.
  8315. */
  8316. return phy_start_aneg(phydev);
  8317. }
  8318. }
  8319. if (!epause->autoneg)
  8320. tg3_setup_flow_control(tp, 0, 0);
  8321. } else {
  8322. tp->link_config.orig_advertising &=
  8323. ~(ADVERTISED_Pause |
  8324. ADVERTISED_Asym_Pause);
  8325. tp->link_config.orig_advertising |= newadv;
  8326. }
  8327. } else {
  8328. int irq_sync = 0;
  8329. if (netif_running(dev)) {
  8330. tg3_netif_stop(tp);
  8331. irq_sync = 1;
  8332. }
  8333. tg3_full_lock(tp, irq_sync);
  8334. if (epause->autoneg)
  8335. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8336. else
  8337. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8338. if (epause->rx_pause)
  8339. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8340. else
  8341. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8342. if (epause->tx_pause)
  8343. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8344. else
  8345. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8346. if (netif_running(dev)) {
  8347. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8348. err = tg3_restart_hw(tp, 1);
  8349. if (!err)
  8350. tg3_netif_start(tp);
  8351. }
  8352. tg3_full_unlock(tp);
  8353. }
  8354. return err;
  8355. }
  8356. static u32 tg3_get_rx_csum(struct net_device *dev)
  8357. {
  8358. struct tg3 *tp = netdev_priv(dev);
  8359. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8360. }
  8361. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8362. {
  8363. struct tg3 *tp = netdev_priv(dev);
  8364. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8365. if (data != 0)
  8366. return -EINVAL;
  8367. return 0;
  8368. }
  8369. spin_lock_bh(&tp->lock);
  8370. if (data)
  8371. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8372. else
  8373. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8374. spin_unlock_bh(&tp->lock);
  8375. return 0;
  8376. }
  8377. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8378. {
  8379. struct tg3 *tp = netdev_priv(dev);
  8380. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8381. if (data != 0)
  8382. return -EINVAL;
  8383. return 0;
  8384. }
  8385. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8386. ethtool_op_set_tx_ipv6_csum(dev, data);
  8387. else
  8388. ethtool_op_set_tx_csum(dev, data);
  8389. return 0;
  8390. }
  8391. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8392. {
  8393. switch (sset) {
  8394. case ETH_SS_TEST:
  8395. return TG3_NUM_TEST;
  8396. case ETH_SS_STATS:
  8397. return TG3_NUM_STATS;
  8398. default:
  8399. return -EOPNOTSUPP;
  8400. }
  8401. }
  8402. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8403. {
  8404. switch (stringset) {
  8405. case ETH_SS_STATS:
  8406. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8407. break;
  8408. case ETH_SS_TEST:
  8409. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8410. break;
  8411. default:
  8412. WARN_ON(1); /* we need a WARN() */
  8413. break;
  8414. }
  8415. }
  8416. static int tg3_phys_id(struct net_device *dev, u32 data)
  8417. {
  8418. struct tg3 *tp = netdev_priv(dev);
  8419. int i;
  8420. if (!netif_running(tp->dev))
  8421. return -EAGAIN;
  8422. if (data == 0)
  8423. data = UINT_MAX / 2;
  8424. for (i = 0; i < (data * 2); i++) {
  8425. if ((i % 2) == 0)
  8426. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8427. LED_CTRL_1000MBPS_ON |
  8428. LED_CTRL_100MBPS_ON |
  8429. LED_CTRL_10MBPS_ON |
  8430. LED_CTRL_TRAFFIC_OVERRIDE |
  8431. LED_CTRL_TRAFFIC_BLINK |
  8432. LED_CTRL_TRAFFIC_LED);
  8433. else
  8434. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8435. LED_CTRL_TRAFFIC_OVERRIDE);
  8436. if (msleep_interruptible(500))
  8437. break;
  8438. }
  8439. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8440. return 0;
  8441. }
  8442. static void tg3_get_ethtool_stats(struct net_device *dev,
  8443. struct ethtool_stats *estats, u64 *tmp_stats)
  8444. {
  8445. struct tg3 *tp = netdev_priv(dev);
  8446. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8447. }
  8448. #define NVRAM_TEST_SIZE 0x100
  8449. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8450. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8451. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8452. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8453. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8454. static int tg3_test_nvram(struct tg3 *tp)
  8455. {
  8456. u32 csum, magic;
  8457. __be32 *buf;
  8458. int i, j, k, err = 0, size;
  8459. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8460. return 0;
  8461. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8462. return -EIO;
  8463. if (magic == TG3_EEPROM_MAGIC)
  8464. size = NVRAM_TEST_SIZE;
  8465. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8466. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8467. TG3_EEPROM_SB_FORMAT_1) {
  8468. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8469. case TG3_EEPROM_SB_REVISION_0:
  8470. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8471. break;
  8472. case TG3_EEPROM_SB_REVISION_2:
  8473. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8474. break;
  8475. case TG3_EEPROM_SB_REVISION_3:
  8476. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8477. break;
  8478. default:
  8479. return 0;
  8480. }
  8481. } else
  8482. return 0;
  8483. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8484. size = NVRAM_SELFBOOT_HW_SIZE;
  8485. else
  8486. return -EIO;
  8487. buf = kmalloc(size, GFP_KERNEL);
  8488. if (buf == NULL)
  8489. return -ENOMEM;
  8490. err = -EIO;
  8491. for (i = 0, j = 0; i < size; i += 4, j++) {
  8492. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8493. if (err)
  8494. break;
  8495. }
  8496. if (i < size)
  8497. goto out;
  8498. /* Selfboot format */
  8499. magic = be32_to_cpu(buf[0]);
  8500. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8501. TG3_EEPROM_MAGIC_FW) {
  8502. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8503. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8504. TG3_EEPROM_SB_REVISION_2) {
  8505. /* For rev 2, the csum doesn't include the MBA. */
  8506. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8507. csum8 += buf8[i];
  8508. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8509. csum8 += buf8[i];
  8510. } else {
  8511. for (i = 0; i < size; i++)
  8512. csum8 += buf8[i];
  8513. }
  8514. if (csum8 == 0) {
  8515. err = 0;
  8516. goto out;
  8517. }
  8518. err = -EIO;
  8519. goto out;
  8520. }
  8521. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8522. TG3_EEPROM_MAGIC_HW) {
  8523. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8524. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8525. u8 *buf8 = (u8 *) buf;
  8526. /* Separate the parity bits and the data bytes. */
  8527. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8528. if ((i == 0) || (i == 8)) {
  8529. int l;
  8530. u8 msk;
  8531. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8532. parity[k++] = buf8[i] & msk;
  8533. i++;
  8534. } else if (i == 16) {
  8535. int l;
  8536. u8 msk;
  8537. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8538. parity[k++] = buf8[i] & msk;
  8539. i++;
  8540. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8541. parity[k++] = buf8[i] & msk;
  8542. i++;
  8543. }
  8544. data[j++] = buf8[i];
  8545. }
  8546. err = -EIO;
  8547. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8548. u8 hw8 = hweight8(data[i]);
  8549. if ((hw8 & 0x1) && parity[i])
  8550. goto out;
  8551. else if (!(hw8 & 0x1) && !parity[i])
  8552. goto out;
  8553. }
  8554. err = 0;
  8555. goto out;
  8556. }
  8557. /* Bootstrap checksum at offset 0x10 */
  8558. csum = calc_crc((unsigned char *) buf, 0x10);
  8559. if (csum != be32_to_cpu(buf[0x10/4]))
  8560. goto out;
  8561. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8562. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8563. if (csum != be32_to_cpu(buf[0xfc/4]))
  8564. goto out;
  8565. err = 0;
  8566. out:
  8567. kfree(buf);
  8568. return err;
  8569. }
  8570. #define TG3_SERDES_TIMEOUT_SEC 2
  8571. #define TG3_COPPER_TIMEOUT_SEC 6
  8572. static int tg3_test_link(struct tg3 *tp)
  8573. {
  8574. int i, max;
  8575. if (!netif_running(tp->dev))
  8576. return -ENODEV;
  8577. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8578. max = TG3_SERDES_TIMEOUT_SEC;
  8579. else
  8580. max = TG3_COPPER_TIMEOUT_SEC;
  8581. for (i = 0; i < max; i++) {
  8582. if (netif_carrier_ok(tp->dev))
  8583. return 0;
  8584. if (msleep_interruptible(1000))
  8585. break;
  8586. }
  8587. return -EIO;
  8588. }
  8589. /* Only test the commonly used registers */
  8590. static int tg3_test_registers(struct tg3 *tp)
  8591. {
  8592. int i, is_5705, is_5750;
  8593. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8594. static struct {
  8595. u16 offset;
  8596. u16 flags;
  8597. #define TG3_FL_5705 0x1
  8598. #define TG3_FL_NOT_5705 0x2
  8599. #define TG3_FL_NOT_5788 0x4
  8600. #define TG3_FL_NOT_5750 0x8
  8601. u32 read_mask;
  8602. u32 write_mask;
  8603. } reg_tbl[] = {
  8604. /* MAC Control Registers */
  8605. { MAC_MODE, TG3_FL_NOT_5705,
  8606. 0x00000000, 0x00ef6f8c },
  8607. { MAC_MODE, TG3_FL_5705,
  8608. 0x00000000, 0x01ef6b8c },
  8609. { MAC_STATUS, TG3_FL_NOT_5705,
  8610. 0x03800107, 0x00000000 },
  8611. { MAC_STATUS, TG3_FL_5705,
  8612. 0x03800100, 0x00000000 },
  8613. { MAC_ADDR_0_HIGH, 0x0000,
  8614. 0x00000000, 0x0000ffff },
  8615. { MAC_ADDR_0_LOW, 0x0000,
  8616. 0x00000000, 0xffffffff },
  8617. { MAC_RX_MTU_SIZE, 0x0000,
  8618. 0x00000000, 0x0000ffff },
  8619. { MAC_TX_MODE, 0x0000,
  8620. 0x00000000, 0x00000070 },
  8621. { MAC_TX_LENGTHS, 0x0000,
  8622. 0x00000000, 0x00003fff },
  8623. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8624. 0x00000000, 0x000007fc },
  8625. { MAC_RX_MODE, TG3_FL_5705,
  8626. 0x00000000, 0x000007dc },
  8627. { MAC_HASH_REG_0, 0x0000,
  8628. 0x00000000, 0xffffffff },
  8629. { MAC_HASH_REG_1, 0x0000,
  8630. 0x00000000, 0xffffffff },
  8631. { MAC_HASH_REG_2, 0x0000,
  8632. 0x00000000, 0xffffffff },
  8633. { MAC_HASH_REG_3, 0x0000,
  8634. 0x00000000, 0xffffffff },
  8635. /* Receive Data and Receive BD Initiator Control Registers. */
  8636. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8637. 0x00000000, 0xffffffff },
  8638. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8639. 0x00000000, 0xffffffff },
  8640. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8641. 0x00000000, 0x00000003 },
  8642. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8643. 0x00000000, 0xffffffff },
  8644. { RCVDBDI_STD_BD+0, 0x0000,
  8645. 0x00000000, 0xffffffff },
  8646. { RCVDBDI_STD_BD+4, 0x0000,
  8647. 0x00000000, 0xffffffff },
  8648. { RCVDBDI_STD_BD+8, 0x0000,
  8649. 0x00000000, 0xffff0002 },
  8650. { RCVDBDI_STD_BD+0xc, 0x0000,
  8651. 0x00000000, 0xffffffff },
  8652. /* Receive BD Initiator Control Registers. */
  8653. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8654. 0x00000000, 0xffffffff },
  8655. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8656. 0x00000000, 0x000003ff },
  8657. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8658. 0x00000000, 0xffffffff },
  8659. /* Host Coalescing Control Registers. */
  8660. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8661. 0x00000000, 0x00000004 },
  8662. { HOSTCC_MODE, TG3_FL_5705,
  8663. 0x00000000, 0x000000f6 },
  8664. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8665. 0x00000000, 0xffffffff },
  8666. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8667. 0x00000000, 0x000003ff },
  8668. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8669. 0x00000000, 0xffffffff },
  8670. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8671. 0x00000000, 0x000003ff },
  8672. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8673. 0x00000000, 0xffffffff },
  8674. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8675. 0x00000000, 0x000000ff },
  8676. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8677. 0x00000000, 0xffffffff },
  8678. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8679. 0x00000000, 0x000000ff },
  8680. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8681. 0x00000000, 0xffffffff },
  8682. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8683. 0x00000000, 0xffffffff },
  8684. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8685. 0x00000000, 0xffffffff },
  8686. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8687. 0x00000000, 0x000000ff },
  8688. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8689. 0x00000000, 0xffffffff },
  8690. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8691. 0x00000000, 0x000000ff },
  8692. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8693. 0x00000000, 0xffffffff },
  8694. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8695. 0x00000000, 0xffffffff },
  8696. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8697. 0x00000000, 0xffffffff },
  8698. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8699. 0x00000000, 0xffffffff },
  8700. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8701. 0x00000000, 0xffffffff },
  8702. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8703. 0xffffffff, 0x00000000 },
  8704. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8705. 0xffffffff, 0x00000000 },
  8706. /* Buffer Manager Control Registers. */
  8707. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8708. 0x00000000, 0x007fff80 },
  8709. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8710. 0x00000000, 0x007fffff },
  8711. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8712. 0x00000000, 0x0000003f },
  8713. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8714. 0x00000000, 0x000001ff },
  8715. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8716. 0x00000000, 0x000001ff },
  8717. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8718. 0xffffffff, 0x00000000 },
  8719. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8720. 0xffffffff, 0x00000000 },
  8721. /* Mailbox Registers */
  8722. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8723. 0x00000000, 0x000001ff },
  8724. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8725. 0x00000000, 0x000001ff },
  8726. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8727. 0x00000000, 0x000007ff },
  8728. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8729. 0x00000000, 0x000001ff },
  8730. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8731. };
  8732. is_5705 = is_5750 = 0;
  8733. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8734. is_5705 = 1;
  8735. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8736. is_5750 = 1;
  8737. }
  8738. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8739. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8740. continue;
  8741. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8742. continue;
  8743. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8744. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8745. continue;
  8746. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8747. continue;
  8748. offset = (u32) reg_tbl[i].offset;
  8749. read_mask = reg_tbl[i].read_mask;
  8750. write_mask = reg_tbl[i].write_mask;
  8751. /* Save the original register content */
  8752. save_val = tr32(offset);
  8753. /* Determine the read-only value. */
  8754. read_val = save_val & read_mask;
  8755. /* Write zero to the register, then make sure the read-only bits
  8756. * are not changed and the read/write bits are all zeros.
  8757. */
  8758. tw32(offset, 0);
  8759. val = tr32(offset);
  8760. /* Test the read-only and read/write bits. */
  8761. if (((val & read_mask) != read_val) || (val & write_mask))
  8762. goto out;
  8763. /* Write ones to all the bits defined by RdMask and WrMask, then
  8764. * make sure the read-only bits are not changed and the
  8765. * read/write bits are all ones.
  8766. */
  8767. tw32(offset, read_mask | write_mask);
  8768. val = tr32(offset);
  8769. /* Test the read-only bits. */
  8770. if ((val & read_mask) != read_val)
  8771. goto out;
  8772. /* Test the read/write bits. */
  8773. if ((val & write_mask) != write_mask)
  8774. goto out;
  8775. tw32(offset, save_val);
  8776. }
  8777. return 0;
  8778. out:
  8779. if (netif_msg_hw(tp))
  8780. netdev_err(tp->dev,
  8781. "Register test failed at offset %x\n", offset);
  8782. tw32(offset, save_val);
  8783. return -EIO;
  8784. }
  8785. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8786. {
  8787. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8788. int i;
  8789. u32 j;
  8790. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8791. for (j = 0; j < len; j += 4) {
  8792. u32 val;
  8793. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8794. tg3_read_mem(tp, offset + j, &val);
  8795. if (val != test_pattern[i])
  8796. return -EIO;
  8797. }
  8798. }
  8799. return 0;
  8800. }
  8801. static int tg3_test_memory(struct tg3 *tp)
  8802. {
  8803. static struct mem_entry {
  8804. u32 offset;
  8805. u32 len;
  8806. } mem_tbl_570x[] = {
  8807. { 0x00000000, 0x00b50},
  8808. { 0x00002000, 0x1c000},
  8809. { 0xffffffff, 0x00000}
  8810. }, mem_tbl_5705[] = {
  8811. { 0x00000100, 0x0000c},
  8812. { 0x00000200, 0x00008},
  8813. { 0x00004000, 0x00800},
  8814. { 0x00006000, 0x01000},
  8815. { 0x00008000, 0x02000},
  8816. { 0x00010000, 0x0e000},
  8817. { 0xffffffff, 0x00000}
  8818. }, mem_tbl_5755[] = {
  8819. { 0x00000200, 0x00008},
  8820. { 0x00004000, 0x00800},
  8821. { 0x00006000, 0x00800},
  8822. { 0x00008000, 0x02000},
  8823. { 0x00010000, 0x0c000},
  8824. { 0xffffffff, 0x00000}
  8825. }, mem_tbl_5906[] = {
  8826. { 0x00000200, 0x00008},
  8827. { 0x00004000, 0x00400},
  8828. { 0x00006000, 0x00400},
  8829. { 0x00008000, 0x01000},
  8830. { 0x00010000, 0x01000},
  8831. { 0xffffffff, 0x00000}
  8832. }, mem_tbl_5717[] = {
  8833. { 0x00000200, 0x00008},
  8834. { 0x00010000, 0x0a000},
  8835. { 0x00020000, 0x13c00},
  8836. { 0xffffffff, 0x00000}
  8837. }, mem_tbl_57765[] = {
  8838. { 0x00000200, 0x00008},
  8839. { 0x00004000, 0x00800},
  8840. { 0x00006000, 0x09800},
  8841. { 0x00010000, 0x0a000},
  8842. { 0xffffffff, 0x00000}
  8843. };
  8844. struct mem_entry *mem_tbl;
  8845. int err = 0;
  8846. int i;
  8847. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  8849. mem_tbl = mem_tbl_5717;
  8850. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8851. mem_tbl = mem_tbl_57765;
  8852. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8853. mem_tbl = mem_tbl_5755;
  8854. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8855. mem_tbl = mem_tbl_5906;
  8856. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8857. mem_tbl = mem_tbl_5705;
  8858. else
  8859. mem_tbl = mem_tbl_570x;
  8860. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8861. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  8862. if (err)
  8863. break;
  8864. }
  8865. return err;
  8866. }
  8867. #define TG3_MAC_LOOPBACK 0
  8868. #define TG3_PHY_LOOPBACK 1
  8869. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8870. {
  8871. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8872. u32 desc_idx, coal_now;
  8873. struct sk_buff *skb, *rx_skb;
  8874. u8 *tx_data;
  8875. dma_addr_t map;
  8876. int num_pkts, tx_len, rx_len, i, err;
  8877. struct tg3_rx_buffer_desc *desc;
  8878. struct tg3_napi *tnapi, *rnapi;
  8879. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  8880. tnapi = &tp->napi[0];
  8881. rnapi = &tp->napi[0];
  8882. if (tp->irq_cnt > 1) {
  8883. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  8884. rnapi = &tp->napi[1];
  8885. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  8886. tnapi = &tp->napi[1];
  8887. }
  8888. coal_now = tnapi->coal_now | rnapi->coal_now;
  8889. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8890. /* HW errata - mac loopback fails in some cases on 5780.
  8891. * Normal traffic and PHY loopback are not affected by
  8892. * errata.
  8893. */
  8894. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8895. return 0;
  8896. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8897. MAC_MODE_PORT_INT_LPBACK;
  8898. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8899. mac_mode |= MAC_MODE_LINK_POLARITY;
  8900. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  8901. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8902. else
  8903. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8904. tw32(MAC_MODE, mac_mode);
  8905. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8906. u32 val;
  8907. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  8908. tg3_phy_fet_toggle_apd(tp, false);
  8909. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8910. } else
  8911. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8912. tg3_phy_toggle_automdix(tp, 0);
  8913. tg3_writephy(tp, MII_BMCR, val);
  8914. udelay(40);
  8915. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8916. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  8917. tg3_writephy(tp, MII_TG3_FET_PTEST,
  8918. MII_TG3_FET_PTEST_FRC_TX_LINK |
  8919. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  8920. /* The write needs to be flushed for the AC131 */
  8921. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8922. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  8923. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8924. } else
  8925. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8926. /* reset to prevent losing 1st rx packet intermittently */
  8927. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  8928. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8929. udelay(10);
  8930. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8931. }
  8932. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8933. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  8934. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  8935. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8936. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  8937. mac_mode |= MAC_MODE_LINK_POLARITY;
  8938. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8939. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8940. }
  8941. tw32(MAC_MODE, mac_mode);
  8942. } else {
  8943. return -EINVAL;
  8944. }
  8945. err = -EIO;
  8946. tx_len = 1514;
  8947. skb = netdev_alloc_skb(tp->dev, tx_len);
  8948. if (!skb)
  8949. return -ENOMEM;
  8950. tx_data = skb_put(skb, tx_len);
  8951. memcpy(tx_data, tp->dev->dev_addr, 6);
  8952. memset(tx_data + 6, 0x0, 8);
  8953. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8954. for (i = 14; i < tx_len; i++)
  8955. tx_data[i] = (u8) (i & 0xff);
  8956. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8957. if (pci_dma_mapping_error(tp->pdev, map)) {
  8958. dev_kfree_skb(skb);
  8959. return -EIO;
  8960. }
  8961. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8962. rnapi->coal_now);
  8963. udelay(10);
  8964. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8965. num_pkts = 0;
  8966. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8967. tnapi->tx_prod++;
  8968. num_pkts++;
  8969. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8970. tr32_mailbox(tnapi->prodmbox);
  8971. udelay(10);
  8972. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8973. for (i = 0; i < 35; i++) {
  8974. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8975. coal_now);
  8976. udelay(10);
  8977. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8978. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8979. if ((tx_idx == tnapi->tx_prod) &&
  8980. (rx_idx == (rx_start_idx + num_pkts)))
  8981. break;
  8982. }
  8983. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8984. dev_kfree_skb(skb);
  8985. if (tx_idx != tnapi->tx_prod)
  8986. goto out;
  8987. if (rx_idx != rx_start_idx + num_pkts)
  8988. goto out;
  8989. desc = &rnapi->rx_rcb[rx_start_idx];
  8990. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8991. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8992. if (opaque_key != RXD_OPAQUE_RING_STD)
  8993. goto out;
  8994. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8995. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8996. goto out;
  8997. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8998. if (rx_len != tx_len)
  8999. goto out;
  9000. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9001. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9002. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9003. for (i = 14; i < tx_len; i++) {
  9004. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9005. goto out;
  9006. }
  9007. err = 0;
  9008. /* tg3_free_rings will unmap and free the rx_skb */
  9009. out:
  9010. return err;
  9011. }
  9012. #define TG3_MAC_LOOPBACK_FAILED 1
  9013. #define TG3_PHY_LOOPBACK_FAILED 2
  9014. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9015. TG3_PHY_LOOPBACK_FAILED)
  9016. static int tg3_test_loopback(struct tg3 *tp)
  9017. {
  9018. int err = 0;
  9019. u32 cpmuctrl = 0;
  9020. if (!netif_running(tp->dev))
  9021. return TG3_LOOPBACK_FAILED;
  9022. err = tg3_reset_hw(tp, 1);
  9023. if (err)
  9024. return TG3_LOOPBACK_FAILED;
  9025. /* Turn off gphy autopowerdown. */
  9026. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9027. tg3_phy_toggle_apd(tp, false);
  9028. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9029. int i;
  9030. u32 status;
  9031. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9032. /* Wait for up to 40 microseconds to acquire lock. */
  9033. for (i = 0; i < 4; i++) {
  9034. status = tr32(TG3_CPMU_MUTEX_GNT);
  9035. if (status == CPMU_MUTEX_GNT_DRIVER)
  9036. break;
  9037. udelay(10);
  9038. }
  9039. if (status != CPMU_MUTEX_GNT_DRIVER)
  9040. return TG3_LOOPBACK_FAILED;
  9041. /* Turn off link-based power management. */
  9042. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9043. tw32(TG3_CPMU_CTRL,
  9044. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9045. CPMU_CTRL_LINK_AWARE_MODE));
  9046. }
  9047. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9048. err |= TG3_MAC_LOOPBACK_FAILED;
  9049. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9050. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9051. /* Release the mutex */
  9052. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9053. }
  9054. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9055. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9056. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9057. err |= TG3_PHY_LOOPBACK_FAILED;
  9058. }
  9059. /* Re-enable gphy autopowerdown. */
  9060. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9061. tg3_phy_toggle_apd(tp, true);
  9062. return err;
  9063. }
  9064. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9065. u64 *data)
  9066. {
  9067. struct tg3 *tp = netdev_priv(dev);
  9068. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9069. tg3_set_power_state(tp, PCI_D0);
  9070. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9071. if (tg3_test_nvram(tp) != 0) {
  9072. etest->flags |= ETH_TEST_FL_FAILED;
  9073. data[0] = 1;
  9074. }
  9075. if (tg3_test_link(tp) != 0) {
  9076. etest->flags |= ETH_TEST_FL_FAILED;
  9077. data[1] = 1;
  9078. }
  9079. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9080. int err, err2 = 0, irq_sync = 0;
  9081. if (netif_running(dev)) {
  9082. tg3_phy_stop(tp);
  9083. tg3_netif_stop(tp);
  9084. irq_sync = 1;
  9085. }
  9086. tg3_full_lock(tp, irq_sync);
  9087. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9088. err = tg3_nvram_lock(tp);
  9089. tg3_halt_cpu(tp, RX_CPU_BASE);
  9090. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9091. tg3_halt_cpu(tp, TX_CPU_BASE);
  9092. if (!err)
  9093. tg3_nvram_unlock(tp);
  9094. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9095. tg3_phy_reset(tp);
  9096. if (tg3_test_registers(tp) != 0) {
  9097. etest->flags |= ETH_TEST_FL_FAILED;
  9098. data[2] = 1;
  9099. }
  9100. if (tg3_test_memory(tp) != 0) {
  9101. etest->flags |= ETH_TEST_FL_FAILED;
  9102. data[3] = 1;
  9103. }
  9104. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9105. etest->flags |= ETH_TEST_FL_FAILED;
  9106. tg3_full_unlock(tp);
  9107. if (tg3_test_interrupt(tp) != 0) {
  9108. etest->flags |= ETH_TEST_FL_FAILED;
  9109. data[5] = 1;
  9110. }
  9111. tg3_full_lock(tp, 0);
  9112. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9113. if (netif_running(dev)) {
  9114. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9115. err2 = tg3_restart_hw(tp, 1);
  9116. if (!err2)
  9117. tg3_netif_start(tp);
  9118. }
  9119. tg3_full_unlock(tp);
  9120. if (irq_sync && !err2)
  9121. tg3_phy_start(tp);
  9122. }
  9123. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9124. tg3_set_power_state(tp, PCI_D3hot);
  9125. }
  9126. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9127. {
  9128. struct mii_ioctl_data *data = if_mii(ifr);
  9129. struct tg3 *tp = netdev_priv(dev);
  9130. int err;
  9131. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9132. struct phy_device *phydev;
  9133. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9134. return -EAGAIN;
  9135. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9136. return phy_mii_ioctl(phydev, ifr, cmd);
  9137. }
  9138. switch (cmd) {
  9139. case SIOCGMIIPHY:
  9140. data->phy_id = tp->phy_addr;
  9141. /* fallthru */
  9142. case SIOCGMIIREG: {
  9143. u32 mii_regval;
  9144. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9145. break; /* We have no PHY */
  9146. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9147. return -EAGAIN;
  9148. spin_lock_bh(&tp->lock);
  9149. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9150. spin_unlock_bh(&tp->lock);
  9151. data->val_out = mii_regval;
  9152. return err;
  9153. }
  9154. case SIOCSMIIREG:
  9155. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9156. break; /* We have no PHY */
  9157. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9158. return -EAGAIN;
  9159. spin_lock_bh(&tp->lock);
  9160. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9161. spin_unlock_bh(&tp->lock);
  9162. return err;
  9163. default:
  9164. /* do nothing */
  9165. break;
  9166. }
  9167. return -EOPNOTSUPP;
  9168. }
  9169. #if TG3_VLAN_TAG_USED
  9170. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9171. {
  9172. struct tg3 *tp = netdev_priv(dev);
  9173. if (!netif_running(dev)) {
  9174. tp->vlgrp = grp;
  9175. return;
  9176. }
  9177. tg3_netif_stop(tp);
  9178. tg3_full_lock(tp, 0);
  9179. tp->vlgrp = grp;
  9180. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9181. __tg3_set_rx_mode(dev);
  9182. tg3_netif_start(tp);
  9183. tg3_full_unlock(tp);
  9184. }
  9185. #endif
  9186. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9187. {
  9188. struct tg3 *tp = netdev_priv(dev);
  9189. memcpy(ec, &tp->coal, sizeof(*ec));
  9190. return 0;
  9191. }
  9192. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9193. {
  9194. struct tg3 *tp = netdev_priv(dev);
  9195. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9196. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9197. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9198. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9199. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9200. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9201. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9202. }
  9203. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9204. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9205. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9206. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9207. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9208. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9209. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9210. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9211. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9212. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9213. return -EINVAL;
  9214. /* No rx interrupts will be generated if both are zero */
  9215. if ((ec->rx_coalesce_usecs == 0) &&
  9216. (ec->rx_max_coalesced_frames == 0))
  9217. return -EINVAL;
  9218. /* No tx interrupts will be generated if both are zero */
  9219. if ((ec->tx_coalesce_usecs == 0) &&
  9220. (ec->tx_max_coalesced_frames == 0))
  9221. return -EINVAL;
  9222. /* Only copy relevant parameters, ignore all others. */
  9223. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9224. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9225. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9226. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9227. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9228. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9229. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9230. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9231. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9232. if (netif_running(dev)) {
  9233. tg3_full_lock(tp, 0);
  9234. __tg3_set_coalesce(tp, &tp->coal);
  9235. tg3_full_unlock(tp);
  9236. }
  9237. return 0;
  9238. }
  9239. static const struct ethtool_ops tg3_ethtool_ops = {
  9240. .get_settings = tg3_get_settings,
  9241. .set_settings = tg3_set_settings,
  9242. .get_drvinfo = tg3_get_drvinfo,
  9243. .get_regs_len = tg3_get_regs_len,
  9244. .get_regs = tg3_get_regs,
  9245. .get_wol = tg3_get_wol,
  9246. .set_wol = tg3_set_wol,
  9247. .get_msglevel = tg3_get_msglevel,
  9248. .set_msglevel = tg3_set_msglevel,
  9249. .nway_reset = tg3_nway_reset,
  9250. .get_link = ethtool_op_get_link,
  9251. .get_eeprom_len = tg3_get_eeprom_len,
  9252. .get_eeprom = tg3_get_eeprom,
  9253. .set_eeprom = tg3_set_eeprom,
  9254. .get_ringparam = tg3_get_ringparam,
  9255. .set_ringparam = tg3_set_ringparam,
  9256. .get_pauseparam = tg3_get_pauseparam,
  9257. .set_pauseparam = tg3_set_pauseparam,
  9258. .get_rx_csum = tg3_get_rx_csum,
  9259. .set_rx_csum = tg3_set_rx_csum,
  9260. .set_tx_csum = tg3_set_tx_csum,
  9261. .set_sg = ethtool_op_set_sg,
  9262. .set_tso = tg3_set_tso,
  9263. .self_test = tg3_self_test,
  9264. .get_strings = tg3_get_strings,
  9265. .phys_id = tg3_phys_id,
  9266. .get_ethtool_stats = tg3_get_ethtool_stats,
  9267. .get_coalesce = tg3_get_coalesce,
  9268. .set_coalesce = tg3_set_coalesce,
  9269. .get_sset_count = tg3_get_sset_count,
  9270. };
  9271. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9272. {
  9273. u32 cursize, val, magic;
  9274. tp->nvram_size = EEPROM_CHIP_SIZE;
  9275. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9276. return;
  9277. if ((magic != TG3_EEPROM_MAGIC) &&
  9278. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9279. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9280. return;
  9281. /*
  9282. * Size the chip by reading offsets at increasing powers of two.
  9283. * When we encounter our validation signature, we know the addressing
  9284. * has wrapped around, and thus have our chip size.
  9285. */
  9286. cursize = 0x10;
  9287. while (cursize < tp->nvram_size) {
  9288. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9289. return;
  9290. if (val == magic)
  9291. break;
  9292. cursize <<= 1;
  9293. }
  9294. tp->nvram_size = cursize;
  9295. }
  9296. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9297. {
  9298. u32 val;
  9299. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9300. tg3_nvram_read(tp, 0, &val) != 0)
  9301. return;
  9302. /* Selfboot format */
  9303. if (val != TG3_EEPROM_MAGIC) {
  9304. tg3_get_eeprom_size(tp);
  9305. return;
  9306. }
  9307. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9308. if (val != 0) {
  9309. /* This is confusing. We want to operate on the
  9310. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9311. * call will read from NVRAM and byteswap the data
  9312. * according to the byteswapping settings for all
  9313. * other register accesses. This ensures the data we
  9314. * want will always reside in the lower 16-bits.
  9315. * However, the data in NVRAM is in LE format, which
  9316. * means the data from the NVRAM read will always be
  9317. * opposite the endianness of the CPU. The 16-bit
  9318. * byteswap then brings the data to CPU endianness.
  9319. */
  9320. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9321. return;
  9322. }
  9323. }
  9324. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9325. }
  9326. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9327. {
  9328. u32 nvcfg1;
  9329. nvcfg1 = tr32(NVRAM_CFG1);
  9330. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9331. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9332. } else {
  9333. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9334. tw32(NVRAM_CFG1, nvcfg1);
  9335. }
  9336. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9337. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9338. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9339. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9340. tp->nvram_jedecnum = JEDEC_ATMEL;
  9341. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9342. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9343. break;
  9344. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9345. tp->nvram_jedecnum = JEDEC_ATMEL;
  9346. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9347. break;
  9348. case FLASH_VENDOR_ATMEL_EEPROM:
  9349. tp->nvram_jedecnum = JEDEC_ATMEL;
  9350. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9351. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9352. break;
  9353. case FLASH_VENDOR_ST:
  9354. tp->nvram_jedecnum = JEDEC_ST;
  9355. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9356. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9357. break;
  9358. case FLASH_VENDOR_SAIFUN:
  9359. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9360. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9361. break;
  9362. case FLASH_VENDOR_SST_SMALL:
  9363. case FLASH_VENDOR_SST_LARGE:
  9364. tp->nvram_jedecnum = JEDEC_SST;
  9365. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9366. break;
  9367. }
  9368. } else {
  9369. tp->nvram_jedecnum = JEDEC_ATMEL;
  9370. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9371. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9372. }
  9373. }
  9374. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9375. {
  9376. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9377. case FLASH_5752PAGE_SIZE_256:
  9378. tp->nvram_pagesize = 256;
  9379. break;
  9380. case FLASH_5752PAGE_SIZE_512:
  9381. tp->nvram_pagesize = 512;
  9382. break;
  9383. case FLASH_5752PAGE_SIZE_1K:
  9384. tp->nvram_pagesize = 1024;
  9385. break;
  9386. case FLASH_5752PAGE_SIZE_2K:
  9387. tp->nvram_pagesize = 2048;
  9388. break;
  9389. case FLASH_5752PAGE_SIZE_4K:
  9390. tp->nvram_pagesize = 4096;
  9391. break;
  9392. case FLASH_5752PAGE_SIZE_264:
  9393. tp->nvram_pagesize = 264;
  9394. break;
  9395. case FLASH_5752PAGE_SIZE_528:
  9396. tp->nvram_pagesize = 528;
  9397. break;
  9398. }
  9399. }
  9400. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9401. {
  9402. u32 nvcfg1;
  9403. nvcfg1 = tr32(NVRAM_CFG1);
  9404. /* NVRAM protection for TPM */
  9405. if (nvcfg1 & (1 << 27))
  9406. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9407. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9408. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9409. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9410. tp->nvram_jedecnum = JEDEC_ATMEL;
  9411. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9412. break;
  9413. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9414. tp->nvram_jedecnum = JEDEC_ATMEL;
  9415. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9416. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9417. break;
  9418. case FLASH_5752VENDOR_ST_M45PE10:
  9419. case FLASH_5752VENDOR_ST_M45PE20:
  9420. case FLASH_5752VENDOR_ST_M45PE40:
  9421. tp->nvram_jedecnum = JEDEC_ST;
  9422. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9423. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9424. break;
  9425. }
  9426. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9427. tg3_nvram_get_pagesize(tp, nvcfg1);
  9428. } else {
  9429. /* For eeprom, set pagesize to maximum eeprom size */
  9430. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9431. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9432. tw32(NVRAM_CFG1, nvcfg1);
  9433. }
  9434. }
  9435. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9436. {
  9437. u32 nvcfg1, protect = 0;
  9438. nvcfg1 = tr32(NVRAM_CFG1);
  9439. /* NVRAM protection for TPM */
  9440. if (nvcfg1 & (1 << 27)) {
  9441. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9442. protect = 1;
  9443. }
  9444. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9445. switch (nvcfg1) {
  9446. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9447. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9448. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9449. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9450. tp->nvram_jedecnum = JEDEC_ATMEL;
  9451. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9452. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9453. tp->nvram_pagesize = 264;
  9454. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9455. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9456. tp->nvram_size = (protect ? 0x3e200 :
  9457. TG3_NVRAM_SIZE_512KB);
  9458. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9459. tp->nvram_size = (protect ? 0x1f200 :
  9460. TG3_NVRAM_SIZE_256KB);
  9461. else
  9462. tp->nvram_size = (protect ? 0x1f200 :
  9463. TG3_NVRAM_SIZE_128KB);
  9464. break;
  9465. case FLASH_5752VENDOR_ST_M45PE10:
  9466. case FLASH_5752VENDOR_ST_M45PE20:
  9467. case FLASH_5752VENDOR_ST_M45PE40:
  9468. tp->nvram_jedecnum = JEDEC_ST;
  9469. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9470. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9471. tp->nvram_pagesize = 256;
  9472. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9473. tp->nvram_size = (protect ?
  9474. TG3_NVRAM_SIZE_64KB :
  9475. TG3_NVRAM_SIZE_128KB);
  9476. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9477. tp->nvram_size = (protect ?
  9478. TG3_NVRAM_SIZE_64KB :
  9479. TG3_NVRAM_SIZE_256KB);
  9480. else
  9481. tp->nvram_size = (protect ?
  9482. TG3_NVRAM_SIZE_128KB :
  9483. TG3_NVRAM_SIZE_512KB);
  9484. break;
  9485. }
  9486. }
  9487. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9488. {
  9489. u32 nvcfg1;
  9490. nvcfg1 = tr32(NVRAM_CFG1);
  9491. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9492. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9493. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9494. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9495. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9496. tp->nvram_jedecnum = JEDEC_ATMEL;
  9497. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9498. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9499. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9500. tw32(NVRAM_CFG1, nvcfg1);
  9501. break;
  9502. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9503. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9504. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9505. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9506. tp->nvram_jedecnum = JEDEC_ATMEL;
  9507. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9508. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9509. tp->nvram_pagesize = 264;
  9510. break;
  9511. case FLASH_5752VENDOR_ST_M45PE10:
  9512. case FLASH_5752VENDOR_ST_M45PE20:
  9513. case FLASH_5752VENDOR_ST_M45PE40:
  9514. tp->nvram_jedecnum = JEDEC_ST;
  9515. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9516. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9517. tp->nvram_pagesize = 256;
  9518. break;
  9519. }
  9520. }
  9521. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9522. {
  9523. u32 nvcfg1, protect = 0;
  9524. nvcfg1 = tr32(NVRAM_CFG1);
  9525. /* NVRAM protection for TPM */
  9526. if (nvcfg1 & (1 << 27)) {
  9527. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9528. protect = 1;
  9529. }
  9530. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9531. switch (nvcfg1) {
  9532. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9533. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9534. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9535. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9536. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9537. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9538. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9539. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9540. tp->nvram_jedecnum = JEDEC_ATMEL;
  9541. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9542. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9543. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9544. tp->nvram_pagesize = 256;
  9545. break;
  9546. case FLASH_5761VENDOR_ST_A_M45PE20:
  9547. case FLASH_5761VENDOR_ST_A_M45PE40:
  9548. case FLASH_5761VENDOR_ST_A_M45PE80:
  9549. case FLASH_5761VENDOR_ST_A_M45PE16:
  9550. case FLASH_5761VENDOR_ST_M_M45PE20:
  9551. case FLASH_5761VENDOR_ST_M_M45PE40:
  9552. case FLASH_5761VENDOR_ST_M_M45PE80:
  9553. case FLASH_5761VENDOR_ST_M_M45PE16:
  9554. tp->nvram_jedecnum = JEDEC_ST;
  9555. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9556. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9557. tp->nvram_pagesize = 256;
  9558. break;
  9559. }
  9560. if (protect) {
  9561. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9562. } else {
  9563. switch (nvcfg1) {
  9564. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9565. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9566. case FLASH_5761VENDOR_ST_A_M45PE16:
  9567. case FLASH_5761VENDOR_ST_M_M45PE16:
  9568. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9569. break;
  9570. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9571. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9572. case FLASH_5761VENDOR_ST_A_M45PE80:
  9573. case FLASH_5761VENDOR_ST_M_M45PE80:
  9574. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9575. break;
  9576. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9577. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9578. case FLASH_5761VENDOR_ST_A_M45PE40:
  9579. case FLASH_5761VENDOR_ST_M_M45PE40:
  9580. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9581. break;
  9582. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9583. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9584. case FLASH_5761VENDOR_ST_A_M45PE20:
  9585. case FLASH_5761VENDOR_ST_M_M45PE20:
  9586. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9587. break;
  9588. }
  9589. }
  9590. }
  9591. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9592. {
  9593. tp->nvram_jedecnum = JEDEC_ATMEL;
  9594. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9595. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9596. }
  9597. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9598. {
  9599. u32 nvcfg1;
  9600. nvcfg1 = tr32(NVRAM_CFG1);
  9601. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9602. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9603. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9604. tp->nvram_jedecnum = JEDEC_ATMEL;
  9605. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9606. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9607. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9608. tw32(NVRAM_CFG1, nvcfg1);
  9609. return;
  9610. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9611. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9612. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9613. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9614. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9615. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9616. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9617. tp->nvram_jedecnum = JEDEC_ATMEL;
  9618. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9619. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9620. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9621. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9622. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9623. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9624. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9625. break;
  9626. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9627. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9628. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9629. break;
  9630. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9631. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9632. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9633. break;
  9634. }
  9635. break;
  9636. case FLASH_5752VENDOR_ST_M45PE10:
  9637. case FLASH_5752VENDOR_ST_M45PE20:
  9638. case FLASH_5752VENDOR_ST_M45PE40:
  9639. tp->nvram_jedecnum = JEDEC_ST;
  9640. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9641. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9642. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9643. case FLASH_5752VENDOR_ST_M45PE10:
  9644. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9645. break;
  9646. case FLASH_5752VENDOR_ST_M45PE20:
  9647. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9648. break;
  9649. case FLASH_5752VENDOR_ST_M45PE40:
  9650. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9651. break;
  9652. }
  9653. break;
  9654. default:
  9655. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9656. return;
  9657. }
  9658. tg3_nvram_get_pagesize(tp, nvcfg1);
  9659. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9660. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9661. }
  9662. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9663. {
  9664. u32 nvcfg1;
  9665. nvcfg1 = tr32(NVRAM_CFG1);
  9666. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9667. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9668. case FLASH_5717VENDOR_MICRO_EEPROM:
  9669. tp->nvram_jedecnum = JEDEC_ATMEL;
  9670. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9671. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9672. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9673. tw32(NVRAM_CFG1, nvcfg1);
  9674. return;
  9675. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9676. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9677. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9678. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9679. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9680. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9681. case FLASH_5717VENDOR_ATMEL_45USPT:
  9682. tp->nvram_jedecnum = JEDEC_ATMEL;
  9683. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9684. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9685. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9686. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9687. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9688. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9689. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9690. break;
  9691. default:
  9692. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9693. break;
  9694. }
  9695. break;
  9696. case FLASH_5717VENDOR_ST_M_M25PE10:
  9697. case FLASH_5717VENDOR_ST_A_M25PE10:
  9698. case FLASH_5717VENDOR_ST_M_M45PE10:
  9699. case FLASH_5717VENDOR_ST_A_M45PE10:
  9700. case FLASH_5717VENDOR_ST_M_M25PE20:
  9701. case FLASH_5717VENDOR_ST_A_M25PE20:
  9702. case FLASH_5717VENDOR_ST_M_M45PE20:
  9703. case FLASH_5717VENDOR_ST_A_M45PE20:
  9704. case FLASH_5717VENDOR_ST_25USPT:
  9705. case FLASH_5717VENDOR_ST_45USPT:
  9706. tp->nvram_jedecnum = JEDEC_ST;
  9707. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9708. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9709. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9710. case FLASH_5717VENDOR_ST_M_M25PE20:
  9711. case FLASH_5717VENDOR_ST_A_M25PE20:
  9712. case FLASH_5717VENDOR_ST_M_M45PE20:
  9713. case FLASH_5717VENDOR_ST_A_M45PE20:
  9714. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9715. break;
  9716. default:
  9717. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9718. break;
  9719. }
  9720. break;
  9721. default:
  9722. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9723. return;
  9724. }
  9725. tg3_nvram_get_pagesize(tp, nvcfg1);
  9726. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9727. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9728. }
  9729. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9730. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9731. {
  9732. tw32_f(GRC_EEPROM_ADDR,
  9733. (EEPROM_ADDR_FSM_RESET |
  9734. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9735. EEPROM_ADDR_CLKPERD_SHIFT)));
  9736. msleep(1);
  9737. /* Enable seeprom accesses. */
  9738. tw32_f(GRC_LOCAL_CTRL,
  9739. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9740. udelay(100);
  9741. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9742. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9743. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9744. if (tg3_nvram_lock(tp)) {
  9745. netdev_warn(tp->dev,
  9746. "Cannot get nvram lock, %s failed\n",
  9747. __func__);
  9748. return;
  9749. }
  9750. tg3_enable_nvram_access(tp);
  9751. tp->nvram_size = 0;
  9752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9753. tg3_get_5752_nvram_info(tp);
  9754. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9755. tg3_get_5755_nvram_info(tp);
  9756. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9757. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9758. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9759. tg3_get_5787_nvram_info(tp);
  9760. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9761. tg3_get_5761_nvram_info(tp);
  9762. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9763. tg3_get_5906_nvram_info(tp);
  9764. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9765. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9766. tg3_get_57780_nvram_info(tp);
  9767. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9768. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9769. tg3_get_5717_nvram_info(tp);
  9770. else
  9771. tg3_get_nvram_info(tp);
  9772. if (tp->nvram_size == 0)
  9773. tg3_get_nvram_size(tp);
  9774. tg3_disable_nvram_access(tp);
  9775. tg3_nvram_unlock(tp);
  9776. } else {
  9777. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9778. tg3_get_eeprom_size(tp);
  9779. }
  9780. }
  9781. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9782. u32 offset, u32 len, u8 *buf)
  9783. {
  9784. int i, j, rc = 0;
  9785. u32 val;
  9786. for (i = 0; i < len; i += 4) {
  9787. u32 addr;
  9788. __be32 data;
  9789. addr = offset + i;
  9790. memcpy(&data, buf + i, 4);
  9791. /*
  9792. * The SEEPROM interface expects the data to always be opposite
  9793. * the native endian format. We accomplish this by reversing
  9794. * all the operations that would have been performed on the
  9795. * data from a call to tg3_nvram_read_be32().
  9796. */
  9797. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9798. val = tr32(GRC_EEPROM_ADDR);
  9799. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9800. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9801. EEPROM_ADDR_READ);
  9802. tw32(GRC_EEPROM_ADDR, val |
  9803. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9804. (addr & EEPROM_ADDR_ADDR_MASK) |
  9805. EEPROM_ADDR_START |
  9806. EEPROM_ADDR_WRITE);
  9807. for (j = 0; j < 1000; j++) {
  9808. val = tr32(GRC_EEPROM_ADDR);
  9809. if (val & EEPROM_ADDR_COMPLETE)
  9810. break;
  9811. msleep(1);
  9812. }
  9813. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9814. rc = -EBUSY;
  9815. break;
  9816. }
  9817. }
  9818. return rc;
  9819. }
  9820. /* offset and length are dword aligned */
  9821. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9822. u8 *buf)
  9823. {
  9824. int ret = 0;
  9825. u32 pagesize = tp->nvram_pagesize;
  9826. u32 pagemask = pagesize - 1;
  9827. u32 nvram_cmd;
  9828. u8 *tmp;
  9829. tmp = kmalloc(pagesize, GFP_KERNEL);
  9830. if (tmp == NULL)
  9831. return -ENOMEM;
  9832. while (len) {
  9833. int j;
  9834. u32 phy_addr, page_off, size;
  9835. phy_addr = offset & ~pagemask;
  9836. for (j = 0; j < pagesize; j += 4) {
  9837. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9838. (__be32 *) (tmp + j));
  9839. if (ret)
  9840. break;
  9841. }
  9842. if (ret)
  9843. break;
  9844. page_off = offset & pagemask;
  9845. size = pagesize;
  9846. if (len < size)
  9847. size = len;
  9848. len -= size;
  9849. memcpy(tmp + page_off, buf, size);
  9850. offset = offset + (pagesize - page_off);
  9851. tg3_enable_nvram_access(tp);
  9852. /*
  9853. * Before we can erase the flash page, we need
  9854. * to issue a special "write enable" command.
  9855. */
  9856. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9857. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9858. break;
  9859. /* Erase the target page */
  9860. tw32(NVRAM_ADDR, phy_addr);
  9861. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9862. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9863. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9864. break;
  9865. /* Issue another write enable to start the write. */
  9866. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9867. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9868. break;
  9869. for (j = 0; j < pagesize; j += 4) {
  9870. __be32 data;
  9871. data = *((__be32 *) (tmp + j));
  9872. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9873. tw32(NVRAM_ADDR, phy_addr + j);
  9874. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9875. NVRAM_CMD_WR;
  9876. if (j == 0)
  9877. nvram_cmd |= NVRAM_CMD_FIRST;
  9878. else if (j == (pagesize - 4))
  9879. nvram_cmd |= NVRAM_CMD_LAST;
  9880. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9881. break;
  9882. }
  9883. if (ret)
  9884. break;
  9885. }
  9886. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9887. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9888. kfree(tmp);
  9889. return ret;
  9890. }
  9891. /* offset and length are dword aligned */
  9892. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9893. u8 *buf)
  9894. {
  9895. int i, ret = 0;
  9896. for (i = 0; i < len; i += 4, offset += 4) {
  9897. u32 page_off, phy_addr, nvram_cmd;
  9898. __be32 data;
  9899. memcpy(&data, buf + i, 4);
  9900. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9901. page_off = offset % tp->nvram_pagesize;
  9902. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9903. tw32(NVRAM_ADDR, phy_addr);
  9904. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9905. if (page_off == 0 || i == 0)
  9906. nvram_cmd |= NVRAM_CMD_FIRST;
  9907. if (page_off == (tp->nvram_pagesize - 4))
  9908. nvram_cmd |= NVRAM_CMD_LAST;
  9909. if (i == (len - 4))
  9910. nvram_cmd |= NVRAM_CMD_LAST;
  9911. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9912. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9913. (tp->nvram_jedecnum == JEDEC_ST) &&
  9914. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9915. if ((ret = tg3_nvram_exec_cmd(tp,
  9916. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9917. NVRAM_CMD_DONE)))
  9918. break;
  9919. }
  9920. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9921. /* We always do complete word writes to eeprom. */
  9922. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9923. }
  9924. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9925. break;
  9926. }
  9927. return ret;
  9928. }
  9929. /* offset and length are dword aligned */
  9930. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9931. {
  9932. int ret;
  9933. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9934. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9935. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9936. udelay(40);
  9937. }
  9938. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9939. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9940. } else {
  9941. u32 grc_mode;
  9942. ret = tg3_nvram_lock(tp);
  9943. if (ret)
  9944. return ret;
  9945. tg3_enable_nvram_access(tp);
  9946. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9947. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9948. tw32(NVRAM_WRITE1, 0x406);
  9949. grc_mode = tr32(GRC_MODE);
  9950. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9951. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9952. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9953. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9954. buf);
  9955. } else {
  9956. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9957. buf);
  9958. }
  9959. grc_mode = tr32(GRC_MODE);
  9960. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9961. tg3_disable_nvram_access(tp);
  9962. tg3_nvram_unlock(tp);
  9963. }
  9964. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9965. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9966. udelay(40);
  9967. }
  9968. return ret;
  9969. }
  9970. struct subsys_tbl_ent {
  9971. u16 subsys_vendor, subsys_devid;
  9972. u32 phy_id;
  9973. };
  9974. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  9975. /* Broadcom boards. */
  9976. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9977. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  9978. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9979. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  9980. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9981. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  9982. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9983. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  9984. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9985. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  9986. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9987. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  9988. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9989. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  9990. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9991. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  9992. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9993. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  9994. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9995. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  9996. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9997. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  9998. /* 3com boards. */
  9999. { TG3PCI_SUBVENDOR_ID_3COM,
  10000. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10001. { TG3PCI_SUBVENDOR_ID_3COM,
  10002. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10003. { TG3PCI_SUBVENDOR_ID_3COM,
  10004. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10005. { TG3PCI_SUBVENDOR_ID_3COM,
  10006. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10007. { TG3PCI_SUBVENDOR_ID_3COM,
  10008. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10009. /* DELL boards. */
  10010. { TG3PCI_SUBVENDOR_ID_DELL,
  10011. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10012. { TG3PCI_SUBVENDOR_ID_DELL,
  10013. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10014. { TG3PCI_SUBVENDOR_ID_DELL,
  10015. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10016. { TG3PCI_SUBVENDOR_ID_DELL,
  10017. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10018. /* Compaq boards. */
  10019. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10020. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10021. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10022. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10023. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10024. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10025. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10026. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10027. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10028. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10029. /* IBM boards. */
  10030. { TG3PCI_SUBVENDOR_ID_IBM,
  10031. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10032. };
  10033. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10034. {
  10035. int i;
  10036. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10037. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10038. tp->pdev->subsystem_vendor) &&
  10039. (subsys_id_to_phy_id[i].subsys_devid ==
  10040. tp->pdev->subsystem_device))
  10041. return &subsys_id_to_phy_id[i];
  10042. }
  10043. return NULL;
  10044. }
  10045. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10046. {
  10047. u32 val;
  10048. u16 pmcsr;
  10049. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10050. * so need make sure we're in D0.
  10051. */
  10052. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10053. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10054. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10055. msleep(1);
  10056. /* Make sure register accesses (indirect or otherwise)
  10057. * will function correctly.
  10058. */
  10059. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10060. tp->misc_host_ctrl);
  10061. /* The memory arbiter has to be enabled in order for SRAM accesses
  10062. * to succeed. Normally on powerup the tg3 chip firmware will make
  10063. * sure it is enabled, but other entities such as system netboot
  10064. * code might disable it.
  10065. */
  10066. val = tr32(MEMARB_MODE);
  10067. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10068. tp->phy_id = TG3_PHY_ID_INVALID;
  10069. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10070. /* Assume an onboard device and WOL capable by default. */
  10071. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10072. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10073. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10074. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10075. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10076. }
  10077. val = tr32(VCPU_CFGSHDW);
  10078. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10079. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10080. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10081. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10082. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10083. goto done;
  10084. }
  10085. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10086. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10087. u32 nic_cfg, led_cfg;
  10088. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10089. int eeprom_phy_serdes = 0;
  10090. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10091. tp->nic_sram_data_cfg = nic_cfg;
  10092. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10093. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10094. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10095. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10096. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10097. (ver > 0) && (ver < 0x100))
  10098. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10099. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10100. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10101. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10102. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10103. eeprom_phy_serdes = 1;
  10104. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10105. if (nic_phy_id != 0) {
  10106. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10107. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10108. eeprom_phy_id = (id1 >> 16) << 10;
  10109. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10110. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10111. } else
  10112. eeprom_phy_id = 0;
  10113. tp->phy_id = eeprom_phy_id;
  10114. if (eeprom_phy_serdes) {
  10115. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10116. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10117. else
  10118. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10119. }
  10120. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10121. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10122. SHASTA_EXT_LED_MODE_MASK);
  10123. else
  10124. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10125. switch (led_cfg) {
  10126. default:
  10127. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10128. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10129. break;
  10130. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10131. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10132. break;
  10133. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10134. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10135. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10136. * read on some older 5700/5701 bootcode.
  10137. */
  10138. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10139. ASIC_REV_5700 ||
  10140. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10141. ASIC_REV_5701)
  10142. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10143. break;
  10144. case SHASTA_EXT_LED_SHARED:
  10145. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10146. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10147. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10148. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10149. LED_CTRL_MODE_PHY_2);
  10150. break;
  10151. case SHASTA_EXT_LED_MAC:
  10152. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10153. break;
  10154. case SHASTA_EXT_LED_COMBO:
  10155. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10156. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10157. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10158. LED_CTRL_MODE_PHY_2);
  10159. break;
  10160. }
  10161. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10162. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10163. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10164. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10165. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10166. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10167. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10168. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10169. if ((tp->pdev->subsystem_vendor ==
  10170. PCI_VENDOR_ID_ARIMA) &&
  10171. (tp->pdev->subsystem_device == 0x205a ||
  10172. tp->pdev->subsystem_device == 0x2063))
  10173. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10174. } else {
  10175. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10176. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10177. }
  10178. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10179. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10180. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10181. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10182. }
  10183. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10184. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10185. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10186. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10187. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10188. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10189. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10190. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10191. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10192. if (cfg2 & (1 << 17))
  10193. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10194. /* serdes signal pre-emphasis in register 0x590 set by */
  10195. /* bootcode if bit 18 is set */
  10196. if (cfg2 & (1 << 18))
  10197. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10198. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10199. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10200. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10201. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10202. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10203. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10204. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  10205. u32 cfg3;
  10206. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10207. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10208. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10209. }
  10210. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10211. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10212. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10213. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10214. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10215. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10216. }
  10217. done:
  10218. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10219. device_set_wakeup_enable(&tp->pdev->dev,
  10220. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10221. }
  10222. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10223. {
  10224. int i;
  10225. u32 val;
  10226. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10227. tw32(OTP_CTRL, cmd);
  10228. /* Wait for up to 1 ms for command to execute. */
  10229. for (i = 0; i < 100; i++) {
  10230. val = tr32(OTP_STATUS);
  10231. if (val & OTP_STATUS_CMD_DONE)
  10232. break;
  10233. udelay(10);
  10234. }
  10235. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10236. }
  10237. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10238. * configuration is a 32-bit value that straddles the alignment boundary.
  10239. * We do two 32-bit reads and then shift and merge the results.
  10240. */
  10241. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10242. {
  10243. u32 bhalf_otp, thalf_otp;
  10244. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10245. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10246. return 0;
  10247. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10248. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10249. return 0;
  10250. thalf_otp = tr32(OTP_READ_DATA);
  10251. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10252. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10253. return 0;
  10254. bhalf_otp = tr32(OTP_READ_DATA);
  10255. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10256. }
  10257. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10258. {
  10259. u32 hw_phy_id_1, hw_phy_id_2;
  10260. u32 hw_phy_id, hw_phy_id_masked;
  10261. int err;
  10262. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10263. return tg3_phy_init(tp);
  10264. /* Reading the PHY ID register can conflict with ASF
  10265. * firmware access to the PHY hardware.
  10266. */
  10267. err = 0;
  10268. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10269. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10270. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10271. } else {
  10272. /* Now read the physical PHY_ID from the chip and verify
  10273. * that it is sane. If it doesn't look good, we fall back
  10274. * to either the hard-coded table based PHY_ID and failing
  10275. * that the value found in the eeprom area.
  10276. */
  10277. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10278. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10279. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10280. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10281. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10282. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10283. }
  10284. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10285. tp->phy_id = hw_phy_id;
  10286. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10287. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10288. else
  10289. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10290. } else {
  10291. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10292. /* Do nothing, phy ID already set up in
  10293. * tg3_get_eeprom_hw_cfg().
  10294. */
  10295. } else {
  10296. struct subsys_tbl_ent *p;
  10297. /* No eeprom signature? Try the hardcoded
  10298. * subsys device table.
  10299. */
  10300. p = tg3_lookup_by_subsys(tp);
  10301. if (!p)
  10302. return -ENODEV;
  10303. tp->phy_id = p->phy_id;
  10304. if (!tp->phy_id ||
  10305. tp->phy_id == TG3_PHY_ID_BCM8002)
  10306. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10307. }
  10308. }
  10309. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10310. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10311. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10312. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10313. tg3_readphy(tp, MII_BMSR, &bmsr);
  10314. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10315. (bmsr & BMSR_LSTATUS))
  10316. goto skip_phy_reset;
  10317. err = tg3_phy_reset(tp);
  10318. if (err)
  10319. return err;
  10320. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10321. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10322. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10323. tg3_ctrl = 0;
  10324. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10325. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10326. MII_TG3_CTRL_ADV_1000_FULL);
  10327. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10328. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10329. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10330. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10331. }
  10332. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10333. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10334. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10335. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10336. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10337. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10338. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10339. tg3_writephy(tp, MII_BMCR,
  10340. BMCR_ANENABLE | BMCR_ANRESTART);
  10341. }
  10342. tg3_phy_set_wirespeed(tp);
  10343. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10344. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10345. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10346. }
  10347. skip_phy_reset:
  10348. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10349. err = tg3_init_5401phy_dsp(tp);
  10350. if (err)
  10351. return err;
  10352. err = tg3_init_5401phy_dsp(tp);
  10353. }
  10354. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10355. tp->link_config.advertising =
  10356. (ADVERTISED_1000baseT_Half |
  10357. ADVERTISED_1000baseT_Full |
  10358. ADVERTISED_Autoneg |
  10359. ADVERTISED_FIBRE);
  10360. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  10361. tp->link_config.advertising &=
  10362. ~(ADVERTISED_1000baseT_Half |
  10363. ADVERTISED_1000baseT_Full);
  10364. return err;
  10365. }
  10366. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10367. {
  10368. u8 *vpd_data;
  10369. unsigned int block_end, rosize, len;
  10370. int j, i = 0;
  10371. u32 magic;
  10372. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10373. tg3_nvram_read(tp, 0x0, &magic))
  10374. goto out_no_vpd;
  10375. vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
  10376. if (!vpd_data)
  10377. goto out_no_vpd;
  10378. if (magic == TG3_EEPROM_MAGIC) {
  10379. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10380. u32 tmp;
  10381. /* The data is in little-endian format in NVRAM.
  10382. * Use the big-endian read routines to preserve
  10383. * the byte order as it exists in NVRAM.
  10384. */
  10385. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10386. goto out_not_found;
  10387. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10388. }
  10389. } else {
  10390. ssize_t cnt;
  10391. unsigned int pos = 0;
  10392. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10393. cnt = pci_read_vpd(tp->pdev, pos,
  10394. TG3_NVM_VPD_LEN - pos,
  10395. &vpd_data[pos]);
  10396. if (cnt == -ETIMEDOUT || -EINTR)
  10397. cnt = 0;
  10398. else if (cnt < 0)
  10399. goto out_not_found;
  10400. }
  10401. if (pos != TG3_NVM_VPD_LEN)
  10402. goto out_not_found;
  10403. }
  10404. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10405. PCI_VPD_LRDT_RO_DATA);
  10406. if (i < 0)
  10407. goto out_not_found;
  10408. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10409. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10410. i += PCI_VPD_LRDT_TAG_SIZE;
  10411. if (block_end > TG3_NVM_VPD_LEN)
  10412. goto out_not_found;
  10413. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10414. PCI_VPD_RO_KEYWORD_MFR_ID);
  10415. if (j > 0) {
  10416. len = pci_vpd_info_field_size(&vpd_data[j]);
  10417. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10418. if (j + len > block_end || len != 4 ||
  10419. memcmp(&vpd_data[j], "1028", 4))
  10420. goto partno;
  10421. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10422. PCI_VPD_RO_KEYWORD_VENDOR0);
  10423. if (j < 0)
  10424. goto partno;
  10425. len = pci_vpd_info_field_size(&vpd_data[j]);
  10426. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10427. if (j + len > block_end)
  10428. goto partno;
  10429. memcpy(tp->fw_ver, &vpd_data[j], len);
  10430. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10431. }
  10432. partno:
  10433. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10434. PCI_VPD_RO_KEYWORD_PARTNO);
  10435. if (i < 0)
  10436. goto out_not_found;
  10437. len = pci_vpd_info_field_size(&vpd_data[i]);
  10438. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10439. if (len > TG3_BPN_SIZE ||
  10440. (len + i) > TG3_NVM_VPD_LEN)
  10441. goto out_not_found;
  10442. memcpy(tp->board_part_number, &vpd_data[i], len);
  10443. out_not_found:
  10444. kfree(vpd_data);
  10445. if (tp->board_part_number[0])
  10446. return;
  10447. out_no_vpd:
  10448. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10449. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10450. strcpy(tp->board_part_number, "BCM5717");
  10451. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10452. strcpy(tp->board_part_number, "BCM5718");
  10453. else
  10454. goto nomatch;
  10455. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10456. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10457. strcpy(tp->board_part_number, "BCM57780");
  10458. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10459. strcpy(tp->board_part_number, "BCM57760");
  10460. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10461. strcpy(tp->board_part_number, "BCM57790");
  10462. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10463. strcpy(tp->board_part_number, "BCM57788");
  10464. else
  10465. goto nomatch;
  10466. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10467. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10468. strcpy(tp->board_part_number, "BCM57761");
  10469. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10470. strcpy(tp->board_part_number, "BCM57765");
  10471. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10472. strcpy(tp->board_part_number, "BCM57781");
  10473. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10474. strcpy(tp->board_part_number, "BCM57785");
  10475. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10476. strcpy(tp->board_part_number, "BCM57791");
  10477. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10478. strcpy(tp->board_part_number, "BCM57795");
  10479. else
  10480. goto nomatch;
  10481. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10482. strcpy(tp->board_part_number, "BCM95906");
  10483. } else {
  10484. nomatch:
  10485. strcpy(tp->board_part_number, "none");
  10486. }
  10487. }
  10488. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10489. {
  10490. u32 val;
  10491. if (tg3_nvram_read(tp, offset, &val) ||
  10492. (val & 0xfc000000) != 0x0c000000 ||
  10493. tg3_nvram_read(tp, offset + 4, &val) ||
  10494. val != 0)
  10495. return 0;
  10496. return 1;
  10497. }
  10498. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10499. {
  10500. u32 val, offset, start, ver_offset;
  10501. int i, dst_off;
  10502. bool newver = false;
  10503. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10504. tg3_nvram_read(tp, 0x4, &start))
  10505. return;
  10506. offset = tg3_nvram_logical_addr(tp, offset);
  10507. if (tg3_nvram_read(tp, offset, &val))
  10508. return;
  10509. if ((val & 0xfc000000) == 0x0c000000) {
  10510. if (tg3_nvram_read(tp, offset + 4, &val))
  10511. return;
  10512. if (val == 0)
  10513. newver = true;
  10514. }
  10515. dst_off = strlen(tp->fw_ver);
  10516. if (newver) {
  10517. if (TG3_VER_SIZE - dst_off < 16 ||
  10518. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10519. return;
  10520. offset = offset + ver_offset - start;
  10521. for (i = 0; i < 16; i += 4) {
  10522. __be32 v;
  10523. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10524. return;
  10525. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10526. }
  10527. } else {
  10528. u32 major, minor;
  10529. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10530. return;
  10531. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10532. TG3_NVM_BCVER_MAJSFT;
  10533. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10534. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10535. "v%d.%02d", major, minor);
  10536. }
  10537. }
  10538. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10539. {
  10540. u32 val, major, minor;
  10541. /* Use native endian representation */
  10542. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10543. return;
  10544. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10545. TG3_NVM_HWSB_CFG1_MAJSFT;
  10546. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10547. TG3_NVM_HWSB_CFG1_MINSFT;
  10548. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10549. }
  10550. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10551. {
  10552. u32 offset, major, minor, build;
  10553. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10554. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10555. return;
  10556. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10557. case TG3_EEPROM_SB_REVISION_0:
  10558. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10559. break;
  10560. case TG3_EEPROM_SB_REVISION_2:
  10561. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10562. break;
  10563. case TG3_EEPROM_SB_REVISION_3:
  10564. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10565. break;
  10566. case TG3_EEPROM_SB_REVISION_4:
  10567. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10568. break;
  10569. case TG3_EEPROM_SB_REVISION_5:
  10570. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10571. break;
  10572. default:
  10573. return;
  10574. }
  10575. if (tg3_nvram_read(tp, offset, &val))
  10576. return;
  10577. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10578. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10579. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10580. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10581. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10582. if (minor > 99 || build > 26)
  10583. return;
  10584. offset = strlen(tp->fw_ver);
  10585. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10586. " v%d.%02d", major, minor);
  10587. if (build > 0) {
  10588. offset = strlen(tp->fw_ver);
  10589. if (offset < TG3_VER_SIZE - 1)
  10590. tp->fw_ver[offset] = 'a' + build - 1;
  10591. }
  10592. }
  10593. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10594. {
  10595. u32 val, offset, start;
  10596. int i, vlen;
  10597. for (offset = TG3_NVM_DIR_START;
  10598. offset < TG3_NVM_DIR_END;
  10599. offset += TG3_NVM_DIRENT_SIZE) {
  10600. if (tg3_nvram_read(tp, offset, &val))
  10601. return;
  10602. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10603. break;
  10604. }
  10605. if (offset == TG3_NVM_DIR_END)
  10606. return;
  10607. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10608. start = 0x08000000;
  10609. else if (tg3_nvram_read(tp, offset - 4, &start))
  10610. return;
  10611. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10612. !tg3_fw_img_is_valid(tp, offset) ||
  10613. tg3_nvram_read(tp, offset + 8, &val))
  10614. return;
  10615. offset += val - start;
  10616. vlen = strlen(tp->fw_ver);
  10617. tp->fw_ver[vlen++] = ',';
  10618. tp->fw_ver[vlen++] = ' ';
  10619. for (i = 0; i < 4; i++) {
  10620. __be32 v;
  10621. if (tg3_nvram_read_be32(tp, offset, &v))
  10622. return;
  10623. offset += sizeof(v);
  10624. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10625. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10626. break;
  10627. }
  10628. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10629. vlen += sizeof(v);
  10630. }
  10631. }
  10632. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10633. {
  10634. int vlen;
  10635. u32 apedata;
  10636. char *fwtype;
  10637. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10638. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10639. return;
  10640. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10641. if (apedata != APE_SEG_SIG_MAGIC)
  10642. return;
  10643. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10644. if (!(apedata & APE_FW_STATUS_READY))
  10645. return;
  10646. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10647. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  10648. tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
  10649. fwtype = "NCSI";
  10650. } else {
  10651. fwtype = "DASH";
  10652. }
  10653. vlen = strlen(tp->fw_ver);
  10654. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  10655. fwtype,
  10656. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10657. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10658. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10659. (apedata & APE_FW_VERSION_BLDMSK));
  10660. }
  10661. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10662. {
  10663. u32 val;
  10664. bool vpd_vers = false;
  10665. if (tp->fw_ver[0] != 0)
  10666. vpd_vers = true;
  10667. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10668. strcat(tp->fw_ver, "sb");
  10669. return;
  10670. }
  10671. if (tg3_nvram_read(tp, 0, &val))
  10672. return;
  10673. if (val == TG3_EEPROM_MAGIC)
  10674. tg3_read_bc_ver(tp);
  10675. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10676. tg3_read_sb_ver(tp, val);
  10677. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10678. tg3_read_hwsb_ver(tp);
  10679. else
  10680. return;
  10681. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10682. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10683. goto done;
  10684. tg3_read_mgmtfw_ver(tp);
  10685. done:
  10686. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10687. }
  10688. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10689. static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
  10690. {
  10691. #if TG3_VLAN_TAG_USED
  10692. dev->vlan_features |= flags;
  10693. #endif
  10694. }
  10695. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  10696. {
  10697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10698. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10699. return 4096;
  10700. else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  10701. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10702. return 1024;
  10703. else
  10704. return 512;
  10705. }
  10706. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10707. {
  10708. static struct pci_device_id write_reorder_chipsets[] = {
  10709. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10710. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10711. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10712. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10713. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10714. PCI_DEVICE_ID_VIA_8385_0) },
  10715. { },
  10716. };
  10717. u32 misc_ctrl_reg;
  10718. u32 pci_state_reg, grc_misc_cfg;
  10719. u32 val;
  10720. u16 pci_cmd;
  10721. int err;
  10722. /* Force memory write invalidate off. If we leave it on,
  10723. * then on 5700_BX chips we have to enable a workaround.
  10724. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10725. * to match the cacheline size. The Broadcom driver have this
  10726. * workaround but turns MWI off all the times so never uses
  10727. * it. This seems to suggest that the workaround is insufficient.
  10728. */
  10729. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10730. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10731. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10732. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10733. * has the register indirect write enable bit set before
  10734. * we try to access any of the MMIO registers. It is also
  10735. * critical that the PCI-X hw workaround situation is decided
  10736. * before that as well.
  10737. */
  10738. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10739. &misc_ctrl_reg);
  10740. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10741. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10742. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10743. u32 prod_id_asic_rev;
  10744. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10745. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10746. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
  10747. pci_read_config_dword(tp->pdev,
  10748. TG3PCI_GEN2_PRODID_ASICREV,
  10749. &prod_id_asic_rev);
  10750. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10751. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10752. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10753. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10754. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10755. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10756. pci_read_config_dword(tp->pdev,
  10757. TG3PCI_GEN15_PRODID_ASICREV,
  10758. &prod_id_asic_rev);
  10759. else
  10760. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10761. &prod_id_asic_rev);
  10762. tp->pci_chip_rev_id = prod_id_asic_rev;
  10763. }
  10764. /* Wrong chip ID in 5752 A0. This code can be removed later
  10765. * as A0 is not in production.
  10766. */
  10767. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10768. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10769. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10770. * we need to disable memory and use config. cycles
  10771. * only to access all registers. The 5702/03 chips
  10772. * can mistakenly decode the special cycles from the
  10773. * ICH chipsets as memory write cycles, causing corruption
  10774. * of register and memory space. Only certain ICH bridges
  10775. * will drive special cycles with non-zero data during the
  10776. * address phase which can fall within the 5703's address
  10777. * range. This is not an ICH bug as the PCI spec allows
  10778. * non-zero address during special cycles. However, only
  10779. * these ICH bridges are known to drive non-zero addresses
  10780. * during special cycles.
  10781. *
  10782. * Since special cycles do not cross PCI bridges, we only
  10783. * enable this workaround if the 5703 is on the secondary
  10784. * bus of these ICH bridges.
  10785. */
  10786. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10787. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10788. static struct tg3_dev_id {
  10789. u32 vendor;
  10790. u32 device;
  10791. u32 rev;
  10792. } ich_chipsets[] = {
  10793. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10794. PCI_ANY_ID },
  10795. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10796. PCI_ANY_ID },
  10797. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10798. 0xa },
  10799. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10800. PCI_ANY_ID },
  10801. { },
  10802. };
  10803. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10804. struct pci_dev *bridge = NULL;
  10805. while (pci_id->vendor != 0) {
  10806. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10807. bridge);
  10808. if (!bridge) {
  10809. pci_id++;
  10810. continue;
  10811. }
  10812. if (pci_id->rev != PCI_ANY_ID) {
  10813. if (bridge->revision > pci_id->rev)
  10814. continue;
  10815. }
  10816. if (bridge->subordinate &&
  10817. (bridge->subordinate->number ==
  10818. tp->pdev->bus->number)) {
  10819. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10820. pci_dev_put(bridge);
  10821. break;
  10822. }
  10823. }
  10824. }
  10825. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10826. static struct tg3_dev_id {
  10827. u32 vendor;
  10828. u32 device;
  10829. } bridge_chipsets[] = {
  10830. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10831. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10832. { },
  10833. };
  10834. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10835. struct pci_dev *bridge = NULL;
  10836. while (pci_id->vendor != 0) {
  10837. bridge = pci_get_device(pci_id->vendor,
  10838. pci_id->device,
  10839. bridge);
  10840. if (!bridge) {
  10841. pci_id++;
  10842. continue;
  10843. }
  10844. if (bridge->subordinate &&
  10845. (bridge->subordinate->number <=
  10846. tp->pdev->bus->number) &&
  10847. (bridge->subordinate->subordinate >=
  10848. tp->pdev->bus->number)) {
  10849. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10850. pci_dev_put(bridge);
  10851. break;
  10852. }
  10853. }
  10854. }
  10855. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10856. * DMA addresses > 40-bit. This bridge may have other additional
  10857. * 57xx devices behind it in some 4-port NIC designs for example.
  10858. * Any tg3 device found behind the bridge will also need the 40-bit
  10859. * DMA workaround.
  10860. */
  10861. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10862. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10863. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10864. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10865. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10866. } else {
  10867. struct pci_dev *bridge = NULL;
  10868. do {
  10869. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10870. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10871. bridge);
  10872. if (bridge && bridge->subordinate &&
  10873. (bridge->subordinate->number <=
  10874. tp->pdev->bus->number) &&
  10875. (bridge->subordinate->subordinate >=
  10876. tp->pdev->bus->number)) {
  10877. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10878. pci_dev_put(bridge);
  10879. break;
  10880. }
  10881. } while (bridge);
  10882. }
  10883. /* Initialize misc host control in PCI block. */
  10884. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10885. MISC_HOST_CTRL_CHIPREV);
  10886. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10887. tp->misc_host_ctrl);
  10888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10889. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10890. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10891. tp->pdev_peer = tg3_find_peer(tp);
  10892. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10893. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10894. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10895. tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
  10896. /* Intentionally exclude ASIC_REV_5906 */
  10897. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10898. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10899. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10900. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10901. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10902. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10903. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  10904. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10905. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10906. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10907. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10908. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10909. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10910. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10911. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10912. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10913. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10914. /* 5700 B0 chips do not support checksumming correctly due
  10915. * to hardware bugs.
  10916. */
  10917. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10918. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10919. else {
  10920. unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
  10921. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10922. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10923. features |= NETIF_F_IPV6_CSUM;
  10924. tp->dev->features |= features;
  10925. vlan_features_add(tp->dev, features);
  10926. }
  10927. /* Determine TSO capabilities */
  10928. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  10929. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10930. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10931. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10932. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10933. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10934. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10936. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10937. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10938. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10939. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10940. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10941. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10942. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10943. tp->fw_needed = FIRMWARE_TG3TSO5;
  10944. else
  10945. tp->fw_needed = FIRMWARE_TG3TSO;
  10946. }
  10947. tp->irq_max = 1;
  10948. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10949. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10950. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10951. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10952. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10953. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10954. tp->pdev_peer == tp->pdev))
  10955. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10956. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10957. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10958. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10959. }
  10960. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  10961. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10962. tp->irq_max = TG3_IRQ_MAX_VECS;
  10963. }
  10964. }
  10965. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10966. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10967. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10968. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10969. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10970. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10971. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10972. }
  10973. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  10974. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  10975. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10976. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10977. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  10978. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10979. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10980. &pci_state_reg);
  10981. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10982. if (tp->pcie_cap != 0) {
  10983. u16 lnkctl;
  10984. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10985. pcie_set_readrq(tp->pdev, 4096);
  10986. pci_read_config_word(tp->pdev,
  10987. tp->pcie_cap + PCI_EXP_LNKCTL,
  10988. &lnkctl);
  10989. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10990. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10991. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10992. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10993. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10994. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10995. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10996. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10997. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  10998. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  10999. }
  11000. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11001. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11002. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11003. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11004. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11005. if (!tp->pcix_cap) {
  11006. dev_err(&tp->pdev->dev,
  11007. "Cannot find PCI-X capability, aborting\n");
  11008. return -EIO;
  11009. }
  11010. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11011. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11012. }
  11013. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11014. * reordering to the mailbox registers done by the host
  11015. * controller can cause major troubles. We read back from
  11016. * every mailbox register write to force the writes to be
  11017. * posted to the chip in order.
  11018. */
  11019. if (pci_dev_present(write_reorder_chipsets) &&
  11020. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11021. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11022. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11023. &tp->pci_cacheline_sz);
  11024. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11025. &tp->pci_lat_timer);
  11026. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11027. tp->pci_lat_timer < 64) {
  11028. tp->pci_lat_timer = 64;
  11029. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11030. tp->pci_lat_timer);
  11031. }
  11032. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11033. /* 5700 BX chips need to have their TX producer index
  11034. * mailboxes written twice to workaround a bug.
  11035. */
  11036. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11037. /* If we are in PCI-X mode, enable register write workaround.
  11038. *
  11039. * The workaround is to use indirect register accesses
  11040. * for all chip writes not to mailbox registers.
  11041. */
  11042. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11043. u32 pm_reg;
  11044. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11045. /* The chip can have it's power management PCI config
  11046. * space registers clobbered due to this bug.
  11047. * So explicitly force the chip into D0 here.
  11048. */
  11049. pci_read_config_dword(tp->pdev,
  11050. tp->pm_cap + PCI_PM_CTRL,
  11051. &pm_reg);
  11052. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11053. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11054. pci_write_config_dword(tp->pdev,
  11055. tp->pm_cap + PCI_PM_CTRL,
  11056. pm_reg);
  11057. /* Also, force SERR#/PERR# in PCI command. */
  11058. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11059. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11060. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11061. }
  11062. }
  11063. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11064. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11065. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11066. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11067. /* Chip-specific fixup from Broadcom driver */
  11068. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11069. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11070. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11071. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11072. }
  11073. /* Default fast path register access methods */
  11074. tp->read32 = tg3_read32;
  11075. tp->write32 = tg3_write32;
  11076. tp->read32_mbox = tg3_read32;
  11077. tp->write32_mbox = tg3_write32;
  11078. tp->write32_tx_mbox = tg3_write32;
  11079. tp->write32_rx_mbox = tg3_write32;
  11080. /* Various workaround register access methods */
  11081. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11082. tp->write32 = tg3_write_indirect_reg32;
  11083. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11084. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11085. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11086. /*
  11087. * Back to back register writes can cause problems on these
  11088. * chips, the workaround is to read back all reg writes
  11089. * except those to mailbox regs.
  11090. *
  11091. * See tg3_write_indirect_reg32().
  11092. */
  11093. tp->write32 = tg3_write_flush_reg32;
  11094. }
  11095. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11096. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11097. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11098. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11099. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11100. }
  11101. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11102. tp->read32 = tg3_read_indirect_reg32;
  11103. tp->write32 = tg3_write_indirect_reg32;
  11104. tp->read32_mbox = tg3_read_indirect_mbox;
  11105. tp->write32_mbox = tg3_write_indirect_mbox;
  11106. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11107. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11108. iounmap(tp->regs);
  11109. tp->regs = NULL;
  11110. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11111. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11112. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11113. }
  11114. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11115. tp->read32_mbox = tg3_read32_mbox_5906;
  11116. tp->write32_mbox = tg3_write32_mbox_5906;
  11117. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11118. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11119. }
  11120. if (tp->write32 == tg3_write_indirect_reg32 ||
  11121. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11122. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11123. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11124. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11125. /* Get eeprom hw config before calling tg3_set_power_state().
  11126. * In particular, the TG3_FLG2_IS_NIC flag must be
  11127. * determined before calling tg3_set_power_state() so that
  11128. * we know whether or not to switch out of Vaux power.
  11129. * When the flag is set, it means that GPIO1 is used for eeprom
  11130. * write protect and also implies that it is a LOM where GPIOs
  11131. * are not used to switch power.
  11132. */
  11133. tg3_get_eeprom_hw_cfg(tp);
  11134. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11135. /* Allow reads and writes to the
  11136. * APE register and memory space.
  11137. */
  11138. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11139. PCISTATE_ALLOW_APE_SHMEM_WR |
  11140. PCISTATE_ALLOW_APE_PSPACE_WR;
  11141. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11142. pci_state_reg);
  11143. }
  11144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11145. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11146. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11147. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11148. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11149. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11150. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11151. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11152. * It is also used as eeprom write protect on LOMs.
  11153. */
  11154. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11155. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11156. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11157. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11158. GRC_LCLCTRL_GPIO_OUTPUT1);
  11159. /* Unused GPIO3 must be driven as output on 5752 because there
  11160. * are no pull-up resistors on unused GPIO pins.
  11161. */
  11162. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11163. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11164. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11166. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11167. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11168. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11169. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11170. /* Turn off the debug UART. */
  11171. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11172. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11173. /* Keep VMain power. */
  11174. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11175. GRC_LCLCTRL_GPIO_OUTPUT0;
  11176. }
  11177. /* Force the chip into D0. */
  11178. err = tg3_set_power_state(tp, PCI_D0);
  11179. if (err) {
  11180. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11181. return err;
  11182. }
  11183. /* Derive initial jumbo mode from MTU assigned in
  11184. * ether_setup() via the alloc_etherdev() call
  11185. */
  11186. if (tp->dev->mtu > ETH_DATA_LEN &&
  11187. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11188. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11189. /* Determine WakeOnLan speed to use. */
  11190. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11191. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11192. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11193. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11194. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11195. } else {
  11196. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11197. }
  11198. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11199. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11200. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11201. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11202. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11203. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11204. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11205. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11206. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11207. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11208. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11209. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11210. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11211. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11212. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11213. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11214. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11215. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11216. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11217. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  11218. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11219. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11220. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11221. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11222. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11223. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11224. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11225. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11226. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11227. } else
  11228. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11229. }
  11230. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11231. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11232. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11233. if (tp->phy_otp == 0)
  11234. tp->phy_otp = TG3_OTP_DEFAULT;
  11235. }
  11236. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11237. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11238. else
  11239. tp->mi_mode = MAC_MI_MODE_BASE;
  11240. tp->coalesce_mode = 0;
  11241. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11242. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11243. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11244. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11245. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11246. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11247. err = tg3_mdio_init(tp);
  11248. if (err)
  11249. return err;
  11250. /* Initialize data/descriptor byte/word swapping. */
  11251. val = tr32(GRC_MODE);
  11252. val &= GRC_MODE_HOST_STACKUP;
  11253. tw32(GRC_MODE, val | tp->grc_mode);
  11254. tg3_switch_clocks(tp);
  11255. /* Clear this out for sanity. */
  11256. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11257. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11258. &pci_state_reg);
  11259. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11260. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11261. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11262. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11263. chiprevid == CHIPREV_ID_5701_B0 ||
  11264. chiprevid == CHIPREV_ID_5701_B2 ||
  11265. chiprevid == CHIPREV_ID_5701_B5) {
  11266. void __iomem *sram_base;
  11267. /* Write some dummy words into the SRAM status block
  11268. * area, see if it reads back correctly. If the return
  11269. * value is bad, force enable the PCIX workaround.
  11270. */
  11271. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11272. writel(0x00000000, sram_base);
  11273. writel(0x00000000, sram_base + 4);
  11274. writel(0xffffffff, sram_base + 4);
  11275. if (readl(sram_base) != 0x00000000)
  11276. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11277. }
  11278. }
  11279. udelay(50);
  11280. tg3_nvram_init(tp);
  11281. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11282. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11283. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11284. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11285. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11286. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11287. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11288. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11289. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11290. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11291. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11292. HOSTCC_MODE_CLRTICK_TXBD);
  11293. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11294. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11295. tp->misc_host_ctrl);
  11296. }
  11297. /* Preserve the APE MAC_MODE bits */
  11298. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11299. tp->mac_mode = tr32(MAC_MODE) |
  11300. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11301. else
  11302. tp->mac_mode = TG3_DEF_MAC_MODE;
  11303. /* these are limited to 10/100 only */
  11304. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11305. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11306. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11307. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11308. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11309. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11310. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11311. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11312. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11313. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11314. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11315. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11316. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11317. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11318. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11319. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11320. err = tg3_phy_probe(tp);
  11321. if (err) {
  11322. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11323. /* ... but do not return immediately ... */
  11324. tg3_mdio_fini(tp);
  11325. }
  11326. tg3_read_vpd(tp);
  11327. tg3_read_fw_ver(tp);
  11328. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11329. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11330. } else {
  11331. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11332. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11333. else
  11334. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11335. }
  11336. /* 5700 {AX,BX} chips have a broken status block link
  11337. * change bit implementation, so we must use the
  11338. * status register in those cases.
  11339. */
  11340. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11341. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11342. else
  11343. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11344. /* The led_ctrl is set during tg3_phy_probe, here we might
  11345. * have to force the link status polling mechanism based
  11346. * upon subsystem IDs.
  11347. */
  11348. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11349. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11350. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11351. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11352. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11353. }
  11354. /* For all SERDES we poll the MAC status register. */
  11355. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11356. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11357. else
  11358. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11359. tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
  11360. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11361. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11362. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11363. tp->rx_offset -= NET_IP_ALIGN;
  11364. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11365. tp->rx_copy_thresh = ~(u16)0;
  11366. #endif
  11367. }
  11368. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11369. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11370. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11371. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11372. /* Increment the rx prod index on the rx std ring by at most
  11373. * 8 for these chips to workaround hw errata.
  11374. */
  11375. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11376. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11377. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11378. tp->rx_std_max_post = 8;
  11379. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11380. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11381. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11382. return err;
  11383. }
  11384. #ifdef CONFIG_SPARC
  11385. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11386. {
  11387. struct net_device *dev = tp->dev;
  11388. struct pci_dev *pdev = tp->pdev;
  11389. struct device_node *dp = pci_device_to_OF_node(pdev);
  11390. const unsigned char *addr;
  11391. int len;
  11392. addr = of_get_property(dp, "local-mac-address", &len);
  11393. if (addr && len == 6) {
  11394. memcpy(dev->dev_addr, addr, 6);
  11395. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11396. return 0;
  11397. }
  11398. return -ENODEV;
  11399. }
  11400. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11401. {
  11402. struct net_device *dev = tp->dev;
  11403. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11404. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11405. return 0;
  11406. }
  11407. #endif
  11408. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11409. {
  11410. struct net_device *dev = tp->dev;
  11411. u32 hi, lo, mac_offset;
  11412. int addr_ok = 0;
  11413. #ifdef CONFIG_SPARC
  11414. if (!tg3_get_macaddr_sparc(tp))
  11415. return 0;
  11416. #endif
  11417. mac_offset = 0x7c;
  11418. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11419. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11420. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11421. mac_offset = 0xcc;
  11422. if (tg3_nvram_lock(tp))
  11423. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11424. else
  11425. tg3_nvram_unlock(tp);
  11426. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11427. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11428. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11429. mac_offset = 0xcc;
  11430. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11431. mac_offset += 0x18c;
  11432. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11433. mac_offset = 0x10;
  11434. /* First try to get it from MAC address mailbox. */
  11435. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11436. if ((hi >> 16) == 0x484b) {
  11437. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11438. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11439. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11440. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11441. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11442. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11443. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11444. /* Some old bootcode may report a 0 MAC address in SRAM */
  11445. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11446. }
  11447. if (!addr_ok) {
  11448. /* Next, try NVRAM. */
  11449. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11450. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11451. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11452. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11453. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11454. }
  11455. /* Finally just fetch it out of the MAC control regs. */
  11456. else {
  11457. hi = tr32(MAC_ADDR_0_HIGH);
  11458. lo = tr32(MAC_ADDR_0_LOW);
  11459. dev->dev_addr[5] = lo & 0xff;
  11460. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11461. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11462. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11463. dev->dev_addr[1] = hi & 0xff;
  11464. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11465. }
  11466. }
  11467. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11468. #ifdef CONFIG_SPARC
  11469. if (!tg3_get_default_macaddr_sparc(tp))
  11470. return 0;
  11471. #endif
  11472. return -EINVAL;
  11473. }
  11474. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11475. return 0;
  11476. }
  11477. #define BOUNDARY_SINGLE_CACHELINE 1
  11478. #define BOUNDARY_MULTI_CACHELINE 2
  11479. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11480. {
  11481. int cacheline_size;
  11482. u8 byte;
  11483. int goal;
  11484. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11485. if (byte == 0)
  11486. cacheline_size = 1024;
  11487. else
  11488. cacheline_size = (int) byte * 4;
  11489. /* On 5703 and later chips, the boundary bits have no
  11490. * effect.
  11491. */
  11492. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11493. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11494. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11495. goto out;
  11496. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11497. goal = BOUNDARY_MULTI_CACHELINE;
  11498. #else
  11499. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11500. goal = BOUNDARY_SINGLE_CACHELINE;
  11501. #else
  11502. goal = 0;
  11503. #endif
  11504. #endif
  11505. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11506. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11507. goto out;
  11508. }
  11509. if (!goal)
  11510. goto out;
  11511. /* PCI controllers on most RISC systems tend to disconnect
  11512. * when a device tries to burst across a cache-line boundary.
  11513. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11514. *
  11515. * Unfortunately, for PCI-E there are only limited
  11516. * write-side controls for this, and thus for reads
  11517. * we will still get the disconnects. We'll also waste
  11518. * these PCI cycles for both read and write for chips
  11519. * other than 5700 and 5701 which do not implement the
  11520. * boundary bits.
  11521. */
  11522. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11523. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11524. switch (cacheline_size) {
  11525. case 16:
  11526. case 32:
  11527. case 64:
  11528. case 128:
  11529. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11530. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11531. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11532. } else {
  11533. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11534. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11535. }
  11536. break;
  11537. case 256:
  11538. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11539. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11540. break;
  11541. default:
  11542. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11543. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11544. break;
  11545. }
  11546. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11547. switch (cacheline_size) {
  11548. case 16:
  11549. case 32:
  11550. case 64:
  11551. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11552. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11553. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11554. break;
  11555. }
  11556. /* fallthrough */
  11557. case 128:
  11558. default:
  11559. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11560. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11561. break;
  11562. }
  11563. } else {
  11564. switch (cacheline_size) {
  11565. case 16:
  11566. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11567. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11568. DMA_RWCTRL_WRITE_BNDRY_16);
  11569. break;
  11570. }
  11571. /* fallthrough */
  11572. case 32:
  11573. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11574. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11575. DMA_RWCTRL_WRITE_BNDRY_32);
  11576. break;
  11577. }
  11578. /* fallthrough */
  11579. case 64:
  11580. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11581. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11582. DMA_RWCTRL_WRITE_BNDRY_64);
  11583. break;
  11584. }
  11585. /* fallthrough */
  11586. case 128:
  11587. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11588. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11589. DMA_RWCTRL_WRITE_BNDRY_128);
  11590. break;
  11591. }
  11592. /* fallthrough */
  11593. case 256:
  11594. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11595. DMA_RWCTRL_WRITE_BNDRY_256);
  11596. break;
  11597. case 512:
  11598. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11599. DMA_RWCTRL_WRITE_BNDRY_512);
  11600. break;
  11601. case 1024:
  11602. default:
  11603. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11604. DMA_RWCTRL_WRITE_BNDRY_1024);
  11605. break;
  11606. }
  11607. }
  11608. out:
  11609. return val;
  11610. }
  11611. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11612. {
  11613. struct tg3_internal_buffer_desc test_desc;
  11614. u32 sram_dma_descs;
  11615. int i, ret;
  11616. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11617. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11618. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11619. tw32(RDMAC_STATUS, 0);
  11620. tw32(WDMAC_STATUS, 0);
  11621. tw32(BUFMGR_MODE, 0);
  11622. tw32(FTQ_RESET, 0);
  11623. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11624. test_desc.addr_lo = buf_dma & 0xffffffff;
  11625. test_desc.nic_mbuf = 0x00002100;
  11626. test_desc.len = size;
  11627. /*
  11628. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11629. * the *second* time the tg3 driver was getting loaded after an
  11630. * initial scan.
  11631. *
  11632. * Broadcom tells me:
  11633. * ...the DMA engine is connected to the GRC block and a DMA
  11634. * reset may affect the GRC block in some unpredictable way...
  11635. * The behavior of resets to individual blocks has not been tested.
  11636. *
  11637. * Broadcom noted the GRC reset will also reset all sub-components.
  11638. */
  11639. if (to_device) {
  11640. test_desc.cqid_sqid = (13 << 8) | 2;
  11641. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11642. udelay(40);
  11643. } else {
  11644. test_desc.cqid_sqid = (16 << 8) | 7;
  11645. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11646. udelay(40);
  11647. }
  11648. test_desc.flags = 0x00000005;
  11649. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11650. u32 val;
  11651. val = *(((u32 *)&test_desc) + i);
  11652. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11653. sram_dma_descs + (i * sizeof(u32)));
  11654. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11655. }
  11656. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11657. if (to_device)
  11658. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11659. else
  11660. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11661. ret = -ENODEV;
  11662. for (i = 0; i < 40; i++) {
  11663. u32 val;
  11664. if (to_device)
  11665. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11666. else
  11667. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11668. if ((val & 0xffff) == sram_dma_descs) {
  11669. ret = 0;
  11670. break;
  11671. }
  11672. udelay(100);
  11673. }
  11674. return ret;
  11675. }
  11676. #define TEST_BUFFER_SIZE 0x2000
  11677. static int __devinit tg3_test_dma(struct tg3 *tp)
  11678. {
  11679. dma_addr_t buf_dma;
  11680. u32 *buf, saved_dma_rwctrl;
  11681. int ret = 0;
  11682. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11683. if (!buf) {
  11684. ret = -ENOMEM;
  11685. goto out_nofree;
  11686. }
  11687. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11688. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11689. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11690. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11691. goto out;
  11692. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11693. /* DMA read watermark not used on PCIE */
  11694. tp->dma_rwctrl |= 0x00180000;
  11695. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11696. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11697. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11698. tp->dma_rwctrl |= 0x003f0000;
  11699. else
  11700. tp->dma_rwctrl |= 0x003f000f;
  11701. } else {
  11702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11703. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11704. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11705. u32 read_water = 0x7;
  11706. /* If the 5704 is behind the EPB bridge, we can
  11707. * do the less restrictive ONE_DMA workaround for
  11708. * better performance.
  11709. */
  11710. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11711. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11712. tp->dma_rwctrl |= 0x8000;
  11713. else if (ccval == 0x6 || ccval == 0x7)
  11714. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11715. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11716. read_water = 4;
  11717. /* Set bit 23 to enable PCIX hw bug fix */
  11718. tp->dma_rwctrl |=
  11719. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11720. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11721. (1 << 23);
  11722. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11723. /* 5780 always in PCIX mode */
  11724. tp->dma_rwctrl |= 0x00144000;
  11725. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11726. /* 5714 always in PCIX mode */
  11727. tp->dma_rwctrl |= 0x00148000;
  11728. } else {
  11729. tp->dma_rwctrl |= 0x001b000f;
  11730. }
  11731. }
  11732. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11733. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11734. tp->dma_rwctrl &= 0xfffffff0;
  11735. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11736. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11737. /* Remove this if it causes problems for some boards. */
  11738. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11739. /* On 5700/5701 chips, we need to set this bit.
  11740. * Otherwise the chip will issue cacheline transactions
  11741. * to streamable DMA memory with not all the byte
  11742. * enables turned on. This is an error on several
  11743. * RISC PCI controllers, in particular sparc64.
  11744. *
  11745. * On 5703/5704 chips, this bit has been reassigned
  11746. * a different meaning. In particular, it is used
  11747. * on those chips to enable a PCI-X workaround.
  11748. */
  11749. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11750. }
  11751. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11752. #if 0
  11753. /* Unneeded, already done by tg3_get_invariants. */
  11754. tg3_switch_clocks(tp);
  11755. #endif
  11756. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11757. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11758. goto out;
  11759. /* It is best to perform DMA test with maximum write burst size
  11760. * to expose the 5700/5701 write DMA bug.
  11761. */
  11762. saved_dma_rwctrl = tp->dma_rwctrl;
  11763. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11764. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11765. while (1) {
  11766. u32 *p = buf, i;
  11767. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11768. p[i] = i;
  11769. /* Send the buffer to the chip. */
  11770. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11771. if (ret) {
  11772. dev_err(&tp->pdev->dev,
  11773. "%s: Buffer write failed. err = %d\n",
  11774. __func__, ret);
  11775. break;
  11776. }
  11777. #if 0
  11778. /* validate data reached card RAM correctly. */
  11779. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11780. u32 val;
  11781. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11782. if (le32_to_cpu(val) != p[i]) {
  11783. dev_err(&tp->pdev->dev,
  11784. "%s: Buffer corrupted on device! "
  11785. "(%d != %d)\n", __func__, val, i);
  11786. /* ret = -ENODEV here? */
  11787. }
  11788. p[i] = 0;
  11789. }
  11790. #endif
  11791. /* Now read it back. */
  11792. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11793. if (ret) {
  11794. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11795. "err = %d\n", __func__, ret);
  11796. break;
  11797. }
  11798. /* Verify it. */
  11799. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11800. if (p[i] == i)
  11801. continue;
  11802. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11803. DMA_RWCTRL_WRITE_BNDRY_16) {
  11804. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11805. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11806. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11807. break;
  11808. } else {
  11809. dev_err(&tp->pdev->dev,
  11810. "%s: Buffer corrupted on read back! "
  11811. "(%d != %d)\n", __func__, p[i], i);
  11812. ret = -ENODEV;
  11813. goto out;
  11814. }
  11815. }
  11816. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11817. /* Success. */
  11818. ret = 0;
  11819. break;
  11820. }
  11821. }
  11822. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11823. DMA_RWCTRL_WRITE_BNDRY_16) {
  11824. static struct pci_device_id dma_wait_state_chipsets[] = {
  11825. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11826. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11827. { },
  11828. };
  11829. /* DMA test passed without adjusting DMA boundary,
  11830. * now look for chipsets that are known to expose the
  11831. * DMA bug without failing the test.
  11832. */
  11833. if (pci_dev_present(dma_wait_state_chipsets)) {
  11834. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11835. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11836. } else {
  11837. /* Safe to use the calculated DMA boundary. */
  11838. tp->dma_rwctrl = saved_dma_rwctrl;
  11839. }
  11840. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11841. }
  11842. out:
  11843. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11844. out_nofree:
  11845. return ret;
  11846. }
  11847. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11848. {
  11849. tp->link_config.advertising =
  11850. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11851. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11852. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11853. ADVERTISED_Autoneg | ADVERTISED_MII);
  11854. tp->link_config.speed = SPEED_INVALID;
  11855. tp->link_config.duplex = DUPLEX_INVALID;
  11856. tp->link_config.autoneg = AUTONEG_ENABLE;
  11857. tp->link_config.active_speed = SPEED_INVALID;
  11858. tp->link_config.active_duplex = DUPLEX_INVALID;
  11859. tp->link_config.orig_speed = SPEED_INVALID;
  11860. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11861. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11862. }
  11863. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11864. {
  11865. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11866. tp->bufmgr_config.mbuf_read_dma_low_water =
  11867. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11868. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11869. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11870. tp->bufmgr_config.mbuf_high_water =
  11871. DEFAULT_MB_HIGH_WATER_57765;
  11872. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11873. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11874. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11875. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11876. tp->bufmgr_config.mbuf_high_water_jumbo =
  11877. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11878. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11879. tp->bufmgr_config.mbuf_read_dma_low_water =
  11880. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11881. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11882. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11883. tp->bufmgr_config.mbuf_high_water =
  11884. DEFAULT_MB_HIGH_WATER_5705;
  11885. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11886. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11887. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11888. tp->bufmgr_config.mbuf_high_water =
  11889. DEFAULT_MB_HIGH_WATER_5906;
  11890. }
  11891. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11892. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11893. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11894. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11895. tp->bufmgr_config.mbuf_high_water_jumbo =
  11896. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11897. } else {
  11898. tp->bufmgr_config.mbuf_read_dma_low_water =
  11899. DEFAULT_MB_RDMA_LOW_WATER;
  11900. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11901. DEFAULT_MB_MACRX_LOW_WATER;
  11902. tp->bufmgr_config.mbuf_high_water =
  11903. DEFAULT_MB_HIGH_WATER;
  11904. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11905. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11906. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11907. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11908. tp->bufmgr_config.mbuf_high_water_jumbo =
  11909. DEFAULT_MB_HIGH_WATER_JUMBO;
  11910. }
  11911. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11912. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11913. }
  11914. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11915. {
  11916. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  11917. case TG3_PHY_ID_BCM5400: return "5400";
  11918. case TG3_PHY_ID_BCM5401: return "5401";
  11919. case TG3_PHY_ID_BCM5411: return "5411";
  11920. case TG3_PHY_ID_BCM5701: return "5701";
  11921. case TG3_PHY_ID_BCM5703: return "5703";
  11922. case TG3_PHY_ID_BCM5704: return "5704";
  11923. case TG3_PHY_ID_BCM5705: return "5705";
  11924. case TG3_PHY_ID_BCM5750: return "5750";
  11925. case TG3_PHY_ID_BCM5752: return "5752";
  11926. case TG3_PHY_ID_BCM5714: return "5714";
  11927. case TG3_PHY_ID_BCM5780: return "5780";
  11928. case TG3_PHY_ID_BCM5755: return "5755";
  11929. case TG3_PHY_ID_BCM5787: return "5787";
  11930. case TG3_PHY_ID_BCM5784: return "5784";
  11931. case TG3_PHY_ID_BCM5756: return "5722/5756";
  11932. case TG3_PHY_ID_BCM5906: return "5906";
  11933. case TG3_PHY_ID_BCM5761: return "5761";
  11934. case TG3_PHY_ID_BCM5718C: return "5718C";
  11935. case TG3_PHY_ID_BCM5718S: return "5718S";
  11936. case TG3_PHY_ID_BCM57765: return "57765";
  11937. case TG3_PHY_ID_BCM5719C: return "5719C";
  11938. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  11939. case 0: return "serdes";
  11940. default: return "unknown";
  11941. }
  11942. }
  11943. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11944. {
  11945. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11946. strcpy(str, "PCI Express");
  11947. return str;
  11948. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11949. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11950. strcpy(str, "PCIX:");
  11951. if ((clock_ctrl == 7) ||
  11952. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11953. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11954. strcat(str, "133MHz");
  11955. else if (clock_ctrl == 0)
  11956. strcat(str, "33MHz");
  11957. else if (clock_ctrl == 2)
  11958. strcat(str, "50MHz");
  11959. else if (clock_ctrl == 4)
  11960. strcat(str, "66MHz");
  11961. else if (clock_ctrl == 6)
  11962. strcat(str, "100MHz");
  11963. } else {
  11964. strcpy(str, "PCI:");
  11965. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11966. strcat(str, "66MHz");
  11967. else
  11968. strcat(str, "33MHz");
  11969. }
  11970. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11971. strcat(str, ":32-bit");
  11972. else
  11973. strcat(str, ":64-bit");
  11974. return str;
  11975. }
  11976. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11977. {
  11978. struct pci_dev *peer;
  11979. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11980. for (func = 0; func < 8; func++) {
  11981. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11982. if (peer && peer != tp->pdev)
  11983. break;
  11984. pci_dev_put(peer);
  11985. }
  11986. /* 5704 can be configured in single-port mode, set peer to
  11987. * tp->pdev in that case.
  11988. */
  11989. if (!peer) {
  11990. peer = tp->pdev;
  11991. return peer;
  11992. }
  11993. /*
  11994. * We don't need to keep the refcount elevated; there's no way
  11995. * to remove one half of this device without removing the other
  11996. */
  11997. pci_dev_put(peer);
  11998. return peer;
  11999. }
  12000. static void __devinit tg3_init_coal(struct tg3 *tp)
  12001. {
  12002. struct ethtool_coalesce *ec = &tp->coal;
  12003. memset(ec, 0, sizeof(*ec));
  12004. ec->cmd = ETHTOOL_GCOALESCE;
  12005. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12006. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12007. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12008. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12009. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12010. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12011. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12012. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12013. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12014. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12015. HOSTCC_MODE_CLRTICK_TXBD)) {
  12016. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12017. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12018. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12019. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12020. }
  12021. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12022. ec->rx_coalesce_usecs_irq = 0;
  12023. ec->tx_coalesce_usecs_irq = 0;
  12024. ec->stats_block_coalesce_usecs = 0;
  12025. }
  12026. }
  12027. static const struct net_device_ops tg3_netdev_ops = {
  12028. .ndo_open = tg3_open,
  12029. .ndo_stop = tg3_close,
  12030. .ndo_start_xmit = tg3_start_xmit,
  12031. .ndo_get_stats64 = tg3_get_stats64,
  12032. .ndo_validate_addr = eth_validate_addr,
  12033. .ndo_set_multicast_list = tg3_set_rx_mode,
  12034. .ndo_set_mac_address = tg3_set_mac_addr,
  12035. .ndo_do_ioctl = tg3_ioctl,
  12036. .ndo_tx_timeout = tg3_tx_timeout,
  12037. .ndo_change_mtu = tg3_change_mtu,
  12038. #if TG3_VLAN_TAG_USED
  12039. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12040. #endif
  12041. #ifdef CONFIG_NET_POLL_CONTROLLER
  12042. .ndo_poll_controller = tg3_poll_controller,
  12043. #endif
  12044. };
  12045. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12046. .ndo_open = tg3_open,
  12047. .ndo_stop = tg3_close,
  12048. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12049. .ndo_get_stats64 = tg3_get_stats64,
  12050. .ndo_validate_addr = eth_validate_addr,
  12051. .ndo_set_multicast_list = tg3_set_rx_mode,
  12052. .ndo_set_mac_address = tg3_set_mac_addr,
  12053. .ndo_do_ioctl = tg3_ioctl,
  12054. .ndo_tx_timeout = tg3_tx_timeout,
  12055. .ndo_change_mtu = tg3_change_mtu,
  12056. #if TG3_VLAN_TAG_USED
  12057. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12058. #endif
  12059. #ifdef CONFIG_NET_POLL_CONTROLLER
  12060. .ndo_poll_controller = tg3_poll_controller,
  12061. #endif
  12062. };
  12063. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12064. const struct pci_device_id *ent)
  12065. {
  12066. struct net_device *dev;
  12067. struct tg3 *tp;
  12068. int i, err, pm_cap;
  12069. u32 sndmbx, rcvmbx, intmbx;
  12070. char str[40];
  12071. u64 dma_mask, persist_dma_mask;
  12072. printk_once(KERN_INFO "%s\n", version);
  12073. err = pci_enable_device(pdev);
  12074. if (err) {
  12075. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12076. return err;
  12077. }
  12078. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12079. if (err) {
  12080. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12081. goto err_out_disable_pdev;
  12082. }
  12083. pci_set_master(pdev);
  12084. /* Find power-management capability. */
  12085. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12086. if (pm_cap == 0) {
  12087. dev_err(&pdev->dev,
  12088. "Cannot find Power Management capability, aborting\n");
  12089. err = -EIO;
  12090. goto err_out_free_res;
  12091. }
  12092. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12093. if (!dev) {
  12094. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12095. err = -ENOMEM;
  12096. goto err_out_free_res;
  12097. }
  12098. SET_NETDEV_DEV(dev, &pdev->dev);
  12099. #if TG3_VLAN_TAG_USED
  12100. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12101. #endif
  12102. tp = netdev_priv(dev);
  12103. tp->pdev = pdev;
  12104. tp->dev = dev;
  12105. tp->pm_cap = pm_cap;
  12106. tp->rx_mode = TG3_DEF_RX_MODE;
  12107. tp->tx_mode = TG3_DEF_TX_MODE;
  12108. if (tg3_debug > 0)
  12109. tp->msg_enable = tg3_debug;
  12110. else
  12111. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12112. /* The word/byte swap controls here control register access byte
  12113. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12114. * setting below.
  12115. */
  12116. tp->misc_host_ctrl =
  12117. MISC_HOST_CTRL_MASK_PCI_INT |
  12118. MISC_HOST_CTRL_WORD_SWAP |
  12119. MISC_HOST_CTRL_INDIR_ACCESS |
  12120. MISC_HOST_CTRL_PCISTATE_RW;
  12121. /* The NONFRM (non-frame) byte/word swap controls take effect
  12122. * on descriptor entries, anything which isn't packet data.
  12123. *
  12124. * The StrongARM chips on the board (one for tx, one for rx)
  12125. * are running in big-endian mode.
  12126. */
  12127. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12128. GRC_MODE_WSWAP_NONFRM_DATA);
  12129. #ifdef __BIG_ENDIAN
  12130. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12131. #endif
  12132. spin_lock_init(&tp->lock);
  12133. spin_lock_init(&tp->indirect_lock);
  12134. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12135. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12136. if (!tp->regs) {
  12137. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12138. err = -ENOMEM;
  12139. goto err_out_free_dev;
  12140. }
  12141. tg3_init_link_config(tp);
  12142. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12143. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12144. dev->ethtool_ops = &tg3_ethtool_ops;
  12145. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12146. dev->irq = pdev->irq;
  12147. err = tg3_get_invariants(tp);
  12148. if (err) {
  12149. dev_err(&pdev->dev,
  12150. "Problem fetching invariants of chip, aborting\n");
  12151. goto err_out_iounmap;
  12152. }
  12153. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12154. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  12155. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  12156. dev->netdev_ops = &tg3_netdev_ops;
  12157. else
  12158. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12159. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12160. * device behind the EPB cannot support DMA addresses > 40-bit.
  12161. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12162. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12163. * do DMA address check in tg3_start_xmit().
  12164. */
  12165. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12166. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12167. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12168. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12169. #ifdef CONFIG_HIGHMEM
  12170. dma_mask = DMA_BIT_MASK(64);
  12171. #endif
  12172. } else
  12173. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12174. /* Configure DMA attributes. */
  12175. if (dma_mask > DMA_BIT_MASK(32)) {
  12176. err = pci_set_dma_mask(pdev, dma_mask);
  12177. if (!err) {
  12178. dev->features |= NETIF_F_HIGHDMA;
  12179. err = pci_set_consistent_dma_mask(pdev,
  12180. persist_dma_mask);
  12181. if (err < 0) {
  12182. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12183. "DMA for consistent allocations\n");
  12184. goto err_out_iounmap;
  12185. }
  12186. }
  12187. }
  12188. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12189. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12190. if (err) {
  12191. dev_err(&pdev->dev,
  12192. "No usable DMA configuration, aborting\n");
  12193. goto err_out_iounmap;
  12194. }
  12195. }
  12196. tg3_init_bufmgr_config(tp);
  12197. /* Selectively allow TSO based on operating conditions */
  12198. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12199. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12200. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12201. else {
  12202. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12203. tp->fw_needed = NULL;
  12204. }
  12205. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12206. tp->fw_needed = FIRMWARE_TG3;
  12207. /* TSO is on by default on chips that support hardware TSO.
  12208. * Firmware TSO on older chips gives lower performance, so it
  12209. * is off by default, but can be enabled using ethtool.
  12210. */
  12211. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12212. (dev->features & NETIF_F_IP_CSUM)) {
  12213. dev->features |= NETIF_F_TSO;
  12214. vlan_features_add(dev, NETIF_F_TSO);
  12215. }
  12216. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12217. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12218. if (dev->features & NETIF_F_IPV6_CSUM) {
  12219. dev->features |= NETIF_F_TSO6;
  12220. vlan_features_add(dev, NETIF_F_TSO6);
  12221. }
  12222. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12223. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12224. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12225. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12226. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12227. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12228. dev->features |= NETIF_F_TSO_ECN;
  12229. vlan_features_add(dev, NETIF_F_TSO_ECN);
  12230. }
  12231. }
  12232. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12233. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12234. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12235. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12236. tp->rx_pending = 63;
  12237. }
  12238. err = tg3_get_device_address(tp);
  12239. if (err) {
  12240. dev_err(&pdev->dev,
  12241. "Could not obtain valid ethernet address, aborting\n");
  12242. goto err_out_iounmap;
  12243. }
  12244. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12245. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12246. if (!tp->aperegs) {
  12247. dev_err(&pdev->dev,
  12248. "Cannot map APE registers, aborting\n");
  12249. err = -ENOMEM;
  12250. goto err_out_iounmap;
  12251. }
  12252. tg3_ape_lock_init(tp);
  12253. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12254. tg3_read_dash_ver(tp);
  12255. }
  12256. /*
  12257. * Reset chip in case UNDI or EFI driver did not shutdown
  12258. * DMA self test will enable WDMAC and we'll see (spurious)
  12259. * pending DMA on the PCI bus at that point.
  12260. */
  12261. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12262. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12263. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12264. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12265. }
  12266. err = tg3_test_dma(tp);
  12267. if (err) {
  12268. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12269. goto err_out_apeunmap;
  12270. }
  12271. /* flow control autonegotiation is default behavior */
  12272. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12273. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12274. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12275. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12276. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12277. for (i = 0; i < tp->irq_max; i++) {
  12278. struct tg3_napi *tnapi = &tp->napi[i];
  12279. tnapi->tp = tp;
  12280. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12281. tnapi->int_mbox = intmbx;
  12282. if (i < 4)
  12283. intmbx += 0x8;
  12284. else
  12285. intmbx += 0x4;
  12286. tnapi->consmbox = rcvmbx;
  12287. tnapi->prodmbox = sndmbx;
  12288. if (i)
  12289. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12290. else
  12291. tnapi->coal_now = HOSTCC_MODE_NOW;
  12292. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12293. break;
  12294. /*
  12295. * If we support MSIX, we'll be using RSS. If we're using
  12296. * RSS, the first vector only handles link interrupts and the
  12297. * remaining vectors handle rx and tx interrupts. Reuse the
  12298. * mailbox values for the next iteration. The values we setup
  12299. * above are still useful for the single vectored mode.
  12300. */
  12301. if (!i)
  12302. continue;
  12303. rcvmbx += 0x8;
  12304. if (sndmbx & 0x4)
  12305. sndmbx -= 0x4;
  12306. else
  12307. sndmbx += 0xc;
  12308. }
  12309. tg3_init_coal(tp);
  12310. pci_set_drvdata(pdev, dev);
  12311. err = register_netdev(dev);
  12312. if (err) {
  12313. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12314. goto err_out_apeunmap;
  12315. }
  12316. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12317. tp->board_part_number,
  12318. tp->pci_chip_rev_id,
  12319. tg3_bus_string(tp, str),
  12320. dev->dev_addr);
  12321. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12322. struct phy_device *phydev;
  12323. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12324. netdev_info(dev,
  12325. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12326. phydev->drv->name, dev_name(&phydev->dev));
  12327. } else {
  12328. char *ethtype;
  12329. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12330. ethtype = "10/100Base-TX";
  12331. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12332. ethtype = "1000Base-SX";
  12333. else
  12334. ethtype = "10/100/1000Base-T";
  12335. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12336. "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
  12337. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
  12338. }
  12339. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12340. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12341. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12342. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12343. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12344. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12345. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12346. tp->dma_rwctrl,
  12347. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12348. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12349. return 0;
  12350. err_out_apeunmap:
  12351. if (tp->aperegs) {
  12352. iounmap(tp->aperegs);
  12353. tp->aperegs = NULL;
  12354. }
  12355. err_out_iounmap:
  12356. if (tp->regs) {
  12357. iounmap(tp->regs);
  12358. tp->regs = NULL;
  12359. }
  12360. err_out_free_dev:
  12361. free_netdev(dev);
  12362. err_out_free_res:
  12363. pci_release_regions(pdev);
  12364. err_out_disable_pdev:
  12365. pci_disable_device(pdev);
  12366. pci_set_drvdata(pdev, NULL);
  12367. return err;
  12368. }
  12369. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12370. {
  12371. struct net_device *dev = pci_get_drvdata(pdev);
  12372. if (dev) {
  12373. struct tg3 *tp = netdev_priv(dev);
  12374. if (tp->fw)
  12375. release_firmware(tp->fw);
  12376. flush_scheduled_work();
  12377. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12378. tg3_phy_fini(tp);
  12379. tg3_mdio_fini(tp);
  12380. }
  12381. unregister_netdev(dev);
  12382. if (tp->aperegs) {
  12383. iounmap(tp->aperegs);
  12384. tp->aperegs = NULL;
  12385. }
  12386. if (tp->regs) {
  12387. iounmap(tp->regs);
  12388. tp->regs = NULL;
  12389. }
  12390. free_netdev(dev);
  12391. pci_release_regions(pdev);
  12392. pci_disable_device(pdev);
  12393. pci_set_drvdata(pdev, NULL);
  12394. }
  12395. }
  12396. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12397. {
  12398. struct net_device *dev = pci_get_drvdata(pdev);
  12399. struct tg3 *tp = netdev_priv(dev);
  12400. pci_power_t target_state;
  12401. int err;
  12402. /* PCI register 4 needs to be saved whether netif_running() or not.
  12403. * MSI address and data need to be saved if using MSI and
  12404. * netif_running().
  12405. */
  12406. pci_save_state(pdev);
  12407. if (!netif_running(dev))
  12408. return 0;
  12409. flush_scheduled_work();
  12410. tg3_phy_stop(tp);
  12411. tg3_netif_stop(tp);
  12412. del_timer_sync(&tp->timer);
  12413. tg3_full_lock(tp, 1);
  12414. tg3_disable_ints(tp);
  12415. tg3_full_unlock(tp);
  12416. netif_device_detach(dev);
  12417. tg3_full_lock(tp, 0);
  12418. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12419. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12420. tg3_full_unlock(tp);
  12421. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12422. err = tg3_set_power_state(tp, target_state);
  12423. if (err) {
  12424. int err2;
  12425. tg3_full_lock(tp, 0);
  12426. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12427. err2 = tg3_restart_hw(tp, 1);
  12428. if (err2)
  12429. goto out;
  12430. tp->timer.expires = jiffies + tp->timer_offset;
  12431. add_timer(&tp->timer);
  12432. netif_device_attach(dev);
  12433. tg3_netif_start(tp);
  12434. out:
  12435. tg3_full_unlock(tp);
  12436. if (!err2)
  12437. tg3_phy_start(tp);
  12438. }
  12439. return err;
  12440. }
  12441. static int tg3_resume(struct pci_dev *pdev)
  12442. {
  12443. struct net_device *dev = pci_get_drvdata(pdev);
  12444. struct tg3 *tp = netdev_priv(dev);
  12445. int err;
  12446. pci_restore_state(tp->pdev);
  12447. if (!netif_running(dev))
  12448. return 0;
  12449. err = tg3_set_power_state(tp, PCI_D0);
  12450. if (err)
  12451. return err;
  12452. netif_device_attach(dev);
  12453. tg3_full_lock(tp, 0);
  12454. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12455. err = tg3_restart_hw(tp, 1);
  12456. if (err)
  12457. goto out;
  12458. tp->timer.expires = jiffies + tp->timer_offset;
  12459. add_timer(&tp->timer);
  12460. tg3_netif_start(tp);
  12461. out:
  12462. tg3_full_unlock(tp);
  12463. if (!err)
  12464. tg3_phy_start(tp);
  12465. return err;
  12466. }
  12467. static struct pci_driver tg3_driver = {
  12468. .name = DRV_MODULE_NAME,
  12469. .id_table = tg3_pci_tbl,
  12470. .probe = tg3_init_one,
  12471. .remove = __devexit_p(tg3_remove_one),
  12472. .suspend = tg3_suspend,
  12473. .resume = tg3_resume
  12474. };
  12475. static int __init tg3_init(void)
  12476. {
  12477. return pci_register_driver(&tg3_driver);
  12478. }
  12479. static void __exit tg3_cleanup(void)
  12480. {
  12481. pci_unregister_driver(&tg3_driver);
  12482. }
  12483. module_init(tg3_init);
  12484. module_exit(tg3_cleanup);