x86_emulate.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832
  1. /******************************************************************************
  2. * x86_emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include "kvm.h"
  28. #include "x86.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include "x86_emulate.h"
  32. #include <linux/module.h>
  33. /*
  34. * Opcode effective-address decode tables.
  35. * Note that we only emulate instructions that have at least one memory
  36. * operand (excluding implicit stack references). We assume that stack
  37. * references and instruction fetches will never occur in special memory
  38. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  39. * not be handled.
  40. */
  41. /* Operand sizes: 8-bit operands or specified/overridden size. */
  42. #define ByteOp (1<<0) /* 8-bit operands. */
  43. /* Destination operand type. */
  44. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  45. #define DstReg (2<<1) /* Register operand. */
  46. #define DstMem (3<<1) /* Memory operand. */
  47. #define DstMask (3<<1)
  48. /* Source operand type. */
  49. #define SrcNone (0<<3) /* No source operand. */
  50. #define SrcImplicit (0<<3) /* Source operand is implicit in the opcode. */
  51. #define SrcReg (1<<3) /* Register operand. */
  52. #define SrcMem (2<<3) /* Memory operand. */
  53. #define SrcMem16 (3<<3) /* Memory operand (16-bit). */
  54. #define SrcMem32 (4<<3) /* Memory operand (32-bit). */
  55. #define SrcImm (5<<3) /* Immediate operand. */
  56. #define SrcImmByte (6<<3) /* 8-bit sign-extended immediate operand. */
  57. #define SrcMask (7<<3)
  58. /* Generic ModRM decode. */
  59. #define ModRM (1<<6)
  60. /* Destination is only written; never read. */
  61. #define Mov (1<<7)
  62. #define BitOp (1<<8)
  63. #define MemAbs (1<<9) /* Memory operand is absolute displacement */
  64. static u16 opcode_table[256] = {
  65. /* 0x00 - 0x07 */
  66. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  67. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  68. 0, 0, 0, 0,
  69. /* 0x08 - 0x0F */
  70. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  71. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  72. 0, 0, 0, 0,
  73. /* 0x10 - 0x17 */
  74. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  75. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  76. 0, 0, 0, 0,
  77. /* 0x18 - 0x1F */
  78. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  79. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  80. 0, 0, 0, 0,
  81. /* 0x20 - 0x27 */
  82. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  83. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  84. SrcImmByte, SrcImm, 0, 0,
  85. /* 0x28 - 0x2F */
  86. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  87. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  88. 0, 0, 0, 0,
  89. /* 0x30 - 0x37 */
  90. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  91. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  92. 0, 0, 0, 0,
  93. /* 0x38 - 0x3F */
  94. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  95. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  96. 0, 0, 0, 0,
  97. /* 0x40 - 0x47 */
  98. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  99. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  100. /* 0x48 - 0x4F */
  101. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  102. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  103. /* 0x50 - 0x57 */
  104. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  105. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  106. /* 0x58 - 0x5F */
  107. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  108. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  109. /* 0x60 - 0x67 */
  110. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  111. 0, 0, 0, 0,
  112. /* 0x68 - 0x6F */
  113. 0, 0, ImplicitOps|Mov, 0,
  114. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  115. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  116. /* 0x70 - 0x77 */
  117. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  118. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  119. /* 0x78 - 0x7F */
  120. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  121. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  122. /* 0x80 - 0x87 */
  123. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  124. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  125. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  126. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  127. /* 0x88 - 0x8F */
  128. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  129. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  130. 0, ModRM | DstReg, 0, DstMem | SrcNone | ModRM | Mov,
  131. /* 0x90 - 0x9F */
  132. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps, ImplicitOps, 0, 0,
  133. /* 0xA0 - 0xA7 */
  134. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  135. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  136. ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
  137. ByteOp | ImplicitOps, ImplicitOps,
  138. /* 0xA8 - 0xAF */
  139. 0, 0, ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
  140. ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
  141. ByteOp | ImplicitOps, ImplicitOps,
  142. /* 0xB0 - 0xBF */
  143. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  144. /* 0xC0 - 0xC7 */
  145. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  146. 0, ImplicitOps, 0, 0,
  147. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  148. /* 0xC8 - 0xCF */
  149. 0, 0, 0, 0, 0, 0, 0, 0,
  150. /* 0xD0 - 0xD7 */
  151. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  152. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  153. 0, 0, 0, 0,
  154. /* 0xD8 - 0xDF */
  155. 0, 0, 0, 0, 0, 0, 0, 0,
  156. /* 0xE0 - 0xE7 */
  157. 0, 0, 0, 0, 0, 0, 0, 0,
  158. /* 0xE8 - 0xEF */
  159. ImplicitOps, SrcImm|ImplicitOps, 0, SrcImmByte|ImplicitOps, 0, 0, 0, 0,
  160. /* 0xF0 - 0xF7 */
  161. 0, 0, 0, 0,
  162. ImplicitOps, ImplicitOps,
  163. ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  164. /* 0xF8 - 0xFF */
  165. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  166. 0, 0, ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM
  167. };
  168. static u16 twobyte_table[256] = {
  169. /* 0x00 - 0x0F */
  170. 0, SrcMem | ModRM | DstReg, 0, 0, 0, 0, ImplicitOps, 0,
  171. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  172. /* 0x10 - 0x1F */
  173. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  174. /* 0x20 - 0x2F */
  175. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  176. 0, 0, 0, 0, 0, 0, 0, 0,
  177. /* 0x30 - 0x3F */
  178. ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  179. /* 0x40 - 0x47 */
  180. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  181. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  182. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  183. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  184. /* 0x48 - 0x4F */
  185. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  186. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  187. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  188. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  189. /* 0x50 - 0x5F */
  190. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  191. /* 0x60 - 0x6F */
  192. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  193. /* 0x70 - 0x7F */
  194. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  195. /* 0x80 - 0x8F */
  196. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  197. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  198. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  199. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  200. /* 0x90 - 0x9F */
  201. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  202. /* 0xA0 - 0xA7 */
  203. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
  204. /* 0xA8 - 0xAF */
  205. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
  206. /* 0xB0 - 0xB7 */
  207. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  208. DstMem | SrcReg | ModRM | BitOp,
  209. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  210. DstReg | SrcMem16 | ModRM | Mov,
  211. /* 0xB8 - 0xBF */
  212. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  213. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  214. DstReg | SrcMem16 | ModRM | Mov,
  215. /* 0xC0 - 0xCF */
  216. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  217. 0, 0, 0, 0, 0, 0, 0, 0,
  218. /* 0xD0 - 0xDF */
  219. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  220. /* 0xE0 - 0xEF */
  221. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  222. /* 0xF0 - 0xFF */
  223. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  224. };
  225. /* EFLAGS bit definitions. */
  226. #define EFLG_OF (1<<11)
  227. #define EFLG_DF (1<<10)
  228. #define EFLG_SF (1<<7)
  229. #define EFLG_ZF (1<<6)
  230. #define EFLG_AF (1<<4)
  231. #define EFLG_PF (1<<2)
  232. #define EFLG_CF (1<<0)
  233. /*
  234. * Instruction emulation:
  235. * Most instructions are emulated directly via a fragment of inline assembly
  236. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  237. * any modified flags.
  238. */
  239. #if defined(CONFIG_X86_64)
  240. #define _LO32 "k" /* force 32-bit operand */
  241. #define _STK "%%rsp" /* stack pointer */
  242. #elif defined(__i386__)
  243. #define _LO32 "" /* force 32-bit operand */
  244. #define _STK "%%esp" /* stack pointer */
  245. #endif
  246. /*
  247. * These EFLAGS bits are restored from saved value during emulation, and
  248. * any changes are written back to the saved value after emulation.
  249. */
  250. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  251. /* Before executing instruction: restore necessary bits in EFLAGS. */
  252. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  253. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); */ \
  254. "push %"_sav"; " \
  255. "movl %"_msk",%"_LO32 _tmp"; " \
  256. "andl %"_LO32 _tmp",("_STK"); " \
  257. "pushf; " \
  258. "notl %"_LO32 _tmp"; " \
  259. "andl %"_LO32 _tmp",("_STK"); " \
  260. "pop %"_tmp"; " \
  261. "orl %"_LO32 _tmp",("_STK"); " \
  262. "popf; " \
  263. /* _sav &= ~msk; */ \
  264. "movl %"_msk",%"_LO32 _tmp"; " \
  265. "notl %"_LO32 _tmp"; " \
  266. "andl %"_LO32 _tmp",%"_sav"; "
  267. /* After executing instruction: write-back necessary bits in EFLAGS. */
  268. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  269. /* _sav |= EFLAGS & _msk; */ \
  270. "pushf; " \
  271. "pop %"_tmp"; " \
  272. "andl %"_msk",%"_LO32 _tmp"; " \
  273. "orl %"_LO32 _tmp",%"_sav"; "
  274. /* Raw emulation: instruction has two explicit operands. */
  275. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  276. do { \
  277. unsigned long _tmp; \
  278. \
  279. switch ((_dst).bytes) { \
  280. case 2: \
  281. __asm__ __volatile__ ( \
  282. _PRE_EFLAGS("0", "4", "2") \
  283. _op"w %"_wx"3,%1; " \
  284. _POST_EFLAGS("0", "4", "2") \
  285. : "=m" (_eflags), "=m" ((_dst).val), \
  286. "=&r" (_tmp) \
  287. : _wy ((_src).val), "i" (EFLAGS_MASK)); \
  288. break; \
  289. case 4: \
  290. __asm__ __volatile__ ( \
  291. _PRE_EFLAGS("0", "4", "2") \
  292. _op"l %"_lx"3,%1; " \
  293. _POST_EFLAGS("0", "4", "2") \
  294. : "=m" (_eflags), "=m" ((_dst).val), \
  295. "=&r" (_tmp) \
  296. : _ly ((_src).val), "i" (EFLAGS_MASK)); \
  297. break; \
  298. case 8: \
  299. __emulate_2op_8byte(_op, _src, _dst, \
  300. _eflags, _qx, _qy); \
  301. break; \
  302. } \
  303. } while (0)
  304. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  305. do { \
  306. unsigned long _tmp; \
  307. switch ((_dst).bytes) { \
  308. case 1: \
  309. __asm__ __volatile__ ( \
  310. _PRE_EFLAGS("0", "4", "2") \
  311. _op"b %"_bx"3,%1; " \
  312. _POST_EFLAGS("0", "4", "2") \
  313. : "=m" (_eflags), "=m" ((_dst).val), \
  314. "=&r" (_tmp) \
  315. : _by ((_src).val), "i" (EFLAGS_MASK)); \
  316. break; \
  317. default: \
  318. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  319. _wx, _wy, _lx, _ly, _qx, _qy); \
  320. break; \
  321. } \
  322. } while (0)
  323. /* Source operand is byte-sized and may be restricted to just %cl. */
  324. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  325. __emulate_2op(_op, _src, _dst, _eflags, \
  326. "b", "c", "b", "c", "b", "c", "b", "c")
  327. /* Source operand is byte, word, long or quad sized. */
  328. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  329. __emulate_2op(_op, _src, _dst, _eflags, \
  330. "b", "q", "w", "r", _LO32, "r", "", "r")
  331. /* Source operand is word, long or quad sized. */
  332. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  333. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  334. "w", "r", _LO32, "r", "", "r")
  335. /* Instruction has only one explicit operand (no source operand). */
  336. #define emulate_1op(_op, _dst, _eflags) \
  337. do { \
  338. unsigned long _tmp; \
  339. \
  340. switch ((_dst).bytes) { \
  341. case 1: \
  342. __asm__ __volatile__ ( \
  343. _PRE_EFLAGS("0", "3", "2") \
  344. _op"b %1; " \
  345. _POST_EFLAGS("0", "3", "2") \
  346. : "=m" (_eflags), "=m" ((_dst).val), \
  347. "=&r" (_tmp) \
  348. : "i" (EFLAGS_MASK)); \
  349. break; \
  350. case 2: \
  351. __asm__ __volatile__ ( \
  352. _PRE_EFLAGS("0", "3", "2") \
  353. _op"w %1; " \
  354. _POST_EFLAGS("0", "3", "2") \
  355. : "=m" (_eflags), "=m" ((_dst).val), \
  356. "=&r" (_tmp) \
  357. : "i" (EFLAGS_MASK)); \
  358. break; \
  359. case 4: \
  360. __asm__ __volatile__ ( \
  361. _PRE_EFLAGS("0", "3", "2") \
  362. _op"l %1; " \
  363. _POST_EFLAGS("0", "3", "2") \
  364. : "=m" (_eflags), "=m" ((_dst).val), \
  365. "=&r" (_tmp) \
  366. : "i" (EFLAGS_MASK)); \
  367. break; \
  368. case 8: \
  369. __emulate_1op_8byte(_op, _dst, _eflags); \
  370. break; \
  371. } \
  372. } while (0)
  373. /* Emulate an instruction with quadword operands (x86/64 only). */
  374. #if defined(CONFIG_X86_64)
  375. #define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy) \
  376. do { \
  377. __asm__ __volatile__ ( \
  378. _PRE_EFLAGS("0", "4", "2") \
  379. _op"q %"_qx"3,%1; " \
  380. _POST_EFLAGS("0", "4", "2") \
  381. : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
  382. : _qy ((_src).val), "i" (EFLAGS_MASK)); \
  383. } while (0)
  384. #define __emulate_1op_8byte(_op, _dst, _eflags) \
  385. do { \
  386. __asm__ __volatile__ ( \
  387. _PRE_EFLAGS("0", "3", "2") \
  388. _op"q %1; " \
  389. _POST_EFLAGS("0", "3", "2") \
  390. : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
  391. : "i" (EFLAGS_MASK)); \
  392. } while (0)
  393. #elif defined(__i386__)
  394. #define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy)
  395. #define __emulate_1op_8byte(_op, _dst, _eflags)
  396. #endif /* __i386__ */
  397. /* Fetch next part of the instruction being emulated. */
  398. #define insn_fetch(_type, _size, _eip) \
  399. ({ unsigned long _x; \
  400. rc = ops->read_std((unsigned long)(_eip) + ctxt->cs_base, &_x, \
  401. (_size), ctxt->vcpu); \
  402. if (rc != 0) \
  403. goto done; \
  404. (_eip) += (_size); \
  405. (_type)_x; \
  406. })
  407. /* Access/update address held in a register, based on addressing mode. */
  408. #define address_mask(reg) \
  409. ((c->ad_bytes == sizeof(unsigned long)) ? \
  410. (reg) : ((reg) & ((1UL << (c->ad_bytes << 3)) - 1)))
  411. #define register_address(base, reg) \
  412. ((base) + address_mask(reg))
  413. #define register_address_increment(reg, inc) \
  414. do { \
  415. /* signed type ensures sign extension to long */ \
  416. int _inc = (inc); \
  417. if (c->ad_bytes == sizeof(unsigned long)) \
  418. (reg) += _inc; \
  419. else \
  420. (reg) = ((reg) & \
  421. ~((1UL << (c->ad_bytes << 3)) - 1)) | \
  422. (((reg) + _inc) & \
  423. ((1UL << (c->ad_bytes << 3)) - 1)); \
  424. } while (0)
  425. #define JMP_REL(rel) \
  426. do { \
  427. register_address_increment(c->eip, rel); \
  428. } while (0)
  429. /*
  430. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  431. * pointer into the block that addresses the relevant register.
  432. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  433. */
  434. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  435. int highbyte_regs)
  436. {
  437. void *p;
  438. p = &regs[modrm_reg];
  439. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  440. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  441. return p;
  442. }
  443. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  444. struct x86_emulate_ops *ops,
  445. void *ptr,
  446. u16 *size, unsigned long *address, int op_bytes)
  447. {
  448. int rc;
  449. if (op_bytes == 2)
  450. op_bytes = 3;
  451. *address = 0;
  452. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  453. ctxt->vcpu);
  454. if (rc)
  455. return rc;
  456. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  457. ctxt->vcpu);
  458. return rc;
  459. }
  460. static int test_cc(unsigned int condition, unsigned int flags)
  461. {
  462. int rc = 0;
  463. switch ((condition & 15) >> 1) {
  464. case 0: /* o */
  465. rc |= (flags & EFLG_OF);
  466. break;
  467. case 1: /* b/c/nae */
  468. rc |= (flags & EFLG_CF);
  469. break;
  470. case 2: /* z/e */
  471. rc |= (flags & EFLG_ZF);
  472. break;
  473. case 3: /* be/na */
  474. rc |= (flags & (EFLG_CF|EFLG_ZF));
  475. break;
  476. case 4: /* s */
  477. rc |= (flags & EFLG_SF);
  478. break;
  479. case 5: /* p/pe */
  480. rc |= (flags & EFLG_PF);
  481. break;
  482. case 7: /* le/ng */
  483. rc |= (flags & EFLG_ZF);
  484. /* fall through */
  485. case 6: /* l/nge */
  486. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  487. break;
  488. }
  489. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  490. return (!!rc ^ (condition & 1));
  491. }
  492. int
  493. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  494. {
  495. struct decode_cache *c = &ctxt->decode;
  496. u8 sib, rex_prefix = 0;
  497. int rc = 0;
  498. int mode = ctxt->mode;
  499. int index_reg = 0, base_reg = 0, scale, rip_relative = 0;
  500. /* Shadow copy of register state. Committed on successful emulation. */
  501. memset(c, 0, sizeof(struct decode_cache));
  502. c->eip = ctxt->vcpu->rip;
  503. memcpy(c->regs, ctxt->vcpu->regs, sizeof c->regs);
  504. switch (mode) {
  505. case X86EMUL_MODE_REAL:
  506. case X86EMUL_MODE_PROT16:
  507. c->op_bytes = c->ad_bytes = 2;
  508. break;
  509. case X86EMUL_MODE_PROT32:
  510. c->op_bytes = c->ad_bytes = 4;
  511. break;
  512. #ifdef CONFIG_X86_64
  513. case X86EMUL_MODE_PROT64:
  514. c->op_bytes = 4;
  515. c->ad_bytes = 8;
  516. break;
  517. #endif
  518. default:
  519. return -1;
  520. }
  521. /* Legacy prefixes. */
  522. for (;;) {
  523. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  524. case 0x66: /* operand-size override */
  525. c->op_bytes ^= 6; /* switch between 2/4 bytes */
  526. break;
  527. case 0x67: /* address-size override */
  528. if (mode == X86EMUL_MODE_PROT64)
  529. /* switch between 4/8 bytes */
  530. c->ad_bytes ^= 12;
  531. else
  532. /* switch between 2/4 bytes */
  533. c->ad_bytes ^= 6;
  534. break;
  535. case 0x2e: /* CS override */
  536. c->override_base = &ctxt->cs_base;
  537. break;
  538. case 0x3e: /* DS override */
  539. c->override_base = &ctxt->ds_base;
  540. break;
  541. case 0x26: /* ES override */
  542. c->override_base = &ctxt->es_base;
  543. break;
  544. case 0x64: /* FS override */
  545. c->override_base = &ctxt->fs_base;
  546. break;
  547. case 0x65: /* GS override */
  548. c->override_base = &ctxt->gs_base;
  549. break;
  550. case 0x36: /* SS override */
  551. c->override_base = &ctxt->ss_base;
  552. break;
  553. case 0x40 ... 0x4f: /* REX */
  554. if (mode != X86EMUL_MODE_PROT64)
  555. goto done_prefixes;
  556. rex_prefix = c->b;
  557. continue;
  558. case 0xf0: /* LOCK */
  559. c->lock_prefix = 1;
  560. break;
  561. case 0xf2: /* REPNE/REPNZ */
  562. case 0xf3: /* REP/REPE/REPZ */
  563. c->rep_prefix = 1;
  564. break;
  565. default:
  566. goto done_prefixes;
  567. }
  568. /* Any legacy prefix after a REX prefix nullifies its effect. */
  569. rex_prefix = 0;
  570. }
  571. done_prefixes:
  572. /* REX prefix. */
  573. if (rex_prefix) {
  574. if (rex_prefix & 8)
  575. c->op_bytes = 8; /* REX.W */
  576. c->modrm_reg = (rex_prefix & 4) << 1; /* REX.R */
  577. index_reg = (rex_prefix & 2) << 2; /* REX.X */
  578. c->modrm_rm = base_reg = (rex_prefix & 1) << 3; /* REG.B */
  579. }
  580. /* Opcode byte(s). */
  581. c->d = opcode_table[c->b];
  582. if (c->d == 0) {
  583. /* Two-byte opcode? */
  584. if (c->b == 0x0f) {
  585. c->twobyte = 1;
  586. c->b = insn_fetch(u8, 1, c->eip);
  587. c->d = twobyte_table[c->b];
  588. }
  589. /* Unrecognised? */
  590. if (c->d == 0) {
  591. DPRINTF("Cannot emulate %02x\n", c->b);
  592. return -1;
  593. }
  594. }
  595. /* ModRM and SIB bytes. */
  596. if (c->d & ModRM) {
  597. c->modrm = insn_fetch(u8, 1, c->eip);
  598. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  599. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  600. c->modrm_rm |= (c->modrm & 0x07);
  601. c->modrm_ea = 0;
  602. c->use_modrm_ea = 1;
  603. if (c->modrm_mod == 3) {
  604. c->modrm_val = *(unsigned long *)
  605. decode_register(c->modrm_rm, c->regs, c->d & ByteOp);
  606. goto modrm_done;
  607. }
  608. if (c->ad_bytes == 2) {
  609. unsigned bx = c->regs[VCPU_REGS_RBX];
  610. unsigned bp = c->regs[VCPU_REGS_RBP];
  611. unsigned si = c->regs[VCPU_REGS_RSI];
  612. unsigned di = c->regs[VCPU_REGS_RDI];
  613. /* 16-bit ModR/M decode. */
  614. switch (c->modrm_mod) {
  615. case 0:
  616. if (c->modrm_rm == 6)
  617. c->modrm_ea +=
  618. insn_fetch(u16, 2, c->eip);
  619. break;
  620. case 1:
  621. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  622. break;
  623. case 2:
  624. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  625. break;
  626. }
  627. switch (c->modrm_rm) {
  628. case 0:
  629. c->modrm_ea += bx + si;
  630. break;
  631. case 1:
  632. c->modrm_ea += bx + di;
  633. break;
  634. case 2:
  635. c->modrm_ea += bp + si;
  636. break;
  637. case 3:
  638. c->modrm_ea += bp + di;
  639. break;
  640. case 4:
  641. c->modrm_ea += si;
  642. break;
  643. case 5:
  644. c->modrm_ea += di;
  645. break;
  646. case 6:
  647. if (c->modrm_mod != 0)
  648. c->modrm_ea += bp;
  649. break;
  650. case 7:
  651. c->modrm_ea += bx;
  652. break;
  653. }
  654. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  655. (c->modrm_rm == 6 && c->modrm_mod != 0))
  656. if (!c->override_base)
  657. c->override_base = &ctxt->ss_base;
  658. c->modrm_ea = (u16)c->modrm_ea;
  659. } else {
  660. /* 32/64-bit ModR/M decode. */
  661. switch (c->modrm_rm) {
  662. case 4:
  663. case 12:
  664. sib = insn_fetch(u8, 1, c->eip);
  665. index_reg |= (sib >> 3) & 7;
  666. base_reg |= sib & 7;
  667. scale = sib >> 6;
  668. switch (base_reg) {
  669. case 5:
  670. if (c->modrm_mod != 0)
  671. c->modrm_ea +=
  672. c->regs[base_reg];
  673. else
  674. c->modrm_ea +=
  675. insn_fetch(s32, 4, c->eip);
  676. break;
  677. default:
  678. c->modrm_ea += c->regs[base_reg];
  679. }
  680. switch (index_reg) {
  681. case 4:
  682. break;
  683. default:
  684. c->modrm_ea +=
  685. c->regs[index_reg] << scale;
  686. }
  687. break;
  688. case 5:
  689. if (c->modrm_mod != 0)
  690. c->modrm_ea += c->regs[c->modrm_rm];
  691. else if (mode == X86EMUL_MODE_PROT64)
  692. rip_relative = 1;
  693. break;
  694. default:
  695. c->modrm_ea += c->regs[c->modrm_rm];
  696. break;
  697. }
  698. switch (c->modrm_mod) {
  699. case 0:
  700. if (c->modrm_rm == 5)
  701. c->modrm_ea +=
  702. insn_fetch(s32, 4, c->eip);
  703. break;
  704. case 1:
  705. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  706. break;
  707. case 2:
  708. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  709. break;
  710. }
  711. }
  712. if (rip_relative) {
  713. c->modrm_ea += c->eip;
  714. switch (c->d & SrcMask) {
  715. case SrcImmByte:
  716. c->modrm_ea += 1;
  717. break;
  718. case SrcImm:
  719. if (c->d & ByteOp)
  720. c->modrm_ea += 1;
  721. else
  722. if (c->op_bytes == 8)
  723. c->modrm_ea += 4;
  724. else
  725. c->modrm_ea += c->op_bytes;
  726. }
  727. }
  728. modrm_done:
  729. ;
  730. } else if (c->d & MemAbs) {
  731. switch (c->ad_bytes) {
  732. case 2:
  733. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  734. break;
  735. case 4:
  736. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  737. break;
  738. case 8:
  739. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  740. break;
  741. }
  742. }
  743. if (!c->override_base)
  744. c->override_base = &ctxt->ds_base;
  745. if (mode == X86EMUL_MODE_PROT64 &&
  746. c->override_base != &ctxt->fs_base &&
  747. c->override_base != &ctxt->gs_base)
  748. c->override_base = NULL;
  749. if (c->override_base)
  750. c->modrm_ea += *c->override_base;
  751. if (c->ad_bytes != 8)
  752. c->modrm_ea = (u32)c->modrm_ea;
  753. /*
  754. * Decode and fetch the source operand: register, memory
  755. * or immediate.
  756. */
  757. switch (c->d & SrcMask) {
  758. case SrcNone:
  759. break;
  760. case SrcReg:
  761. c->src.type = OP_REG;
  762. if (c->d & ByteOp) {
  763. c->src.ptr =
  764. decode_register(c->modrm_reg, c->regs,
  765. (rex_prefix == 0));
  766. c->src.val = c->src.orig_val = *(u8 *)c->src.ptr;
  767. c->src.bytes = 1;
  768. } else {
  769. c->src.ptr =
  770. decode_register(c->modrm_reg, c->regs, 0);
  771. switch ((c->src.bytes = c->op_bytes)) {
  772. case 2:
  773. c->src.val = c->src.orig_val =
  774. *(u16 *) c->src.ptr;
  775. break;
  776. case 4:
  777. c->src.val = c->src.orig_val =
  778. *(u32 *) c->src.ptr;
  779. break;
  780. case 8:
  781. c->src.val = c->src.orig_val =
  782. *(u64 *) c->src.ptr;
  783. break;
  784. }
  785. }
  786. break;
  787. case SrcMem16:
  788. c->src.bytes = 2;
  789. goto srcmem_common;
  790. case SrcMem32:
  791. c->src.bytes = 4;
  792. goto srcmem_common;
  793. case SrcMem:
  794. c->src.bytes = (c->d & ByteOp) ? 1 :
  795. c->op_bytes;
  796. /* Don't fetch the address for invlpg: it could be unmapped. */
  797. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  798. break;
  799. srcmem_common:
  800. /*
  801. * For instructions with a ModR/M byte, switch to register
  802. * access if Mod = 3.
  803. */
  804. if ((c->d & ModRM) && c->modrm_mod == 3) {
  805. c->src.type = OP_REG;
  806. break;
  807. }
  808. c->src.type = OP_MEM;
  809. break;
  810. case SrcImm:
  811. c->src.type = OP_IMM;
  812. c->src.ptr = (unsigned long *)c->eip;
  813. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  814. if (c->src.bytes == 8)
  815. c->src.bytes = 4;
  816. /* NB. Immediates are sign-extended as necessary. */
  817. switch (c->src.bytes) {
  818. case 1:
  819. c->src.val = insn_fetch(s8, 1, c->eip);
  820. break;
  821. case 2:
  822. c->src.val = insn_fetch(s16, 2, c->eip);
  823. break;
  824. case 4:
  825. c->src.val = insn_fetch(s32, 4, c->eip);
  826. break;
  827. }
  828. break;
  829. case SrcImmByte:
  830. c->src.type = OP_IMM;
  831. c->src.ptr = (unsigned long *)c->eip;
  832. c->src.bytes = 1;
  833. c->src.val = insn_fetch(s8, 1, c->eip);
  834. break;
  835. }
  836. /* Decode and fetch the destination operand: register or memory. */
  837. switch (c->d & DstMask) {
  838. case ImplicitOps:
  839. /* Special instructions do their own operand decoding. */
  840. return 0;
  841. case DstReg:
  842. c->dst.type = OP_REG;
  843. if ((c->d & ByteOp)
  844. && !(c->twobyte &&
  845. (c->b == 0xb6 || c->b == 0xb7))) {
  846. c->dst.ptr =
  847. decode_register(c->modrm_reg, c->regs,
  848. (rex_prefix == 0));
  849. c->dst.val = *(u8 *) c->dst.ptr;
  850. c->dst.bytes = 1;
  851. } else {
  852. c->dst.ptr =
  853. decode_register(c->modrm_reg, c->regs, 0);
  854. switch ((c->dst.bytes = c->op_bytes)) {
  855. case 2:
  856. c->dst.val = *(u16 *)c->dst.ptr;
  857. break;
  858. case 4:
  859. c->dst.val = *(u32 *)c->dst.ptr;
  860. break;
  861. case 8:
  862. c->dst.val = *(u64 *)c->dst.ptr;
  863. break;
  864. }
  865. }
  866. break;
  867. case DstMem:
  868. if ((c->d & ModRM) && c->modrm_mod == 3) {
  869. c->dst.type = OP_REG;
  870. break;
  871. }
  872. c->dst.type = OP_MEM;
  873. break;
  874. }
  875. done:
  876. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  877. }
  878. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  879. {
  880. struct decode_cache *c = &ctxt->decode;
  881. c->dst.type = OP_MEM;
  882. c->dst.bytes = c->op_bytes;
  883. c->dst.val = c->src.val;
  884. register_address_increment(c->regs[VCPU_REGS_RSP], -c->op_bytes);
  885. c->dst.ptr = (void *) register_address(ctxt->ss_base,
  886. c->regs[VCPU_REGS_RSP]);
  887. }
  888. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  889. struct x86_emulate_ops *ops)
  890. {
  891. struct decode_cache *c = &ctxt->decode;
  892. int rc;
  893. /* 64-bit mode: POP always pops a 64-bit operand. */
  894. if (ctxt->mode == X86EMUL_MODE_PROT64)
  895. c->dst.bytes = 8;
  896. rc = ops->read_std(register_address(ctxt->ss_base,
  897. c->regs[VCPU_REGS_RSP]),
  898. &c->dst.val, c->dst.bytes, ctxt->vcpu);
  899. if (rc != 0)
  900. return rc;
  901. register_address_increment(c->regs[VCPU_REGS_RSP], c->dst.bytes);
  902. return 0;
  903. }
  904. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  905. {
  906. struct decode_cache *c = &ctxt->decode;
  907. switch (c->modrm_reg) {
  908. case 0: /* rol */
  909. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  910. break;
  911. case 1: /* ror */
  912. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  913. break;
  914. case 2: /* rcl */
  915. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  916. break;
  917. case 3: /* rcr */
  918. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  919. break;
  920. case 4: /* sal/shl */
  921. case 6: /* sal/shl */
  922. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  923. break;
  924. case 5: /* shr */
  925. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  926. break;
  927. case 7: /* sar */
  928. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  929. break;
  930. }
  931. }
  932. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  933. struct x86_emulate_ops *ops)
  934. {
  935. struct decode_cache *c = &ctxt->decode;
  936. int rc = 0;
  937. switch (c->modrm_reg) {
  938. case 0 ... 1: /* test */
  939. /*
  940. * Special case in Grp3: test has an immediate
  941. * source operand.
  942. */
  943. c->src.type = OP_IMM;
  944. c->src.ptr = (unsigned long *)c->eip;
  945. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  946. if (c->src.bytes == 8)
  947. c->src.bytes = 4;
  948. switch (c->src.bytes) {
  949. case 1:
  950. c->src.val = insn_fetch(s8, 1, c->eip);
  951. break;
  952. case 2:
  953. c->src.val = insn_fetch(s16, 2, c->eip);
  954. break;
  955. case 4:
  956. c->src.val = insn_fetch(s32, 4, c->eip);
  957. break;
  958. }
  959. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  960. break;
  961. case 2: /* not */
  962. c->dst.val = ~c->dst.val;
  963. break;
  964. case 3: /* neg */
  965. emulate_1op("neg", c->dst, ctxt->eflags);
  966. break;
  967. default:
  968. DPRINTF("Cannot emulate %02x\n", c->b);
  969. rc = X86EMUL_UNHANDLEABLE;
  970. break;
  971. }
  972. done:
  973. return rc;
  974. }
  975. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  976. struct x86_emulate_ops *ops)
  977. {
  978. struct decode_cache *c = &ctxt->decode;
  979. int rc;
  980. switch (c->modrm_reg) {
  981. case 0: /* inc */
  982. emulate_1op("inc", c->dst, ctxt->eflags);
  983. break;
  984. case 1: /* dec */
  985. emulate_1op("dec", c->dst, ctxt->eflags);
  986. break;
  987. case 4: /* jmp abs */
  988. if (c->b == 0xff)
  989. c->eip = c->dst.val;
  990. else {
  991. DPRINTF("Cannot emulate %02x\n", c->b);
  992. return X86EMUL_UNHANDLEABLE;
  993. }
  994. break;
  995. case 6: /* push */
  996. /* 64-bit mode: PUSH always pushes a 64-bit operand. */
  997. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  998. c->dst.bytes = 8;
  999. rc = ops->read_std((unsigned long)c->dst.ptr,
  1000. &c->dst.val, 8, ctxt->vcpu);
  1001. if (rc != 0)
  1002. return rc;
  1003. }
  1004. register_address_increment(c->regs[VCPU_REGS_RSP],
  1005. -c->dst.bytes);
  1006. rc = ops->write_emulated(register_address(ctxt->ss_base,
  1007. c->regs[VCPU_REGS_RSP]), &c->dst.val,
  1008. c->dst.bytes, ctxt->vcpu);
  1009. if (rc != 0)
  1010. return rc;
  1011. c->dst.type = OP_NONE;
  1012. break;
  1013. default:
  1014. DPRINTF("Cannot emulate %02x\n", c->b);
  1015. return X86EMUL_UNHANDLEABLE;
  1016. }
  1017. return 0;
  1018. }
  1019. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1020. struct x86_emulate_ops *ops,
  1021. unsigned long cr2)
  1022. {
  1023. struct decode_cache *c = &ctxt->decode;
  1024. u64 old, new;
  1025. int rc;
  1026. rc = ops->read_emulated(cr2, &old, 8, ctxt->vcpu);
  1027. if (rc != 0)
  1028. return rc;
  1029. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1030. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1031. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1032. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1033. ctxt->eflags &= ~EFLG_ZF;
  1034. } else {
  1035. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1036. (u32) c->regs[VCPU_REGS_RBX];
  1037. rc = ops->cmpxchg_emulated(cr2, &old, &new, 8, ctxt->vcpu);
  1038. if (rc != 0)
  1039. return rc;
  1040. ctxt->eflags |= EFLG_ZF;
  1041. }
  1042. return 0;
  1043. }
  1044. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1045. struct x86_emulate_ops *ops)
  1046. {
  1047. int rc;
  1048. struct decode_cache *c = &ctxt->decode;
  1049. switch (c->dst.type) {
  1050. case OP_REG:
  1051. /* The 4-byte case *is* correct:
  1052. * in 64-bit mode we zero-extend.
  1053. */
  1054. switch (c->dst.bytes) {
  1055. case 1:
  1056. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1057. break;
  1058. case 2:
  1059. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1060. break;
  1061. case 4:
  1062. *c->dst.ptr = (u32)c->dst.val;
  1063. break; /* 64b: zero-ext */
  1064. case 8:
  1065. *c->dst.ptr = c->dst.val;
  1066. break;
  1067. }
  1068. break;
  1069. case OP_MEM:
  1070. if (c->lock_prefix)
  1071. rc = ops->cmpxchg_emulated(
  1072. (unsigned long)c->dst.ptr,
  1073. &c->dst.orig_val,
  1074. &c->dst.val,
  1075. c->dst.bytes,
  1076. ctxt->vcpu);
  1077. else
  1078. rc = ops->write_emulated(
  1079. (unsigned long)c->dst.ptr,
  1080. &c->dst.val,
  1081. c->dst.bytes,
  1082. ctxt->vcpu);
  1083. if (rc != 0)
  1084. return rc;
  1085. break;
  1086. case OP_NONE:
  1087. /* no writeback */
  1088. break;
  1089. default:
  1090. break;
  1091. }
  1092. return 0;
  1093. }
  1094. int
  1095. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1096. {
  1097. unsigned long cr2 = ctxt->cr2;
  1098. u64 msr_data;
  1099. unsigned long saved_eip = 0;
  1100. struct decode_cache *c = &ctxt->decode;
  1101. int rc = 0;
  1102. /* Shadow copy of register state. Committed on successful emulation.
  1103. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1104. * modify them.
  1105. */
  1106. memcpy(c->regs, ctxt->vcpu->regs, sizeof c->regs);
  1107. saved_eip = c->eip;
  1108. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1109. cr2 = c->modrm_ea;
  1110. if (c->src.type == OP_MEM) {
  1111. c->src.ptr = (unsigned long *)cr2;
  1112. c->src.val = 0;
  1113. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1114. &c->src.val,
  1115. c->src.bytes,
  1116. ctxt->vcpu);
  1117. if (rc != 0)
  1118. goto done;
  1119. c->src.orig_val = c->src.val;
  1120. }
  1121. if ((c->d & DstMask) == ImplicitOps)
  1122. goto special_insn;
  1123. if (c->dst.type == OP_MEM) {
  1124. c->dst.ptr = (unsigned long *)cr2;
  1125. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1126. c->dst.val = 0;
  1127. if (c->d & BitOp) {
  1128. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1129. c->dst.ptr = (void *)c->dst.ptr +
  1130. (c->src.val & mask) / 8;
  1131. }
  1132. if (!(c->d & Mov) &&
  1133. /* optimisation - avoid slow emulated read */
  1134. ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1135. &c->dst.val,
  1136. c->dst.bytes, ctxt->vcpu)) != 0))
  1137. goto done;
  1138. }
  1139. c->dst.orig_val = c->dst.val;
  1140. if (c->twobyte)
  1141. goto twobyte_insn;
  1142. switch (c->b) {
  1143. case 0x00 ... 0x05:
  1144. add: /* add */
  1145. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1146. break;
  1147. case 0x08 ... 0x0d:
  1148. or: /* or */
  1149. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1150. break;
  1151. case 0x10 ... 0x15:
  1152. adc: /* adc */
  1153. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1154. break;
  1155. case 0x18 ... 0x1d:
  1156. sbb: /* sbb */
  1157. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1158. break;
  1159. case 0x20 ... 0x23:
  1160. and: /* and */
  1161. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1162. break;
  1163. case 0x24: /* and al imm8 */
  1164. c->dst.type = OP_REG;
  1165. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1166. c->dst.val = *(u8 *)c->dst.ptr;
  1167. c->dst.bytes = 1;
  1168. c->dst.orig_val = c->dst.val;
  1169. goto and;
  1170. case 0x25: /* and ax imm16, or eax imm32 */
  1171. c->dst.type = OP_REG;
  1172. c->dst.bytes = c->op_bytes;
  1173. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1174. if (c->op_bytes == 2)
  1175. c->dst.val = *(u16 *)c->dst.ptr;
  1176. else
  1177. c->dst.val = *(u32 *)c->dst.ptr;
  1178. c->dst.orig_val = c->dst.val;
  1179. goto and;
  1180. case 0x28 ... 0x2d:
  1181. sub: /* sub */
  1182. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1183. break;
  1184. case 0x30 ... 0x35:
  1185. xor: /* xor */
  1186. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1187. break;
  1188. case 0x38 ... 0x3d:
  1189. cmp: /* cmp */
  1190. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1191. break;
  1192. case 0x63: /* movsxd */
  1193. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1194. goto cannot_emulate;
  1195. c->dst.val = (s32) c->src.val;
  1196. break;
  1197. case 0x80 ... 0x83: /* Grp1 */
  1198. switch (c->modrm_reg) {
  1199. case 0:
  1200. goto add;
  1201. case 1:
  1202. goto or;
  1203. case 2:
  1204. goto adc;
  1205. case 3:
  1206. goto sbb;
  1207. case 4:
  1208. goto and;
  1209. case 5:
  1210. goto sub;
  1211. case 6:
  1212. goto xor;
  1213. case 7:
  1214. goto cmp;
  1215. }
  1216. break;
  1217. case 0x84 ... 0x85:
  1218. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1219. break;
  1220. case 0x86 ... 0x87: /* xchg */
  1221. /* Write back the register source. */
  1222. switch (c->dst.bytes) {
  1223. case 1:
  1224. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1225. break;
  1226. case 2:
  1227. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1228. break;
  1229. case 4:
  1230. *c->src.ptr = (u32) c->dst.val;
  1231. break; /* 64b reg: zero-extend */
  1232. case 8:
  1233. *c->src.ptr = c->dst.val;
  1234. break;
  1235. }
  1236. /*
  1237. * Write back the memory destination with implicit LOCK
  1238. * prefix.
  1239. */
  1240. c->dst.val = c->src.val;
  1241. c->lock_prefix = 1;
  1242. break;
  1243. case 0x88 ... 0x8b: /* mov */
  1244. goto mov;
  1245. case 0x8d: /* lea r16/r32, m */
  1246. c->dst.val = c->modrm_val;
  1247. break;
  1248. case 0x8f: /* pop (sole member of Grp1a) */
  1249. rc = emulate_grp1a(ctxt, ops);
  1250. if (rc != 0)
  1251. goto done;
  1252. break;
  1253. case 0xa0 ... 0xa1: /* mov */
  1254. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1255. c->dst.val = c->src.val;
  1256. break;
  1257. case 0xa2 ... 0xa3: /* mov */
  1258. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1259. break;
  1260. case 0xc0 ... 0xc1:
  1261. emulate_grp2(ctxt);
  1262. break;
  1263. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1264. mov:
  1265. c->dst.val = c->src.val;
  1266. break;
  1267. case 0xd0 ... 0xd1: /* Grp2 */
  1268. c->src.val = 1;
  1269. emulate_grp2(ctxt);
  1270. break;
  1271. case 0xd2 ... 0xd3: /* Grp2 */
  1272. c->src.val = c->regs[VCPU_REGS_RCX];
  1273. emulate_grp2(ctxt);
  1274. break;
  1275. case 0xf6 ... 0xf7: /* Grp3 */
  1276. rc = emulate_grp3(ctxt, ops);
  1277. if (rc != 0)
  1278. goto done;
  1279. break;
  1280. case 0xfe ... 0xff: /* Grp4/Grp5 */
  1281. rc = emulate_grp45(ctxt, ops);
  1282. if (rc != 0)
  1283. goto done;
  1284. break;
  1285. }
  1286. writeback:
  1287. rc = writeback(ctxt, ops);
  1288. if (rc != 0)
  1289. goto done;
  1290. /* Commit shadow register state. */
  1291. memcpy(ctxt->vcpu->regs, c->regs, sizeof c->regs);
  1292. ctxt->vcpu->rip = c->eip;
  1293. done:
  1294. if (rc == X86EMUL_UNHANDLEABLE) {
  1295. c->eip = saved_eip;
  1296. return -1;
  1297. }
  1298. return 0;
  1299. special_insn:
  1300. if (c->twobyte)
  1301. goto twobyte_special_insn;
  1302. switch (c->b) {
  1303. case 0x40 ... 0x47: /* inc r16/r32 */
  1304. c->dst.bytes = c->op_bytes;
  1305. c->dst.ptr = (unsigned long *)&c->regs[c->b & 0x7];
  1306. c->dst.val = *c->dst.ptr;
  1307. emulate_1op("inc", c->dst, ctxt->eflags);
  1308. break;
  1309. case 0x48 ... 0x4f: /* dec r16/r32 */
  1310. c->dst.bytes = c->op_bytes;
  1311. c->dst.ptr = (unsigned long *)&c->regs[c->b & 0x7];
  1312. c->dst.val = *c->dst.ptr;
  1313. emulate_1op("dec", c->dst, ctxt->eflags);
  1314. break;
  1315. case 0x50 ... 0x57: /* push reg */
  1316. if (c->op_bytes == 2)
  1317. c->src.val = (u16) c->regs[c->b & 0x7];
  1318. else
  1319. c->src.val = (u32) c->regs[c->b & 0x7];
  1320. c->dst.type = OP_MEM;
  1321. c->dst.bytes = c->op_bytes;
  1322. c->dst.val = c->src.val;
  1323. register_address_increment(c->regs[VCPU_REGS_RSP],
  1324. -c->op_bytes);
  1325. c->dst.ptr = (void *) register_address(
  1326. ctxt->ss_base, c->regs[VCPU_REGS_RSP]);
  1327. break;
  1328. case 0x58 ... 0x5f: /* pop reg */
  1329. c->dst.ptr = (unsigned long *)&c->regs[c->b & 0x7];
  1330. pop_instruction:
  1331. if ((rc = ops->read_std(register_address(ctxt->ss_base,
  1332. c->regs[VCPU_REGS_RSP]), c->dst.ptr,
  1333. c->op_bytes, ctxt->vcpu)) != 0)
  1334. goto done;
  1335. register_address_increment(c->regs[VCPU_REGS_RSP],
  1336. c->op_bytes);
  1337. c->dst.type = OP_NONE; /* Disable writeback. */
  1338. break;
  1339. case 0x6a: /* push imm8 */
  1340. c->src.val = 0L;
  1341. c->src.val = insn_fetch(s8, 1, c->eip);
  1342. emulate_push(ctxt);
  1343. break;
  1344. case 0x6c: /* insb */
  1345. case 0x6d: /* insw/insd */
  1346. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1347. 1,
  1348. (c->d & ByteOp) ? 1 : c->op_bytes,
  1349. c->rep_prefix ?
  1350. address_mask(c->regs[VCPU_REGS_RCX]) : 1,
  1351. (ctxt->eflags & EFLG_DF),
  1352. register_address(ctxt->es_base,
  1353. c->regs[VCPU_REGS_RDI]),
  1354. c->rep_prefix,
  1355. c->regs[VCPU_REGS_RDX]) == 0) {
  1356. c->eip = saved_eip;
  1357. return -1;
  1358. }
  1359. return 0;
  1360. case 0x6e: /* outsb */
  1361. case 0x6f: /* outsw/outsd */
  1362. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1363. 0,
  1364. (c->d & ByteOp) ? 1 : c->op_bytes,
  1365. c->rep_prefix ?
  1366. address_mask(c->regs[VCPU_REGS_RCX]) : 1,
  1367. (ctxt->eflags & EFLG_DF),
  1368. register_address(c->override_base ?
  1369. *c->override_base :
  1370. ctxt->ds_base,
  1371. c->regs[VCPU_REGS_RSI]),
  1372. c->rep_prefix,
  1373. c->regs[VCPU_REGS_RDX]) == 0) {
  1374. c->eip = saved_eip;
  1375. return -1;
  1376. }
  1377. return 0;
  1378. case 0x70 ... 0x7f: /* jcc (short) */ {
  1379. int rel = insn_fetch(s8, 1, c->eip);
  1380. if (test_cc(c->b, ctxt->eflags))
  1381. JMP_REL(rel);
  1382. break;
  1383. }
  1384. case 0x9c: /* pushf */
  1385. c->src.val = (unsigned long) ctxt->eflags;
  1386. emulate_push(ctxt);
  1387. break;
  1388. case 0x9d: /* popf */
  1389. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1390. goto pop_instruction;
  1391. case 0xc3: /* ret */
  1392. c->dst.ptr = &c->eip;
  1393. goto pop_instruction;
  1394. case 0xf4: /* hlt */
  1395. ctxt->vcpu->halt_request = 1;
  1396. goto done;
  1397. case 0xf5: /* cmc */
  1398. /* complement carry flag from eflags reg */
  1399. ctxt->eflags ^= EFLG_CF;
  1400. c->dst.type = OP_NONE; /* Disable writeback. */
  1401. break;
  1402. case 0xf8: /* clc */
  1403. ctxt->eflags &= ~EFLG_CF;
  1404. c->dst.type = OP_NONE; /* Disable writeback. */
  1405. break;
  1406. case 0xfa: /* cli */
  1407. ctxt->eflags &= ~X86_EFLAGS_IF;
  1408. c->dst.type = OP_NONE; /* Disable writeback. */
  1409. break;
  1410. case 0xfb: /* sti */
  1411. ctxt->eflags |= X86_EFLAGS_IF;
  1412. c->dst.type = OP_NONE; /* Disable writeback. */
  1413. break;
  1414. }
  1415. if (c->rep_prefix) {
  1416. if (c->regs[VCPU_REGS_RCX] == 0) {
  1417. ctxt->vcpu->rip = c->eip;
  1418. goto done;
  1419. }
  1420. c->regs[VCPU_REGS_RCX]--;
  1421. c->eip = ctxt->vcpu->rip;
  1422. }
  1423. switch (c->b) {
  1424. case 0xa4 ... 0xa5: /* movs */
  1425. c->dst.type = OP_MEM;
  1426. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1427. c->dst.ptr = (unsigned long *)register_address(
  1428. ctxt->es_base,
  1429. c->regs[VCPU_REGS_RDI]);
  1430. if ((rc = ops->read_emulated(register_address(
  1431. c->override_base ? *c->override_base :
  1432. ctxt->ds_base,
  1433. c->regs[VCPU_REGS_RSI]),
  1434. &c->dst.val,
  1435. c->dst.bytes, ctxt->vcpu)) != 0)
  1436. goto done;
  1437. register_address_increment(c->regs[VCPU_REGS_RSI],
  1438. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1439. : c->dst.bytes);
  1440. register_address_increment(c->regs[VCPU_REGS_RDI],
  1441. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1442. : c->dst.bytes);
  1443. break;
  1444. case 0xa6 ... 0xa7: /* cmps */
  1445. DPRINTF("Urk! I don't handle CMPS.\n");
  1446. goto cannot_emulate;
  1447. case 0xaa ... 0xab: /* stos */
  1448. c->dst.type = OP_MEM;
  1449. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1450. c->dst.ptr = (unsigned long *)cr2;
  1451. c->dst.val = c->regs[VCPU_REGS_RAX];
  1452. register_address_increment(c->regs[VCPU_REGS_RDI],
  1453. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1454. : c->dst.bytes);
  1455. break;
  1456. case 0xac ... 0xad: /* lods */
  1457. c->dst.type = OP_REG;
  1458. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1459. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1460. if ((rc = ops->read_emulated(cr2, &c->dst.val,
  1461. c->dst.bytes,
  1462. ctxt->vcpu)) != 0)
  1463. goto done;
  1464. register_address_increment(c->regs[VCPU_REGS_RSI],
  1465. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1466. : c->dst.bytes);
  1467. break;
  1468. case 0xae ... 0xaf: /* scas */
  1469. DPRINTF("Urk! I don't handle SCAS.\n");
  1470. goto cannot_emulate;
  1471. case 0xe8: /* call (near) */ {
  1472. long int rel;
  1473. switch (c->op_bytes) {
  1474. case 2:
  1475. rel = insn_fetch(s16, 2, c->eip);
  1476. break;
  1477. case 4:
  1478. rel = insn_fetch(s32, 4, c->eip);
  1479. break;
  1480. case 8:
  1481. rel = insn_fetch(s64, 8, c->eip);
  1482. break;
  1483. default:
  1484. DPRINTF("Call: Invalid op_bytes\n");
  1485. goto cannot_emulate;
  1486. }
  1487. c->src.val = (unsigned long) c->eip;
  1488. JMP_REL(rel);
  1489. c->op_bytes = c->ad_bytes;
  1490. emulate_push(ctxt);
  1491. break;
  1492. }
  1493. case 0xe9: /* jmp rel */
  1494. case 0xeb: /* jmp rel short */
  1495. JMP_REL(c->src.val);
  1496. c->dst.type = OP_NONE; /* Disable writeback. */
  1497. break;
  1498. }
  1499. goto writeback;
  1500. twobyte_insn:
  1501. switch (c->b) {
  1502. case 0x01: /* lgdt, lidt, lmsw */
  1503. switch (c->modrm_reg) {
  1504. u16 size;
  1505. unsigned long address;
  1506. case 0: /* vmcall */
  1507. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  1508. goto cannot_emulate;
  1509. rc = kvm_fix_hypercall(ctxt->vcpu);
  1510. if (rc)
  1511. goto done;
  1512. kvm_emulate_hypercall(ctxt->vcpu);
  1513. break;
  1514. case 2: /* lgdt */
  1515. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1516. &size, &address, c->op_bytes);
  1517. if (rc)
  1518. goto done;
  1519. realmode_lgdt(ctxt->vcpu, size, address);
  1520. break;
  1521. case 3: /* lidt/vmmcall */
  1522. if (c->modrm_mod == 3 && c->modrm_rm == 1) {
  1523. rc = kvm_fix_hypercall(ctxt->vcpu);
  1524. if (rc)
  1525. goto done;
  1526. kvm_emulate_hypercall(ctxt->vcpu);
  1527. } else {
  1528. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1529. &size, &address,
  1530. c->op_bytes);
  1531. if (rc)
  1532. goto done;
  1533. realmode_lidt(ctxt->vcpu, size, address);
  1534. }
  1535. break;
  1536. case 4: /* smsw */
  1537. if (c->modrm_mod != 3)
  1538. goto cannot_emulate;
  1539. *(u16 *)&c->regs[c->modrm_rm]
  1540. = realmode_get_cr(ctxt->vcpu, 0);
  1541. break;
  1542. case 6: /* lmsw */
  1543. if (c->modrm_mod != 3)
  1544. goto cannot_emulate;
  1545. realmode_lmsw(ctxt->vcpu, (u16)c->modrm_val,
  1546. &ctxt->eflags);
  1547. break;
  1548. case 7: /* invlpg*/
  1549. emulate_invlpg(ctxt->vcpu, cr2);
  1550. break;
  1551. default:
  1552. goto cannot_emulate;
  1553. }
  1554. /* Disable writeback. */
  1555. c->dst.type = OP_NONE;
  1556. break;
  1557. case 0x21: /* mov from dr to reg */
  1558. if (c->modrm_mod != 3)
  1559. goto cannot_emulate;
  1560. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  1561. if (rc)
  1562. goto cannot_emulate;
  1563. c->dst.type = OP_NONE; /* no writeback */
  1564. break;
  1565. case 0x23: /* mov from reg to dr */
  1566. if (c->modrm_mod != 3)
  1567. goto cannot_emulate;
  1568. rc = emulator_set_dr(ctxt, c->modrm_reg,
  1569. c->regs[c->modrm_rm]);
  1570. if (rc)
  1571. goto cannot_emulate;
  1572. c->dst.type = OP_NONE; /* no writeback */
  1573. break;
  1574. case 0x40 ... 0x4f: /* cmov */
  1575. c->dst.val = c->dst.orig_val = c->src.val;
  1576. if (!test_cc(c->b, ctxt->eflags))
  1577. c->dst.type = OP_NONE; /* no writeback */
  1578. break;
  1579. case 0xa3:
  1580. bt: /* bt */
  1581. c->dst.type = OP_NONE;
  1582. /* only subword offset */
  1583. c->src.val &= (c->dst.bytes << 3) - 1;
  1584. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  1585. break;
  1586. case 0xab:
  1587. bts: /* bts */
  1588. /* only subword offset */
  1589. c->src.val &= (c->dst.bytes << 3) - 1;
  1590. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  1591. break;
  1592. case 0xb0 ... 0xb1: /* cmpxchg */
  1593. /*
  1594. * Save real source value, then compare EAX against
  1595. * destination.
  1596. */
  1597. c->src.orig_val = c->src.val;
  1598. c->src.val = c->regs[VCPU_REGS_RAX];
  1599. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1600. if (ctxt->eflags & EFLG_ZF) {
  1601. /* Success: write back to memory. */
  1602. c->dst.val = c->src.orig_val;
  1603. } else {
  1604. /* Failure: write the value we saw to EAX. */
  1605. c->dst.type = OP_REG;
  1606. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1607. }
  1608. break;
  1609. case 0xb3:
  1610. btr: /* btr */
  1611. /* only subword offset */
  1612. c->src.val &= (c->dst.bytes << 3) - 1;
  1613. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  1614. break;
  1615. case 0xb6 ... 0xb7: /* movzx */
  1616. c->dst.bytes = c->op_bytes;
  1617. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  1618. : (u16) c->src.val;
  1619. break;
  1620. case 0xba: /* Grp8 */
  1621. switch (c->modrm_reg & 3) {
  1622. case 0:
  1623. goto bt;
  1624. case 1:
  1625. goto bts;
  1626. case 2:
  1627. goto btr;
  1628. case 3:
  1629. goto btc;
  1630. }
  1631. break;
  1632. case 0xbb:
  1633. btc: /* btc */
  1634. /* only subword offset */
  1635. c->src.val &= (c->dst.bytes << 3) - 1;
  1636. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  1637. break;
  1638. case 0xbe ... 0xbf: /* movsx */
  1639. c->dst.bytes = c->op_bytes;
  1640. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  1641. (s16) c->src.val;
  1642. break;
  1643. case 0xc3: /* movnti */
  1644. c->dst.bytes = c->op_bytes;
  1645. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  1646. (u64) c->src.val;
  1647. break;
  1648. }
  1649. goto writeback;
  1650. twobyte_special_insn:
  1651. switch (c->b) {
  1652. case 0x06:
  1653. emulate_clts(ctxt->vcpu);
  1654. break;
  1655. case 0x08: /* invd */
  1656. break;
  1657. case 0x09: /* wbinvd */
  1658. break;
  1659. case 0x0d: /* GrpP (prefetch) */
  1660. case 0x18: /* Grp16 (prefetch/nop) */
  1661. break;
  1662. case 0x20: /* mov cr, reg */
  1663. if (c->modrm_mod != 3)
  1664. goto cannot_emulate;
  1665. c->regs[c->modrm_rm] =
  1666. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  1667. break;
  1668. case 0x22: /* mov reg, cr */
  1669. if (c->modrm_mod != 3)
  1670. goto cannot_emulate;
  1671. realmode_set_cr(ctxt->vcpu,
  1672. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  1673. break;
  1674. case 0x30:
  1675. /* wrmsr */
  1676. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  1677. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  1678. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  1679. if (rc) {
  1680. kvm_x86_ops->inject_gp(ctxt->vcpu, 0);
  1681. c->eip = ctxt->vcpu->rip;
  1682. }
  1683. rc = X86EMUL_CONTINUE;
  1684. break;
  1685. case 0x32:
  1686. /* rdmsr */
  1687. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  1688. if (rc) {
  1689. kvm_x86_ops->inject_gp(ctxt->vcpu, 0);
  1690. c->eip = ctxt->vcpu->rip;
  1691. } else {
  1692. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  1693. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  1694. }
  1695. rc = X86EMUL_CONTINUE;
  1696. break;
  1697. case 0x80 ... 0x8f: /* jnz rel, etc*/ {
  1698. long int rel;
  1699. switch (c->op_bytes) {
  1700. case 2:
  1701. rel = insn_fetch(s16, 2, c->eip);
  1702. break;
  1703. case 4:
  1704. rel = insn_fetch(s32, 4, c->eip);
  1705. break;
  1706. case 8:
  1707. rel = insn_fetch(s64, 8, c->eip);
  1708. break;
  1709. default:
  1710. DPRINTF("jnz: Invalid op_bytes\n");
  1711. goto cannot_emulate;
  1712. }
  1713. if (test_cc(c->b, ctxt->eflags))
  1714. JMP_REL(rel);
  1715. break;
  1716. }
  1717. case 0xc7: /* Grp9 (cmpxchg8b) */
  1718. rc = emulate_grp9(ctxt, ops, cr2);
  1719. if (rc != 0)
  1720. goto done;
  1721. break;
  1722. }
  1723. /* Disable writeback. */
  1724. c->dst.type = OP_NONE;
  1725. goto writeback;
  1726. cannot_emulate:
  1727. DPRINTF("Cannot emulate %02x\n", c->b);
  1728. c->eip = saved_eip;
  1729. return -1;
  1730. }