i915_gem_gtt.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. #define GEN6_PPGTT_PD_ENTRIES 512
  30. #define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
  31. /* PPGTT stuff */
  32. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  33. #define GEN6_PDE_VALID (1 << 0)
  34. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  35. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  36. #define GEN6_PTE_VALID (1 << 0)
  37. #define GEN6_PTE_UNCACHED (1 << 1)
  38. #define HSW_PTE_UNCACHED (0)
  39. #define GEN6_PTE_CACHE_LLC (2 << 1)
  40. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  41. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  42. static gen6_gtt_pte_t gen6_pte_encode(dma_addr_t addr,
  43. enum i915_cache_level level)
  44. {
  45. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  46. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  47. switch (level) {
  48. case I915_CACHE_LLC_MLC:
  49. pte |= GEN6_PTE_CACHE_LLC_MLC;
  50. break;
  51. case I915_CACHE_LLC:
  52. pte |= GEN6_PTE_CACHE_LLC;
  53. break;
  54. case I915_CACHE_NONE:
  55. pte |= GEN6_PTE_UNCACHED;
  56. break;
  57. default:
  58. BUG();
  59. }
  60. return pte;
  61. }
  62. #define BYT_PTE_WRITEABLE (1 << 1)
  63. #define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
  64. static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
  65. enum i915_cache_level level)
  66. {
  67. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  68. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  69. /* Mark the page as writeable. Other platforms don't have a
  70. * setting for read-only/writable, so this matches that behavior.
  71. */
  72. pte |= BYT_PTE_WRITEABLE;
  73. if (level != I915_CACHE_NONE)
  74. pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
  75. return pte;
  76. }
  77. static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
  78. enum i915_cache_level level)
  79. {
  80. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  81. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  82. if (level != I915_CACHE_NONE)
  83. pte |= GEN6_PTE_CACHE_LLC;
  84. return pte;
  85. }
  86. static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
  87. {
  88. struct drm_i915_private *dev_priv = ppgtt->dev->dev_private;
  89. gen6_gtt_pte_t __iomem *pd_addr;
  90. uint32_t pd_entry;
  91. int i;
  92. WARN_ON(ppgtt->pd_offset & 0x3f);
  93. pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
  94. ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
  95. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  96. dma_addr_t pt_addr;
  97. pt_addr = ppgtt->pt_dma_addr[i];
  98. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  99. pd_entry |= GEN6_PDE_VALID;
  100. writel(pd_entry, pd_addr + i);
  101. }
  102. readl(pd_addr);
  103. }
  104. static int gen6_ppgtt_enable(struct drm_device *dev)
  105. {
  106. drm_i915_private_t *dev_priv = dev->dev_private;
  107. uint32_t pd_offset;
  108. struct intel_ring_buffer *ring;
  109. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  110. int i;
  111. BUG_ON(ppgtt->pd_offset & 0x3f);
  112. gen6_write_pdes(ppgtt);
  113. pd_offset = ppgtt->pd_offset;
  114. pd_offset /= 64; /* in cachelines, */
  115. pd_offset <<= 16;
  116. if (INTEL_INFO(dev)->gen == 6) {
  117. uint32_t ecochk, gab_ctl, ecobits;
  118. ecobits = I915_READ(GAC_ECO_BITS);
  119. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
  120. ECOBITS_PPGTT_CACHE64B);
  121. gab_ctl = I915_READ(GAB_CTL);
  122. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  123. ecochk = I915_READ(GAM_ECOCHK);
  124. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  125. ECOCHK_PPGTT_CACHE64B);
  126. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  127. } else if (INTEL_INFO(dev)->gen >= 7) {
  128. uint32_t ecochk, ecobits;
  129. ecobits = I915_READ(GAC_ECO_BITS);
  130. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  131. ecochk = I915_READ(GAM_ECOCHK);
  132. if (IS_HASWELL(dev)) {
  133. ecochk |= ECOCHK_PPGTT_WB_HSW;
  134. } else {
  135. ecochk |= ECOCHK_PPGTT_LLC_IVB;
  136. ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
  137. }
  138. I915_WRITE(GAM_ECOCHK, ecochk);
  139. /* GFX_MODE is per-ring on gen7+ */
  140. }
  141. for_each_ring(ring, dev_priv, i) {
  142. if (INTEL_INFO(dev)->gen >= 7)
  143. I915_WRITE(RING_MODE_GEN7(ring),
  144. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  145. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  146. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  147. }
  148. return 0;
  149. }
  150. /* PPGTT support for Sandybdrige/Gen6 and later */
  151. static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  152. unsigned first_entry,
  153. unsigned num_entries)
  154. {
  155. struct drm_i915_private *dev_priv = ppgtt->dev->dev_private;
  156. gen6_gtt_pte_t *pt_vaddr, scratch_pte;
  157. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  158. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  159. unsigned last_pte, i;
  160. scratch_pte = ppgtt->pte_encode(dev_priv->gtt.scratch.addr,
  161. I915_CACHE_LLC);
  162. while (num_entries) {
  163. last_pte = first_pte + num_entries;
  164. if (last_pte > I915_PPGTT_PT_ENTRIES)
  165. last_pte = I915_PPGTT_PT_ENTRIES;
  166. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  167. for (i = first_pte; i < last_pte; i++)
  168. pt_vaddr[i] = scratch_pte;
  169. kunmap_atomic(pt_vaddr);
  170. num_entries -= last_pte - first_pte;
  171. first_pte = 0;
  172. act_pt++;
  173. }
  174. }
  175. static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt,
  176. struct sg_table *pages,
  177. unsigned first_entry,
  178. enum i915_cache_level cache_level)
  179. {
  180. gen6_gtt_pte_t *pt_vaddr;
  181. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  182. unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  183. struct sg_page_iter sg_iter;
  184. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  185. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  186. dma_addr_t page_addr;
  187. page_addr = sg_page_iter_dma_address(&sg_iter);
  188. pt_vaddr[act_pte] = ppgtt->pte_encode(page_addr, cache_level);
  189. if (++act_pte == I915_PPGTT_PT_ENTRIES) {
  190. kunmap_atomic(pt_vaddr);
  191. act_pt++;
  192. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  193. act_pte = 0;
  194. }
  195. }
  196. kunmap_atomic(pt_vaddr);
  197. }
  198. static void gen6_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
  199. {
  200. int i;
  201. if (ppgtt->pt_dma_addr) {
  202. for (i = 0; i < ppgtt->num_pd_entries; i++)
  203. pci_unmap_page(ppgtt->dev->pdev,
  204. ppgtt->pt_dma_addr[i],
  205. 4096, PCI_DMA_BIDIRECTIONAL);
  206. }
  207. kfree(ppgtt->pt_dma_addr);
  208. for (i = 0; i < ppgtt->num_pd_entries; i++)
  209. __free_page(ppgtt->pt_pages[i]);
  210. kfree(ppgtt->pt_pages);
  211. kfree(ppgtt);
  212. }
  213. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  214. {
  215. struct drm_device *dev = ppgtt->dev;
  216. struct drm_i915_private *dev_priv = dev->dev_private;
  217. unsigned first_pd_entry_in_global_pt;
  218. int i;
  219. int ret = -ENOMEM;
  220. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  221. * entries. For aliasing ppgtt support we just steal them at the end for
  222. * now. */
  223. first_pd_entry_in_global_pt = gtt_total_entries(dev_priv->gtt);
  224. if (IS_HASWELL(dev)) {
  225. ppgtt->pte_encode = hsw_pte_encode;
  226. } else if (IS_VALLEYVIEW(dev)) {
  227. ppgtt->pte_encode = byt_pte_encode;
  228. } else {
  229. ppgtt->pte_encode = gen6_pte_encode;
  230. }
  231. ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
  232. ppgtt->enable = gen6_ppgtt_enable;
  233. ppgtt->clear_range = gen6_ppgtt_clear_range;
  234. ppgtt->insert_entries = gen6_ppgtt_insert_entries;
  235. ppgtt->cleanup = gen6_ppgtt_cleanup;
  236. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  237. GFP_KERNEL);
  238. if (!ppgtt->pt_pages)
  239. return -ENOMEM;
  240. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  241. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  242. if (!ppgtt->pt_pages[i])
  243. goto err_pt_alloc;
  244. }
  245. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  246. GFP_KERNEL);
  247. if (!ppgtt->pt_dma_addr)
  248. goto err_pt_alloc;
  249. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  250. dma_addr_t pt_addr;
  251. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  252. PCI_DMA_BIDIRECTIONAL);
  253. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  254. ret = -EIO;
  255. goto err_pd_pin;
  256. }
  257. ppgtt->pt_dma_addr[i] = pt_addr;
  258. }
  259. ppgtt->clear_range(ppgtt, 0,
  260. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  261. ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
  262. return 0;
  263. err_pd_pin:
  264. if (ppgtt->pt_dma_addr) {
  265. for (i--; i >= 0; i--)
  266. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  267. 4096, PCI_DMA_BIDIRECTIONAL);
  268. }
  269. err_pt_alloc:
  270. kfree(ppgtt->pt_dma_addr);
  271. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  272. if (ppgtt->pt_pages[i])
  273. __free_page(ppgtt->pt_pages[i]);
  274. }
  275. kfree(ppgtt->pt_pages);
  276. return ret;
  277. }
  278. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  279. {
  280. struct drm_i915_private *dev_priv = dev->dev_private;
  281. struct i915_hw_ppgtt *ppgtt;
  282. int ret;
  283. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  284. if (!ppgtt)
  285. return -ENOMEM;
  286. ppgtt->dev = dev;
  287. if (INTEL_INFO(dev)->gen < 8)
  288. ret = gen6_ppgtt_init(ppgtt);
  289. else
  290. BUG();
  291. if (ret)
  292. kfree(ppgtt);
  293. else
  294. dev_priv->mm.aliasing_ppgtt = ppgtt;
  295. return ret;
  296. }
  297. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  298. {
  299. struct drm_i915_private *dev_priv = dev->dev_private;
  300. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  301. if (!ppgtt)
  302. return;
  303. ppgtt->cleanup(ppgtt);
  304. dev_priv->mm.aliasing_ppgtt = NULL;
  305. }
  306. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  307. struct drm_i915_gem_object *obj,
  308. enum i915_cache_level cache_level)
  309. {
  310. ppgtt->insert_entries(ppgtt, obj->pages,
  311. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  312. cache_level);
  313. }
  314. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  315. struct drm_i915_gem_object *obj)
  316. {
  317. ppgtt->clear_range(ppgtt,
  318. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  319. obj->base.size >> PAGE_SHIFT);
  320. }
  321. extern int intel_iommu_gfx_mapped;
  322. /* Certain Gen5 chipsets require require idling the GPU before
  323. * unmapping anything from the GTT when VT-d is enabled.
  324. */
  325. static inline bool needs_idle_maps(struct drm_device *dev)
  326. {
  327. #ifdef CONFIG_INTEL_IOMMU
  328. /* Query intel_iommu to see if we need the workaround. Presumably that
  329. * was loaded first.
  330. */
  331. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  332. return true;
  333. #endif
  334. return false;
  335. }
  336. static bool do_idling(struct drm_i915_private *dev_priv)
  337. {
  338. bool ret = dev_priv->mm.interruptible;
  339. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  340. dev_priv->mm.interruptible = false;
  341. if (i915_gpu_idle(dev_priv->dev)) {
  342. DRM_ERROR("Couldn't idle GPU\n");
  343. /* Wait a bit, in hopes it avoids the hang */
  344. udelay(10);
  345. }
  346. }
  347. return ret;
  348. }
  349. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  350. {
  351. if (unlikely(dev_priv->gtt.do_idle_maps))
  352. dev_priv->mm.interruptible = interruptible;
  353. }
  354. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  355. {
  356. struct drm_i915_private *dev_priv = dev->dev_private;
  357. struct drm_i915_gem_object *obj;
  358. /* First fill our portion of the GTT with scratch pages */
  359. dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
  360. dev_priv->gtt.total / PAGE_SIZE);
  361. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  362. i915_gem_clflush_object(obj);
  363. i915_gem_gtt_bind_object(obj, obj->cache_level);
  364. }
  365. i915_gem_chipset_flush(dev);
  366. }
  367. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  368. {
  369. if (obj->has_dma_mapping)
  370. return 0;
  371. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  372. obj->pages->sgl, obj->pages->nents,
  373. PCI_DMA_BIDIRECTIONAL))
  374. return -ENOSPC;
  375. return 0;
  376. }
  377. /*
  378. * Binds an object into the global gtt with the specified cache level. The object
  379. * will be accessible to the GPU via commands whose operands reference offsets
  380. * within the global GTT as well as accessible by the GPU through the GMADR
  381. * mapped BAR (dev_priv->mm.gtt->gtt).
  382. */
  383. static void gen6_ggtt_insert_entries(struct drm_device *dev,
  384. struct sg_table *st,
  385. unsigned int first_entry,
  386. enum i915_cache_level level)
  387. {
  388. struct drm_i915_private *dev_priv = dev->dev_private;
  389. gen6_gtt_pte_t __iomem *gtt_entries =
  390. (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  391. int i = 0;
  392. struct sg_page_iter sg_iter;
  393. dma_addr_t addr;
  394. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  395. addr = sg_page_iter_dma_address(&sg_iter);
  396. iowrite32(dev_priv->gtt.pte_encode(addr, level),
  397. &gtt_entries[i]);
  398. i++;
  399. }
  400. /* XXX: This serves as a posting read to make sure that the PTE has
  401. * actually been updated. There is some concern that even though
  402. * registers and PTEs are within the same BAR that they are potentially
  403. * of NUMA access patterns. Therefore, even with the way we assume
  404. * hardware should work, we must keep this posting read for paranoia.
  405. */
  406. if (i != 0)
  407. WARN_ON(readl(&gtt_entries[i-1])
  408. != dev_priv->gtt.pte_encode(addr, level));
  409. /* This next bit makes the above posting read even more important. We
  410. * want to flush the TLBs only after we're certain all the PTE updates
  411. * have finished.
  412. */
  413. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  414. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  415. }
  416. static void gen6_ggtt_clear_range(struct drm_device *dev,
  417. unsigned int first_entry,
  418. unsigned int num_entries)
  419. {
  420. struct drm_i915_private *dev_priv = dev->dev_private;
  421. gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
  422. (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  423. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  424. int i;
  425. if (WARN(num_entries > max_entries,
  426. "First entry = %d; Num entries = %d (max=%d)\n",
  427. first_entry, num_entries, max_entries))
  428. num_entries = max_entries;
  429. scratch_pte = dev_priv->gtt.pte_encode(dev_priv->gtt.scratch.addr,
  430. I915_CACHE_LLC);
  431. for (i = 0; i < num_entries; i++)
  432. iowrite32(scratch_pte, &gtt_base[i]);
  433. readl(gtt_base);
  434. }
  435. static void i915_ggtt_insert_entries(struct drm_device *dev,
  436. struct sg_table *st,
  437. unsigned int pg_start,
  438. enum i915_cache_level cache_level)
  439. {
  440. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  441. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  442. intel_gtt_insert_sg_entries(st, pg_start, flags);
  443. }
  444. static void i915_ggtt_clear_range(struct drm_device *dev,
  445. unsigned int first_entry,
  446. unsigned int num_entries)
  447. {
  448. intel_gtt_clear_range(first_entry, num_entries);
  449. }
  450. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  451. enum i915_cache_level cache_level)
  452. {
  453. struct drm_device *dev = obj->base.dev;
  454. struct drm_i915_private *dev_priv = dev->dev_private;
  455. dev_priv->gtt.gtt_insert_entries(dev, obj->pages,
  456. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  457. cache_level);
  458. obj->has_global_gtt_mapping = 1;
  459. }
  460. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  461. {
  462. struct drm_device *dev = obj->base.dev;
  463. struct drm_i915_private *dev_priv = dev->dev_private;
  464. dev_priv->gtt.gtt_clear_range(obj->base.dev,
  465. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  466. obj->base.size >> PAGE_SHIFT);
  467. obj->has_global_gtt_mapping = 0;
  468. }
  469. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  470. {
  471. struct drm_device *dev = obj->base.dev;
  472. struct drm_i915_private *dev_priv = dev->dev_private;
  473. bool interruptible;
  474. interruptible = do_idling(dev_priv);
  475. if (!obj->has_dma_mapping)
  476. dma_unmap_sg(&dev->pdev->dev,
  477. obj->pages->sgl, obj->pages->nents,
  478. PCI_DMA_BIDIRECTIONAL);
  479. undo_idling(dev_priv, interruptible);
  480. }
  481. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  482. unsigned long color,
  483. unsigned long *start,
  484. unsigned long *end)
  485. {
  486. if (node->color != color)
  487. *start += 4096;
  488. if (!list_empty(&node->node_list)) {
  489. node = list_entry(node->node_list.next,
  490. struct drm_mm_node,
  491. node_list);
  492. if (node->allocated && node->color != color)
  493. *end -= 4096;
  494. }
  495. }
  496. void i915_gem_setup_global_gtt(struct drm_device *dev,
  497. unsigned long start,
  498. unsigned long mappable_end,
  499. unsigned long end)
  500. {
  501. /* Let GEM Manage all of the aperture.
  502. *
  503. * However, leave one page at the end still bound to the scratch page.
  504. * There are a number of places where the hardware apparently prefetches
  505. * past the end of the object, and we've seen multiple hangs with the
  506. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  507. * aperture. One page should be enough to keep any prefetching inside
  508. * of the aperture.
  509. */
  510. drm_i915_private_t *dev_priv = dev->dev_private;
  511. struct drm_mm_node *entry;
  512. struct drm_i915_gem_object *obj;
  513. unsigned long hole_start, hole_end;
  514. BUG_ON(mappable_end > end);
  515. /* Subtract the guard page ... */
  516. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  517. if (!HAS_LLC(dev))
  518. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  519. /* Mark any preallocated objects as occupied */
  520. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  521. int ret;
  522. DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
  523. i915_gem_obj_ggtt_offset(obj), obj->base.size);
  524. WARN_ON(i915_gem_obj_ggtt_bound(obj));
  525. ret = drm_mm_reserve_node(&dev_priv->mm.gtt_space,
  526. &obj->gtt_space);
  527. if (ret)
  528. DRM_DEBUG_KMS("Reservation failed\n");
  529. obj->has_global_gtt_mapping = 1;
  530. }
  531. dev_priv->gtt.start = start;
  532. dev_priv->gtt.total = end - start;
  533. /* Clear any non-preallocated blocks */
  534. drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
  535. hole_start, hole_end) {
  536. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  537. hole_start, hole_end);
  538. dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE,
  539. (hole_end-hole_start) / PAGE_SIZE);
  540. }
  541. /* And finally clear the reserved guard page */
  542. dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
  543. }
  544. static bool
  545. intel_enable_ppgtt(struct drm_device *dev)
  546. {
  547. if (i915_enable_ppgtt >= 0)
  548. return i915_enable_ppgtt;
  549. #ifdef CONFIG_INTEL_IOMMU
  550. /* Disable ppgtt on SNB if VT-d is on. */
  551. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  552. return false;
  553. #endif
  554. return true;
  555. }
  556. void i915_gem_init_global_gtt(struct drm_device *dev)
  557. {
  558. struct drm_i915_private *dev_priv = dev->dev_private;
  559. unsigned long gtt_size, mappable_size;
  560. gtt_size = dev_priv->gtt.total;
  561. mappable_size = dev_priv->gtt.mappable_end;
  562. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  563. int ret;
  564. if (INTEL_INFO(dev)->gen <= 7) {
  565. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  566. * aperture accordingly when using aliasing ppgtt. */
  567. gtt_size -= GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
  568. }
  569. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  570. ret = i915_gem_init_aliasing_ppgtt(dev);
  571. if (!ret)
  572. return;
  573. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  574. drm_mm_takedown(&dev_priv->mm.gtt_space);
  575. gtt_size += GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
  576. }
  577. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  578. }
  579. static int setup_scratch_page(struct drm_device *dev)
  580. {
  581. struct drm_i915_private *dev_priv = dev->dev_private;
  582. struct page *page;
  583. dma_addr_t dma_addr;
  584. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  585. if (page == NULL)
  586. return -ENOMEM;
  587. get_page(page);
  588. set_pages_uc(page, 1);
  589. #ifdef CONFIG_INTEL_IOMMU
  590. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  591. PCI_DMA_BIDIRECTIONAL);
  592. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  593. return -EINVAL;
  594. #else
  595. dma_addr = page_to_phys(page);
  596. #endif
  597. dev_priv->gtt.scratch.page = page;
  598. dev_priv->gtt.scratch.addr = dma_addr;
  599. return 0;
  600. }
  601. static void teardown_scratch_page(struct drm_device *dev)
  602. {
  603. struct drm_i915_private *dev_priv = dev->dev_private;
  604. set_pages_wb(dev_priv->gtt.scratch.page, 1);
  605. pci_unmap_page(dev->pdev, dev_priv->gtt.scratch.addr,
  606. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  607. put_page(dev_priv->gtt.scratch.page);
  608. __free_page(dev_priv->gtt.scratch.page);
  609. }
  610. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  611. {
  612. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  613. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  614. return snb_gmch_ctl << 20;
  615. }
  616. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  617. {
  618. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  619. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  620. return snb_gmch_ctl << 25; /* 32 MB units */
  621. }
  622. static int gen6_gmch_probe(struct drm_device *dev,
  623. size_t *gtt_total,
  624. size_t *stolen,
  625. phys_addr_t *mappable_base,
  626. unsigned long *mappable_end)
  627. {
  628. struct drm_i915_private *dev_priv = dev->dev_private;
  629. phys_addr_t gtt_bus_addr;
  630. unsigned int gtt_size;
  631. u16 snb_gmch_ctl;
  632. int ret;
  633. *mappable_base = pci_resource_start(dev->pdev, 2);
  634. *mappable_end = pci_resource_len(dev->pdev, 2);
  635. /* 64/512MB is the current min/max we actually know of, but this is just
  636. * a coarse sanity check.
  637. */
  638. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  639. DRM_ERROR("Unknown GMADR size (%lx)\n",
  640. dev_priv->gtt.mappable_end);
  641. return -ENXIO;
  642. }
  643. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  644. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  645. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  646. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  647. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  648. *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
  649. /* For Modern GENs the PTEs and register space are split in the BAR */
  650. gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
  651. (pci_resource_len(dev->pdev, 0) / 2);
  652. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  653. if (!dev_priv->gtt.gsm) {
  654. DRM_ERROR("Failed to map the gtt page table\n");
  655. return -ENOMEM;
  656. }
  657. ret = setup_scratch_page(dev);
  658. if (ret)
  659. DRM_ERROR("Scratch setup failed\n");
  660. dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range;
  661. dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries;
  662. return ret;
  663. }
  664. static void gen6_gmch_remove(struct drm_device *dev)
  665. {
  666. struct drm_i915_private *dev_priv = dev->dev_private;
  667. iounmap(dev_priv->gtt.gsm);
  668. teardown_scratch_page(dev_priv->dev);
  669. }
  670. static int i915_gmch_probe(struct drm_device *dev,
  671. size_t *gtt_total,
  672. size_t *stolen,
  673. phys_addr_t *mappable_base,
  674. unsigned long *mappable_end)
  675. {
  676. struct drm_i915_private *dev_priv = dev->dev_private;
  677. int ret;
  678. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  679. if (!ret) {
  680. DRM_ERROR("failed to set up gmch\n");
  681. return -EIO;
  682. }
  683. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  684. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  685. dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range;
  686. dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries;
  687. return 0;
  688. }
  689. static void i915_gmch_remove(struct drm_device *dev)
  690. {
  691. intel_gmch_remove();
  692. }
  693. int i915_gem_gtt_init(struct drm_device *dev)
  694. {
  695. struct drm_i915_private *dev_priv = dev->dev_private;
  696. struct i915_gtt *gtt = &dev_priv->gtt;
  697. int ret;
  698. if (INTEL_INFO(dev)->gen <= 5) {
  699. gtt->gtt_probe = i915_gmch_probe;
  700. gtt->gtt_remove = i915_gmch_remove;
  701. } else {
  702. gtt->gtt_probe = gen6_gmch_probe;
  703. gtt->gtt_remove = gen6_gmch_remove;
  704. if (IS_HASWELL(dev))
  705. gtt->pte_encode = hsw_pte_encode;
  706. else if (IS_VALLEYVIEW(dev))
  707. gtt->pte_encode = byt_pte_encode;
  708. else
  709. gtt->pte_encode = gen6_pte_encode;
  710. }
  711. ret = gtt->gtt_probe(dev, &gtt->total, &gtt->stolen_size,
  712. &gtt->mappable_base, &gtt->mappable_end);
  713. if (ret)
  714. return ret;
  715. /* GMADR is the PCI mmio aperture into the global GTT. */
  716. DRM_INFO("Memory usable by graphics device = %zdM\n", gtt->total >> 20);
  717. DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
  718. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
  719. return 0;
  720. }