i915_drv.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 1;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect, 1=autodetect disabled [default], "
  49. "-1=force lid closed, -2=force lid open)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. unsigned int i915_preliminary_hw_support __read_mostly = 0;
  105. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  106. MODULE_PARM_DESC(preliminary_hw_support,
  107. "Enable preliminary hardware support. (default: false)");
  108. int i915_disable_power_well __read_mostly = 1;
  109. module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
  110. MODULE_PARM_DESC(disable_power_well,
  111. "Disable the power well when possible (default: true)");
  112. int i915_enable_ips __read_mostly = 1;
  113. module_param_named(enable_ips, i915_enable_ips, int, 0600);
  114. MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
  115. bool i915_fastboot __read_mostly = 0;
  116. module_param_named(fastboot, i915_fastboot, bool, 0600);
  117. MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
  118. "(default: false)");
  119. static struct drm_driver driver;
  120. extern int intel_agp_enabled;
  121. #define INTEL_VGA_DEVICE(id, info) { \
  122. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  123. .class_mask = 0xff0000, \
  124. .vendor = 0x8086, \
  125. .device = id, \
  126. .subvendor = PCI_ANY_ID, \
  127. .subdevice = PCI_ANY_ID, \
  128. .driver_data = (unsigned long) info }
  129. #define INTEL_QUANTA_VGA_DEVICE(info) { \
  130. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  131. .class_mask = 0xff0000, \
  132. .vendor = 0x8086, \
  133. .device = 0x16a, \
  134. .subvendor = 0x152d, \
  135. .subdevice = 0x8990, \
  136. .driver_data = (unsigned long) info }
  137. static const struct intel_device_info intel_i830_info = {
  138. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  139. .has_overlay = 1, .overlay_needs_physical = 1,
  140. };
  141. static const struct intel_device_info intel_845g_info = {
  142. .gen = 2, .num_pipes = 1,
  143. .has_overlay = 1, .overlay_needs_physical = 1,
  144. };
  145. static const struct intel_device_info intel_i85x_info = {
  146. .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
  147. .cursor_needs_physical = 1,
  148. .has_overlay = 1, .overlay_needs_physical = 1,
  149. };
  150. static const struct intel_device_info intel_i865g_info = {
  151. .gen = 2, .num_pipes = 1,
  152. .has_overlay = 1, .overlay_needs_physical = 1,
  153. };
  154. static const struct intel_device_info intel_i915g_info = {
  155. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  156. .has_overlay = 1, .overlay_needs_physical = 1,
  157. };
  158. static const struct intel_device_info intel_i915gm_info = {
  159. .gen = 3, .is_mobile = 1, .num_pipes = 2,
  160. .cursor_needs_physical = 1,
  161. .has_overlay = 1, .overlay_needs_physical = 1,
  162. .supports_tv = 1,
  163. };
  164. static const struct intel_device_info intel_i945g_info = {
  165. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  166. .has_overlay = 1, .overlay_needs_physical = 1,
  167. };
  168. static const struct intel_device_info intel_i945gm_info = {
  169. .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
  170. .has_hotplug = 1, .cursor_needs_physical = 1,
  171. .has_overlay = 1, .overlay_needs_physical = 1,
  172. .supports_tv = 1,
  173. };
  174. static const struct intel_device_info intel_i965g_info = {
  175. .gen = 4, .is_broadwater = 1, .num_pipes = 2,
  176. .has_hotplug = 1,
  177. .has_overlay = 1,
  178. };
  179. static const struct intel_device_info intel_i965gm_info = {
  180. .gen = 4, .is_crestline = 1, .num_pipes = 2,
  181. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  182. .has_overlay = 1,
  183. .supports_tv = 1,
  184. };
  185. static const struct intel_device_info intel_g33_info = {
  186. .gen = 3, .is_g33 = 1, .num_pipes = 2,
  187. .need_gfx_hws = 1, .has_hotplug = 1,
  188. .has_overlay = 1,
  189. };
  190. static const struct intel_device_info intel_g45_info = {
  191. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
  192. .has_pipe_cxsr = 1, .has_hotplug = 1,
  193. .has_bsd_ring = 1,
  194. };
  195. static const struct intel_device_info intel_gm45_info = {
  196. .gen = 4, .is_g4x = 1, .num_pipes = 2,
  197. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  198. .has_pipe_cxsr = 1, .has_hotplug = 1,
  199. .supports_tv = 1,
  200. .has_bsd_ring = 1,
  201. };
  202. static const struct intel_device_info intel_pineview_info = {
  203. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
  204. .need_gfx_hws = 1, .has_hotplug = 1,
  205. .has_overlay = 1,
  206. };
  207. static const struct intel_device_info intel_ironlake_d_info = {
  208. .gen = 5, .num_pipes = 2,
  209. .need_gfx_hws = 1, .has_hotplug = 1,
  210. .has_bsd_ring = 1,
  211. };
  212. static const struct intel_device_info intel_ironlake_m_info = {
  213. .gen = 5, .is_mobile = 1, .num_pipes = 2,
  214. .need_gfx_hws = 1, .has_hotplug = 1,
  215. .has_fbc = 1,
  216. .has_bsd_ring = 1,
  217. };
  218. static const struct intel_device_info intel_sandybridge_d_info = {
  219. .gen = 6, .num_pipes = 2,
  220. .need_gfx_hws = 1, .has_hotplug = 1,
  221. .has_bsd_ring = 1,
  222. .has_blt_ring = 1,
  223. .has_llc = 1,
  224. .has_force_wake = 1,
  225. };
  226. static const struct intel_device_info intel_sandybridge_m_info = {
  227. .gen = 6, .is_mobile = 1, .num_pipes = 2,
  228. .need_gfx_hws = 1, .has_hotplug = 1,
  229. .has_fbc = 1,
  230. .has_bsd_ring = 1,
  231. .has_blt_ring = 1,
  232. .has_llc = 1,
  233. .has_force_wake = 1,
  234. };
  235. #define GEN7_FEATURES \
  236. .gen = 7, .num_pipes = 3, \
  237. .need_gfx_hws = 1, .has_hotplug = 1, \
  238. .has_bsd_ring = 1, \
  239. .has_blt_ring = 1, \
  240. .has_llc = 1, \
  241. .has_force_wake = 1
  242. static const struct intel_device_info intel_ivybridge_d_info = {
  243. GEN7_FEATURES,
  244. .is_ivybridge = 1,
  245. };
  246. static const struct intel_device_info intel_ivybridge_m_info = {
  247. GEN7_FEATURES,
  248. .is_ivybridge = 1,
  249. .is_mobile = 1,
  250. .has_fbc = 1,
  251. };
  252. static const struct intel_device_info intel_ivybridge_q_info = {
  253. GEN7_FEATURES,
  254. .is_ivybridge = 1,
  255. .num_pipes = 0, /* legal, last one wins */
  256. };
  257. static const struct intel_device_info intel_valleyview_m_info = {
  258. GEN7_FEATURES,
  259. .is_mobile = 1,
  260. .num_pipes = 2,
  261. .is_valleyview = 1,
  262. .display_mmio_offset = VLV_DISPLAY_BASE,
  263. .has_llc = 0, /* legal, last one wins */
  264. };
  265. static const struct intel_device_info intel_valleyview_d_info = {
  266. GEN7_FEATURES,
  267. .num_pipes = 2,
  268. .is_valleyview = 1,
  269. .display_mmio_offset = VLV_DISPLAY_BASE,
  270. .has_llc = 0, /* legal, last one wins */
  271. };
  272. static const struct intel_device_info intel_haswell_d_info = {
  273. GEN7_FEATURES,
  274. .is_haswell = 1,
  275. .has_ddi = 1,
  276. .has_fpga_dbg = 1,
  277. .has_vebox_ring = 1,
  278. };
  279. static const struct intel_device_info intel_haswell_m_info = {
  280. GEN7_FEATURES,
  281. .is_haswell = 1,
  282. .is_mobile = 1,
  283. .has_ddi = 1,
  284. .has_fpga_dbg = 1,
  285. .has_fbc = 1,
  286. .has_vebox_ring = 1,
  287. };
  288. static const struct pci_device_id pciidlist[] = { /* aka */
  289. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  290. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  291. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  292. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  293. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  294. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  295. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  296. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  297. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  298. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  299. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  300. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  301. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  302. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  303. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  304. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  305. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  306. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  307. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  308. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  309. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  310. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  311. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  312. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  313. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  314. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  315. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  316. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  317. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  318. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  319. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  320. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  321. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  322. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  323. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  324. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  325. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  326. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  327. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  328. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  329. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  330. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  331. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  332. INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
  333. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  334. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  335. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  336. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT3 desktop */
  337. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  338. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  339. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT3 server */
  340. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  341. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  342. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  343. INTEL_VGA_DEVICE(0x040B, &intel_haswell_d_info), /* GT1 reserved */
  344. INTEL_VGA_DEVICE(0x041B, &intel_haswell_d_info), /* GT2 reserved */
  345. INTEL_VGA_DEVICE(0x042B, &intel_haswell_d_info), /* GT3 reserved */
  346. INTEL_VGA_DEVICE(0x040E, &intel_haswell_d_info), /* GT1 reserved */
  347. INTEL_VGA_DEVICE(0x041E, &intel_haswell_d_info), /* GT2 reserved */
  348. INTEL_VGA_DEVICE(0x042E, &intel_haswell_d_info), /* GT3 reserved */
  349. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  350. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  351. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT3 desktop */
  352. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  353. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  354. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT3 server */
  355. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  356. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  357. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT3 mobile */
  358. INTEL_VGA_DEVICE(0x0C0B, &intel_haswell_d_info), /* SDV GT1 reserved */
  359. INTEL_VGA_DEVICE(0x0C1B, &intel_haswell_d_info), /* SDV GT2 reserved */
  360. INTEL_VGA_DEVICE(0x0C2B, &intel_haswell_d_info), /* SDV GT3 reserved */
  361. INTEL_VGA_DEVICE(0x0C0E, &intel_haswell_d_info), /* SDV GT1 reserved */
  362. INTEL_VGA_DEVICE(0x0C1E, &intel_haswell_d_info), /* SDV GT2 reserved */
  363. INTEL_VGA_DEVICE(0x0C2E, &intel_haswell_d_info), /* SDV GT3 reserved */
  364. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  365. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  366. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT3 desktop */
  367. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  368. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  369. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT3 server */
  370. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  371. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  372. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT3 mobile */
  373. INTEL_VGA_DEVICE(0x0A0B, &intel_haswell_d_info), /* ULT GT1 reserved */
  374. INTEL_VGA_DEVICE(0x0A1B, &intel_haswell_d_info), /* ULT GT2 reserved */
  375. INTEL_VGA_DEVICE(0x0A2B, &intel_haswell_d_info), /* ULT GT3 reserved */
  376. INTEL_VGA_DEVICE(0x0A0E, &intel_haswell_m_info), /* ULT GT1 reserved */
  377. INTEL_VGA_DEVICE(0x0A1E, &intel_haswell_m_info), /* ULT GT2 reserved */
  378. INTEL_VGA_DEVICE(0x0A2E, &intel_haswell_m_info), /* ULT GT3 reserved */
  379. INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
  380. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
  381. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT3 desktop */
  382. INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
  383. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
  384. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT3 server */
  385. INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
  386. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
  387. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT3 mobile */
  388. INTEL_VGA_DEVICE(0x0D0B, &intel_haswell_d_info), /* CRW GT1 reserved */
  389. INTEL_VGA_DEVICE(0x0D1B, &intel_haswell_d_info), /* CRW GT2 reserved */
  390. INTEL_VGA_DEVICE(0x0D2B, &intel_haswell_d_info), /* CRW GT3 reserved */
  391. INTEL_VGA_DEVICE(0x0D0E, &intel_haswell_d_info), /* CRW GT1 reserved */
  392. INTEL_VGA_DEVICE(0x0D1E, &intel_haswell_d_info), /* CRW GT2 reserved */
  393. INTEL_VGA_DEVICE(0x0D2E, &intel_haswell_d_info), /* CRW GT3 reserved */
  394. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  395. INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
  396. INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
  397. INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
  398. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  399. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  400. {0, 0, 0}
  401. };
  402. #if defined(CONFIG_DRM_I915_KMS)
  403. MODULE_DEVICE_TABLE(pci, pciidlist);
  404. #endif
  405. void intel_detect_pch(struct drm_device *dev)
  406. {
  407. struct drm_i915_private *dev_priv = dev->dev_private;
  408. struct pci_dev *pch;
  409. /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
  410. * (which really amounts to a PCH but no South Display).
  411. */
  412. if (INTEL_INFO(dev)->num_pipes == 0) {
  413. dev_priv->pch_type = PCH_NOP;
  414. return;
  415. }
  416. /*
  417. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  418. * make graphics device passthrough work easy for VMM, that only
  419. * need to expose ISA bridge to let driver know the real hardware
  420. * underneath. This is a requirement from virtualization team.
  421. *
  422. * In some virtualized environments (e.g. XEN), there is irrelevant
  423. * ISA bridge in the system. To work reliably, we should scan trhough
  424. * all the ISA bridge devices and check for the first match, instead
  425. * of only checking the first one.
  426. */
  427. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  428. while (pch) {
  429. struct pci_dev *curr = pch;
  430. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  431. unsigned short id;
  432. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  433. dev_priv->pch_id = id;
  434. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  435. dev_priv->pch_type = PCH_IBX;
  436. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  437. WARN_ON(!IS_GEN5(dev));
  438. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  439. dev_priv->pch_type = PCH_CPT;
  440. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  441. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  442. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  443. /* PantherPoint is CPT compatible */
  444. dev_priv->pch_type = PCH_CPT;
  445. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  446. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  447. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  448. dev_priv->pch_type = PCH_LPT;
  449. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  450. WARN_ON(!IS_HASWELL(dev));
  451. WARN_ON(IS_ULT(dev));
  452. } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  453. dev_priv->pch_type = PCH_LPT;
  454. DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
  455. WARN_ON(!IS_HASWELL(dev));
  456. WARN_ON(!IS_ULT(dev));
  457. } else {
  458. goto check_next;
  459. }
  460. pci_dev_put(pch);
  461. break;
  462. }
  463. check_next:
  464. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
  465. pci_dev_put(curr);
  466. }
  467. if (!pch)
  468. DRM_DEBUG_KMS("No PCH found?\n");
  469. }
  470. bool i915_semaphore_is_enabled(struct drm_device *dev)
  471. {
  472. if (INTEL_INFO(dev)->gen < 6)
  473. return 0;
  474. if (i915_semaphores >= 0)
  475. return i915_semaphores;
  476. #ifdef CONFIG_INTEL_IOMMU
  477. /* Enable semaphores on SNB when IO remapping is off */
  478. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  479. return false;
  480. #endif
  481. return 1;
  482. }
  483. static int i915_drm_freeze(struct drm_device *dev)
  484. {
  485. struct drm_i915_private *dev_priv = dev->dev_private;
  486. struct drm_crtc *crtc;
  487. /* ignore lid events during suspend */
  488. mutex_lock(&dev_priv->modeset_restore_lock);
  489. dev_priv->modeset_restore = MODESET_SUSPENDED;
  490. mutex_unlock(&dev_priv->modeset_restore_lock);
  491. intel_set_power_well(dev, true);
  492. drm_kms_helper_poll_disable(dev);
  493. pci_save_state(dev->pdev);
  494. /* If KMS is active, we do the leavevt stuff here */
  495. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  496. int error;
  497. mutex_lock(&dev->struct_mutex);
  498. error = i915_gem_idle(dev);
  499. mutex_unlock(&dev->struct_mutex);
  500. if (error) {
  501. dev_err(&dev->pdev->dev,
  502. "GEM idle failed, resume might fail\n");
  503. return error;
  504. }
  505. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  506. drm_irq_uninstall(dev);
  507. dev_priv->enable_hotplug_processing = false;
  508. /*
  509. * Disable CRTCs directly since we want to preserve sw state
  510. * for _thaw.
  511. */
  512. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  513. dev_priv->display.crtc_disable(crtc);
  514. intel_modeset_suspend_hw(dev);
  515. }
  516. i915_save_state(dev);
  517. intel_opregion_fini(dev);
  518. console_lock();
  519. intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
  520. console_unlock();
  521. return 0;
  522. }
  523. int i915_suspend(struct drm_device *dev, pm_message_t state)
  524. {
  525. int error;
  526. if (!dev || !dev->dev_private) {
  527. DRM_ERROR("dev: %p\n", dev);
  528. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  529. return -ENODEV;
  530. }
  531. if (state.event == PM_EVENT_PRETHAW)
  532. return 0;
  533. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  534. return 0;
  535. error = i915_drm_freeze(dev);
  536. if (error)
  537. return error;
  538. if (state.event == PM_EVENT_SUSPEND) {
  539. /* Shut down the device */
  540. pci_disable_device(dev->pdev);
  541. pci_set_power_state(dev->pdev, PCI_D3hot);
  542. }
  543. return 0;
  544. }
  545. void intel_console_resume(struct work_struct *work)
  546. {
  547. struct drm_i915_private *dev_priv =
  548. container_of(work, struct drm_i915_private,
  549. console_resume_work);
  550. struct drm_device *dev = dev_priv->dev;
  551. console_lock();
  552. intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
  553. console_unlock();
  554. }
  555. static void intel_resume_hotplug(struct drm_device *dev)
  556. {
  557. struct drm_mode_config *mode_config = &dev->mode_config;
  558. struct intel_encoder *encoder;
  559. mutex_lock(&mode_config->mutex);
  560. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  561. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  562. if (encoder->hot_plug)
  563. encoder->hot_plug(encoder);
  564. mutex_unlock(&mode_config->mutex);
  565. /* Just fire off a uevent and let userspace tell us what to do */
  566. drm_helper_hpd_irq_event(dev);
  567. }
  568. static int __i915_drm_thaw(struct drm_device *dev)
  569. {
  570. struct drm_i915_private *dev_priv = dev->dev_private;
  571. int error = 0;
  572. i915_restore_state(dev);
  573. intel_opregion_setup(dev);
  574. /* KMS EnterVT equivalent */
  575. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  576. intel_init_pch_refclk(dev);
  577. mutex_lock(&dev->struct_mutex);
  578. error = i915_gem_init_hw(dev);
  579. mutex_unlock(&dev->struct_mutex);
  580. /* We need working interrupts for modeset enabling ... */
  581. drm_irq_install(dev);
  582. intel_modeset_init_hw(dev);
  583. drm_modeset_lock_all(dev);
  584. intel_modeset_setup_hw_state(dev, true);
  585. drm_modeset_unlock_all(dev);
  586. /*
  587. * ... but also need to make sure that hotplug processing
  588. * doesn't cause havoc. Like in the driver load code we don't
  589. * bother with the tiny race here where we might loose hotplug
  590. * notifications.
  591. * */
  592. intel_hpd_init(dev);
  593. dev_priv->enable_hotplug_processing = true;
  594. /* Config may have changed between suspend and resume */
  595. intel_resume_hotplug(dev);
  596. }
  597. intel_opregion_init(dev);
  598. /*
  599. * The console lock can be pretty contented on resume due
  600. * to all the printk activity. Try to keep it out of the hot
  601. * path of resume if possible.
  602. */
  603. if (console_trylock()) {
  604. intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
  605. console_unlock();
  606. } else {
  607. schedule_work(&dev_priv->console_resume_work);
  608. }
  609. mutex_lock(&dev_priv->modeset_restore_lock);
  610. dev_priv->modeset_restore = MODESET_DONE;
  611. mutex_unlock(&dev_priv->modeset_restore_lock);
  612. return error;
  613. }
  614. static int i915_drm_thaw(struct drm_device *dev)
  615. {
  616. int error = 0;
  617. intel_gt_reset(dev);
  618. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  619. mutex_lock(&dev->struct_mutex);
  620. i915_gem_restore_gtt_mappings(dev);
  621. mutex_unlock(&dev->struct_mutex);
  622. }
  623. __i915_drm_thaw(dev);
  624. return error;
  625. }
  626. int i915_resume(struct drm_device *dev)
  627. {
  628. struct drm_i915_private *dev_priv = dev->dev_private;
  629. int ret;
  630. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  631. return 0;
  632. if (pci_enable_device(dev->pdev))
  633. return -EIO;
  634. pci_set_master(dev->pdev);
  635. intel_gt_reset(dev);
  636. /*
  637. * Platforms with opregion should have sane BIOS, older ones (gen3 and
  638. * earlier) need this since the BIOS might clear all our scratch PTEs.
  639. */
  640. if (drm_core_check_feature(dev, DRIVER_MODESET) &&
  641. !dev_priv->opregion.header) {
  642. mutex_lock(&dev->struct_mutex);
  643. i915_gem_restore_gtt_mappings(dev);
  644. mutex_unlock(&dev->struct_mutex);
  645. }
  646. ret = __i915_drm_thaw(dev);
  647. if (ret)
  648. return ret;
  649. drm_kms_helper_poll_enable(dev);
  650. return 0;
  651. }
  652. static int i8xx_do_reset(struct drm_device *dev)
  653. {
  654. struct drm_i915_private *dev_priv = dev->dev_private;
  655. if (IS_I85X(dev))
  656. return -ENODEV;
  657. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  658. POSTING_READ(D_STATE);
  659. if (IS_I830(dev) || IS_845G(dev)) {
  660. I915_WRITE(DEBUG_RESET_I830,
  661. DEBUG_RESET_DISPLAY |
  662. DEBUG_RESET_RENDER |
  663. DEBUG_RESET_FULL);
  664. POSTING_READ(DEBUG_RESET_I830);
  665. msleep(1);
  666. I915_WRITE(DEBUG_RESET_I830, 0);
  667. POSTING_READ(DEBUG_RESET_I830);
  668. }
  669. msleep(1);
  670. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  671. POSTING_READ(D_STATE);
  672. return 0;
  673. }
  674. static int i965_reset_complete(struct drm_device *dev)
  675. {
  676. u8 gdrst;
  677. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  678. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  679. }
  680. static int i965_do_reset(struct drm_device *dev)
  681. {
  682. int ret;
  683. /*
  684. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  685. * well as the reset bit (GR/bit 0). Setting the GR bit
  686. * triggers the reset; when done, the hardware will clear it.
  687. */
  688. pci_write_config_byte(dev->pdev, I965_GDRST,
  689. GRDOM_RENDER | GRDOM_RESET_ENABLE);
  690. ret = wait_for(i965_reset_complete(dev), 500);
  691. if (ret)
  692. return ret;
  693. /* We can't reset render&media without also resetting display ... */
  694. pci_write_config_byte(dev->pdev, I965_GDRST,
  695. GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  696. ret = wait_for(i965_reset_complete(dev), 500);
  697. if (ret)
  698. return ret;
  699. pci_write_config_byte(dev->pdev, I965_GDRST, 0);
  700. return 0;
  701. }
  702. static int ironlake_do_reset(struct drm_device *dev)
  703. {
  704. struct drm_i915_private *dev_priv = dev->dev_private;
  705. u32 gdrst;
  706. int ret;
  707. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  708. gdrst &= ~GRDOM_MASK;
  709. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  710. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  711. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  712. if (ret)
  713. return ret;
  714. /* We can't reset render&media without also resetting display ... */
  715. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  716. gdrst &= ~GRDOM_MASK;
  717. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  718. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  719. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  720. }
  721. static int gen6_do_reset(struct drm_device *dev)
  722. {
  723. struct drm_i915_private *dev_priv = dev->dev_private;
  724. int ret;
  725. unsigned long irqflags;
  726. /* Hold gt_lock across reset to prevent any register access
  727. * with forcewake not set correctly
  728. */
  729. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  730. /* Reset the chip */
  731. /* GEN6_GDRST is not in the gt power well, no need to check
  732. * for fifo space for the write or forcewake the chip for
  733. * the read
  734. */
  735. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  736. /* Spin waiting for the device to ack the reset request */
  737. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  738. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  739. if (dev_priv->forcewake_count)
  740. dev_priv->gt.force_wake_get(dev_priv);
  741. else
  742. dev_priv->gt.force_wake_put(dev_priv);
  743. /* Restore fifo count */
  744. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  745. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  746. return ret;
  747. }
  748. int intel_gpu_reset(struct drm_device *dev)
  749. {
  750. switch (INTEL_INFO(dev)->gen) {
  751. case 7:
  752. case 6: return gen6_do_reset(dev);
  753. case 5: return ironlake_do_reset(dev);
  754. case 4: return i965_do_reset(dev);
  755. case 2: return i8xx_do_reset(dev);
  756. default: return -ENODEV;
  757. }
  758. }
  759. /**
  760. * i915_reset - reset chip after a hang
  761. * @dev: drm device to reset
  762. *
  763. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  764. * reset or otherwise an error code.
  765. *
  766. * Procedure is fairly simple:
  767. * - reset the chip using the reset reg
  768. * - re-init context state
  769. * - re-init hardware status page
  770. * - re-init ring buffer
  771. * - re-init interrupt state
  772. * - re-init display
  773. */
  774. int i915_reset(struct drm_device *dev)
  775. {
  776. drm_i915_private_t *dev_priv = dev->dev_private;
  777. bool simulated;
  778. int ret;
  779. if (!i915_try_reset)
  780. return 0;
  781. mutex_lock(&dev->struct_mutex);
  782. i915_gem_reset(dev);
  783. simulated = dev_priv->gpu_error.stop_rings != 0;
  784. if (!simulated && get_seconds() - dev_priv->gpu_error.last_reset < 5) {
  785. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  786. ret = -ENODEV;
  787. } else {
  788. ret = intel_gpu_reset(dev);
  789. /* Also reset the gpu hangman. */
  790. if (simulated) {
  791. DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
  792. dev_priv->gpu_error.stop_rings = 0;
  793. if (ret == -ENODEV) {
  794. DRM_ERROR("Reset not implemented, but ignoring "
  795. "error for simulated gpu hangs\n");
  796. ret = 0;
  797. }
  798. } else
  799. dev_priv->gpu_error.last_reset = get_seconds();
  800. }
  801. if (ret) {
  802. DRM_ERROR("Failed to reset chip.\n");
  803. mutex_unlock(&dev->struct_mutex);
  804. return ret;
  805. }
  806. /* Ok, now get things going again... */
  807. /*
  808. * Everything depends on having the GTT running, so we need to start
  809. * there. Fortunately we don't need to do this unless we reset the
  810. * chip at a PCI level.
  811. *
  812. * Next we need to restore the context, but we don't use those
  813. * yet either...
  814. *
  815. * Ring buffer needs to be re-initialized in the KMS case, or if X
  816. * was running at the time of the reset (i.e. we weren't VT
  817. * switched away).
  818. */
  819. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  820. !dev_priv->ums.mm_suspended) {
  821. struct intel_ring_buffer *ring;
  822. int i;
  823. dev_priv->ums.mm_suspended = 0;
  824. i915_gem_init_swizzling(dev);
  825. for_each_ring(ring, dev_priv, i)
  826. ring->init(ring);
  827. i915_gem_context_init(dev);
  828. if (dev_priv->mm.aliasing_ppgtt) {
  829. ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
  830. if (ret)
  831. i915_gem_cleanup_aliasing_ppgtt(dev);
  832. }
  833. /*
  834. * It would make sense to re-init all the other hw state, at
  835. * least the rps/rc6/emon init done within modeset_init_hw. For
  836. * some unknown reason, this blows up my ilk, so don't.
  837. */
  838. mutex_unlock(&dev->struct_mutex);
  839. drm_irq_uninstall(dev);
  840. drm_irq_install(dev);
  841. intel_hpd_init(dev);
  842. } else {
  843. mutex_unlock(&dev->struct_mutex);
  844. }
  845. return 0;
  846. }
  847. static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  848. {
  849. struct intel_device_info *intel_info =
  850. (struct intel_device_info *) ent->driver_data;
  851. /* Only bind to function 0 of the device. Early generations
  852. * used function 1 as a placeholder for multi-head. This causes
  853. * us confusion instead, especially on the systems where both
  854. * functions have the same PCI-ID!
  855. */
  856. if (PCI_FUNC(pdev->devfn))
  857. return -ENODEV;
  858. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  859. * implementation for gen3 (and only gen3) that used legacy drm maps
  860. * (gasp!) to share buffers between X and the client. Hence we need to
  861. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  862. if (intel_info->gen != 3) {
  863. driver.driver_features &=
  864. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  865. } else if (!intel_agp_enabled) {
  866. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  867. return -ENODEV;
  868. }
  869. return drm_get_pci_dev(pdev, ent, &driver);
  870. }
  871. static void
  872. i915_pci_remove(struct pci_dev *pdev)
  873. {
  874. struct drm_device *dev = pci_get_drvdata(pdev);
  875. drm_put_dev(dev);
  876. }
  877. static int i915_pm_suspend(struct device *dev)
  878. {
  879. struct pci_dev *pdev = to_pci_dev(dev);
  880. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  881. int error;
  882. if (!drm_dev || !drm_dev->dev_private) {
  883. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  884. return -ENODEV;
  885. }
  886. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  887. return 0;
  888. error = i915_drm_freeze(drm_dev);
  889. if (error)
  890. return error;
  891. pci_disable_device(pdev);
  892. pci_set_power_state(pdev, PCI_D3hot);
  893. return 0;
  894. }
  895. static int i915_pm_resume(struct device *dev)
  896. {
  897. struct pci_dev *pdev = to_pci_dev(dev);
  898. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  899. return i915_resume(drm_dev);
  900. }
  901. static int i915_pm_freeze(struct device *dev)
  902. {
  903. struct pci_dev *pdev = to_pci_dev(dev);
  904. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  905. if (!drm_dev || !drm_dev->dev_private) {
  906. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  907. return -ENODEV;
  908. }
  909. return i915_drm_freeze(drm_dev);
  910. }
  911. static int i915_pm_thaw(struct device *dev)
  912. {
  913. struct pci_dev *pdev = to_pci_dev(dev);
  914. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  915. return i915_drm_thaw(drm_dev);
  916. }
  917. static int i915_pm_poweroff(struct device *dev)
  918. {
  919. struct pci_dev *pdev = to_pci_dev(dev);
  920. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  921. return i915_drm_freeze(drm_dev);
  922. }
  923. static const struct dev_pm_ops i915_pm_ops = {
  924. .suspend = i915_pm_suspend,
  925. .resume = i915_pm_resume,
  926. .freeze = i915_pm_freeze,
  927. .thaw = i915_pm_thaw,
  928. .poweroff = i915_pm_poweroff,
  929. .restore = i915_pm_resume,
  930. };
  931. static const struct vm_operations_struct i915_gem_vm_ops = {
  932. .fault = i915_gem_fault,
  933. .open = drm_gem_vm_open,
  934. .close = drm_gem_vm_close,
  935. };
  936. static const struct file_operations i915_driver_fops = {
  937. .owner = THIS_MODULE,
  938. .open = drm_open,
  939. .release = drm_release,
  940. .unlocked_ioctl = drm_ioctl,
  941. .mmap = drm_gem_mmap,
  942. .poll = drm_poll,
  943. .fasync = drm_fasync,
  944. .read = drm_read,
  945. #ifdef CONFIG_COMPAT
  946. .compat_ioctl = i915_compat_ioctl,
  947. #endif
  948. .llseek = noop_llseek,
  949. };
  950. static struct drm_driver driver = {
  951. /* Don't use MTRRs here; the Xserver or userspace app should
  952. * deal with them for Intel hardware.
  953. */
  954. .driver_features =
  955. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  956. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  957. .load = i915_driver_load,
  958. .unload = i915_driver_unload,
  959. .open = i915_driver_open,
  960. .lastclose = i915_driver_lastclose,
  961. .preclose = i915_driver_preclose,
  962. .postclose = i915_driver_postclose,
  963. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  964. .suspend = i915_suspend,
  965. .resume = i915_resume,
  966. .device_is_agp = i915_driver_device_is_agp,
  967. .master_create = i915_master_create,
  968. .master_destroy = i915_master_destroy,
  969. #if defined(CONFIG_DEBUG_FS)
  970. .debugfs_init = i915_debugfs_init,
  971. .debugfs_cleanup = i915_debugfs_cleanup,
  972. #endif
  973. .gem_init_object = i915_gem_init_object,
  974. .gem_free_object = i915_gem_free_object,
  975. .gem_vm_ops = &i915_gem_vm_ops,
  976. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  977. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  978. .gem_prime_export = i915_gem_prime_export,
  979. .gem_prime_import = i915_gem_prime_import,
  980. .dumb_create = i915_gem_dumb_create,
  981. .dumb_map_offset = i915_gem_mmap_gtt,
  982. .dumb_destroy = i915_gem_dumb_destroy,
  983. .ioctls = i915_ioctls,
  984. .fops = &i915_driver_fops,
  985. .name = DRIVER_NAME,
  986. .desc = DRIVER_DESC,
  987. .date = DRIVER_DATE,
  988. .major = DRIVER_MAJOR,
  989. .minor = DRIVER_MINOR,
  990. .patchlevel = DRIVER_PATCHLEVEL,
  991. };
  992. static struct pci_driver i915_pci_driver = {
  993. .name = DRIVER_NAME,
  994. .id_table = pciidlist,
  995. .probe = i915_pci_probe,
  996. .remove = i915_pci_remove,
  997. .driver.pm = &i915_pm_ops,
  998. };
  999. static int __init i915_init(void)
  1000. {
  1001. driver.num_ioctls = i915_max_ioctl;
  1002. /*
  1003. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  1004. * explicitly disabled with the module pararmeter.
  1005. *
  1006. * Otherwise, just follow the parameter (defaulting to off).
  1007. *
  1008. * Allow optional vga_text_mode_force boot option to override
  1009. * the default behavior.
  1010. */
  1011. #if defined(CONFIG_DRM_I915_KMS)
  1012. if (i915_modeset != 0)
  1013. driver.driver_features |= DRIVER_MODESET;
  1014. #endif
  1015. if (i915_modeset == 1)
  1016. driver.driver_features |= DRIVER_MODESET;
  1017. #ifdef CONFIG_VGA_CONSOLE
  1018. if (vgacon_text_force() && i915_modeset == -1)
  1019. driver.driver_features &= ~DRIVER_MODESET;
  1020. #endif
  1021. if (!(driver.driver_features & DRIVER_MODESET))
  1022. driver.get_vblank_timestamp = NULL;
  1023. return drm_pci_init(&driver, &i915_pci_driver);
  1024. }
  1025. static void __exit i915_exit(void)
  1026. {
  1027. drm_pci_exit(&driver, &i915_pci_driver);
  1028. }
  1029. module_init(i915_init);
  1030. module_exit(i915_exit);
  1031. MODULE_AUTHOR(DRIVER_AUTHOR);
  1032. MODULE_DESCRIPTION(DRIVER_DESC);
  1033. MODULE_LICENSE("GPL and additional rights");
  1034. /* We give fast paths for the really cool registers */
  1035. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  1036. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  1037. ((reg) < 0x40000) && \
  1038. ((reg) != FORCEWAKE))
  1039. static void
  1040. ilk_dummy_write(struct drm_i915_private *dev_priv)
  1041. {
  1042. /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
  1043. * the chip from rc6 before touching it for real. MI_MODE is masked,
  1044. * hence harmless to write 0 into. */
  1045. I915_WRITE_NOTRACE(MI_MODE, 0);
  1046. }
  1047. static void
  1048. hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
  1049. {
  1050. if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
  1051. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  1052. DRM_ERROR("Unknown unclaimed register before writing to %x\n",
  1053. reg);
  1054. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  1055. }
  1056. }
  1057. static void
  1058. hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
  1059. {
  1060. if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
  1061. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  1062. DRM_ERROR("Unclaimed write to %x\n", reg);
  1063. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  1064. }
  1065. }
  1066. #define __i915_read(x, y) \
  1067. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  1068. u##x val = 0; \
  1069. if (IS_GEN5(dev_priv->dev)) \
  1070. ilk_dummy_write(dev_priv); \
  1071. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1072. unsigned long irqflags; \
  1073. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  1074. if (dev_priv->forcewake_count == 0) \
  1075. dev_priv->gt.force_wake_get(dev_priv); \
  1076. val = read##y(dev_priv->regs + reg); \
  1077. if (dev_priv->forcewake_count == 0) \
  1078. dev_priv->gt.force_wake_put(dev_priv); \
  1079. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  1080. } else { \
  1081. val = read##y(dev_priv->regs + reg); \
  1082. } \
  1083. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  1084. return val; \
  1085. }
  1086. __i915_read(8, b)
  1087. __i915_read(16, w)
  1088. __i915_read(32, l)
  1089. __i915_read(64, q)
  1090. #undef __i915_read
  1091. #define __i915_write(x, y) \
  1092. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  1093. u32 __fifo_ret = 0; \
  1094. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  1095. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1096. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  1097. } \
  1098. if (IS_GEN5(dev_priv->dev)) \
  1099. ilk_dummy_write(dev_priv); \
  1100. hsw_unclaimed_reg_clear(dev_priv, reg); \
  1101. write##y(val, dev_priv->regs + reg); \
  1102. if (unlikely(__fifo_ret)) { \
  1103. gen6_gt_check_fifodbg(dev_priv); \
  1104. } \
  1105. hsw_unclaimed_reg_check(dev_priv, reg); \
  1106. }
  1107. __i915_write(8, b)
  1108. __i915_write(16, w)
  1109. __i915_write(32, l)
  1110. __i915_write(64, q)
  1111. #undef __i915_write
  1112. static const struct register_whitelist {
  1113. uint64_t offset;
  1114. uint32_t size;
  1115. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1116. } whitelist[] = {
  1117. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  1118. };
  1119. int i915_reg_read_ioctl(struct drm_device *dev,
  1120. void *data, struct drm_file *file)
  1121. {
  1122. struct drm_i915_private *dev_priv = dev->dev_private;
  1123. struct drm_i915_reg_read *reg = data;
  1124. struct register_whitelist const *entry = whitelist;
  1125. int i;
  1126. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1127. if (entry->offset == reg->offset &&
  1128. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1129. break;
  1130. }
  1131. if (i == ARRAY_SIZE(whitelist))
  1132. return -EINVAL;
  1133. switch (entry->size) {
  1134. case 8:
  1135. reg->val = I915_READ64(reg->offset);
  1136. break;
  1137. case 4:
  1138. reg->val = I915_READ(reg->offset);
  1139. break;
  1140. case 2:
  1141. reg->val = I915_READ16(reg->offset);
  1142. break;
  1143. case 1:
  1144. reg->val = I915_READ8(reg->offset);
  1145. break;
  1146. default:
  1147. WARN_ON(1);
  1148. return -EINVAL;
  1149. }
  1150. return 0;
  1151. }