intel_ringbuffer.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. #ifndef _INTEL_RINGBUFFER_H_
  2. #define _INTEL_RINGBUFFER_H_
  3. enum {
  4. RCS = 0x0,
  5. VCS,
  6. BCS,
  7. I915_NUM_RINGS,
  8. };
  9. struct intel_hw_status_page {
  10. u32 __iomem *page_addr;
  11. unsigned int gfx_addr;
  12. struct drm_i915_gem_object *obj;
  13. };
  14. #define I915_RING_READ(reg) i915_safe_read(dev_priv, reg)
  15. #define I915_READ_TAIL(ring) I915_RING_READ(RING_TAIL((ring)->mmio_base))
  16. #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
  17. #define I915_READ_START(ring) I915_RING_READ(RING_START((ring)->mmio_base))
  18. #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
  19. #define I915_READ_HEAD(ring) I915_RING_READ(RING_HEAD((ring)->mmio_base))
  20. #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
  21. #define I915_READ_CTL(ring) I915_RING_READ(RING_CTL((ring)->mmio_base))
  22. #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
  23. #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
  24. #define I915_READ_IMR(ring) I915_RING_READ(RING_IMR((ring)->mmio_base))
  25. #define I915_READ_NOPID(ring) I915_RING_READ(RING_NOPID((ring)->mmio_base))
  26. #define I915_READ_SYNC_0(ring) I915_RING_READ(RING_SYNC_0((ring)->mmio_base))
  27. #define I915_READ_SYNC_1(ring) I915_RING_READ(RING_SYNC_1((ring)->mmio_base))
  28. struct intel_ring_buffer {
  29. const char *name;
  30. enum intel_ring_id {
  31. RING_RENDER = 0x1,
  32. RING_BSD = 0x2,
  33. RING_BLT = 0x4,
  34. } id;
  35. u32 mmio_base;
  36. void *virtual_start;
  37. struct drm_device *dev;
  38. struct drm_i915_gem_object *obj;
  39. u32 head;
  40. u32 tail;
  41. int space;
  42. int size;
  43. int effective_size;
  44. struct intel_hw_status_page status_page;
  45. spinlock_t irq_lock;
  46. u32 irq_refcount;
  47. u32 irq_mask;
  48. u32 irq_seqno; /* last seq seem at irq time */
  49. u32 waiting_seqno;
  50. u32 sync_seqno[I915_NUM_RINGS-1];
  51. bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
  52. void (*irq_put)(struct intel_ring_buffer *ring);
  53. int (*init)(struct intel_ring_buffer *ring);
  54. void (*write_tail)(struct intel_ring_buffer *ring,
  55. u32 value);
  56. int __must_check (*flush)(struct intel_ring_buffer *ring,
  57. u32 invalidate_domains,
  58. u32 flush_domains);
  59. int (*add_request)(struct intel_ring_buffer *ring,
  60. u32 *seqno);
  61. u32 (*get_seqno)(struct intel_ring_buffer *ring);
  62. int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
  63. u32 offset, u32 length);
  64. void (*cleanup)(struct intel_ring_buffer *ring);
  65. /**
  66. * List of objects currently involved in rendering from the
  67. * ringbuffer.
  68. *
  69. * Includes buffers having the contents of their GPU caches
  70. * flushed, not necessarily primitives. last_rendering_seqno
  71. * represents when the rendering involved will be completed.
  72. *
  73. * A reference is held on the buffer while on this list.
  74. */
  75. struct list_head active_list;
  76. /**
  77. * List of breadcrumbs associated with GPU requests currently
  78. * outstanding.
  79. */
  80. struct list_head request_list;
  81. /**
  82. * List of objects currently pending a GPU write flush.
  83. *
  84. * All elements on this list will belong to either the
  85. * active_list or flushing_list, last_rendering_seqno can
  86. * be used to differentiate between the two elements.
  87. */
  88. struct list_head gpu_write_list;
  89. /**
  90. * Do we have some not yet emitted requests outstanding?
  91. */
  92. u32 outstanding_lazy_request;
  93. wait_queue_head_t irq_queue;
  94. drm_local_map_t map;
  95. void *private;
  96. };
  97. static inline u32
  98. intel_ring_sync_index(struct intel_ring_buffer *ring,
  99. struct intel_ring_buffer *other)
  100. {
  101. int idx;
  102. /*
  103. * cs -> 0 = vcs, 1 = bcs
  104. * vcs -> 0 = bcs, 1 = cs,
  105. * bcs -> 0 = cs, 1 = vcs.
  106. */
  107. idx = (other - ring) - 1;
  108. if (idx < 0)
  109. idx += I915_NUM_RINGS;
  110. return idx;
  111. }
  112. static inline u32
  113. intel_read_status_page(struct intel_ring_buffer *ring,
  114. int reg)
  115. {
  116. return ioread32(ring->status_page.page_addr + reg);
  117. }
  118. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
  119. int __must_check intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n);
  120. int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
  121. static inline void intel_ring_emit(struct intel_ring_buffer *ring,
  122. u32 data)
  123. {
  124. iowrite32(data, ring->virtual_start + ring->tail);
  125. ring->tail += 4;
  126. }
  127. void intel_ring_advance(struct intel_ring_buffer *ring);
  128. u32 intel_ring_get_seqno(struct intel_ring_buffer *ring);
  129. int intel_ring_sync(struct intel_ring_buffer *ring,
  130. struct intel_ring_buffer *to,
  131. u32 seqno);
  132. int intel_init_render_ring_buffer(struct drm_device *dev);
  133. int intel_init_bsd_ring_buffer(struct drm_device *dev);
  134. int intel_init_blt_ring_buffer(struct drm_device *dev);
  135. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
  136. void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
  137. /* DRI warts */
  138. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
  139. #endif /* _INTEL_RINGBUFFER_H_ */