intel_ringbuffer.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static inline int ring_space(struct intel_ring_buffer *ring)
  36. {
  37. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  38. if (space < 0)
  39. space += ring->size;
  40. return space;
  41. }
  42. static u32 i915_gem_get_seqno(struct drm_device *dev)
  43. {
  44. drm_i915_private_t *dev_priv = dev->dev_private;
  45. u32 seqno;
  46. seqno = dev_priv->next_seqno;
  47. /* reserve 0 for non-seqno */
  48. if (++dev_priv->next_seqno == 0)
  49. dev_priv->next_seqno = 1;
  50. return seqno;
  51. }
  52. static int
  53. render_ring_flush(struct intel_ring_buffer *ring,
  54. u32 invalidate_domains,
  55. u32 flush_domains)
  56. {
  57. struct drm_device *dev = ring->dev;
  58. drm_i915_private_t *dev_priv = dev->dev_private;
  59. u32 cmd;
  60. int ret;
  61. #if WATCH_EXEC
  62. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  63. invalidate_domains, flush_domains);
  64. #endif
  65. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  66. invalidate_domains, flush_domains);
  67. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  68. /*
  69. * read/write caches:
  70. *
  71. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  72. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  73. * also flushed at 2d versus 3d pipeline switches.
  74. *
  75. * read-only caches:
  76. *
  77. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  78. * MI_READ_FLUSH is set, and is always flushed on 965.
  79. *
  80. * I915_GEM_DOMAIN_COMMAND may not exist?
  81. *
  82. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  83. * invalidated when MI_EXE_FLUSH is set.
  84. *
  85. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  86. * invalidated with every MI_FLUSH.
  87. *
  88. * TLBs:
  89. *
  90. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  91. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  92. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  93. * are flushed at any MI_FLUSH.
  94. */
  95. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  96. if ((invalidate_domains|flush_domains) &
  97. I915_GEM_DOMAIN_RENDER)
  98. cmd &= ~MI_NO_WRITE_FLUSH;
  99. if (INTEL_INFO(dev)->gen < 4) {
  100. /*
  101. * On the 965, the sampler cache always gets flushed
  102. * and this bit is reserved.
  103. */
  104. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  105. cmd |= MI_READ_FLUSH;
  106. }
  107. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  108. cmd |= MI_EXE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  110. (IS_G4X(dev) || IS_GEN5(dev)))
  111. cmd |= MI_INVALIDATE_ISP;
  112. #if WATCH_EXEC
  113. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  114. #endif
  115. ret = intel_ring_begin(ring, 2);
  116. if (ret)
  117. return ret;
  118. intel_ring_emit(ring, cmd);
  119. intel_ring_emit(ring, MI_NOOP);
  120. intel_ring_advance(ring);
  121. }
  122. return 0;
  123. }
  124. static void ring_write_tail(struct intel_ring_buffer *ring,
  125. u32 value)
  126. {
  127. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  128. I915_WRITE_TAIL(ring, value);
  129. }
  130. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  131. {
  132. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  133. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  134. RING_ACTHD(ring->mmio_base) : ACTHD;
  135. return I915_READ(acthd_reg);
  136. }
  137. static int init_ring_common(struct intel_ring_buffer *ring)
  138. {
  139. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  140. struct drm_i915_gem_object *obj = ring->obj;
  141. u32 head;
  142. /* Stop the ring if it's running. */
  143. I915_WRITE_CTL(ring, 0);
  144. I915_WRITE_HEAD(ring, 0);
  145. ring->write_tail(ring, 0);
  146. /* Initialize the ring. */
  147. I915_WRITE_START(ring, obj->gtt_offset);
  148. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  149. /* G45 ring initialization fails to reset head to zero */
  150. if (head != 0) {
  151. DRM_DEBUG_KMS("%s head not reset to zero "
  152. "ctl %08x head %08x tail %08x start %08x\n",
  153. ring->name,
  154. I915_READ_CTL(ring),
  155. I915_READ_HEAD(ring),
  156. I915_READ_TAIL(ring),
  157. I915_READ_START(ring));
  158. I915_WRITE_HEAD(ring, 0);
  159. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  160. DRM_ERROR("failed to set %s head to zero "
  161. "ctl %08x head %08x tail %08x start %08x\n",
  162. ring->name,
  163. I915_READ_CTL(ring),
  164. I915_READ_HEAD(ring),
  165. I915_READ_TAIL(ring),
  166. I915_READ_START(ring));
  167. }
  168. }
  169. I915_WRITE_CTL(ring,
  170. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  171. | RING_REPORT_64K | RING_VALID);
  172. /* If the head is still not zero, the ring is dead */
  173. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  174. I915_READ_START(ring) != obj->gtt_offset ||
  175. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  176. DRM_ERROR("%s initialization failed "
  177. "ctl %08x head %08x tail %08x start %08x\n",
  178. ring->name,
  179. I915_READ_CTL(ring),
  180. I915_READ_HEAD(ring),
  181. I915_READ_TAIL(ring),
  182. I915_READ_START(ring));
  183. return -EIO;
  184. }
  185. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  186. i915_kernel_lost_context(ring->dev);
  187. else {
  188. ring->head = I915_READ_HEAD(ring);
  189. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  190. ring->space = ring_space(ring);
  191. }
  192. return 0;
  193. }
  194. /*
  195. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  196. * over cache flushing.
  197. */
  198. struct pipe_control {
  199. struct drm_i915_gem_object *obj;
  200. volatile u32 *cpu_page;
  201. u32 gtt_offset;
  202. };
  203. static int
  204. init_pipe_control(struct intel_ring_buffer *ring)
  205. {
  206. struct pipe_control *pc;
  207. struct drm_i915_gem_object *obj;
  208. int ret;
  209. if (ring->private)
  210. return 0;
  211. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  212. if (!pc)
  213. return -ENOMEM;
  214. obj = i915_gem_alloc_object(ring->dev, 4096);
  215. if (obj == NULL) {
  216. DRM_ERROR("Failed to allocate seqno page\n");
  217. ret = -ENOMEM;
  218. goto err;
  219. }
  220. obj->agp_type = AGP_USER_CACHED_MEMORY;
  221. ret = i915_gem_object_pin(obj, 4096, true);
  222. if (ret)
  223. goto err_unref;
  224. pc->gtt_offset = obj->gtt_offset;
  225. pc->cpu_page = kmap(obj->pages[0]);
  226. if (pc->cpu_page == NULL)
  227. goto err_unpin;
  228. pc->obj = obj;
  229. ring->private = pc;
  230. return 0;
  231. err_unpin:
  232. i915_gem_object_unpin(obj);
  233. err_unref:
  234. drm_gem_object_unreference(&obj->base);
  235. err:
  236. kfree(pc);
  237. return ret;
  238. }
  239. static void
  240. cleanup_pipe_control(struct intel_ring_buffer *ring)
  241. {
  242. struct pipe_control *pc = ring->private;
  243. struct drm_i915_gem_object *obj;
  244. if (!ring->private)
  245. return;
  246. obj = pc->obj;
  247. kunmap(obj->pages[0]);
  248. i915_gem_object_unpin(obj);
  249. drm_gem_object_unreference(&obj->base);
  250. kfree(pc);
  251. ring->private = NULL;
  252. }
  253. static int init_render_ring(struct intel_ring_buffer *ring)
  254. {
  255. struct drm_device *dev = ring->dev;
  256. struct drm_i915_private *dev_priv = dev->dev_private;
  257. int ret = init_ring_common(ring);
  258. if (INTEL_INFO(dev)->gen > 3) {
  259. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  260. if (IS_GEN6(dev))
  261. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  262. I915_WRITE(MI_MODE, mode);
  263. }
  264. if (INTEL_INFO(dev)->gen >= 6) {
  265. } else if (IS_GEN5(dev)) {
  266. ret = init_pipe_control(ring);
  267. if (ret)
  268. return ret;
  269. }
  270. return ret;
  271. }
  272. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  273. {
  274. if (!ring->private)
  275. return;
  276. cleanup_pipe_control(ring);
  277. }
  278. static void
  279. update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
  280. {
  281. struct drm_device *dev = ring->dev;
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. int id;
  284. /*
  285. * cs -> 1 = vcs, 0 = bcs
  286. * vcs -> 1 = bcs, 0 = cs,
  287. * bcs -> 1 = cs, 0 = vcs.
  288. */
  289. id = ring - dev_priv->ring;
  290. id += 2 - i;
  291. id %= 3;
  292. intel_ring_emit(ring,
  293. MI_SEMAPHORE_MBOX |
  294. MI_SEMAPHORE_REGISTER |
  295. MI_SEMAPHORE_UPDATE);
  296. intel_ring_emit(ring, seqno);
  297. intel_ring_emit(ring,
  298. RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
  299. }
  300. static int
  301. gen6_add_request(struct intel_ring_buffer *ring,
  302. u32 *result)
  303. {
  304. u32 seqno;
  305. int ret;
  306. ret = intel_ring_begin(ring, 10);
  307. if (ret)
  308. return ret;
  309. seqno = i915_gem_get_seqno(ring->dev);
  310. update_semaphore(ring, 0, seqno);
  311. update_semaphore(ring, 1, seqno);
  312. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  313. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  314. intel_ring_emit(ring, seqno);
  315. intel_ring_emit(ring, MI_USER_INTERRUPT);
  316. intel_ring_advance(ring);
  317. *result = seqno;
  318. return 0;
  319. }
  320. int
  321. intel_ring_sync(struct intel_ring_buffer *ring,
  322. struct intel_ring_buffer *to,
  323. u32 seqno)
  324. {
  325. int ret;
  326. ret = intel_ring_begin(ring, 4);
  327. if (ret)
  328. return ret;
  329. intel_ring_emit(ring,
  330. MI_SEMAPHORE_MBOX |
  331. MI_SEMAPHORE_REGISTER |
  332. intel_ring_sync_index(ring, to) << 17 |
  333. MI_SEMAPHORE_COMPARE);
  334. intel_ring_emit(ring, seqno);
  335. intel_ring_emit(ring, 0);
  336. intel_ring_emit(ring, MI_NOOP);
  337. intel_ring_advance(ring);
  338. return 0;
  339. }
  340. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  341. do { \
  342. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  343. PIPE_CONTROL_DEPTH_STALL | 2); \
  344. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  345. intel_ring_emit(ring__, 0); \
  346. intel_ring_emit(ring__, 0); \
  347. } while (0)
  348. static int
  349. pc_render_add_request(struct intel_ring_buffer *ring,
  350. u32 *result)
  351. {
  352. struct drm_device *dev = ring->dev;
  353. u32 seqno = i915_gem_get_seqno(dev);
  354. struct pipe_control *pc = ring->private;
  355. u32 scratch_addr = pc->gtt_offset + 128;
  356. int ret;
  357. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  358. * incoherent with writes to memory, i.e. completely fubar,
  359. * so we need to use PIPE_NOTIFY instead.
  360. *
  361. * However, we also need to workaround the qword write
  362. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  363. * memory before requesting an interrupt.
  364. */
  365. ret = intel_ring_begin(ring, 32);
  366. if (ret)
  367. return ret;
  368. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  369. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  370. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  371. intel_ring_emit(ring, seqno);
  372. intel_ring_emit(ring, 0);
  373. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  374. scratch_addr += 128; /* write to separate cachelines */
  375. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  376. scratch_addr += 128;
  377. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  378. scratch_addr += 128;
  379. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  380. scratch_addr += 128;
  381. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  382. scratch_addr += 128;
  383. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  384. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  385. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  386. PIPE_CONTROL_NOTIFY);
  387. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  388. intel_ring_emit(ring, seqno);
  389. intel_ring_emit(ring, 0);
  390. intel_ring_advance(ring);
  391. *result = seqno;
  392. return 0;
  393. }
  394. static int
  395. render_ring_add_request(struct intel_ring_buffer *ring,
  396. u32 *result)
  397. {
  398. struct drm_device *dev = ring->dev;
  399. u32 seqno = i915_gem_get_seqno(dev);
  400. int ret;
  401. ret = intel_ring_begin(ring, 4);
  402. if (ret)
  403. return ret;
  404. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  405. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  406. intel_ring_emit(ring, seqno);
  407. intel_ring_emit(ring, MI_USER_INTERRUPT);
  408. intel_ring_advance(ring);
  409. *result = seqno;
  410. return 0;
  411. }
  412. static u32
  413. ring_get_seqno(struct intel_ring_buffer *ring)
  414. {
  415. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  416. }
  417. static u32
  418. pc_render_get_seqno(struct intel_ring_buffer *ring)
  419. {
  420. struct pipe_control *pc = ring->private;
  421. return pc->cpu_page[0];
  422. }
  423. static void
  424. ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  425. {
  426. dev_priv->gt_irq_mask &= ~mask;
  427. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  428. POSTING_READ(GTIMR);
  429. }
  430. static void
  431. ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  432. {
  433. dev_priv->gt_irq_mask |= mask;
  434. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  435. POSTING_READ(GTIMR);
  436. }
  437. static void
  438. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  439. {
  440. dev_priv->irq_mask &= ~mask;
  441. I915_WRITE(IMR, dev_priv->irq_mask);
  442. POSTING_READ(IMR);
  443. }
  444. static void
  445. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  446. {
  447. dev_priv->irq_mask |= mask;
  448. I915_WRITE(IMR, dev_priv->irq_mask);
  449. POSTING_READ(IMR);
  450. }
  451. static bool
  452. render_ring_get_irq(struct intel_ring_buffer *ring)
  453. {
  454. struct drm_device *dev = ring->dev;
  455. drm_i915_private_t *dev_priv = dev->dev_private;
  456. if (!dev->irq_enabled)
  457. return false;
  458. spin_lock(&ring->irq_lock);
  459. if (ring->irq_refcount++ == 0) {
  460. if (HAS_PCH_SPLIT(dev))
  461. ironlake_enable_irq(dev_priv,
  462. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  463. else
  464. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  465. }
  466. spin_unlock(&ring->irq_lock);
  467. return true;
  468. }
  469. static void
  470. render_ring_put_irq(struct intel_ring_buffer *ring)
  471. {
  472. struct drm_device *dev = ring->dev;
  473. drm_i915_private_t *dev_priv = dev->dev_private;
  474. spin_lock(&ring->irq_lock);
  475. if (--ring->irq_refcount == 0) {
  476. if (HAS_PCH_SPLIT(dev))
  477. ironlake_disable_irq(dev_priv,
  478. GT_USER_INTERRUPT |
  479. GT_PIPE_NOTIFY);
  480. else
  481. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  482. }
  483. spin_unlock(&ring->irq_lock);
  484. }
  485. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  486. {
  487. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  488. u32 mmio = IS_GEN6(ring->dev) ?
  489. RING_HWS_PGA_GEN6(ring->mmio_base) :
  490. RING_HWS_PGA(ring->mmio_base);
  491. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  492. POSTING_READ(mmio);
  493. }
  494. static int
  495. bsd_ring_flush(struct intel_ring_buffer *ring,
  496. u32 invalidate_domains,
  497. u32 flush_domains)
  498. {
  499. int ret;
  500. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  501. return 0;
  502. ret = intel_ring_begin(ring, 2);
  503. if (ret)
  504. return ret;
  505. intel_ring_emit(ring, MI_FLUSH);
  506. intel_ring_emit(ring, MI_NOOP);
  507. intel_ring_advance(ring);
  508. return 0;
  509. }
  510. static int
  511. ring_add_request(struct intel_ring_buffer *ring,
  512. u32 *result)
  513. {
  514. u32 seqno;
  515. int ret;
  516. ret = intel_ring_begin(ring, 4);
  517. if (ret)
  518. return ret;
  519. seqno = i915_gem_get_seqno(ring->dev);
  520. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  521. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  522. intel_ring_emit(ring, seqno);
  523. intel_ring_emit(ring, MI_USER_INTERRUPT);
  524. intel_ring_advance(ring);
  525. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  526. *result = seqno;
  527. return 0;
  528. }
  529. static bool
  530. ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
  531. {
  532. struct drm_device *dev = ring->dev;
  533. drm_i915_private_t *dev_priv = dev->dev_private;
  534. if (!dev->irq_enabled)
  535. return false;
  536. spin_lock(&ring->irq_lock);
  537. if (ring->irq_refcount++ == 0)
  538. ironlake_enable_irq(dev_priv, flag);
  539. spin_unlock(&ring->irq_lock);
  540. return true;
  541. }
  542. static void
  543. ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
  544. {
  545. struct drm_device *dev = ring->dev;
  546. drm_i915_private_t *dev_priv = dev->dev_private;
  547. spin_lock(&ring->irq_lock);
  548. if (--ring->irq_refcount == 0)
  549. ironlake_disable_irq(dev_priv, flag);
  550. spin_unlock(&ring->irq_lock);
  551. }
  552. static bool
  553. gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  554. {
  555. struct drm_device *dev = ring->dev;
  556. drm_i915_private_t *dev_priv = dev->dev_private;
  557. if (!dev->irq_enabled)
  558. return false;
  559. spin_lock(&ring->irq_lock);
  560. if (ring->irq_refcount++ == 0) {
  561. ring->irq_mask &= ~rflag;
  562. I915_WRITE_IMR(ring, ring->irq_mask);
  563. ironlake_enable_irq(dev_priv, gflag);
  564. }
  565. spin_unlock(&ring->irq_lock);
  566. return true;
  567. }
  568. static void
  569. gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  570. {
  571. struct drm_device *dev = ring->dev;
  572. drm_i915_private_t *dev_priv = dev->dev_private;
  573. spin_lock(&ring->irq_lock);
  574. if (--ring->irq_refcount == 0) {
  575. ring->irq_mask |= rflag;
  576. I915_WRITE_IMR(ring, ring->irq_mask);
  577. ironlake_disable_irq(dev_priv, gflag);
  578. }
  579. spin_unlock(&ring->irq_lock);
  580. }
  581. static bool
  582. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  583. {
  584. return ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
  585. }
  586. static void
  587. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  588. {
  589. ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
  590. }
  591. static int
  592. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  593. {
  594. int ret;
  595. ret = intel_ring_begin(ring, 2);
  596. if (ret)
  597. return ret;
  598. intel_ring_emit(ring,
  599. MI_BATCH_BUFFER_START | (2 << 6) |
  600. MI_BATCH_NON_SECURE_I965);
  601. intel_ring_emit(ring, offset);
  602. intel_ring_advance(ring);
  603. return 0;
  604. }
  605. static int
  606. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  607. u32 offset, u32 len)
  608. {
  609. struct drm_device *dev = ring->dev;
  610. drm_i915_private_t *dev_priv = dev->dev_private;
  611. int ret;
  612. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  613. if (IS_I830(dev) || IS_845G(dev)) {
  614. ret = intel_ring_begin(ring, 4);
  615. if (ret)
  616. return ret;
  617. intel_ring_emit(ring, MI_BATCH_BUFFER);
  618. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  619. intel_ring_emit(ring, offset + len - 8);
  620. intel_ring_emit(ring, 0);
  621. } else {
  622. ret = intel_ring_begin(ring, 2);
  623. if (ret)
  624. return ret;
  625. if (INTEL_INFO(dev)->gen >= 4) {
  626. intel_ring_emit(ring,
  627. MI_BATCH_BUFFER_START | (2 << 6) |
  628. MI_BATCH_NON_SECURE_I965);
  629. intel_ring_emit(ring, offset);
  630. } else {
  631. intel_ring_emit(ring,
  632. MI_BATCH_BUFFER_START | (2 << 6));
  633. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  634. }
  635. }
  636. intel_ring_advance(ring);
  637. return 0;
  638. }
  639. static void cleanup_status_page(struct intel_ring_buffer *ring)
  640. {
  641. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  642. struct drm_i915_gem_object *obj;
  643. obj = ring->status_page.obj;
  644. if (obj == NULL)
  645. return;
  646. kunmap(obj->pages[0]);
  647. i915_gem_object_unpin(obj);
  648. drm_gem_object_unreference(&obj->base);
  649. ring->status_page.obj = NULL;
  650. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  651. }
  652. static int init_status_page(struct intel_ring_buffer *ring)
  653. {
  654. struct drm_device *dev = ring->dev;
  655. drm_i915_private_t *dev_priv = dev->dev_private;
  656. struct drm_i915_gem_object *obj;
  657. int ret;
  658. obj = i915_gem_alloc_object(dev, 4096);
  659. if (obj == NULL) {
  660. DRM_ERROR("Failed to allocate status page\n");
  661. ret = -ENOMEM;
  662. goto err;
  663. }
  664. obj->agp_type = AGP_USER_CACHED_MEMORY;
  665. ret = i915_gem_object_pin(obj, 4096, true);
  666. if (ret != 0) {
  667. goto err_unref;
  668. }
  669. ring->status_page.gfx_addr = obj->gtt_offset;
  670. ring->status_page.page_addr = kmap(obj->pages[0]);
  671. if (ring->status_page.page_addr == NULL) {
  672. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  673. goto err_unpin;
  674. }
  675. ring->status_page.obj = obj;
  676. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  677. intel_ring_setup_status_page(ring);
  678. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  679. ring->name, ring->status_page.gfx_addr);
  680. return 0;
  681. err_unpin:
  682. i915_gem_object_unpin(obj);
  683. err_unref:
  684. drm_gem_object_unreference(&obj->base);
  685. err:
  686. return ret;
  687. }
  688. int intel_init_ring_buffer(struct drm_device *dev,
  689. struct intel_ring_buffer *ring)
  690. {
  691. struct drm_i915_gem_object *obj;
  692. int ret;
  693. ring->dev = dev;
  694. INIT_LIST_HEAD(&ring->active_list);
  695. INIT_LIST_HEAD(&ring->request_list);
  696. INIT_LIST_HEAD(&ring->gpu_write_list);
  697. spin_lock_init(&ring->irq_lock);
  698. ring->irq_mask = ~0;
  699. if (I915_NEED_GFX_HWS(dev)) {
  700. ret = init_status_page(ring);
  701. if (ret)
  702. return ret;
  703. }
  704. obj = i915_gem_alloc_object(dev, ring->size);
  705. if (obj == NULL) {
  706. DRM_ERROR("Failed to allocate ringbuffer\n");
  707. ret = -ENOMEM;
  708. goto err_hws;
  709. }
  710. ring->obj = obj;
  711. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  712. if (ret)
  713. goto err_unref;
  714. ring->map.size = ring->size;
  715. ring->map.offset = dev->agp->base + obj->gtt_offset;
  716. ring->map.type = 0;
  717. ring->map.flags = 0;
  718. ring->map.mtrr = 0;
  719. drm_core_ioremap_wc(&ring->map, dev);
  720. if (ring->map.handle == NULL) {
  721. DRM_ERROR("Failed to map ringbuffer.\n");
  722. ret = -EINVAL;
  723. goto err_unpin;
  724. }
  725. ring->virtual_start = ring->map.handle;
  726. ret = ring->init(ring);
  727. if (ret)
  728. goto err_unmap;
  729. /* Workaround an erratum on the i830 which causes a hang if
  730. * the TAIL pointer points to within the last 2 cachelines
  731. * of the buffer.
  732. */
  733. ring->effective_size = ring->size;
  734. if (IS_I830(ring->dev))
  735. ring->effective_size -= 128;
  736. return 0;
  737. err_unmap:
  738. drm_core_ioremapfree(&ring->map, dev);
  739. err_unpin:
  740. i915_gem_object_unpin(obj);
  741. err_unref:
  742. drm_gem_object_unreference(&obj->base);
  743. ring->obj = NULL;
  744. err_hws:
  745. cleanup_status_page(ring);
  746. return ret;
  747. }
  748. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  749. {
  750. struct drm_i915_private *dev_priv;
  751. int ret;
  752. if (ring->obj == NULL)
  753. return;
  754. /* Disable the ring buffer. The ring must be idle at this point */
  755. dev_priv = ring->dev->dev_private;
  756. ret = intel_wait_ring_buffer(ring, ring->size - 8);
  757. I915_WRITE_CTL(ring, 0);
  758. drm_core_ioremapfree(&ring->map, ring->dev);
  759. i915_gem_object_unpin(ring->obj);
  760. drm_gem_object_unreference(&ring->obj->base);
  761. ring->obj = NULL;
  762. if (ring->cleanup)
  763. ring->cleanup(ring);
  764. cleanup_status_page(ring);
  765. }
  766. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  767. {
  768. unsigned int *virt;
  769. int rem = ring->size - ring->tail;
  770. if (ring->space < rem) {
  771. int ret = intel_wait_ring_buffer(ring, rem);
  772. if (ret)
  773. return ret;
  774. }
  775. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  776. rem /= 8;
  777. while (rem--) {
  778. *virt++ = MI_NOOP;
  779. *virt++ = MI_NOOP;
  780. }
  781. ring->tail = 0;
  782. ring->space = ring_space(ring);
  783. return 0;
  784. }
  785. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  786. {
  787. struct drm_device *dev = ring->dev;
  788. struct drm_i915_private *dev_priv = dev->dev_private;
  789. unsigned long end;
  790. u32 head;
  791. /* If the reported head position has wrapped or hasn't advanced,
  792. * fallback to the slow and accurate path.
  793. */
  794. head = intel_read_status_page(ring, 4);
  795. if (head > ring->head) {
  796. ring->head = head;
  797. ring->space = ring_space(ring);
  798. if (ring->space >= n)
  799. return 0;
  800. }
  801. trace_i915_ring_wait_begin (dev);
  802. end = jiffies + 3 * HZ;
  803. do {
  804. ring->head = I915_READ_HEAD(ring);
  805. ring->space = ring_space(ring);
  806. if (ring->space >= n) {
  807. trace_i915_ring_wait_end(dev);
  808. return 0;
  809. }
  810. if (dev->primary->master) {
  811. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  812. if (master_priv->sarea_priv)
  813. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  814. }
  815. msleep(1);
  816. if (atomic_read(&dev_priv->mm.wedged))
  817. return -EAGAIN;
  818. } while (!time_after(jiffies, end));
  819. trace_i915_ring_wait_end (dev);
  820. return -EBUSY;
  821. }
  822. int intel_ring_begin(struct intel_ring_buffer *ring,
  823. int num_dwords)
  824. {
  825. int n = 4*num_dwords;
  826. int ret;
  827. if (unlikely(ring->tail + n > ring->effective_size)) {
  828. ret = intel_wrap_ring_buffer(ring);
  829. if (unlikely(ret))
  830. return ret;
  831. }
  832. if (unlikely(ring->space < n)) {
  833. ret = intel_wait_ring_buffer(ring, n);
  834. if (unlikely(ret))
  835. return ret;
  836. }
  837. ring->space -= n;
  838. return 0;
  839. }
  840. void intel_ring_advance(struct intel_ring_buffer *ring)
  841. {
  842. ring->tail &= ring->size - 1;
  843. ring->write_tail(ring, ring->tail);
  844. }
  845. static const struct intel_ring_buffer render_ring = {
  846. .name = "render ring",
  847. .id = RING_RENDER,
  848. .mmio_base = RENDER_RING_BASE,
  849. .size = 32 * PAGE_SIZE,
  850. .init = init_render_ring,
  851. .write_tail = ring_write_tail,
  852. .flush = render_ring_flush,
  853. .add_request = render_ring_add_request,
  854. .get_seqno = ring_get_seqno,
  855. .irq_get = render_ring_get_irq,
  856. .irq_put = render_ring_put_irq,
  857. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  858. .cleanup = render_ring_cleanup,
  859. };
  860. /* ring buffer for bit-stream decoder */
  861. static const struct intel_ring_buffer bsd_ring = {
  862. .name = "bsd ring",
  863. .id = RING_BSD,
  864. .mmio_base = BSD_RING_BASE,
  865. .size = 32 * PAGE_SIZE,
  866. .init = init_ring_common,
  867. .write_tail = ring_write_tail,
  868. .flush = bsd_ring_flush,
  869. .add_request = ring_add_request,
  870. .get_seqno = ring_get_seqno,
  871. .irq_get = bsd_ring_get_irq,
  872. .irq_put = bsd_ring_put_irq,
  873. .dispatch_execbuffer = ring_dispatch_execbuffer,
  874. };
  875. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  876. u32 value)
  877. {
  878. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  879. /* Every tail move must follow the sequence below */
  880. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  881. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  882. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  883. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  884. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  885. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  886. 50))
  887. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  888. I915_WRITE_TAIL(ring, value);
  889. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  890. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  891. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  892. }
  893. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  894. u32 invalidate_domains,
  895. u32 flush_domains)
  896. {
  897. int ret;
  898. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  899. return 0;
  900. ret = intel_ring_begin(ring, 4);
  901. if (ret)
  902. return ret;
  903. intel_ring_emit(ring, MI_FLUSH_DW);
  904. intel_ring_emit(ring, 0);
  905. intel_ring_emit(ring, 0);
  906. intel_ring_emit(ring, 0);
  907. intel_ring_advance(ring);
  908. return 0;
  909. }
  910. static int
  911. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  912. u32 offset, u32 len)
  913. {
  914. int ret;
  915. ret = intel_ring_begin(ring, 2);
  916. if (ret)
  917. return ret;
  918. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  919. /* bit0-7 is the length on GEN6+ */
  920. intel_ring_emit(ring, offset);
  921. intel_ring_advance(ring);
  922. return 0;
  923. }
  924. static bool
  925. gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
  926. {
  927. return gen6_ring_get_irq(ring,
  928. GT_USER_INTERRUPT,
  929. GEN6_RENDER_USER_INTERRUPT);
  930. }
  931. static void
  932. gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
  933. {
  934. return gen6_ring_put_irq(ring,
  935. GT_USER_INTERRUPT,
  936. GEN6_RENDER_USER_INTERRUPT);
  937. }
  938. static bool
  939. gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
  940. {
  941. return gen6_ring_get_irq(ring,
  942. GT_GEN6_BSD_USER_INTERRUPT,
  943. GEN6_BSD_USER_INTERRUPT);
  944. }
  945. static void
  946. gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
  947. {
  948. return gen6_ring_put_irq(ring,
  949. GT_GEN6_BSD_USER_INTERRUPT,
  950. GEN6_BSD_USER_INTERRUPT);
  951. }
  952. /* ring buffer for Video Codec for Gen6+ */
  953. static const struct intel_ring_buffer gen6_bsd_ring = {
  954. .name = "gen6 bsd ring",
  955. .id = RING_BSD,
  956. .mmio_base = GEN6_BSD_RING_BASE,
  957. .size = 32 * PAGE_SIZE,
  958. .init = init_ring_common,
  959. .write_tail = gen6_bsd_ring_write_tail,
  960. .flush = gen6_ring_flush,
  961. .add_request = gen6_add_request,
  962. .get_seqno = ring_get_seqno,
  963. .irq_get = gen6_bsd_ring_get_irq,
  964. .irq_put = gen6_bsd_ring_put_irq,
  965. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  966. };
  967. /* Blitter support (SandyBridge+) */
  968. static bool
  969. blt_ring_get_irq(struct intel_ring_buffer *ring)
  970. {
  971. return gen6_ring_get_irq(ring,
  972. GT_BLT_USER_INTERRUPT,
  973. GEN6_BLITTER_USER_INTERRUPT);
  974. }
  975. static void
  976. blt_ring_put_irq(struct intel_ring_buffer *ring)
  977. {
  978. gen6_ring_put_irq(ring,
  979. GT_BLT_USER_INTERRUPT,
  980. GEN6_BLITTER_USER_INTERRUPT);
  981. }
  982. /* Workaround for some stepping of SNB,
  983. * each time when BLT engine ring tail moved,
  984. * the first command in the ring to be parsed
  985. * should be MI_BATCH_BUFFER_START
  986. */
  987. #define NEED_BLT_WORKAROUND(dev) \
  988. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  989. static inline struct drm_i915_gem_object *
  990. to_blt_workaround(struct intel_ring_buffer *ring)
  991. {
  992. return ring->private;
  993. }
  994. static int blt_ring_init(struct intel_ring_buffer *ring)
  995. {
  996. if (NEED_BLT_WORKAROUND(ring->dev)) {
  997. struct drm_i915_gem_object *obj;
  998. u32 *ptr;
  999. int ret;
  1000. obj = i915_gem_alloc_object(ring->dev, 4096);
  1001. if (obj == NULL)
  1002. return -ENOMEM;
  1003. ret = i915_gem_object_pin(obj, 4096, true);
  1004. if (ret) {
  1005. drm_gem_object_unreference(&obj->base);
  1006. return ret;
  1007. }
  1008. ptr = kmap(obj->pages[0]);
  1009. *ptr++ = MI_BATCH_BUFFER_END;
  1010. *ptr++ = MI_NOOP;
  1011. kunmap(obj->pages[0]);
  1012. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  1013. if (ret) {
  1014. i915_gem_object_unpin(obj);
  1015. drm_gem_object_unreference(&obj->base);
  1016. return ret;
  1017. }
  1018. ring->private = obj;
  1019. }
  1020. return init_ring_common(ring);
  1021. }
  1022. static int blt_ring_begin(struct intel_ring_buffer *ring,
  1023. int num_dwords)
  1024. {
  1025. if (ring->private) {
  1026. int ret = intel_ring_begin(ring, num_dwords+2);
  1027. if (ret)
  1028. return ret;
  1029. intel_ring_emit(ring, MI_BATCH_BUFFER_START);
  1030. intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
  1031. return 0;
  1032. } else
  1033. return intel_ring_begin(ring, 4);
  1034. }
  1035. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1036. u32 invalidate_domains,
  1037. u32 flush_domains)
  1038. {
  1039. int ret;
  1040. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  1041. return 0;
  1042. ret = blt_ring_begin(ring, 4);
  1043. if (ret)
  1044. return ret;
  1045. intel_ring_emit(ring, MI_FLUSH_DW);
  1046. intel_ring_emit(ring, 0);
  1047. intel_ring_emit(ring, 0);
  1048. intel_ring_emit(ring, 0);
  1049. intel_ring_advance(ring);
  1050. return 0;
  1051. }
  1052. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  1053. {
  1054. if (!ring->private)
  1055. return;
  1056. i915_gem_object_unpin(ring->private);
  1057. drm_gem_object_unreference(ring->private);
  1058. ring->private = NULL;
  1059. }
  1060. static const struct intel_ring_buffer gen6_blt_ring = {
  1061. .name = "blt ring",
  1062. .id = RING_BLT,
  1063. .mmio_base = BLT_RING_BASE,
  1064. .size = 32 * PAGE_SIZE,
  1065. .init = blt_ring_init,
  1066. .write_tail = ring_write_tail,
  1067. .flush = blt_ring_flush,
  1068. .add_request = gen6_add_request,
  1069. .get_seqno = ring_get_seqno,
  1070. .irq_get = blt_ring_get_irq,
  1071. .irq_put = blt_ring_put_irq,
  1072. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1073. .cleanup = blt_ring_cleanup,
  1074. };
  1075. int intel_init_render_ring_buffer(struct drm_device *dev)
  1076. {
  1077. drm_i915_private_t *dev_priv = dev->dev_private;
  1078. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1079. *ring = render_ring;
  1080. if (INTEL_INFO(dev)->gen >= 6) {
  1081. ring->add_request = gen6_add_request;
  1082. ring->irq_get = gen6_render_ring_get_irq;
  1083. ring->irq_put = gen6_render_ring_put_irq;
  1084. } else if (IS_GEN5(dev)) {
  1085. ring->add_request = pc_render_add_request;
  1086. ring->get_seqno = pc_render_get_seqno;
  1087. }
  1088. if (!I915_NEED_GFX_HWS(dev)) {
  1089. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1090. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1091. }
  1092. return intel_init_ring_buffer(dev, ring);
  1093. }
  1094. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1095. {
  1096. drm_i915_private_t *dev_priv = dev->dev_private;
  1097. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1098. *ring = render_ring;
  1099. if (INTEL_INFO(dev)->gen >= 6) {
  1100. ring->add_request = gen6_add_request;
  1101. ring->irq_get = gen6_render_ring_get_irq;
  1102. ring->irq_put = gen6_render_ring_put_irq;
  1103. } else if (IS_GEN5(dev)) {
  1104. ring->add_request = pc_render_add_request;
  1105. ring->get_seqno = pc_render_get_seqno;
  1106. }
  1107. ring->dev = dev;
  1108. INIT_LIST_HEAD(&ring->active_list);
  1109. INIT_LIST_HEAD(&ring->request_list);
  1110. INIT_LIST_HEAD(&ring->gpu_write_list);
  1111. ring->size = size;
  1112. ring->effective_size = ring->size;
  1113. if (IS_I830(ring->dev))
  1114. ring->effective_size -= 128;
  1115. ring->map.offset = start;
  1116. ring->map.size = size;
  1117. ring->map.type = 0;
  1118. ring->map.flags = 0;
  1119. ring->map.mtrr = 0;
  1120. drm_core_ioremap_wc(&ring->map, dev);
  1121. if (ring->map.handle == NULL) {
  1122. DRM_ERROR("can not ioremap virtual address for"
  1123. " ring buffer\n");
  1124. return -ENOMEM;
  1125. }
  1126. ring->virtual_start = (void __force __iomem *)ring->map.handle;
  1127. return 0;
  1128. }
  1129. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1130. {
  1131. drm_i915_private_t *dev_priv = dev->dev_private;
  1132. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1133. if (IS_GEN6(dev))
  1134. *ring = gen6_bsd_ring;
  1135. else
  1136. *ring = bsd_ring;
  1137. return intel_init_ring_buffer(dev, ring);
  1138. }
  1139. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1140. {
  1141. drm_i915_private_t *dev_priv = dev->dev_private;
  1142. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1143. *ring = gen6_blt_ring;
  1144. return intel_init_ring_buffer(dev, ring);
  1145. }