omap_hwmod_44xx_data.c 159 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <linux/platform_data/gpio-omap.h>
  22. #include <linux/power/smartreflex.h>
  23. #include <plat/omap_hwmod.h>
  24. #include <plat/i2c.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include <plat/iommu.h>
  32. #include "omap_hwmod_common_data.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /*
  43. * IP blocks
  44. */
  45. /*
  46. * 'c2c_target_fw' class
  47. * instance(s): c2c_target_fw
  48. */
  49. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  50. .name = "c2c_target_fw",
  51. };
  52. /* c2c_target_fw */
  53. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  54. .name = "c2c_target_fw",
  55. .class = &omap44xx_c2c_target_fw_hwmod_class,
  56. .clkdm_name = "d2d_clkdm",
  57. .prcm = {
  58. .omap4 = {
  59. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  60. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  61. },
  62. },
  63. };
  64. /*
  65. * 'dmm' class
  66. * instance(s): dmm
  67. */
  68. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  69. .name = "dmm",
  70. };
  71. /* dmm */
  72. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  73. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  74. { .irq = -1 }
  75. };
  76. static struct omap_hwmod omap44xx_dmm_hwmod = {
  77. .name = "dmm",
  78. .class = &omap44xx_dmm_hwmod_class,
  79. .clkdm_name = "l3_emif_clkdm",
  80. .mpu_irqs = omap44xx_dmm_irqs,
  81. .prcm = {
  82. .omap4 = {
  83. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  84. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  85. },
  86. },
  87. };
  88. /*
  89. * 'emif_fw' class
  90. * instance(s): emif_fw
  91. */
  92. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  93. .name = "emif_fw",
  94. };
  95. /* emif_fw */
  96. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  97. .name = "emif_fw",
  98. .class = &omap44xx_emif_fw_hwmod_class,
  99. .clkdm_name = "l3_emif_clkdm",
  100. .prcm = {
  101. .omap4 = {
  102. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  103. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  104. },
  105. },
  106. };
  107. /*
  108. * 'l3' class
  109. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  110. */
  111. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  112. .name = "l3",
  113. };
  114. /* l3_instr */
  115. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  116. .name = "l3_instr",
  117. .class = &omap44xx_l3_hwmod_class,
  118. .clkdm_name = "l3_instr_clkdm",
  119. .prcm = {
  120. .omap4 = {
  121. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  122. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  123. .modulemode = MODULEMODE_HWCTRL,
  124. },
  125. },
  126. };
  127. /* l3_main_1 */
  128. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  129. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  130. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  131. { .irq = -1 }
  132. };
  133. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  134. .name = "l3_main_1",
  135. .class = &omap44xx_l3_hwmod_class,
  136. .clkdm_name = "l3_1_clkdm",
  137. .mpu_irqs = omap44xx_l3_main_1_irqs,
  138. .prcm = {
  139. .omap4 = {
  140. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  141. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  142. },
  143. },
  144. };
  145. /* l3_main_2 */
  146. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  147. .name = "l3_main_2",
  148. .class = &omap44xx_l3_hwmod_class,
  149. .clkdm_name = "l3_2_clkdm",
  150. .prcm = {
  151. .omap4 = {
  152. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  153. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  154. },
  155. },
  156. };
  157. /* l3_main_3 */
  158. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  159. .name = "l3_main_3",
  160. .class = &omap44xx_l3_hwmod_class,
  161. .clkdm_name = "l3_instr_clkdm",
  162. .prcm = {
  163. .omap4 = {
  164. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  165. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  166. .modulemode = MODULEMODE_HWCTRL,
  167. },
  168. },
  169. };
  170. /*
  171. * 'l4' class
  172. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  173. */
  174. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  175. .name = "l4",
  176. };
  177. /* l4_abe */
  178. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  179. .name = "l4_abe",
  180. .class = &omap44xx_l4_hwmod_class,
  181. .clkdm_name = "abe_clkdm",
  182. .prcm = {
  183. .omap4 = {
  184. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  185. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  186. .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,
  187. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  188. },
  189. },
  190. };
  191. /* l4_cfg */
  192. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  193. .name = "l4_cfg",
  194. .class = &omap44xx_l4_hwmod_class,
  195. .clkdm_name = "l4_cfg_clkdm",
  196. .prcm = {
  197. .omap4 = {
  198. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  199. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  200. },
  201. },
  202. };
  203. /* l4_per */
  204. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  205. .name = "l4_per",
  206. .class = &omap44xx_l4_hwmod_class,
  207. .clkdm_name = "l4_per_clkdm",
  208. .prcm = {
  209. .omap4 = {
  210. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  211. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  212. },
  213. },
  214. };
  215. /* l4_wkup */
  216. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  217. .name = "l4_wkup",
  218. .class = &omap44xx_l4_hwmod_class,
  219. .clkdm_name = "l4_wkup_clkdm",
  220. .prcm = {
  221. .omap4 = {
  222. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  223. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  224. },
  225. },
  226. };
  227. /*
  228. * 'mpu_bus' class
  229. * instance(s): mpu_private
  230. */
  231. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  232. .name = "mpu_bus",
  233. };
  234. /* mpu_private */
  235. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  236. .name = "mpu_private",
  237. .class = &omap44xx_mpu_bus_hwmod_class,
  238. .clkdm_name = "mpuss_clkdm",
  239. .prcm = {
  240. .omap4 = {
  241. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  242. },
  243. },
  244. };
  245. /*
  246. * 'ocp_wp_noc' class
  247. * instance(s): ocp_wp_noc
  248. */
  249. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  250. .name = "ocp_wp_noc",
  251. };
  252. /* ocp_wp_noc */
  253. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  254. .name = "ocp_wp_noc",
  255. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  256. .clkdm_name = "l3_instr_clkdm",
  257. .prcm = {
  258. .omap4 = {
  259. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  260. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  261. .modulemode = MODULEMODE_HWCTRL,
  262. },
  263. },
  264. };
  265. /*
  266. * Modules omap_hwmod structures
  267. *
  268. * The following IPs are excluded for the moment because:
  269. * - They do not need an explicit SW control using omap_hwmod API.
  270. * - They still need to be validated with the driver
  271. * properly adapted to omap_hwmod / omap_device
  272. *
  273. * usim
  274. */
  275. /*
  276. * 'aess' class
  277. * audio engine sub system
  278. */
  279. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  280. .rev_offs = 0x0000,
  281. .sysc_offs = 0x0010,
  282. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  283. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  284. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  285. MSTANDBY_SMART_WKUP),
  286. .sysc_fields = &omap_hwmod_sysc_type2,
  287. };
  288. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  289. .name = "aess",
  290. .sysc = &omap44xx_aess_sysc,
  291. };
  292. /* aess */
  293. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  294. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  295. { .irq = -1 }
  296. };
  297. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  298. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  299. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  300. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  301. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  302. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  303. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  304. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  305. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  306. { .dma_req = -1 }
  307. };
  308. static struct omap_hwmod omap44xx_aess_hwmod = {
  309. .name = "aess",
  310. .class = &omap44xx_aess_hwmod_class,
  311. .clkdm_name = "abe_clkdm",
  312. .mpu_irqs = omap44xx_aess_irqs,
  313. .sdma_reqs = omap44xx_aess_sdma_reqs,
  314. .main_clk = "aess_fck",
  315. .prcm = {
  316. .omap4 = {
  317. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  318. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  319. .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,
  320. .modulemode = MODULEMODE_SWCTRL,
  321. },
  322. },
  323. };
  324. /*
  325. * 'c2c' class
  326. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  327. * soc
  328. */
  329. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  330. .name = "c2c",
  331. };
  332. /* c2c */
  333. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  334. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  335. { .irq = -1 }
  336. };
  337. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  338. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  339. { .dma_req = -1 }
  340. };
  341. static struct omap_hwmod omap44xx_c2c_hwmod = {
  342. .name = "c2c",
  343. .class = &omap44xx_c2c_hwmod_class,
  344. .clkdm_name = "d2d_clkdm",
  345. .mpu_irqs = omap44xx_c2c_irqs,
  346. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  347. .prcm = {
  348. .omap4 = {
  349. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  350. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  351. },
  352. },
  353. };
  354. /*
  355. * 'counter' class
  356. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  357. */
  358. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  359. .rev_offs = 0x0000,
  360. .sysc_offs = 0x0004,
  361. .sysc_flags = SYSC_HAS_SIDLEMODE,
  362. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  363. .sysc_fields = &omap_hwmod_sysc_type1,
  364. };
  365. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  366. .name = "counter",
  367. .sysc = &omap44xx_counter_sysc,
  368. };
  369. /* counter_32k */
  370. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  371. .name = "counter_32k",
  372. .class = &omap44xx_counter_hwmod_class,
  373. .clkdm_name = "l4_wkup_clkdm",
  374. .flags = HWMOD_SWSUP_SIDLE,
  375. .main_clk = "sys_32k_ck",
  376. .prcm = {
  377. .omap4 = {
  378. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  379. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  380. },
  381. },
  382. };
  383. /*
  384. * 'ctrl_module' class
  385. * attila core control module + core pad control module + wkup pad control
  386. * module + attila wkup control module
  387. */
  388. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  389. .rev_offs = 0x0000,
  390. .sysc_offs = 0x0010,
  391. .sysc_flags = SYSC_HAS_SIDLEMODE,
  392. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  393. SIDLE_SMART_WKUP),
  394. .sysc_fields = &omap_hwmod_sysc_type2,
  395. };
  396. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  397. .name = "ctrl_module",
  398. .sysc = &omap44xx_ctrl_module_sysc,
  399. };
  400. /* ctrl_module_core */
  401. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  402. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  403. { .irq = -1 }
  404. };
  405. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  406. .name = "ctrl_module_core",
  407. .class = &omap44xx_ctrl_module_hwmod_class,
  408. .clkdm_name = "l4_cfg_clkdm",
  409. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  410. .prcm = {
  411. .omap4 = {
  412. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  413. },
  414. },
  415. };
  416. /* ctrl_module_pad_core */
  417. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  418. .name = "ctrl_module_pad_core",
  419. .class = &omap44xx_ctrl_module_hwmod_class,
  420. .clkdm_name = "l4_cfg_clkdm",
  421. .prcm = {
  422. .omap4 = {
  423. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  424. },
  425. },
  426. };
  427. /* ctrl_module_wkup */
  428. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  429. .name = "ctrl_module_wkup",
  430. .class = &omap44xx_ctrl_module_hwmod_class,
  431. .clkdm_name = "l4_wkup_clkdm",
  432. .prcm = {
  433. .omap4 = {
  434. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  435. },
  436. },
  437. };
  438. /* ctrl_module_pad_wkup */
  439. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  440. .name = "ctrl_module_pad_wkup",
  441. .class = &omap44xx_ctrl_module_hwmod_class,
  442. .clkdm_name = "l4_wkup_clkdm",
  443. .prcm = {
  444. .omap4 = {
  445. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  446. },
  447. },
  448. };
  449. /*
  450. * 'debugss' class
  451. * debug and emulation sub system
  452. */
  453. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  454. .name = "debugss",
  455. };
  456. /* debugss */
  457. static struct omap_hwmod omap44xx_debugss_hwmod = {
  458. .name = "debugss",
  459. .class = &omap44xx_debugss_hwmod_class,
  460. .clkdm_name = "emu_sys_clkdm",
  461. .main_clk = "trace_clk_div_ck",
  462. .prcm = {
  463. .omap4 = {
  464. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  465. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  466. },
  467. },
  468. };
  469. /*
  470. * 'dma' class
  471. * dma controller for data exchange between memory to memory (i.e. internal or
  472. * external memory) and gp peripherals to memory or memory to gp peripherals
  473. */
  474. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  475. .rev_offs = 0x0000,
  476. .sysc_offs = 0x002c,
  477. .syss_offs = 0x0028,
  478. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  479. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  480. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  481. SYSS_HAS_RESET_STATUS),
  482. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  483. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  484. .sysc_fields = &omap_hwmod_sysc_type1,
  485. };
  486. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  487. .name = "dma",
  488. .sysc = &omap44xx_dma_sysc,
  489. };
  490. /* dma dev_attr */
  491. static struct omap_dma_dev_attr dma_dev_attr = {
  492. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  493. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  494. .lch_count = 32,
  495. };
  496. /* dma_system */
  497. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  498. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  499. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  500. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  501. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  502. { .irq = -1 }
  503. };
  504. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  505. .name = "dma_system",
  506. .class = &omap44xx_dma_hwmod_class,
  507. .clkdm_name = "l3_dma_clkdm",
  508. .mpu_irqs = omap44xx_dma_system_irqs,
  509. .main_clk = "l3_div_ck",
  510. .prcm = {
  511. .omap4 = {
  512. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  513. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  514. },
  515. },
  516. .dev_attr = &dma_dev_attr,
  517. };
  518. /*
  519. * 'dmic' class
  520. * digital microphone controller
  521. */
  522. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  523. .rev_offs = 0x0000,
  524. .sysc_offs = 0x0010,
  525. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  526. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  527. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  528. SIDLE_SMART_WKUP),
  529. .sysc_fields = &omap_hwmod_sysc_type2,
  530. };
  531. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  532. .name = "dmic",
  533. .sysc = &omap44xx_dmic_sysc,
  534. };
  535. /* dmic */
  536. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  537. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  538. { .irq = -1 }
  539. };
  540. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  541. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  542. { .dma_req = -1 }
  543. };
  544. static struct omap_hwmod omap44xx_dmic_hwmod = {
  545. .name = "dmic",
  546. .class = &omap44xx_dmic_hwmod_class,
  547. .clkdm_name = "abe_clkdm",
  548. .mpu_irqs = omap44xx_dmic_irqs,
  549. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  550. .main_clk = "dmic_fck",
  551. .prcm = {
  552. .omap4 = {
  553. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  554. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  555. .modulemode = MODULEMODE_SWCTRL,
  556. },
  557. },
  558. };
  559. /*
  560. * 'dsp' class
  561. * dsp sub-system
  562. */
  563. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  564. .name = "dsp",
  565. };
  566. /* dsp */
  567. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  568. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  569. { .irq = -1 }
  570. };
  571. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  572. { .name = "dsp", .rst_shift = 0 },
  573. };
  574. static struct omap_hwmod omap44xx_dsp_hwmod = {
  575. .name = "dsp",
  576. .class = &omap44xx_dsp_hwmod_class,
  577. .clkdm_name = "tesla_clkdm",
  578. .mpu_irqs = omap44xx_dsp_irqs,
  579. .rst_lines = omap44xx_dsp_resets,
  580. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  581. .main_clk = "dsp_fck",
  582. .prcm = {
  583. .omap4 = {
  584. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  585. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  586. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  587. .modulemode = MODULEMODE_HWCTRL,
  588. },
  589. },
  590. };
  591. /*
  592. * 'dss' class
  593. * display sub-system
  594. */
  595. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  596. .rev_offs = 0x0000,
  597. .syss_offs = 0x0014,
  598. .sysc_flags = SYSS_HAS_RESET_STATUS,
  599. };
  600. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  601. .name = "dss",
  602. .sysc = &omap44xx_dss_sysc,
  603. .reset = omap_dss_reset,
  604. };
  605. /* dss */
  606. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  607. { .role = "sys_clk", .clk = "dss_sys_clk" },
  608. { .role = "tv_clk", .clk = "dss_tv_clk" },
  609. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  610. };
  611. static struct omap_hwmod omap44xx_dss_hwmod = {
  612. .name = "dss_core",
  613. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  614. .class = &omap44xx_dss_hwmod_class,
  615. .clkdm_name = "l3_dss_clkdm",
  616. .main_clk = "dss_dss_clk",
  617. .prcm = {
  618. .omap4 = {
  619. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  620. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  621. },
  622. },
  623. .opt_clks = dss_opt_clks,
  624. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  625. };
  626. /*
  627. * 'dispc' class
  628. * display controller
  629. */
  630. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  631. .rev_offs = 0x0000,
  632. .sysc_offs = 0x0010,
  633. .syss_offs = 0x0014,
  634. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  635. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  636. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  637. SYSS_HAS_RESET_STATUS),
  638. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  639. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  640. .sysc_fields = &omap_hwmod_sysc_type1,
  641. };
  642. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  643. .name = "dispc",
  644. .sysc = &omap44xx_dispc_sysc,
  645. };
  646. /* dss_dispc */
  647. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  648. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  649. { .irq = -1 }
  650. };
  651. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  652. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  653. { .dma_req = -1 }
  654. };
  655. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  656. .manager_count = 3,
  657. .has_framedonetv_irq = 1
  658. };
  659. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  660. .name = "dss_dispc",
  661. .class = &omap44xx_dispc_hwmod_class,
  662. .clkdm_name = "l3_dss_clkdm",
  663. .mpu_irqs = omap44xx_dss_dispc_irqs,
  664. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  665. .main_clk = "dss_dss_clk",
  666. .prcm = {
  667. .omap4 = {
  668. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  669. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  670. },
  671. },
  672. .dev_attr = &omap44xx_dss_dispc_dev_attr
  673. };
  674. /*
  675. * 'dsi' class
  676. * display serial interface controller
  677. */
  678. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  679. .rev_offs = 0x0000,
  680. .sysc_offs = 0x0010,
  681. .syss_offs = 0x0014,
  682. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  683. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  684. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  685. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  686. .sysc_fields = &omap_hwmod_sysc_type1,
  687. };
  688. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  689. .name = "dsi",
  690. .sysc = &omap44xx_dsi_sysc,
  691. };
  692. /* dss_dsi1 */
  693. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  694. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  695. { .irq = -1 }
  696. };
  697. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  698. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  699. { .dma_req = -1 }
  700. };
  701. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  702. { .role = "sys_clk", .clk = "dss_sys_clk" },
  703. };
  704. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  705. .name = "dss_dsi1",
  706. .class = &omap44xx_dsi_hwmod_class,
  707. .clkdm_name = "l3_dss_clkdm",
  708. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  709. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  710. .main_clk = "dss_dss_clk",
  711. .prcm = {
  712. .omap4 = {
  713. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  714. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  715. },
  716. },
  717. .opt_clks = dss_dsi1_opt_clks,
  718. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  719. };
  720. /* dss_dsi2 */
  721. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  722. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  723. { .irq = -1 }
  724. };
  725. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  726. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  727. { .dma_req = -1 }
  728. };
  729. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  730. { .role = "sys_clk", .clk = "dss_sys_clk" },
  731. };
  732. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  733. .name = "dss_dsi2",
  734. .class = &omap44xx_dsi_hwmod_class,
  735. .clkdm_name = "l3_dss_clkdm",
  736. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  737. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  738. .main_clk = "dss_dss_clk",
  739. .prcm = {
  740. .omap4 = {
  741. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  742. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  743. },
  744. },
  745. .opt_clks = dss_dsi2_opt_clks,
  746. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  747. };
  748. /*
  749. * 'hdmi' class
  750. * hdmi controller
  751. */
  752. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  753. .rev_offs = 0x0000,
  754. .sysc_offs = 0x0010,
  755. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  756. SYSC_HAS_SOFTRESET),
  757. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  758. SIDLE_SMART_WKUP),
  759. .sysc_fields = &omap_hwmod_sysc_type2,
  760. };
  761. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  762. .name = "hdmi",
  763. .sysc = &omap44xx_hdmi_sysc,
  764. };
  765. /* dss_hdmi */
  766. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  767. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  768. { .irq = -1 }
  769. };
  770. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  771. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  772. { .dma_req = -1 }
  773. };
  774. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  775. { .role = "sys_clk", .clk = "dss_sys_clk" },
  776. };
  777. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  778. .name = "dss_hdmi",
  779. .class = &omap44xx_hdmi_hwmod_class,
  780. .clkdm_name = "l3_dss_clkdm",
  781. /*
  782. * HDMI audio requires to use no-idle mode. Hence,
  783. * set idle mode by software.
  784. */
  785. .flags = HWMOD_SWSUP_SIDLE,
  786. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  787. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  788. .main_clk = "dss_48mhz_clk",
  789. .prcm = {
  790. .omap4 = {
  791. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  792. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  793. },
  794. },
  795. .opt_clks = dss_hdmi_opt_clks,
  796. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  797. };
  798. /*
  799. * 'rfbi' class
  800. * remote frame buffer interface
  801. */
  802. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  803. .rev_offs = 0x0000,
  804. .sysc_offs = 0x0010,
  805. .syss_offs = 0x0014,
  806. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  807. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  808. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  809. .sysc_fields = &omap_hwmod_sysc_type1,
  810. };
  811. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  812. .name = "rfbi",
  813. .sysc = &omap44xx_rfbi_sysc,
  814. };
  815. /* dss_rfbi */
  816. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  817. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  818. { .dma_req = -1 }
  819. };
  820. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  821. { .role = "ick", .clk = "dss_fck" },
  822. };
  823. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  824. .name = "dss_rfbi",
  825. .class = &omap44xx_rfbi_hwmod_class,
  826. .clkdm_name = "l3_dss_clkdm",
  827. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  828. .main_clk = "dss_dss_clk",
  829. .prcm = {
  830. .omap4 = {
  831. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  832. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  833. },
  834. },
  835. .opt_clks = dss_rfbi_opt_clks,
  836. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  837. };
  838. /*
  839. * 'venc' class
  840. * video encoder
  841. */
  842. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  843. .name = "venc",
  844. };
  845. /* dss_venc */
  846. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  847. .name = "dss_venc",
  848. .class = &omap44xx_venc_hwmod_class,
  849. .clkdm_name = "l3_dss_clkdm",
  850. .main_clk = "dss_tv_clk",
  851. .prcm = {
  852. .omap4 = {
  853. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  854. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  855. },
  856. },
  857. };
  858. /*
  859. * 'elm' class
  860. * bch error location module
  861. */
  862. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  863. .rev_offs = 0x0000,
  864. .sysc_offs = 0x0010,
  865. .syss_offs = 0x0014,
  866. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  867. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  868. SYSS_HAS_RESET_STATUS),
  869. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  870. .sysc_fields = &omap_hwmod_sysc_type1,
  871. };
  872. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  873. .name = "elm",
  874. .sysc = &omap44xx_elm_sysc,
  875. };
  876. /* elm */
  877. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  878. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  879. { .irq = -1 }
  880. };
  881. static struct omap_hwmod omap44xx_elm_hwmod = {
  882. .name = "elm",
  883. .class = &omap44xx_elm_hwmod_class,
  884. .clkdm_name = "l4_per_clkdm",
  885. .mpu_irqs = omap44xx_elm_irqs,
  886. .prcm = {
  887. .omap4 = {
  888. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  889. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  890. },
  891. },
  892. };
  893. /*
  894. * 'emif' class
  895. * external memory interface no1
  896. */
  897. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  898. .rev_offs = 0x0000,
  899. };
  900. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  901. .name = "emif",
  902. .sysc = &omap44xx_emif_sysc,
  903. };
  904. /* emif1 */
  905. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  906. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  907. { .irq = -1 }
  908. };
  909. static struct omap_hwmod omap44xx_emif1_hwmod = {
  910. .name = "emif1",
  911. .class = &omap44xx_emif_hwmod_class,
  912. .clkdm_name = "l3_emif_clkdm",
  913. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  914. .mpu_irqs = omap44xx_emif1_irqs,
  915. .main_clk = "ddrphy_ck",
  916. .prcm = {
  917. .omap4 = {
  918. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  919. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  920. .modulemode = MODULEMODE_HWCTRL,
  921. },
  922. },
  923. };
  924. /* emif2 */
  925. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  926. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  927. { .irq = -1 }
  928. };
  929. static struct omap_hwmod omap44xx_emif2_hwmod = {
  930. .name = "emif2",
  931. .class = &omap44xx_emif_hwmod_class,
  932. .clkdm_name = "l3_emif_clkdm",
  933. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  934. .mpu_irqs = omap44xx_emif2_irqs,
  935. .main_clk = "ddrphy_ck",
  936. .prcm = {
  937. .omap4 = {
  938. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  939. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  940. .modulemode = MODULEMODE_HWCTRL,
  941. },
  942. },
  943. };
  944. /*
  945. * 'fdif' class
  946. * face detection hw accelerator module
  947. */
  948. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  949. .rev_offs = 0x0000,
  950. .sysc_offs = 0x0010,
  951. /*
  952. * FDIF needs 100 OCP clk cycles delay after a softreset before
  953. * accessing sysconfig again.
  954. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  955. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  956. *
  957. * TODO: Indicate errata when available.
  958. */
  959. .srst_udelay = 2,
  960. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  961. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  962. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  963. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  964. .sysc_fields = &omap_hwmod_sysc_type2,
  965. };
  966. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  967. .name = "fdif",
  968. .sysc = &omap44xx_fdif_sysc,
  969. };
  970. /* fdif */
  971. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  972. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  973. { .irq = -1 }
  974. };
  975. static struct omap_hwmod omap44xx_fdif_hwmod = {
  976. .name = "fdif",
  977. .class = &omap44xx_fdif_hwmod_class,
  978. .clkdm_name = "iss_clkdm",
  979. .mpu_irqs = omap44xx_fdif_irqs,
  980. .main_clk = "fdif_fck",
  981. .prcm = {
  982. .omap4 = {
  983. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  984. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  985. .modulemode = MODULEMODE_SWCTRL,
  986. },
  987. },
  988. };
  989. /*
  990. * 'gpio' class
  991. * general purpose io module
  992. */
  993. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  994. .rev_offs = 0x0000,
  995. .sysc_offs = 0x0010,
  996. .syss_offs = 0x0114,
  997. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  998. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  999. SYSS_HAS_RESET_STATUS),
  1000. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1001. SIDLE_SMART_WKUP),
  1002. .sysc_fields = &omap_hwmod_sysc_type1,
  1003. };
  1004. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1005. .name = "gpio",
  1006. .sysc = &omap44xx_gpio_sysc,
  1007. .rev = 2,
  1008. };
  1009. /* gpio dev_attr */
  1010. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1011. .bank_width = 32,
  1012. .dbck_flag = true,
  1013. };
  1014. /* gpio1 */
  1015. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1016. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1017. { .irq = -1 }
  1018. };
  1019. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1020. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1021. };
  1022. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1023. .name = "gpio1",
  1024. .class = &omap44xx_gpio_hwmod_class,
  1025. .clkdm_name = "l4_wkup_clkdm",
  1026. .mpu_irqs = omap44xx_gpio1_irqs,
  1027. .main_clk = "gpio1_ick",
  1028. .prcm = {
  1029. .omap4 = {
  1030. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1031. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1032. .modulemode = MODULEMODE_HWCTRL,
  1033. },
  1034. },
  1035. .opt_clks = gpio1_opt_clks,
  1036. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1037. .dev_attr = &gpio_dev_attr,
  1038. };
  1039. /* gpio2 */
  1040. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1041. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1042. { .irq = -1 }
  1043. };
  1044. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1045. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1046. };
  1047. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1048. .name = "gpio2",
  1049. .class = &omap44xx_gpio_hwmod_class,
  1050. .clkdm_name = "l4_per_clkdm",
  1051. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1052. .mpu_irqs = omap44xx_gpio2_irqs,
  1053. .main_clk = "gpio2_ick",
  1054. .prcm = {
  1055. .omap4 = {
  1056. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1057. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1058. .modulemode = MODULEMODE_HWCTRL,
  1059. },
  1060. },
  1061. .opt_clks = gpio2_opt_clks,
  1062. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1063. .dev_attr = &gpio_dev_attr,
  1064. };
  1065. /* gpio3 */
  1066. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1067. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1068. { .irq = -1 }
  1069. };
  1070. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1071. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1072. };
  1073. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1074. .name = "gpio3",
  1075. .class = &omap44xx_gpio_hwmod_class,
  1076. .clkdm_name = "l4_per_clkdm",
  1077. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1078. .mpu_irqs = omap44xx_gpio3_irqs,
  1079. .main_clk = "gpio3_ick",
  1080. .prcm = {
  1081. .omap4 = {
  1082. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1083. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1084. .modulemode = MODULEMODE_HWCTRL,
  1085. },
  1086. },
  1087. .opt_clks = gpio3_opt_clks,
  1088. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1089. .dev_attr = &gpio_dev_attr,
  1090. };
  1091. /* gpio4 */
  1092. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1093. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1094. { .irq = -1 }
  1095. };
  1096. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1097. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1098. };
  1099. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1100. .name = "gpio4",
  1101. .class = &omap44xx_gpio_hwmod_class,
  1102. .clkdm_name = "l4_per_clkdm",
  1103. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1104. .mpu_irqs = omap44xx_gpio4_irqs,
  1105. .main_clk = "gpio4_ick",
  1106. .prcm = {
  1107. .omap4 = {
  1108. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1109. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1110. .modulemode = MODULEMODE_HWCTRL,
  1111. },
  1112. },
  1113. .opt_clks = gpio4_opt_clks,
  1114. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1115. .dev_attr = &gpio_dev_attr,
  1116. };
  1117. /* gpio5 */
  1118. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1119. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1120. { .irq = -1 }
  1121. };
  1122. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1123. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1124. };
  1125. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1126. .name = "gpio5",
  1127. .class = &omap44xx_gpio_hwmod_class,
  1128. .clkdm_name = "l4_per_clkdm",
  1129. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1130. .mpu_irqs = omap44xx_gpio5_irqs,
  1131. .main_clk = "gpio5_ick",
  1132. .prcm = {
  1133. .omap4 = {
  1134. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1135. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1136. .modulemode = MODULEMODE_HWCTRL,
  1137. },
  1138. },
  1139. .opt_clks = gpio5_opt_clks,
  1140. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1141. .dev_attr = &gpio_dev_attr,
  1142. };
  1143. /* gpio6 */
  1144. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1145. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1146. { .irq = -1 }
  1147. };
  1148. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1149. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1150. };
  1151. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1152. .name = "gpio6",
  1153. .class = &omap44xx_gpio_hwmod_class,
  1154. .clkdm_name = "l4_per_clkdm",
  1155. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1156. .mpu_irqs = omap44xx_gpio6_irqs,
  1157. .main_clk = "gpio6_ick",
  1158. .prcm = {
  1159. .omap4 = {
  1160. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1161. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1162. .modulemode = MODULEMODE_HWCTRL,
  1163. },
  1164. },
  1165. .opt_clks = gpio6_opt_clks,
  1166. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1167. .dev_attr = &gpio_dev_attr,
  1168. };
  1169. /*
  1170. * 'gpmc' class
  1171. * general purpose memory controller
  1172. */
  1173. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1174. .rev_offs = 0x0000,
  1175. .sysc_offs = 0x0010,
  1176. .syss_offs = 0x0014,
  1177. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1178. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1179. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1180. .sysc_fields = &omap_hwmod_sysc_type1,
  1181. };
  1182. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1183. .name = "gpmc",
  1184. .sysc = &omap44xx_gpmc_sysc,
  1185. };
  1186. /* gpmc */
  1187. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1188. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1189. { .irq = -1 }
  1190. };
  1191. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1192. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1193. { .dma_req = -1 }
  1194. };
  1195. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1196. .name = "gpmc",
  1197. .class = &omap44xx_gpmc_hwmod_class,
  1198. .clkdm_name = "l3_2_clkdm",
  1199. /*
  1200. * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
  1201. * block. It is not being added due to any known bugs with
  1202. * resetting the GPMC IP block, but rather because any timings
  1203. * set by the bootloader are not being correctly programmed by
  1204. * the kernel from the board file or DT data.
  1205. * HWMOD_INIT_NO_RESET should be removed ASAP.
  1206. */
  1207. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1208. .mpu_irqs = omap44xx_gpmc_irqs,
  1209. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1210. .prcm = {
  1211. .omap4 = {
  1212. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1213. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1214. .modulemode = MODULEMODE_HWCTRL,
  1215. },
  1216. },
  1217. };
  1218. /*
  1219. * 'gpu' class
  1220. * 2d/3d graphics accelerator
  1221. */
  1222. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1223. .rev_offs = 0x1fc00,
  1224. .sysc_offs = 0x1fc10,
  1225. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1226. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1227. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1228. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1229. .sysc_fields = &omap_hwmod_sysc_type2,
  1230. };
  1231. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1232. .name = "gpu",
  1233. .sysc = &omap44xx_gpu_sysc,
  1234. };
  1235. /* gpu */
  1236. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1237. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1238. { .irq = -1 }
  1239. };
  1240. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1241. .name = "gpu",
  1242. .class = &omap44xx_gpu_hwmod_class,
  1243. .clkdm_name = "l3_gfx_clkdm",
  1244. .mpu_irqs = omap44xx_gpu_irqs,
  1245. .main_clk = "gpu_fck",
  1246. .prcm = {
  1247. .omap4 = {
  1248. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1249. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1250. .modulemode = MODULEMODE_SWCTRL,
  1251. },
  1252. },
  1253. };
  1254. /*
  1255. * 'hdq1w' class
  1256. * hdq / 1-wire serial interface controller
  1257. */
  1258. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1259. .rev_offs = 0x0000,
  1260. .sysc_offs = 0x0014,
  1261. .syss_offs = 0x0018,
  1262. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1263. SYSS_HAS_RESET_STATUS),
  1264. .sysc_fields = &omap_hwmod_sysc_type1,
  1265. };
  1266. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1267. .name = "hdq1w",
  1268. .sysc = &omap44xx_hdq1w_sysc,
  1269. };
  1270. /* hdq1w */
  1271. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1272. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1273. { .irq = -1 }
  1274. };
  1275. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1276. .name = "hdq1w",
  1277. .class = &omap44xx_hdq1w_hwmod_class,
  1278. .clkdm_name = "l4_per_clkdm",
  1279. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1280. .mpu_irqs = omap44xx_hdq1w_irqs,
  1281. .main_clk = "hdq1w_fck",
  1282. .prcm = {
  1283. .omap4 = {
  1284. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1285. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1286. .modulemode = MODULEMODE_SWCTRL,
  1287. },
  1288. },
  1289. };
  1290. /*
  1291. * 'hsi' class
  1292. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1293. * serial if)
  1294. */
  1295. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1296. .rev_offs = 0x0000,
  1297. .sysc_offs = 0x0010,
  1298. .syss_offs = 0x0014,
  1299. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1300. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1301. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1302. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1303. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1304. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1305. .sysc_fields = &omap_hwmod_sysc_type1,
  1306. };
  1307. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1308. .name = "hsi",
  1309. .sysc = &omap44xx_hsi_sysc,
  1310. };
  1311. /* hsi */
  1312. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1313. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1314. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1315. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1316. { .irq = -1 }
  1317. };
  1318. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1319. .name = "hsi",
  1320. .class = &omap44xx_hsi_hwmod_class,
  1321. .clkdm_name = "l3_init_clkdm",
  1322. .mpu_irqs = omap44xx_hsi_irqs,
  1323. .main_clk = "hsi_fck",
  1324. .prcm = {
  1325. .omap4 = {
  1326. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1327. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1328. .modulemode = MODULEMODE_HWCTRL,
  1329. },
  1330. },
  1331. };
  1332. /*
  1333. * 'i2c' class
  1334. * multimaster high-speed i2c controller
  1335. */
  1336. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1337. .sysc_offs = 0x0010,
  1338. .syss_offs = 0x0090,
  1339. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1340. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1341. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1342. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1343. SIDLE_SMART_WKUP),
  1344. .clockact = CLOCKACT_TEST_ICLK,
  1345. .sysc_fields = &omap_hwmod_sysc_type1,
  1346. };
  1347. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1348. .name = "i2c",
  1349. .sysc = &omap44xx_i2c_sysc,
  1350. .rev = OMAP_I2C_IP_VERSION_2,
  1351. .reset = &omap_i2c_reset,
  1352. };
  1353. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1354. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE |
  1355. OMAP_I2C_FLAG_RESET_REGS_POSTIDLE,
  1356. };
  1357. /* i2c1 */
  1358. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1359. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1360. { .irq = -1 }
  1361. };
  1362. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1363. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1364. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1365. { .dma_req = -1 }
  1366. };
  1367. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1368. .name = "i2c1",
  1369. .class = &omap44xx_i2c_hwmod_class,
  1370. .clkdm_name = "l4_per_clkdm",
  1371. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1372. .mpu_irqs = omap44xx_i2c1_irqs,
  1373. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1374. .main_clk = "i2c1_fck",
  1375. .prcm = {
  1376. .omap4 = {
  1377. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1378. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1379. .modulemode = MODULEMODE_SWCTRL,
  1380. },
  1381. },
  1382. .dev_attr = &i2c_dev_attr,
  1383. };
  1384. /* i2c2 */
  1385. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1386. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1387. { .irq = -1 }
  1388. };
  1389. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1390. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1391. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1392. { .dma_req = -1 }
  1393. };
  1394. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1395. .name = "i2c2",
  1396. .class = &omap44xx_i2c_hwmod_class,
  1397. .clkdm_name = "l4_per_clkdm",
  1398. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1399. .mpu_irqs = omap44xx_i2c2_irqs,
  1400. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1401. .main_clk = "i2c2_fck",
  1402. .prcm = {
  1403. .omap4 = {
  1404. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1405. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1406. .modulemode = MODULEMODE_SWCTRL,
  1407. },
  1408. },
  1409. .dev_attr = &i2c_dev_attr,
  1410. };
  1411. /* i2c3 */
  1412. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1413. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1414. { .irq = -1 }
  1415. };
  1416. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1417. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1418. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1419. { .dma_req = -1 }
  1420. };
  1421. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1422. .name = "i2c3",
  1423. .class = &omap44xx_i2c_hwmod_class,
  1424. .clkdm_name = "l4_per_clkdm",
  1425. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1426. .mpu_irqs = omap44xx_i2c3_irqs,
  1427. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1428. .main_clk = "i2c3_fck",
  1429. .prcm = {
  1430. .omap4 = {
  1431. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1432. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1433. .modulemode = MODULEMODE_SWCTRL,
  1434. },
  1435. },
  1436. .dev_attr = &i2c_dev_attr,
  1437. };
  1438. /* i2c4 */
  1439. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1440. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1441. { .irq = -1 }
  1442. };
  1443. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1444. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1445. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1446. { .dma_req = -1 }
  1447. };
  1448. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1449. .name = "i2c4",
  1450. .class = &omap44xx_i2c_hwmod_class,
  1451. .clkdm_name = "l4_per_clkdm",
  1452. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1453. .mpu_irqs = omap44xx_i2c4_irqs,
  1454. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1455. .main_clk = "i2c4_fck",
  1456. .prcm = {
  1457. .omap4 = {
  1458. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1459. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1460. .modulemode = MODULEMODE_SWCTRL,
  1461. },
  1462. },
  1463. .dev_attr = &i2c_dev_attr,
  1464. };
  1465. /*
  1466. * 'ipu' class
  1467. * imaging processor unit
  1468. */
  1469. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1470. .name = "ipu",
  1471. };
  1472. /* ipu */
  1473. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1474. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1475. { .irq = -1 }
  1476. };
  1477. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1478. { .name = "cpu0", .rst_shift = 0 },
  1479. { .name = "cpu1", .rst_shift = 1 },
  1480. };
  1481. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1482. .name = "ipu",
  1483. .class = &omap44xx_ipu_hwmod_class,
  1484. .clkdm_name = "ducati_clkdm",
  1485. .mpu_irqs = omap44xx_ipu_irqs,
  1486. .rst_lines = omap44xx_ipu_resets,
  1487. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1488. .main_clk = "ipu_fck",
  1489. .prcm = {
  1490. .omap4 = {
  1491. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1492. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1493. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1494. .modulemode = MODULEMODE_HWCTRL,
  1495. },
  1496. },
  1497. };
  1498. /*
  1499. * 'iss' class
  1500. * external images sensor pixel data processor
  1501. */
  1502. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1503. .rev_offs = 0x0000,
  1504. .sysc_offs = 0x0010,
  1505. /*
  1506. * ISS needs 100 OCP clk cycles delay after a softreset before
  1507. * accessing sysconfig again.
  1508. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1509. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1510. *
  1511. * TODO: Indicate errata when available.
  1512. */
  1513. .srst_udelay = 2,
  1514. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1515. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1516. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1517. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1518. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1519. .sysc_fields = &omap_hwmod_sysc_type2,
  1520. };
  1521. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1522. .name = "iss",
  1523. .sysc = &omap44xx_iss_sysc,
  1524. };
  1525. /* iss */
  1526. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1527. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1528. { .irq = -1 }
  1529. };
  1530. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1531. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1532. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1533. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1534. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1535. { .dma_req = -1 }
  1536. };
  1537. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1538. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1539. };
  1540. static struct omap_hwmod omap44xx_iss_hwmod = {
  1541. .name = "iss",
  1542. .class = &omap44xx_iss_hwmod_class,
  1543. .clkdm_name = "iss_clkdm",
  1544. .mpu_irqs = omap44xx_iss_irqs,
  1545. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1546. .main_clk = "iss_fck",
  1547. .prcm = {
  1548. .omap4 = {
  1549. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1550. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1551. .modulemode = MODULEMODE_SWCTRL,
  1552. },
  1553. },
  1554. .opt_clks = iss_opt_clks,
  1555. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1556. };
  1557. /*
  1558. * 'iva' class
  1559. * multi-standard video encoder/decoder hardware accelerator
  1560. */
  1561. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1562. .name = "iva",
  1563. };
  1564. /* iva */
  1565. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1566. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1567. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1568. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1569. { .irq = -1 }
  1570. };
  1571. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1572. { .name = "seq0", .rst_shift = 0 },
  1573. { .name = "seq1", .rst_shift = 1 },
  1574. { .name = "logic", .rst_shift = 2 },
  1575. };
  1576. static struct omap_hwmod omap44xx_iva_hwmod = {
  1577. .name = "iva",
  1578. .class = &omap44xx_iva_hwmod_class,
  1579. .clkdm_name = "ivahd_clkdm",
  1580. .mpu_irqs = omap44xx_iva_irqs,
  1581. .rst_lines = omap44xx_iva_resets,
  1582. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1583. .main_clk = "iva_fck",
  1584. .prcm = {
  1585. .omap4 = {
  1586. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1587. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1588. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1589. .modulemode = MODULEMODE_HWCTRL,
  1590. },
  1591. },
  1592. };
  1593. /*
  1594. * 'kbd' class
  1595. * keyboard controller
  1596. */
  1597. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1598. .rev_offs = 0x0000,
  1599. .sysc_offs = 0x0010,
  1600. .syss_offs = 0x0014,
  1601. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1602. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1603. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1604. SYSS_HAS_RESET_STATUS),
  1605. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1606. .sysc_fields = &omap_hwmod_sysc_type1,
  1607. };
  1608. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1609. .name = "kbd",
  1610. .sysc = &omap44xx_kbd_sysc,
  1611. };
  1612. /* kbd */
  1613. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1614. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1615. { .irq = -1 }
  1616. };
  1617. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1618. .name = "kbd",
  1619. .class = &omap44xx_kbd_hwmod_class,
  1620. .clkdm_name = "l4_wkup_clkdm",
  1621. .mpu_irqs = omap44xx_kbd_irqs,
  1622. .main_clk = "kbd_fck",
  1623. .prcm = {
  1624. .omap4 = {
  1625. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1626. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1627. .modulemode = MODULEMODE_SWCTRL,
  1628. },
  1629. },
  1630. };
  1631. /*
  1632. * 'mailbox' class
  1633. * mailbox module allowing communication between the on-chip processors using a
  1634. * queued mailbox-interrupt mechanism.
  1635. */
  1636. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1637. .rev_offs = 0x0000,
  1638. .sysc_offs = 0x0010,
  1639. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1640. SYSC_HAS_SOFTRESET),
  1641. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1642. .sysc_fields = &omap_hwmod_sysc_type2,
  1643. };
  1644. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1645. .name = "mailbox",
  1646. .sysc = &omap44xx_mailbox_sysc,
  1647. };
  1648. /* mailbox */
  1649. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1650. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1651. { .irq = -1 }
  1652. };
  1653. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1654. .name = "mailbox",
  1655. .class = &omap44xx_mailbox_hwmod_class,
  1656. .clkdm_name = "l4_cfg_clkdm",
  1657. .mpu_irqs = omap44xx_mailbox_irqs,
  1658. .prcm = {
  1659. .omap4 = {
  1660. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1661. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1662. },
  1663. },
  1664. };
  1665. /*
  1666. * 'mcasp' class
  1667. * multi-channel audio serial port controller
  1668. */
  1669. /* The IP is not compliant to type1 / type2 scheme */
  1670. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1671. .sidle_shift = 0,
  1672. };
  1673. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1674. .sysc_offs = 0x0004,
  1675. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1676. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1677. SIDLE_SMART_WKUP),
  1678. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1679. };
  1680. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1681. .name = "mcasp",
  1682. .sysc = &omap44xx_mcasp_sysc,
  1683. };
  1684. /* mcasp */
  1685. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1686. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1687. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1688. { .irq = -1 }
  1689. };
  1690. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1691. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1692. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1693. { .dma_req = -1 }
  1694. };
  1695. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1696. .name = "mcasp",
  1697. .class = &omap44xx_mcasp_hwmod_class,
  1698. .clkdm_name = "abe_clkdm",
  1699. .mpu_irqs = omap44xx_mcasp_irqs,
  1700. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1701. .main_clk = "mcasp_fck",
  1702. .prcm = {
  1703. .omap4 = {
  1704. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1705. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1706. .modulemode = MODULEMODE_SWCTRL,
  1707. },
  1708. },
  1709. };
  1710. /*
  1711. * 'mcbsp' class
  1712. * multi channel buffered serial port controller
  1713. */
  1714. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1715. .sysc_offs = 0x008c,
  1716. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1717. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1718. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1719. .sysc_fields = &omap_hwmod_sysc_type1,
  1720. };
  1721. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1722. .name = "mcbsp",
  1723. .sysc = &omap44xx_mcbsp_sysc,
  1724. .rev = MCBSP_CONFIG_TYPE4,
  1725. };
  1726. /* mcbsp1 */
  1727. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1728. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1729. { .irq = -1 }
  1730. };
  1731. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1732. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1733. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1734. { .dma_req = -1 }
  1735. };
  1736. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1737. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1738. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  1739. };
  1740. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1741. .name = "mcbsp1",
  1742. .class = &omap44xx_mcbsp_hwmod_class,
  1743. .clkdm_name = "abe_clkdm",
  1744. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1745. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1746. .main_clk = "mcbsp1_fck",
  1747. .prcm = {
  1748. .omap4 = {
  1749. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1750. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1751. .modulemode = MODULEMODE_SWCTRL,
  1752. },
  1753. },
  1754. .opt_clks = mcbsp1_opt_clks,
  1755. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1756. };
  1757. /* mcbsp2 */
  1758. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1759. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1760. { .irq = -1 }
  1761. };
  1762. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1763. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1764. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1765. { .dma_req = -1 }
  1766. };
  1767. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1768. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1769. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  1770. };
  1771. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1772. .name = "mcbsp2",
  1773. .class = &omap44xx_mcbsp_hwmod_class,
  1774. .clkdm_name = "abe_clkdm",
  1775. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1776. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1777. .main_clk = "mcbsp2_fck",
  1778. .prcm = {
  1779. .omap4 = {
  1780. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1781. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1782. .modulemode = MODULEMODE_SWCTRL,
  1783. },
  1784. },
  1785. .opt_clks = mcbsp2_opt_clks,
  1786. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1787. };
  1788. /* mcbsp3 */
  1789. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1790. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1791. { .irq = -1 }
  1792. };
  1793. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1794. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1795. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1796. { .dma_req = -1 }
  1797. };
  1798. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1799. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1800. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  1801. };
  1802. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1803. .name = "mcbsp3",
  1804. .class = &omap44xx_mcbsp_hwmod_class,
  1805. .clkdm_name = "abe_clkdm",
  1806. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1807. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1808. .main_clk = "mcbsp3_fck",
  1809. .prcm = {
  1810. .omap4 = {
  1811. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1812. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1813. .modulemode = MODULEMODE_SWCTRL,
  1814. },
  1815. },
  1816. .opt_clks = mcbsp3_opt_clks,
  1817. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1818. };
  1819. /* mcbsp4 */
  1820. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1821. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1822. { .irq = -1 }
  1823. };
  1824. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1825. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1826. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1827. { .dma_req = -1 }
  1828. };
  1829. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1830. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1831. { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
  1832. };
  1833. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1834. .name = "mcbsp4",
  1835. .class = &omap44xx_mcbsp_hwmod_class,
  1836. .clkdm_name = "l4_per_clkdm",
  1837. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1838. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1839. .main_clk = "mcbsp4_fck",
  1840. .prcm = {
  1841. .omap4 = {
  1842. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1843. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1844. .modulemode = MODULEMODE_SWCTRL,
  1845. },
  1846. },
  1847. .opt_clks = mcbsp4_opt_clks,
  1848. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1849. };
  1850. /*
  1851. * 'mcpdm' class
  1852. * multi channel pdm controller (proprietary interface with phoenix power
  1853. * ic)
  1854. */
  1855. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1856. .rev_offs = 0x0000,
  1857. .sysc_offs = 0x0010,
  1858. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1859. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1860. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1861. SIDLE_SMART_WKUP),
  1862. .sysc_fields = &omap_hwmod_sysc_type2,
  1863. };
  1864. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1865. .name = "mcpdm",
  1866. .sysc = &omap44xx_mcpdm_sysc,
  1867. };
  1868. /* mcpdm */
  1869. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1870. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1871. { .irq = -1 }
  1872. };
  1873. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1874. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1875. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1876. { .dma_req = -1 }
  1877. };
  1878. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1879. .name = "mcpdm",
  1880. .class = &omap44xx_mcpdm_hwmod_class,
  1881. .clkdm_name = "abe_clkdm",
  1882. .mpu_irqs = omap44xx_mcpdm_irqs,
  1883. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1884. .main_clk = "mcpdm_fck",
  1885. .prcm = {
  1886. .omap4 = {
  1887. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1888. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1889. .modulemode = MODULEMODE_SWCTRL,
  1890. },
  1891. },
  1892. };
  1893. /*
  1894. * 'mcspi' class
  1895. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1896. * bus
  1897. */
  1898. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1899. .rev_offs = 0x0000,
  1900. .sysc_offs = 0x0010,
  1901. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1902. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1903. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1904. SIDLE_SMART_WKUP),
  1905. .sysc_fields = &omap_hwmod_sysc_type2,
  1906. };
  1907. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1908. .name = "mcspi",
  1909. .sysc = &omap44xx_mcspi_sysc,
  1910. .rev = OMAP4_MCSPI_REV,
  1911. };
  1912. /* mcspi1 */
  1913. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1914. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1915. { .irq = -1 }
  1916. };
  1917. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1918. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1919. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1920. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1921. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1922. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1923. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1924. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1925. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1926. { .dma_req = -1 }
  1927. };
  1928. /* mcspi1 dev_attr */
  1929. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1930. .num_chipselect = 4,
  1931. };
  1932. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1933. .name = "mcspi1",
  1934. .class = &omap44xx_mcspi_hwmod_class,
  1935. .clkdm_name = "l4_per_clkdm",
  1936. .mpu_irqs = omap44xx_mcspi1_irqs,
  1937. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1938. .main_clk = "mcspi1_fck",
  1939. .prcm = {
  1940. .omap4 = {
  1941. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1942. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1943. .modulemode = MODULEMODE_SWCTRL,
  1944. },
  1945. },
  1946. .dev_attr = &mcspi1_dev_attr,
  1947. };
  1948. /* mcspi2 */
  1949. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1950. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1951. { .irq = -1 }
  1952. };
  1953. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1954. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1955. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1956. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1957. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1958. { .dma_req = -1 }
  1959. };
  1960. /* mcspi2 dev_attr */
  1961. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1962. .num_chipselect = 2,
  1963. };
  1964. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1965. .name = "mcspi2",
  1966. .class = &omap44xx_mcspi_hwmod_class,
  1967. .clkdm_name = "l4_per_clkdm",
  1968. .mpu_irqs = omap44xx_mcspi2_irqs,
  1969. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1970. .main_clk = "mcspi2_fck",
  1971. .prcm = {
  1972. .omap4 = {
  1973. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1974. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1975. .modulemode = MODULEMODE_SWCTRL,
  1976. },
  1977. },
  1978. .dev_attr = &mcspi2_dev_attr,
  1979. };
  1980. /* mcspi3 */
  1981. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1982. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1983. { .irq = -1 }
  1984. };
  1985. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1986. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1987. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1988. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1989. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1990. { .dma_req = -1 }
  1991. };
  1992. /* mcspi3 dev_attr */
  1993. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  1994. .num_chipselect = 2,
  1995. };
  1996. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  1997. .name = "mcspi3",
  1998. .class = &omap44xx_mcspi_hwmod_class,
  1999. .clkdm_name = "l4_per_clkdm",
  2000. .mpu_irqs = omap44xx_mcspi3_irqs,
  2001. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  2002. .main_clk = "mcspi3_fck",
  2003. .prcm = {
  2004. .omap4 = {
  2005. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  2006. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  2007. .modulemode = MODULEMODE_SWCTRL,
  2008. },
  2009. },
  2010. .dev_attr = &mcspi3_dev_attr,
  2011. };
  2012. /* mcspi4 */
  2013. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  2014. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  2015. { .irq = -1 }
  2016. };
  2017. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  2018. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  2019. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  2020. { .dma_req = -1 }
  2021. };
  2022. /* mcspi4 dev_attr */
  2023. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  2024. .num_chipselect = 1,
  2025. };
  2026. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  2027. .name = "mcspi4",
  2028. .class = &omap44xx_mcspi_hwmod_class,
  2029. .clkdm_name = "l4_per_clkdm",
  2030. .mpu_irqs = omap44xx_mcspi4_irqs,
  2031. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  2032. .main_clk = "mcspi4_fck",
  2033. .prcm = {
  2034. .omap4 = {
  2035. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2036. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2037. .modulemode = MODULEMODE_SWCTRL,
  2038. },
  2039. },
  2040. .dev_attr = &mcspi4_dev_attr,
  2041. };
  2042. /*
  2043. * 'mmc' class
  2044. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2045. */
  2046. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2047. .rev_offs = 0x0000,
  2048. .sysc_offs = 0x0010,
  2049. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2050. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2051. SYSC_HAS_SOFTRESET),
  2052. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2053. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2054. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2055. .sysc_fields = &omap_hwmod_sysc_type2,
  2056. };
  2057. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2058. .name = "mmc",
  2059. .sysc = &omap44xx_mmc_sysc,
  2060. };
  2061. /* mmc1 */
  2062. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2063. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2064. { .irq = -1 }
  2065. };
  2066. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2067. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2068. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2069. { .dma_req = -1 }
  2070. };
  2071. /* mmc1 dev_attr */
  2072. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2073. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2074. };
  2075. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2076. .name = "mmc1",
  2077. .class = &omap44xx_mmc_hwmod_class,
  2078. .clkdm_name = "l3_init_clkdm",
  2079. .mpu_irqs = omap44xx_mmc1_irqs,
  2080. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2081. .main_clk = "mmc1_fck",
  2082. .prcm = {
  2083. .omap4 = {
  2084. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2085. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2086. .modulemode = MODULEMODE_SWCTRL,
  2087. },
  2088. },
  2089. .dev_attr = &mmc1_dev_attr,
  2090. };
  2091. /* mmc2 */
  2092. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2093. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2094. { .irq = -1 }
  2095. };
  2096. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2097. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2098. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2099. { .dma_req = -1 }
  2100. };
  2101. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2102. .name = "mmc2",
  2103. .class = &omap44xx_mmc_hwmod_class,
  2104. .clkdm_name = "l3_init_clkdm",
  2105. .mpu_irqs = omap44xx_mmc2_irqs,
  2106. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2107. .main_clk = "mmc2_fck",
  2108. .prcm = {
  2109. .omap4 = {
  2110. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2111. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2112. .modulemode = MODULEMODE_SWCTRL,
  2113. },
  2114. },
  2115. };
  2116. /* mmc3 */
  2117. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2118. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2119. { .irq = -1 }
  2120. };
  2121. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2122. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2123. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2124. { .dma_req = -1 }
  2125. };
  2126. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2127. .name = "mmc3",
  2128. .class = &omap44xx_mmc_hwmod_class,
  2129. .clkdm_name = "l4_per_clkdm",
  2130. .mpu_irqs = omap44xx_mmc3_irqs,
  2131. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2132. .main_clk = "mmc3_fck",
  2133. .prcm = {
  2134. .omap4 = {
  2135. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2136. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2137. .modulemode = MODULEMODE_SWCTRL,
  2138. },
  2139. },
  2140. };
  2141. /* mmc4 */
  2142. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2143. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2144. { .irq = -1 }
  2145. };
  2146. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2147. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2148. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2149. { .dma_req = -1 }
  2150. };
  2151. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2152. .name = "mmc4",
  2153. .class = &omap44xx_mmc_hwmod_class,
  2154. .clkdm_name = "l4_per_clkdm",
  2155. .mpu_irqs = omap44xx_mmc4_irqs,
  2156. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2157. .main_clk = "mmc4_fck",
  2158. .prcm = {
  2159. .omap4 = {
  2160. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2161. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2162. .modulemode = MODULEMODE_SWCTRL,
  2163. },
  2164. },
  2165. };
  2166. /* mmc5 */
  2167. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2168. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2169. { .irq = -1 }
  2170. };
  2171. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2172. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2173. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2174. { .dma_req = -1 }
  2175. };
  2176. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2177. .name = "mmc5",
  2178. .class = &omap44xx_mmc_hwmod_class,
  2179. .clkdm_name = "l4_per_clkdm",
  2180. .mpu_irqs = omap44xx_mmc5_irqs,
  2181. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2182. .main_clk = "mmc5_fck",
  2183. .prcm = {
  2184. .omap4 = {
  2185. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2186. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2187. .modulemode = MODULEMODE_SWCTRL,
  2188. },
  2189. },
  2190. };
  2191. /*
  2192. * 'mmu' class
  2193. * The memory management unit performs virtual to physical address translation
  2194. * for its requestors.
  2195. */
  2196. static struct omap_hwmod_class_sysconfig mmu_sysc = {
  2197. .rev_offs = 0x000,
  2198. .sysc_offs = 0x010,
  2199. .syss_offs = 0x014,
  2200. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2201. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  2202. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2203. .sysc_fields = &omap_hwmod_sysc_type1,
  2204. };
  2205. static struct omap_hwmod_class omap44xx_mmu_hwmod_class = {
  2206. .name = "mmu",
  2207. .sysc = &mmu_sysc,
  2208. };
  2209. /* mmu ipu */
  2210. static struct omap_mmu_dev_attr mmu_ipu_dev_attr = {
  2211. .da_start = 0x0,
  2212. .da_end = 0xfffff000,
  2213. .nr_tlb_entries = 32,
  2214. };
  2215. static struct omap_hwmod omap44xx_mmu_ipu_hwmod;
  2216. static struct omap_hwmod_irq_info omap44xx_mmu_ipu_irqs[] = {
  2217. { .irq = 100 + OMAP44XX_IRQ_GIC_START, },
  2218. { .irq = -1 }
  2219. };
  2220. static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = {
  2221. { .name = "mmu_cache", .rst_shift = 2 },
  2222. };
  2223. static struct omap_hwmod_addr_space omap44xx_mmu_ipu_addrs[] = {
  2224. {
  2225. .pa_start = 0x55082000,
  2226. .pa_end = 0x550820ff,
  2227. .flags = ADDR_TYPE_RT,
  2228. },
  2229. { }
  2230. };
  2231. /* l3_main_2 -> mmu_ipu */
  2232. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = {
  2233. .master = &omap44xx_l3_main_2_hwmod,
  2234. .slave = &omap44xx_mmu_ipu_hwmod,
  2235. .clk = "l3_div_ck",
  2236. .addr = omap44xx_mmu_ipu_addrs,
  2237. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2238. };
  2239. static struct omap_hwmod omap44xx_mmu_ipu_hwmod = {
  2240. .name = "mmu_ipu",
  2241. .class = &omap44xx_mmu_hwmod_class,
  2242. .clkdm_name = "ducati_clkdm",
  2243. .mpu_irqs = omap44xx_mmu_ipu_irqs,
  2244. .rst_lines = omap44xx_mmu_ipu_resets,
  2245. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_ipu_resets),
  2246. .main_clk = "ducati_clk_mux_ck",
  2247. .prcm = {
  2248. .omap4 = {
  2249. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2250. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2251. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2252. .modulemode = MODULEMODE_HWCTRL,
  2253. },
  2254. },
  2255. .dev_attr = &mmu_ipu_dev_attr,
  2256. };
  2257. /* mmu dsp */
  2258. static struct omap_mmu_dev_attr mmu_dsp_dev_attr = {
  2259. .da_start = 0x0,
  2260. .da_end = 0xfffff000,
  2261. .nr_tlb_entries = 32,
  2262. };
  2263. static struct omap_hwmod omap44xx_mmu_dsp_hwmod;
  2264. static struct omap_hwmod_irq_info omap44xx_mmu_dsp_irqs[] = {
  2265. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  2266. { .irq = -1 }
  2267. };
  2268. static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = {
  2269. { .name = "mmu_cache", .rst_shift = 1 },
  2270. };
  2271. static struct omap_hwmod_addr_space omap44xx_mmu_dsp_addrs[] = {
  2272. {
  2273. .pa_start = 0x4a066000,
  2274. .pa_end = 0x4a0660ff,
  2275. .flags = ADDR_TYPE_RT,
  2276. },
  2277. { }
  2278. };
  2279. /* l4_cfg -> dsp */
  2280. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = {
  2281. .master = &omap44xx_l4_cfg_hwmod,
  2282. .slave = &omap44xx_mmu_dsp_hwmod,
  2283. .clk = "l4_div_ck",
  2284. .addr = omap44xx_mmu_dsp_addrs,
  2285. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2286. };
  2287. static struct omap_hwmod omap44xx_mmu_dsp_hwmod = {
  2288. .name = "mmu_dsp",
  2289. .class = &omap44xx_mmu_hwmod_class,
  2290. .clkdm_name = "tesla_clkdm",
  2291. .mpu_irqs = omap44xx_mmu_dsp_irqs,
  2292. .rst_lines = omap44xx_mmu_dsp_resets,
  2293. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_dsp_resets),
  2294. .main_clk = "dpll_iva_m4x2_ck",
  2295. .prcm = {
  2296. .omap4 = {
  2297. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  2298. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  2299. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  2300. .modulemode = MODULEMODE_HWCTRL,
  2301. },
  2302. },
  2303. .dev_attr = &mmu_dsp_dev_attr,
  2304. };
  2305. /*
  2306. * 'mpu' class
  2307. * mpu sub-system
  2308. */
  2309. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2310. .name = "mpu",
  2311. };
  2312. /* mpu */
  2313. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2314. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2315. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2316. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2317. { .irq = -1 }
  2318. };
  2319. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2320. .name = "mpu",
  2321. .class = &omap44xx_mpu_hwmod_class,
  2322. .clkdm_name = "mpuss_clkdm",
  2323. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2324. .mpu_irqs = omap44xx_mpu_irqs,
  2325. .main_clk = "dpll_mpu_m2_ck",
  2326. .prcm = {
  2327. .omap4 = {
  2328. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2329. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2330. },
  2331. },
  2332. };
  2333. /*
  2334. * 'ocmc_ram' class
  2335. * top-level core on-chip ram
  2336. */
  2337. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2338. .name = "ocmc_ram",
  2339. };
  2340. /* ocmc_ram */
  2341. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2342. .name = "ocmc_ram",
  2343. .class = &omap44xx_ocmc_ram_hwmod_class,
  2344. .clkdm_name = "l3_2_clkdm",
  2345. .prcm = {
  2346. .omap4 = {
  2347. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2348. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2349. },
  2350. },
  2351. };
  2352. /*
  2353. * 'ocp2scp' class
  2354. * bridge to transform ocp interface protocol to scp (serial control port)
  2355. * protocol
  2356. */
  2357. static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {
  2358. .rev_offs = 0x0000,
  2359. .sysc_offs = 0x0010,
  2360. .syss_offs = 0x0014,
  2361. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  2362. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2363. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2364. .sysc_fields = &omap_hwmod_sysc_type1,
  2365. };
  2366. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2367. .name = "ocp2scp",
  2368. .sysc = &omap44xx_ocp2scp_sysc,
  2369. };
  2370. /* ocp2scp_usb_phy */
  2371. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2372. .name = "ocp2scp_usb_phy",
  2373. .class = &omap44xx_ocp2scp_hwmod_class,
  2374. .clkdm_name = "l3_init_clkdm",
  2375. .main_clk = "ocp2scp_usb_phy_phy_48m",
  2376. .prcm = {
  2377. .omap4 = {
  2378. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2379. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2380. .modulemode = MODULEMODE_HWCTRL,
  2381. },
  2382. },
  2383. };
  2384. /*
  2385. * 'prcm' class
  2386. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2387. * + clock manager 1 (in always on power domain) + local prm in mpu
  2388. */
  2389. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2390. .name = "prcm",
  2391. };
  2392. /* prcm_mpu */
  2393. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2394. .name = "prcm_mpu",
  2395. .class = &omap44xx_prcm_hwmod_class,
  2396. .clkdm_name = "l4_wkup_clkdm",
  2397. .flags = HWMOD_NO_IDLEST,
  2398. .prcm = {
  2399. .omap4 = {
  2400. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2401. },
  2402. },
  2403. };
  2404. /* cm_core_aon */
  2405. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2406. .name = "cm_core_aon",
  2407. .class = &omap44xx_prcm_hwmod_class,
  2408. .flags = HWMOD_NO_IDLEST,
  2409. .prcm = {
  2410. .omap4 = {
  2411. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2412. },
  2413. },
  2414. };
  2415. /* cm_core */
  2416. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2417. .name = "cm_core",
  2418. .class = &omap44xx_prcm_hwmod_class,
  2419. .flags = HWMOD_NO_IDLEST,
  2420. .prcm = {
  2421. .omap4 = {
  2422. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2423. },
  2424. },
  2425. };
  2426. /* prm */
  2427. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2428. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2429. { .irq = -1 }
  2430. };
  2431. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2432. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2433. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2434. };
  2435. static struct omap_hwmod omap44xx_prm_hwmod = {
  2436. .name = "prm",
  2437. .class = &omap44xx_prcm_hwmod_class,
  2438. .mpu_irqs = omap44xx_prm_irqs,
  2439. .rst_lines = omap44xx_prm_resets,
  2440. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2441. };
  2442. /*
  2443. * 'scrm' class
  2444. * system clock and reset manager
  2445. */
  2446. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2447. .name = "scrm",
  2448. };
  2449. /* scrm */
  2450. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2451. .name = "scrm",
  2452. .class = &omap44xx_scrm_hwmod_class,
  2453. .clkdm_name = "l4_wkup_clkdm",
  2454. .prcm = {
  2455. .omap4 = {
  2456. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2457. },
  2458. },
  2459. };
  2460. /*
  2461. * 'sl2if' class
  2462. * shared level 2 memory interface
  2463. */
  2464. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2465. .name = "sl2if",
  2466. };
  2467. /* sl2if */
  2468. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2469. .name = "sl2if",
  2470. .class = &omap44xx_sl2if_hwmod_class,
  2471. .clkdm_name = "ivahd_clkdm",
  2472. .prcm = {
  2473. .omap4 = {
  2474. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2475. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2476. .modulemode = MODULEMODE_HWCTRL,
  2477. },
  2478. },
  2479. };
  2480. /*
  2481. * 'slimbus' class
  2482. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2483. * the device and external components
  2484. */
  2485. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2486. .rev_offs = 0x0000,
  2487. .sysc_offs = 0x0010,
  2488. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2489. SYSC_HAS_SOFTRESET),
  2490. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2491. SIDLE_SMART_WKUP),
  2492. .sysc_fields = &omap_hwmod_sysc_type2,
  2493. };
  2494. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2495. .name = "slimbus",
  2496. .sysc = &omap44xx_slimbus_sysc,
  2497. };
  2498. /* slimbus1 */
  2499. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2500. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2501. { .irq = -1 }
  2502. };
  2503. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2504. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2505. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2506. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2507. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2508. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2509. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2510. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2511. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2512. { .dma_req = -1 }
  2513. };
  2514. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2515. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2516. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2517. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2518. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2519. };
  2520. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2521. .name = "slimbus1",
  2522. .class = &omap44xx_slimbus_hwmod_class,
  2523. .clkdm_name = "abe_clkdm",
  2524. .mpu_irqs = omap44xx_slimbus1_irqs,
  2525. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2526. .prcm = {
  2527. .omap4 = {
  2528. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2529. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2530. .modulemode = MODULEMODE_SWCTRL,
  2531. },
  2532. },
  2533. .opt_clks = slimbus1_opt_clks,
  2534. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2535. };
  2536. /* slimbus2 */
  2537. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2538. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2539. { .irq = -1 }
  2540. };
  2541. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2542. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2543. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2544. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2545. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2546. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2547. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2548. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2549. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2550. { .dma_req = -1 }
  2551. };
  2552. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2553. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2554. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2555. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2556. };
  2557. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2558. .name = "slimbus2",
  2559. .class = &omap44xx_slimbus_hwmod_class,
  2560. .clkdm_name = "l4_per_clkdm",
  2561. .mpu_irqs = omap44xx_slimbus2_irqs,
  2562. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2563. .prcm = {
  2564. .omap4 = {
  2565. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2566. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2567. .modulemode = MODULEMODE_SWCTRL,
  2568. },
  2569. },
  2570. .opt_clks = slimbus2_opt_clks,
  2571. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2572. };
  2573. /*
  2574. * 'smartreflex' class
  2575. * smartreflex module (monitor silicon performance and outputs a measure of
  2576. * performance error)
  2577. */
  2578. /* The IP is not compliant to type1 / type2 scheme */
  2579. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2580. .sidle_shift = 24,
  2581. .enwkup_shift = 26,
  2582. };
  2583. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2584. .sysc_offs = 0x0038,
  2585. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2586. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2587. SIDLE_SMART_WKUP),
  2588. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2589. };
  2590. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2591. .name = "smartreflex",
  2592. .sysc = &omap44xx_smartreflex_sysc,
  2593. .rev = 2,
  2594. };
  2595. /* smartreflex_core */
  2596. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2597. .sensor_voltdm_name = "core",
  2598. };
  2599. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2600. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2601. { .irq = -1 }
  2602. };
  2603. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2604. .name = "smartreflex_core",
  2605. .class = &omap44xx_smartreflex_hwmod_class,
  2606. .clkdm_name = "l4_ao_clkdm",
  2607. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2608. .main_clk = "smartreflex_core_fck",
  2609. .prcm = {
  2610. .omap4 = {
  2611. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2612. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2613. .modulemode = MODULEMODE_SWCTRL,
  2614. },
  2615. },
  2616. .dev_attr = &smartreflex_core_dev_attr,
  2617. };
  2618. /* smartreflex_iva */
  2619. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2620. .sensor_voltdm_name = "iva",
  2621. };
  2622. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2623. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2624. { .irq = -1 }
  2625. };
  2626. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2627. .name = "smartreflex_iva",
  2628. .class = &omap44xx_smartreflex_hwmod_class,
  2629. .clkdm_name = "l4_ao_clkdm",
  2630. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2631. .main_clk = "smartreflex_iva_fck",
  2632. .prcm = {
  2633. .omap4 = {
  2634. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2635. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2636. .modulemode = MODULEMODE_SWCTRL,
  2637. },
  2638. },
  2639. .dev_attr = &smartreflex_iva_dev_attr,
  2640. };
  2641. /* smartreflex_mpu */
  2642. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2643. .sensor_voltdm_name = "mpu",
  2644. };
  2645. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2646. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2647. { .irq = -1 }
  2648. };
  2649. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2650. .name = "smartreflex_mpu",
  2651. .class = &omap44xx_smartreflex_hwmod_class,
  2652. .clkdm_name = "l4_ao_clkdm",
  2653. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2654. .main_clk = "smartreflex_mpu_fck",
  2655. .prcm = {
  2656. .omap4 = {
  2657. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2658. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2659. .modulemode = MODULEMODE_SWCTRL,
  2660. },
  2661. },
  2662. .dev_attr = &smartreflex_mpu_dev_attr,
  2663. };
  2664. /*
  2665. * 'spinlock' class
  2666. * spinlock provides hardware assistance for synchronizing the processes
  2667. * running on multiple processors
  2668. */
  2669. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2670. .rev_offs = 0x0000,
  2671. .sysc_offs = 0x0010,
  2672. .syss_offs = 0x0014,
  2673. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2674. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2675. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2676. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2677. SIDLE_SMART_WKUP),
  2678. .sysc_fields = &omap_hwmod_sysc_type1,
  2679. };
  2680. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2681. .name = "spinlock",
  2682. .sysc = &omap44xx_spinlock_sysc,
  2683. };
  2684. /* spinlock */
  2685. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2686. .name = "spinlock",
  2687. .class = &omap44xx_spinlock_hwmod_class,
  2688. .clkdm_name = "l4_cfg_clkdm",
  2689. .prcm = {
  2690. .omap4 = {
  2691. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2692. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2693. },
  2694. },
  2695. };
  2696. /*
  2697. * 'timer' class
  2698. * general purpose timer module with accurate 1ms tick
  2699. * This class contains several variants: ['timer_1ms', 'timer']
  2700. */
  2701. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2702. .rev_offs = 0x0000,
  2703. .sysc_offs = 0x0010,
  2704. .syss_offs = 0x0014,
  2705. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2706. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2707. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2708. SYSS_HAS_RESET_STATUS),
  2709. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2710. .sysc_fields = &omap_hwmod_sysc_type1,
  2711. };
  2712. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2713. .name = "timer",
  2714. .sysc = &omap44xx_timer_1ms_sysc,
  2715. };
  2716. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2717. .rev_offs = 0x0000,
  2718. .sysc_offs = 0x0010,
  2719. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2720. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2721. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2722. SIDLE_SMART_WKUP),
  2723. .sysc_fields = &omap_hwmod_sysc_type2,
  2724. };
  2725. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2726. .name = "timer",
  2727. .sysc = &omap44xx_timer_sysc,
  2728. };
  2729. /* always-on timers dev attribute */
  2730. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2731. .timer_capability = OMAP_TIMER_ALWON,
  2732. };
  2733. /* pwm timers dev attribute */
  2734. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2735. .timer_capability = OMAP_TIMER_HAS_PWM,
  2736. };
  2737. /* timers with DSP interrupt dev attribute */
  2738. static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
  2739. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
  2740. };
  2741. /* pwm timers with DSP interrupt dev attribute */
  2742. static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
  2743. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
  2744. };
  2745. /* timer1 */
  2746. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2747. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2748. { .irq = -1 }
  2749. };
  2750. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2751. .name = "timer1",
  2752. .class = &omap44xx_timer_1ms_hwmod_class,
  2753. .clkdm_name = "l4_wkup_clkdm",
  2754. .mpu_irqs = omap44xx_timer1_irqs,
  2755. .main_clk = "timer1_fck",
  2756. .prcm = {
  2757. .omap4 = {
  2758. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2759. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2760. .modulemode = MODULEMODE_SWCTRL,
  2761. },
  2762. },
  2763. .dev_attr = &capability_alwon_dev_attr,
  2764. };
  2765. /* timer2 */
  2766. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2767. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2768. { .irq = -1 }
  2769. };
  2770. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2771. .name = "timer2",
  2772. .class = &omap44xx_timer_1ms_hwmod_class,
  2773. .clkdm_name = "l4_per_clkdm",
  2774. .mpu_irqs = omap44xx_timer2_irqs,
  2775. .main_clk = "timer2_fck",
  2776. .prcm = {
  2777. .omap4 = {
  2778. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2779. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2780. .modulemode = MODULEMODE_SWCTRL,
  2781. },
  2782. },
  2783. };
  2784. /* timer3 */
  2785. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2786. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2787. { .irq = -1 }
  2788. };
  2789. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2790. .name = "timer3",
  2791. .class = &omap44xx_timer_hwmod_class,
  2792. .clkdm_name = "l4_per_clkdm",
  2793. .mpu_irqs = omap44xx_timer3_irqs,
  2794. .main_clk = "timer3_fck",
  2795. .prcm = {
  2796. .omap4 = {
  2797. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2798. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2799. .modulemode = MODULEMODE_SWCTRL,
  2800. },
  2801. },
  2802. };
  2803. /* timer4 */
  2804. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2805. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2806. { .irq = -1 }
  2807. };
  2808. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2809. .name = "timer4",
  2810. .class = &omap44xx_timer_hwmod_class,
  2811. .clkdm_name = "l4_per_clkdm",
  2812. .mpu_irqs = omap44xx_timer4_irqs,
  2813. .main_clk = "timer4_fck",
  2814. .prcm = {
  2815. .omap4 = {
  2816. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2817. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2818. .modulemode = MODULEMODE_SWCTRL,
  2819. },
  2820. },
  2821. };
  2822. /* timer5 */
  2823. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2824. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2825. { .irq = -1 }
  2826. };
  2827. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2828. .name = "timer5",
  2829. .class = &omap44xx_timer_hwmod_class,
  2830. .clkdm_name = "abe_clkdm",
  2831. .mpu_irqs = omap44xx_timer5_irqs,
  2832. .main_clk = "timer5_fck",
  2833. .prcm = {
  2834. .omap4 = {
  2835. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2836. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2837. .modulemode = MODULEMODE_SWCTRL,
  2838. },
  2839. },
  2840. .dev_attr = &capability_dsp_dev_attr,
  2841. };
  2842. /* timer6 */
  2843. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2844. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2845. { .irq = -1 }
  2846. };
  2847. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2848. .name = "timer6",
  2849. .class = &omap44xx_timer_hwmod_class,
  2850. .clkdm_name = "abe_clkdm",
  2851. .mpu_irqs = omap44xx_timer6_irqs,
  2852. .main_clk = "timer6_fck",
  2853. .prcm = {
  2854. .omap4 = {
  2855. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2856. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2857. .modulemode = MODULEMODE_SWCTRL,
  2858. },
  2859. },
  2860. .dev_attr = &capability_dsp_dev_attr,
  2861. };
  2862. /* timer7 */
  2863. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2864. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2865. { .irq = -1 }
  2866. };
  2867. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2868. .name = "timer7",
  2869. .class = &omap44xx_timer_hwmod_class,
  2870. .clkdm_name = "abe_clkdm",
  2871. .mpu_irqs = omap44xx_timer7_irqs,
  2872. .main_clk = "timer7_fck",
  2873. .prcm = {
  2874. .omap4 = {
  2875. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2876. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2877. .modulemode = MODULEMODE_SWCTRL,
  2878. },
  2879. },
  2880. .dev_attr = &capability_dsp_dev_attr,
  2881. };
  2882. /* timer8 */
  2883. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2884. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2885. { .irq = -1 }
  2886. };
  2887. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2888. .name = "timer8",
  2889. .class = &omap44xx_timer_hwmod_class,
  2890. .clkdm_name = "abe_clkdm",
  2891. .mpu_irqs = omap44xx_timer8_irqs,
  2892. .main_clk = "timer8_fck",
  2893. .prcm = {
  2894. .omap4 = {
  2895. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2896. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2897. .modulemode = MODULEMODE_SWCTRL,
  2898. },
  2899. },
  2900. .dev_attr = &capability_dsp_pwm_dev_attr,
  2901. };
  2902. /* timer9 */
  2903. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2904. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2905. { .irq = -1 }
  2906. };
  2907. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2908. .name = "timer9",
  2909. .class = &omap44xx_timer_hwmod_class,
  2910. .clkdm_name = "l4_per_clkdm",
  2911. .mpu_irqs = omap44xx_timer9_irqs,
  2912. .main_clk = "timer9_fck",
  2913. .prcm = {
  2914. .omap4 = {
  2915. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2916. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2917. .modulemode = MODULEMODE_SWCTRL,
  2918. },
  2919. },
  2920. .dev_attr = &capability_pwm_dev_attr,
  2921. };
  2922. /* timer10 */
  2923. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2924. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2925. { .irq = -1 }
  2926. };
  2927. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2928. .name = "timer10",
  2929. .class = &omap44xx_timer_1ms_hwmod_class,
  2930. .clkdm_name = "l4_per_clkdm",
  2931. .mpu_irqs = omap44xx_timer10_irqs,
  2932. .main_clk = "timer10_fck",
  2933. .prcm = {
  2934. .omap4 = {
  2935. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2936. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2937. .modulemode = MODULEMODE_SWCTRL,
  2938. },
  2939. },
  2940. .dev_attr = &capability_pwm_dev_attr,
  2941. };
  2942. /* timer11 */
  2943. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2944. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2945. { .irq = -1 }
  2946. };
  2947. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2948. .name = "timer11",
  2949. .class = &omap44xx_timer_hwmod_class,
  2950. .clkdm_name = "l4_per_clkdm",
  2951. .mpu_irqs = omap44xx_timer11_irqs,
  2952. .main_clk = "timer11_fck",
  2953. .prcm = {
  2954. .omap4 = {
  2955. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2956. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2957. .modulemode = MODULEMODE_SWCTRL,
  2958. },
  2959. },
  2960. .dev_attr = &capability_pwm_dev_attr,
  2961. };
  2962. /*
  2963. * 'uart' class
  2964. * universal asynchronous receiver/transmitter (uart)
  2965. */
  2966. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2967. .rev_offs = 0x0050,
  2968. .sysc_offs = 0x0054,
  2969. .syss_offs = 0x0058,
  2970. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2971. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2972. SYSS_HAS_RESET_STATUS),
  2973. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2974. SIDLE_SMART_WKUP),
  2975. .sysc_fields = &omap_hwmod_sysc_type1,
  2976. };
  2977. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  2978. .name = "uart",
  2979. .sysc = &omap44xx_uart_sysc,
  2980. };
  2981. /* uart1 */
  2982. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  2983. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  2984. { .irq = -1 }
  2985. };
  2986. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  2987. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  2988. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  2989. { .dma_req = -1 }
  2990. };
  2991. static struct omap_hwmod omap44xx_uart1_hwmod = {
  2992. .name = "uart1",
  2993. .class = &omap44xx_uart_hwmod_class,
  2994. .clkdm_name = "l4_per_clkdm",
  2995. .mpu_irqs = omap44xx_uart1_irqs,
  2996. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  2997. .main_clk = "uart1_fck",
  2998. .prcm = {
  2999. .omap4 = {
  3000. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  3001. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  3002. .modulemode = MODULEMODE_SWCTRL,
  3003. },
  3004. },
  3005. };
  3006. /* uart2 */
  3007. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  3008. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  3009. { .irq = -1 }
  3010. };
  3011. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  3012. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  3013. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  3014. { .dma_req = -1 }
  3015. };
  3016. static struct omap_hwmod omap44xx_uart2_hwmod = {
  3017. .name = "uart2",
  3018. .class = &omap44xx_uart_hwmod_class,
  3019. .clkdm_name = "l4_per_clkdm",
  3020. .mpu_irqs = omap44xx_uart2_irqs,
  3021. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  3022. .main_clk = "uart2_fck",
  3023. .prcm = {
  3024. .omap4 = {
  3025. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  3026. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  3027. .modulemode = MODULEMODE_SWCTRL,
  3028. },
  3029. },
  3030. };
  3031. /* uart3 */
  3032. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  3033. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  3034. { .irq = -1 }
  3035. };
  3036. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  3037. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  3038. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  3039. { .dma_req = -1 }
  3040. };
  3041. static struct omap_hwmod omap44xx_uart3_hwmod = {
  3042. .name = "uart3",
  3043. .class = &omap44xx_uart_hwmod_class,
  3044. .clkdm_name = "l4_per_clkdm",
  3045. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3046. .mpu_irqs = omap44xx_uart3_irqs,
  3047. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  3048. .main_clk = "uart3_fck",
  3049. .prcm = {
  3050. .omap4 = {
  3051. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  3052. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  3053. .modulemode = MODULEMODE_SWCTRL,
  3054. },
  3055. },
  3056. };
  3057. /* uart4 */
  3058. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  3059. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  3060. { .irq = -1 }
  3061. };
  3062. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  3063. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  3064. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  3065. { .dma_req = -1 }
  3066. };
  3067. static struct omap_hwmod omap44xx_uart4_hwmod = {
  3068. .name = "uart4",
  3069. .class = &omap44xx_uart_hwmod_class,
  3070. .clkdm_name = "l4_per_clkdm",
  3071. .mpu_irqs = omap44xx_uart4_irqs,
  3072. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  3073. .main_clk = "uart4_fck",
  3074. .prcm = {
  3075. .omap4 = {
  3076. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  3077. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  3078. .modulemode = MODULEMODE_SWCTRL,
  3079. },
  3080. },
  3081. };
  3082. /*
  3083. * 'usb_host_fs' class
  3084. * full-speed usb host controller
  3085. */
  3086. /* The IP is not compliant to type1 / type2 scheme */
  3087. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  3088. .midle_shift = 4,
  3089. .sidle_shift = 2,
  3090. .srst_shift = 1,
  3091. };
  3092. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  3093. .rev_offs = 0x0000,
  3094. .sysc_offs = 0x0210,
  3095. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3096. SYSC_HAS_SOFTRESET),
  3097. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3098. SIDLE_SMART_WKUP),
  3099. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  3100. };
  3101. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  3102. .name = "usb_host_fs",
  3103. .sysc = &omap44xx_usb_host_fs_sysc,
  3104. };
  3105. /* usb_host_fs */
  3106. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  3107. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  3108. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  3109. { .irq = -1 }
  3110. };
  3111. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  3112. .name = "usb_host_fs",
  3113. .class = &omap44xx_usb_host_fs_hwmod_class,
  3114. .clkdm_name = "l3_init_clkdm",
  3115. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  3116. .main_clk = "usb_host_fs_fck",
  3117. .prcm = {
  3118. .omap4 = {
  3119. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  3120. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  3121. .modulemode = MODULEMODE_SWCTRL,
  3122. },
  3123. },
  3124. };
  3125. /*
  3126. * 'usb_host_hs' class
  3127. * high-speed multi-port usb host controller
  3128. */
  3129. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  3130. .rev_offs = 0x0000,
  3131. .sysc_offs = 0x0010,
  3132. .syss_offs = 0x0014,
  3133. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3134. SYSC_HAS_SOFTRESET),
  3135. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3136. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3137. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3138. .sysc_fields = &omap_hwmod_sysc_type2,
  3139. };
  3140. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  3141. .name = "usb_host_hs",
  3142. .sysc = &omap44xx_usb_host_hs_sysc,
  3143. };
  3144. /* usb_host_hs */
  3145. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  3146. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  3147. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  3148. { .irq = -1 }
  3149. };
  3150. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  3151. .name = "usb_host_hs",
  3152. .class = &omap44xx_usb_host_hs_hwmod_class,
  3153. .clkdm_name = "l3_init_clkdm",
  3154. .main_clk = "usb_host_hs_fck",
  3155. .prcm = {
  3156. .omap4 = {
  3157. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  3158. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  3159. .modulemode = MODULEMODE_SWCTRL,
  3160. },
  3161. },
  3162. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  3163. /*
  3164. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  3165. * id: i660
  3166. *
  3167. * Description:
  3168. * In the following configuration :
  3169. * - USBHOST module is set to smart-idle mode
  3170. * - PRCM asserts idle_req to the USBHOST module ( This typically
  3171. * happens when the system is going to a low power mode : all ports
  3172. * have been suspended, the master part of the USBHOST module has
  3173. * entered the standby state, and SW has cut the functional clocks)
  3174. * - an USBHOST interrupt occurs before the module is able to answer
  3175. * idle_ack, typically a remote wakeup IRQ.
  3176. * Then the USB HOST module will enter a deadlock situation where it
  3177. * is no more accessible nor functional.
  3178. *
  3179. * Workaround:
  3180. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  3181. */
  3182. /*
  3183. * Errata: USB host EHCI may stall when entering smart-standby mode
  3184. * Id: i571
  3185. *
  3186. * Description:
  3187. * When the USBHOST module is set to smart-standby mode, and when it is
  3188. * ready to enter the standby state (i.e. all ports are suspended and
  3189. * all attached devices are in suspend mode), then it can wrongly assert
  3190. * the Mstandby signal too early while there are still some residual OCP
  3191. * transactions ongoing. If this condition occurs, the internal state
  3192. * machine may go to an undefined state and the USB link may be stuck
  3193. * upon the next resume.
  3194. *
  3195. * Workaround:
  3196. * Don't use smart standby; use only force standby,
  3197. * hence HWMOD_SWSUP_MSTANDBY
  3198. */
  3199. /*
  3200. * During system boot; If the hwmod framework resets the module
  3201. * the module will have smart idle settings; which can lead to deadlock
  3202. * (above Errata Id:i660); so, dont reset the module during boot;
  3203. * Use HWMOD_INIT_NO_RESET.
  3204. */
  3205. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3206. HWMOD_INIT_NO_RESET,
  3207. };
  3208. /*
  3209. * 'usb_otg_hs' class
  3210. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3211. */
  3212. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3213. .rev_offs = 0x0400,
  3214. .sysc_offs = 0x0404,
  3215. .syss_offs = 0x0408,
  3216. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3217. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3218. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3219. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3220. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3221. MSTANDBY_SMART),
  3222. .sysc_fields = &omap_hwmod_sysc_type1,
  3223. };
  3224. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3225. .name = "usb_otg_hs",
  3226. .sysc = &omap44xx_usb_otg_hs_sysc,
  3227. };
  3228. /* usb_otg_hs */
  3229. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3230. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3231. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3232. { .irq = -1 }
  3233. };
  3234. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3235. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3236. };
  3237. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3238. .name = "usb_otg_hs",
  3239. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3240. .clkdm_name = "l3_init_clkdm",
  3241. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3242. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3243. .main_clk = "usb_otg_hs_ick",
  3244. .prcm = {
  3245. .omap4 = {
  3246. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3247. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3248. .modulemode = MODULEMODE_HWCTRL,
  3249. },
  3250. },
  3251. .opt_clks = usb_otg_hs_opt_clks,
  3252. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3253. };
  3254. /*
  3255. * 'usb_tll_hs' class
  3256. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3257. */
  3258. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3259. .rev_offs = 0x0000,
  3260. .sysc_offs = 0x0010,
  3261. .syss_offs = 0x0014,
  3262. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3263. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3264. SYSC_HAS_AUTOIDLE),
  3265. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3266. .sysc_fields = &omap_hwmod_sysc_type1,
  3267. };
  3268. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3269. .name = "usb_tll_hs",
  3270. .sysc = &omap44xx_usb_tll_hs_sysc,
  3271. };
  3272. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3273. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3274. { .irq = -1 }
  3275. };
  3276. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3277. .name = "usb_tll_hs",
  3278. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3279. .clkdm_name = "l3_init_clkdm",
  3280. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3281. .main_clk = "usb_tll_hs_ick",
  3282. .prcm = {
  3283. .omap4 = {
  3284. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3285. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3286. .modulemode = MODULEMODE_HWCTRL,
  3287. },
  3288. },
  3289. };
  3290. /*
  3291. * 'wd_timer' class
  3292. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3293. * overflow condition
  3294. */
  3295. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3296. .rev_offs = 0x0000,
  3297. .sysc_offs = 0x0010,
  3298. .syss_offs = 0x0014,
  3299. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3300. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3301. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3302. SIDLE_SMART_WKUP),
  3303. .sysc_fields = &omap_hwmod_sysc_type1,
  3304. };
  3305. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3306. .name = "wd_timer",
  3307. .sysc = &omap44xx_wd_timer_sysc,
  3308. .pre_shutdown = &omap2_wd_timer_disable,
  3309. .reset = &omap2_wd_timer_reset,
  3310. };
  3311. /* wd_timer2 */
  3312. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3313. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3314. { .irq = -1 }
  3315. };
  3316. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3317. .name = "wd_timer2",
  3318. .class = &omap44xx_wd_timer_hwmod_class,
  3319. .clkdm_name = "l4_wkup_clkdm",
  3320. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3321. .main_clk = "wd_timer2_fck",
  3322. .prcm = {
  3323. .omap4 = {
  3324. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3325. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3326. .modulemode = MODULEMODE_SWCTRL,
  3327. },
  3328. },
  3329. };
  3330. /* wd_timer3 */
  3331. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3332. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3333. { .irq = -1 }
  3334. };
  3335. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3336. .name = "wd_timer3",
  3337. .class = &omap44xx_wd_timer_hwmod_class,
  3338. .clkdm_name = "abe_clkdm",
  3339. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3340. .main_clk = "wd_timer3_fck",
  3341. .prcm = {
  3342. .omap4 = {
  3343. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3344. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3345. .modulemode = MODULEMODE_SWCTRL,
  3346. },
  3347. },
  3348. };
  3349. /*
  3350. * interfaces
  3351. */
  3352. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3353. {
  3354. .pa_start = 0x4a204000,
  3355. .pa_end = 0x4a2040ff,
  3356. .flags = ADDR_TYPE_RT
  3357. },
  3358. { }
  3359. };
  3360. /* c2c -> c2c_target_fw */
  3361. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3362. .master = &omap44xx_c2c_hwmod,
  3363. .slave = &omap44xx_c2c_target_fw_hwmod,
  3364. .clk = "div_core_ck",
  3365. .addr = omap44xx_c2c_target_fw_addrs,
  3366. .user = OCP_USER_MPU,
  3367. };
  3368. /* l4_cfg -> c2c_target_fw */
  3369. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3370. .master = &omap44xx_l4_cfg_hwmod,
  3371. .slave = &omap44xx_c2c_target_fw_hwmod,
  3372. .clk = "l4_div_ck",
  3373. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3374. };
  3375. /* l3_main_1 -> dmm */
  3376. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3377. .master = &omap44xx_l3_main_1_hwmod,
  3378. .slave = &omap44xx_dmm_hwmod,
  3379. .clk = "l3_div_ck",
  3380. .user = OCP_USER_SDMA,
  3381. };
  3382. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3383. {
  3384. .pa_start = 0x4e000000,
  3385. .pa_end = 0x4e0007ff,
  3386. .flags = ADDR_TYPE_RT
  3387. },
  3388. { }
  3389. };
  3390. /* mpu -> dmm */
  3391. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3392. .master = &omap44xx_mpu_hwmod,
  3393. .slave = &omap44xx_dmm_hwmod,
  3394. .clk = "l3_div_ck",
  3395. .addr = omap44xx_dmm_addrs,
  3396. .user = OCP_USER_MPU,
  3397. };
  3398. /* c2c -> emif_fw */
  3399. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3400. .master = &omap44xx_c2c_hwmod,
  3401. .slave = &omap44xx_emif_fw_hwmod,
  3402. .clk = "div_core_ck",
  3403. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3404. };
  3405. /* dmm -> emif_fw */
  3406. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3407. .master = &omap44xx_dmm_hwmod,
  3408. .slave = &omap44xx_emif_fw_hwmod,
  3409. .clk = "l3_div_ck",
  3410. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3411. };
  3412. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3413. {
  3414. .pa_start = 0x4a20c000,
  3415. .pa_end = 0x4a20c0ff,
  3416. .flags = ADDR_TYPE_RT
  3417. },
  3418. { }
  3419. };
  3420. /* l4_cfg -> emif_fw */
  3421. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3422. .master = &omap44xx_l4_cfg_hwmod,
  3423. .slave = &omap44xx_emif_fw_hwmod,
  3424. .clk = "l4_div_ck",
  3425. .addr = omap44xx_emif_fw_addrs,
  3426. .user = OCP_USER_MPU,
  3427. };
  3428. /* iva -> l3_instr */
  3429. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3430. .master = &omap44xx_iva_hwmod,
  3431. .slave = &omap44xx_l3_instr_hwmod,
  3432. .clk = "l3_div_ck",
  3433. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3434. };
  3435. /* l3_main_3 -> l3_instr */
  3436. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3437. .master = &omap44xx_l3_main_3_hwmod,
  3438. .slave = &omap44xx_l3_instr_hwmod,
  3439. .clk = "l3_div_ck",
  3440. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3441. };
  3442. /* ocp_wp_noc -> l3_instr */
  3443. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3444. .master = &omap44xx_ocp_wp_noc_hwmod,
  3445. .slave = &omap44xx_l3_instr_hwmod,
  3446. .clk = "l3_div_ck",
  3447. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3448. };
  3449. /* dsp -> l3_main_1 */
  3450. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3451. .master = &omap44xx_dsp_hwmod,
  3452. .slave = &omap44xx_l3_main_1_hwmod,
  3453. .clk = "l3_div_ck",
  3454. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3455. };
  3456. /* dss -> l3_main_1 */
  3457. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3458. .master = &omap44xx_dss_hwmod,
  3459. .slave = &omap44xx_l3_main_1_hwmod,
  3460. .clk = "l3_div_ck",
  3461. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3462. };
  3463. /* l3_main_2 -> l3_main_1 */
  3464. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3465. .master = &omap44xx_l3_main_2_hwmod,
  3466. .slave = &omap44xx_l3_main_1_hwmod,
  3467. .clk = "l3_div_ck",
  3468. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3469. };
  3470. /* l4_cfg -> l3_main_1 */
  3471. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3472. .master = &omap44xx_l4_cfg_hwmod,
  3473. .slave = &omap44xx_l3_main_1_hwmod,
  3474. .clk = "l4_div_ck",
  3475. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3476. };
  3477. /* mmc1 -> l3_main_1 */
  3478. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3479. .master = &omap44xx_mmc1_hwmod,
  3480. .slave = &omap44xx_l3_main_1_hwmod,
  3481. .clk = "l3_div_ck",
  3482. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3483. };
  3484. /* mmc2 -> l3_main_1 */
  3485. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3486. .master = &omap44xx_mmc2_hwmod,
  3487. .slave = &omap44xx_l3_main_1_hwmod,
  3488. .clk = "l3_div_ck",
  3489. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3490. };
  3491. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3492. {
  3493. .pa_start = 0x44000000,
  3494. .pa_end = 0x44000fff,
  3495. .flags = ADDR_TYPE_RT
  3496. },
  3497. { }
  3498. };
  3499. /* mpu -> l3_main_1 */
  3500. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3501. .master = &omap44xx_mpu_hwmod,
  3502. .slave = &omap44xx_l3_main_1_hwmod,
  3503. .clk = "l3_div_ck",
  3504. .addr = omap44xx_l3_main_1_addrs,
  3505. .user = OCP_USER_MPU,
  3506. };
  3507. /* c2c_target_fw -> l3_main_2 */
  3508. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3509. .master = &omap44xx_c2c_target_fw_hwmod,
  3510. .slave = &omap44xx_l3_main_2_hwmod,
  3511. .clk = "l3_div_ck",
  3512. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3513. };
  3514. /* debugss -> l3_main_2 */
  3515. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3516. .master = &omap44xx_debugss_hwmod,
  3517. .slave = &omap44xx_l3_main_2_hwmod,
  3518. .clk = "dbgclk_mux_ck",
  3519. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3520. };
  3521. /* dma_system -> l3_main_2 */
  3522. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3523. .master = &omap44xx_dma_system_hwmod,
  3524. .slave = &omap44xx_l3_main_2_hwmod,
  3525. .clk = "l3_div_ck",
  3526. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3527. };
  3528. /* fdif -> l3_main_2 */
  3529. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3530. .master = &omap44xx_fdif_hwmod,
  3531. .slave = &omap44xx_l3_main_2_hwmod,
  3532. .clk = "l3_div_ck",
  3533. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3534. };
  3535. /* gpu -> l3_main_2 */
  3536. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3537. .master = &omap44xx_gpu_hwmod,
  3538. .slave = &omap44xx_l3_main_2_hwmod,
  3539. .clk = "l3_div_ck",
  3540. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3541. };
  3542. /* hsi -> l3_main_2 */
  3543. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3544. .master = &omap44xx_hsi_hwmod,
  3545. .slave = &omap44xx_l3_main_2_hwmod,
  3546. .clk = "l3_div_ck",
  3547. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3548. };
  3549. /* ipu -> l3_main_2 */
  3550. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3551. .master = &omap44xx_ipu_hwmod,
  3552. .slave = &omap44xx_l3_main_2_hwmod,
  3553. .clk = "l3_div_ck",
  3554. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3555. };
  3556. /* iss -> l3_main_2 */
  3557. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3558. .master = &omap44xx_iss_hwmod,
  3559. .slave = &omap44xx_l3_main_2_hwmod,
  3560. .clk = "l3_div_ck",
  3561. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3562. };
  3563. /* iva -> l3_main_2 */
  3564. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3565. .master = &omap44xx_iva_hwmod,
  3566. .slave = &omap44xx_l3_main_2_hwmod,
  3567. .clk = "l3_div_ck",
  3568. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3569. };
  3570. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3571. {
  3572. .pa_start = 0x44800000,
  3573. .pa_end = 0x44801fff,
  3574. .flags = ADDR_TYPE_RT
  3575. },
  3576. { }
  3577. };
  3578. /* l3_main_1 -> l3_main_2 */
  3579. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3580. .master = &omap44xx_l3_main_1_hwmod,
  3581. .slave = &omap44xx_l3_main_2_hwmod,
  3582. .clk = "l3_div_ck",
  3583. .addr = omap44xx_l3_main_2_addrs,
  3584. .user = OCP_USER_MPU,
  3585. };
  3586. /* l4_cfg -> l3_main_2 */
  3587. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3588. .master = &omap44xx_l4_cfg_hwmod,
  3589. .slave = &omap44xx_l3_main_2_hwmod,
  3590. .clk = "l4_div_ck",
  3591. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3592. };
  3593. /* usb_host_fs -> l3_main_2 */
  3594. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
  3595. .master = &omap44xx_usb_host_fs_hwmod,
  3596. .slave = &omap44xx_l3_main_2_hwmod,
  3597. .clk = "l3_div_ck",
  3598. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3599. };
  3600. /* usb_host_hs -> l3_main_2 */
  3601. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3602. .master = &omap44xx_usb_host_hs_hwmod,
  3603. .slave = &omap44xx_l3_main_2_hwmod,
  3604. .clk = "l3_div_ck",
  3605. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3606. };
  3607. /* usb_otg_hs -> l3_main_2 */
  3608. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3609. .master = &omap44xx_usb_otg_hs_hwmod,
  3610. .slave = &omap44xx_l3_main_2_hwmod,
  3611. .clk = "l3_div_ck",
  3612. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3613. };
  3614. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3615. {
  3616. .pa_start = 0x45000000,
  3617. .pa_end = 0x45000fff,
  3618. .flags = ADDR_TYPE_RT
  3619. },
  3620. { }
  3621. };
  3622. /* l3_main_1 -> l3_main_3 */
  3623. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3624. .master = &omap44xx_l3_main_1_hwmod,
  3625. .slave = &omap44xx_l3_main_3_hwmod,
  3626. .clk = "l3_div_ck",
  3627. .addr = omap44xx_l3_main_3_addrs,
  3628. .user = OCP_USER_MPU,
  3629. };
  3630. /* l3_main_2 -> l3_main_3 */
  3631. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3632. .master = &omap44xx_l3_main_2_hwmod,
  3633. .slave = &omap44xx_l3_main_3_hwmod,
  3634. .clk = "l3_div_ck",
  3635. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3636. };
  3637. /* l4_cfg -> l3_main_3 */
  3638. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3639. .master = &omap44xx_l4_cfg_hwmod,
  3640. .slave = &omap44xx_l3_main_3_hwmod,
  3641. .clk = "l4_div_ck",
  3642. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3643. };
  3644. /* aess -> l4_abe */
  3645. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
  3646. .master = &omap44xx_aess_hwmod,
  3647. .slave = &omap44xx_l4_abe_hwmod,
  3648. .clk = "ocp_abe_iclk",
  3649. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3650. };
  3651. /* dsp -> l4_abe */
  3652. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3653. .master = &omap44xx_dsp_hwmod,
  3654. .slave = &omap44xx_l4_abe_hwmod,
  3655. .clk = "ocp_abe_iclk",
  3656. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3657. };
  3658. /* l3_main_1 -> l4_abe */
  3659. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3660. .master = &omap44xx_l3_main_1_hwmod,
  3661. .slave = &omap44xx_l4_abe_hwmod,
  3662. .clk = "l3_div_ck",
  3663. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3664. };
  3665. /* mpu -> l4_abe */
  3666. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3667. .master = &omap44xx_mpu_hwmod,
  3668. .slave = &omap44xx_l4_abe_hwmod,
  3669. .clk = "ocp_abe_iclk",
  3670. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3671. };
  3672. /* l3_main_1 -> l4_cfg */
  3673. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3674. .master = &omap44xx_l3_main_1_hwmod,
  3675. .slave = &omap44xx_l4_cfg_hwmod,
  3676. .clk = "l3_div_ck",
  3677. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3678. };
  3679. /* l3_main_2 -> l4_per */
  3680. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3681. .master = &omap44xx_l3_main_2_hwmod,
  3682. .slave = &omap44xx_l4_per_hwmod,
  3683. .clk = "l3_div_ck",
  3684. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3685. };
  3686. /* l4_cfg -> l4_wkup */
  3687. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3688. .master = &omap44xx_l4_cfg_hwmod,
  3689. .slave = &omap44xx_l4_wkup_hwmod,
  3690. .clk = "l4_div_ck",
  3691. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3692. };
  3693. /* mpu -> mpu_private */
  3694. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3695. .master = &omap44xx_mpu_hwmod,
  3696. .slave = &omap44xx_mpu_private_hwmod,
  3697. .clk = "l3_div_ck",
  3698. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3699. };
  3700. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3701. {
  3702. .pa_start = 0x4a102000,
  3703. .pa_end = 0x4a10207f,
  3704. .flags = ADDR_TYPE_RT
  3705. },
  3706. { }
  3707. };
  3708. /* l4_cfg -> ocp_wp_noc */
  3709. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3710. .master = &omap44xx_l4_cfg_hwmod,
  3711. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3712. .clk = "l4_div_ck",
  3713. .addr = omap44xx_ocp_wp_noc_addrs,
  3714. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3715. };
  3716. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3717. {
  3718. .pa_start = 0x401f1000,
  3719. .pa_end = 0x401f13ff,
  3720. .flags = ADDR_TYPE_RT
  3721. },
  3722. { }
  3723. };
  3724. /* l4_abe -> aess */
  3725. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
  3726. .master = &omap44xx_l4_abe_hwmod,
  3727. .slave = &omap44xx_aess_hwmod,
  3728. .clk = "ocp_abe_iclk",
  3729. .addr = omap44xx_aess_addrs,
  3730. .user = OCP_USER_MPU,
  3731. };
  3732. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3733. {
  3734. .pa_start = 0x490f1000,
  3735. .pa_end = 0x490f13ff,
  3736. .flags = ADDR_TYPE_RT
  3737. },
  3738. { }
  3739. };
  3740. /* l4_abe -> aess (dma) */
  3741. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
  3742. .master = &omap44xx_l4_abe_hwmod,
  3743. .slave = &omap44xx_aess_hwmod,
  3744. .clk = "ocp_abe_iclk",
  3745. .addr = omap44xx_aess_dma_addrs,
  3746. .user = OCP_USER_SDMA,
  3747. };
  3748. /* l3_main_2 -> c2c */
  3749. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3750. .master = &omap44xx_l3_main_2_hwmod,
  3751. .slave = &omap44xx_c2c_hwmod,
  3752. .clk = "l3_div_ck",
  3753. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3754. };
  3755. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3756. {
  3757. .pa_start = 0x4a304000,
  3758. .pa_end = 0x4a30401f,
  3759. .flags = ADDR_TYPE_RT
  3760. },
  3761. { }
  3762. };
  3763. /* l4_wkup -> counter_32k */
  3764. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3765. .master = &omap44xx_l4_wkup_hwmod,
  3766. .slave = &omap44xx_counter_32k_hwmod,
  3767. .clk = "l4_wkup_clk_mux_ck",
  3768. .addr = omap44xx_counter_32k_addrs,
  3769. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3770. };
  3771. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3772. {
  3773. .pa_start = 0x4a002000,
  3774. .pa_end = 0x4a0027ff,
  3775. .flags = ADDR_TYPE_RT
  3776. },
  3777. { }
  3778. };
  3779. /* l4_cfg -> ctrl_module_core */
  3780. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3781. .master = &omap44xx_l4_cfg_hwmod,
  3782. .slave = &omap44xx_ctrl_module_core_hwmod,
  3783. .clk = "l4_div_ck",
  3784. .addr = omap44xx_ctrl_module_core_addrs,
  3785. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3786. };
  3787. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3788. {
  3789. .pa_start = 0x4a100000,
  3790. .pa_end = 0x4a1007ff,
  3791. .flags = ADDR_TYPE_RT
  3792. },
  3793. { }
  3794. };
  3795. /* l4_cfg -> ctrl_module_pad_core */
  3796. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3797. .master = &omap44xx_l4_cfg_hwmod,
  3798. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3799. .clk = "l4_div_ck",
  3800. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3801. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3802. };
  3803. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3804. {
  3805. .pa_start = 0x4a30c000,
  3806. .pa_end = 0x4a30c7ff,
  3807. .flags = ADDR_TYPE_RT
  3808. },
  3809. { }
  3810. };
  3811. /* l4_wkup -> ctrl_module_wkup */
  3812. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3813. .master = &omap44xx_l4_wkup_hwmod,
  3814. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3815. .clk = "l4_wkup_clk_mux_ck",
  3816. .addr = omap44xx_ctrl_module_wkup_addrs,
  3817. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3818. };
  3819. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3820. {
  3821. .pa_start = 0x4a31e000,
  3822. .pa_end = 0x4a31e7ff,
  3823. .flags = ADDR_TYPE_RT
  3824. },
  3825. { }
  3826. };
  3827. /* l4_wkup -> ctrl_module_pad_wkup */
  3828. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3829. .master = &omap44xx_l4_wkup_hwmod,
  3830. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3831. .clk = "l4_wkup_clk_mux_ck",
  3832. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3833. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3834. };
  3835. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3836. {
  3837. .pa_start = 0x54160000,
  3838. .pa_end = 0x54167fff,
  3839. .flags = ADDR_TYPE_RT
  3840. },
  3841. { }
  3842. };
  3843. /* l3_instr -> debugss */
  3844. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3845. .master = &omap44xx_l3_instr_hwmod,
  3846. .slave = &omap44xx_debugss_hwmod,
  3847. .clk = "l3_div_ck",
  3848. .addr = omap44xx_debugss_addrs,
  3849. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3850. };
  3851. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3852. {
  3853. .pa_start = 0x4a056000,
  3854. .pa_end = 0x4a056fff,
  3855. .flags = ADDR_TYPE_RT
  3856. },
  3857. { }
  3858. };
  3859. /* l4_cfg -> dma_system */
  3860. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3861. .master = &omap44xx_l4_cfg_hwmod,
  3862. .slave = &omap44xx_dma_system_hwmod,
  3863. .clk = "l4_div_ck",
  3864. .addr = omap44xx_dma_system_addrs,
  3865. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3866. };
  3867. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3868. {
  3869. .name = "mpu",
  3870. .pa_start = 0x4012e000,
  3871. .pa_end = 0x4012e07f,
  3872. .flags = ADDR_TYPE_RT
  3873. },
  3874. { }
  3875. };
  3876. /* l4_abe -> dmic */
  3877. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3878. .master = &omap44xx_l4_abe_hwmod,
  3879. .slave = &omap44xx_dmic_hwmod,
  3880. .clk = "ocp_abe_iclk",
  3881. .addr = omap44xx_dmic_addrs,
  3882. .user = OCP_USER_MPU,
  3883. };
  3884. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3885. {
  3886. .name = "dma",
  3887. .pa_start = 0x4902e000,
  3888. .pa_end = 0x4902e07f,
  3889. .flags = ADDR_TYPE_RT
  3890. },
  3891. { }
  3892. };
  3893. /* l4_abe -> dmic (dma) */
  3894. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3895. .master = &omap44xx_l4_abe_hwmod,
  3896. .slave = &omap44xx_dmic_hwmod,
  3897. .clk = "ocp_abe_iclk",
  3898. .addr = omap44xx_dmic_dma_addrs,
  3899. .user = OCP_USER_SDMA,
  3900. };
  3901. /* dsp -> iva */
  3902. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3903. .master = &omap44xx_dsp_hwmod,
  3904. .slave = &omap44xx_iva_hwmod,
  3905. .clk = "dpll_iva_m5x2_ck",
  3906. .user = OCP_USER_DSP,
  3907. };
  3908. /* dsp -> sl2if */
  3909. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
  3910. .master = &omap44xx_dsp_hwmod,
  3911. .slave = &omap44xx_sl2if_hwmod,
  3912. .clk = "dpll_iva_m5x2_ck",
  3913. .user = OCP_USER_DSP,
  3914. };
  3915. /* l4_cfg -> dsp */
  3916. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3917. .master = &omap44xx_l4_cfg_hwmod,
  3918. .slave = &omap44xx_dsp_hwmod,
  3919. .clk = "l4_div_ck",
  3920. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3921. };
  3922. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3923. {
  3924. .pa_start = 0x58000000,
  3925. .pa_end = 0x5800007f,
  3926. .flags = ADDR_TYPE_RT
  3927. },
  3928. { }
  3929. };
  3930. /* l3_main_2 -> dss */
  3931. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3932. .master = &omap44xx_l3_main_2_hwmod,
  3933. .slave = &omap44xx_dss_hwmod,
  3934. .clk = "dss_fck",
  3935. .addr = omap44xx_dss_dma_addrs,
  3936. .user = OCP_USER_SDMA,
  3937. };
  3938. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3939. {
  3940. .pa_start = 0x48040000,
  3941. .pa_end = 0x4804007f,
  3942. .flags = ADDR_TYPE_RT
  3943. },
  3944. { }
  3945. };
  3946. /* l4_per -> dss */
  3947. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3948. .master = &omap44xx_l4_per_hwmod,
  3949. .slave = &omap44xx_dss_hwmod,
  3950. .clk = "l4_div_ck",
  3951. .addr = omap44xx_dss_addrs,
  3952. .user = OCP_USER_MPU,
  3953. };
  3954. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3955. {
  3956. .pa_start = 0x58001000,
  3957. .pa_end = 0x58001fff,
  3958. .flags = ADDR_TYPE_RT
  3959. },
  3960. { }
  3961. };
  3962. /* l3_main_2 -> dss_dispc */
  3963. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3964. .master = &omap44xx_l3_main_2_hwmod,
  3965. .slave = &omap44xx_dss_dispc_hwmod,
  3966. .clk = "dss_fck",
  3967. .addr = omap44xx_dss_dispc_dma_addrs,
  3968. .user = OCP_USER_SDMA,
  3969. };
  3970. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3971. {
  3972. .pa_start = 0x48041000,
  3973. .pa_end = 0x48041fff,
  3974. .flags = ADDR_TYPE_RT
  3975. },
  3976. { }
  3977. };
  3978. /* l4_per -> dss_dispc */
  3979. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  3980. .master = &omap44xx_l4_per_hwmod,
  3981. .slave = &omap44xx_dss_dispc_hwmod,
  3982. .clk = "l4_div_ck",
  3983. .addr = omap44xx_dss_dispc_addrs,
  3984. .user = OCP_USER_MPU,
  3985. };
  3986. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  3987. {
  3988. .pa_start = 0x58004000,
  3989. .pa_end = 0x580041ff,
  3990. .flags = ADDR_TYPE_RT
  3991. },
  3992. { }
  3993. };
  3994. /* l3_main_2 -> dss_dsi1 */
  3995. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  3996. .master = &omap44xx_l3_main_2_hwmod,
  3997. .slave = &omap44xx_dss_dsi1_hwmod,
  3998. .clk = "dss_fck",
  3999. .addr = omap44xx_dss_dsi1_dma_addrs,
  4000. .user = OCP_USER_SDMA,
  4001. };
  4002. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  4003. {
  4004. .pa_start = 0x48044000,
  4005. .pa_end = 0x480441ff,
  4006. .flags = ADDR_TYPE_RT
  4007. },
  4008. { }
  4009. };
  4010. /* l4_per -> dss_dsi1 */
  4011. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  4012. .master = &omap44xx_l4_per_hwmod,
  4013. .slave = &omap44xx_dss_dsi1_hwmod,
  4014. .clk = "l4_div_ck",
  4015. .addr = omap44xx_dss_dsi1_addrs,
  4016. .user = OCP_USER_MPU,
  4017. };
  4018. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  4019. {
  4020. .pa_start = 0x58005000,
  4021. .pa_end = 0x580051ff,
  4022. .flags = ADDR_TYPE_RT
  4023. },
  4024. { }
  4025. };
  4026. /* l3_main_2 -> dss_dsi2 */
  4027. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  4028. .master = &omap44xx_l3_main_2_hwmod,
  4029. .slave = &omap44xx_dss_dsi2_hwmod,
  4030. .clk = "dss_fck",
  4031. .addr = omap44xx_dss_dsi2_dma_addrs,
  4032. .user = OCP_USER_SDMA,
  4033. };
  4034. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  4035. {
  4036. .pa_start = 0x48045000,
  4037. .pa_end = 0x480451ff,
  4038. .flags = ADDR_TYPE_RT
  4039. },
  4040. { }
  4041. };
  4042. /* l4_per -> dss_dsi2 */
  4043. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  4044. .master = &omap44xx_l4_per_hwmod,
  4045. .slave = &omap44xx_dss_dsi2_hwmod,
  4046. .clk = "l4_div_ck",
  4047. .addr = omap44xx_dss_dsi2_addrs,
  4048. .user = OCP_USER_MPU,
  4049. };
  4050. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  4051. {
  4052. .pa_start = 0x58006000,
  4053. .pa_end = 0x58006fff,
  4054. .flags = ADDR_TYPE_RT
  4055. },
  4056. { }
  4057. };
  4058. /* l3_main_2 -> dss_hdmi */
  4059. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  4060. .master = &omap44xx_l3_main_2_hwmod,
  4061. .slave = &omap44xx_dss_hdmi_hwmod,
  4062. .clk = "dss_fck",
  4063. .addr = omap44xx_dss_hdmi_dma_addrs,
  4064. .user = OCP_USER_SDMA,
  4065. };
  4066. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  4067. {
  4068. .pa_start = 0x48046000,
  4069. .pa_end = 0x48046fff,
  4070. .flags = ADDR_TYPE_RT
  4071. },
  4072. { }
  4073. };
  4074. /* l4_per -> dss_hdmi */
  4075. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  4076. .master = &omap44xx_l4_per_hwmod,
  4077. .slave = &omap44xx_dss_hdmi_hwmod,
  4078. .clk = "l4_div_ck",
  4079. .addr = omap44xx_dss_hdmi_addrs,
  4080. .user = OCP_USER_MPU,
  4081. };
  4082. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  4083. {
  4084. .pa_start = 0x58002000,
  4085. .pa_end = 0x580020ff,
  4086. .flags = ADDR_TYPE_RT
  4087. },
  4088. { }
  4089. };
  4090. /* l3_main_2 -> dss_rfbi */
  4091. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  4092. .master = &omap44xx_l3_main_2_hwmod,
  4093. .slave = &omap44xx_dss_rfbi_hwmod,
  4094. .clk = "dss_fck",
  4095. .addr = omap44xx_dss_rfbi_dma_addrs,
  4096. .user = OCP_USER_SDMA,
  4097. };
  4098. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  4099. {
  4100. .pa_start = 0x48042000,
  4101. .pa_end = 0x480420ff,
  4102. .flags = ADDR_TYPE_RT
  4103. },
  4104. { }
  4105. };
  4106. /* l4_per -> dss_rfbi */
  4107. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  4108. .master = &omap44xx_l4_per_hwmod,
  4109. .slave = &omap44xx_dss_rfbi_hwmod,
  4110. .clk = "l4_div_ck",
  4111. .addr = omap44xx_dss_rfbi_addrs,
  4112. .user = OCP_USER_MPU,
  4113. };
  4114. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  4115. {
  4116. .pa_start = 0x58003000,
  4117. .pa_end = 0x580030ff,
  4118. .flags = ADDR_TYPE_RT
  4119. },
  4120. { }
  4121. };
  4122. /* l3_main_2 -> dss_venc */
  4123. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  4124. .master = &omap44xx_l3_main_2_hwmod,
  4125. .slave = &omap44xx_dss_venc_hwmod,
  4126. .clk = "dss_fck",
  4127. .addr = omap44xx_dss_venc_dma_addrs,
  4128. .user = OCP_USER_SDMA,
  4129. };
  4130. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  4131. {
  4132. .pa_start = 0x48043000,
  4133. .pa_end = 0x480430ff,
  4134. .flags = ADDR_TYPE_RT
  4135. },
  4136. { }
  4137. };
  4138. /* l4_per -> dss_venc */
  4139. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  4140. .master = &omap44xx_l4_per_hwmod,
  4141. .slave = &omap44xx_dss_venc_hwmod,
  4142. .clk = "l4_div_ck",
  4143. .addr = omap44xx_dss_venc_addrs,
  4144. .user = OCP_USER_MPU,
  4145. };
  4146. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  4147. {
  4148. .pa_start = 0x48078000,
  4149. .pa_end = 0x48078fff,
  4150. .flags = ADDR_TYPE_RT
  4151. },
  4152. { }
  4153. };
  4154. /* l4_per -> elm */
  4155. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  4156. .master = &omap44xx_l4_per_hwmod,
  4157. .slave = &omap44xx_elm_hwmod,
  4158. .clk = "l4_div_ck",
  4159. .addr = omap44xx_elm_addrs,
  4160. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4161. };
  4162. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  4163. {
  4164. .pa_start = 0x4c000000,
  4165. .pa_end = 0x4c0000ff,
  4166. .flags = ADDR_TYPE_RT
  4167. },
  4168. { }
  4169. };
  4170. /* emif_fw -> emif1 */
  4171. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  4172. .master = &omap44xx_emif_fw_hwmod,
  4173. .slave = &omap44xx_emif1_hwmod,
  4174. .clk = "l3_div_ck",
  4175. .addr = omap44xx_emif1_addrs,
  4176. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4177. };
  4178. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  4179. {
  4180. .pa_start = 0x4d000000,
  4181. .pa_end = 0x4d0000ff,
  4182. .flags = ADDR_TYPE_RT
  4183. },
  4184. { }
  4185. };
  4186. /* emif_fw -> emif2 */
  4187. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  4188. .master = &omap44xx_emif_fw_hwmod,
  4189. .slave = &omap44xx_emif2_hwmod,
  4190. .clk = "l3_div_ck",
  4191. .addr = omap44xx_emif2_addrs,
  4192. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4193. };
  4194. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4195. {
  4196. .pa_start = 0x4a10a000,
  4197. .pa_end = 0x4a10a1ff,
  4198. .flags = ADDR_TYPE_RT
  4199. },
  4200. { }
  4201. };
  4202. /* l4_cfg -> fdif */
  4203. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4204. .master = &omap44xx_l4_cfg_hwmod,
  4205. .slave = &omap44xx_fdif_hwmod,
  4206. .clk = "l4_div_ck",
  4207. .addr = omap44xx_fdif_addrs,
  4208. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4209. };
  4210. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4211. {
  4212. .pa_start = 0x4a310000,
  4213. .pa_end = 0x4a3101ff,
  4214. .flags = ADDR_TYPE_RT
  4215. },
  4216. { }
  4217. };
  4218. /* l4_wkup -> gpio1 */
  4219. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4220. .master = &omap44xx_l4_wkup_hwmod,
  4221. .slave = &omap44xx_gpio1_hwmod,
  4222. .clk = "l4_wkup_clk_mux_ck",
  4223. .addr = omap44xx_gpio1_addrs,
  4224. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4225. };
  4226. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4227. {
  4228. .pa_start = 0x48055000,
  4229. .pa_end = 0x480551ff,
  4230. .flags = ADDR_TYPE_RT
  4231. },
  4232. { }
  4233. };
  4234. /* l4_per -> gpio2 */
  4235. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4236. .master = &omap44xx_l4_per_hwmod,
  4237. .slave = &omap44xx_gpio2_hwmod,
  4238. .clk = "l4_div_ck",
  4239. .addr = omap44xx_gpio2_addrs,
  4240. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4241. };
  4242. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4243. {
  4244. .pa_start = 0x48057000,
  4245. .pa_end = 0x480571ff,
  4246. .flags = ADDR_TYPE_RT
  4247. },
  4248. { }
  4249. };
  4250. /* l4_per -> gpio3 */
  4251. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4252. .master = &omap44xx_l4_per_hwmod,
  4253. .slave = &omap44xx_gpio3_hwmod,
  4254. .clk = "l4_div_ck",
  4255. .addr = omap44xx_gpio3_addrs,
  4256. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4257. };
  4258. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4259. {
  4260. .pa_start = 0x48059000,
  4261. .pa_end = 0x480591ff,
  4262. .flags = ADDR_TYPE_RT
  4263. },
  4264. { }
  4265. };
  4266. /* l4_per -> gpio4 */
  4267. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4268. .master = &omap44xx_l4_per_hwmod,
  4269. .slave = &omap44xx_gpio4_hwmod,
  4270. .clk = "l4_div_ck",
  4271. .addr = omap44xx_gpio4_addrs,
  4272. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4273. };
  4274. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4275. {
  4276. .pa_start = 0x4805b000,
  4277. .pa_end = 0x4805b1ff,
  4278. .flags = ADDR_TYPE_RT
  4279. },
  4280. { }
  4281. };
  4282. /* l4_per -> gpio5 */
  4283. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4284. .master = &omap44xx_l4_per_hwmod,
  4285. .slave = &omap44xx_gpio5_hwmod,
  4286. .clk = "l4_div_ck",
  4287. .addr = omap44xx_gpio5_addrs,
  4288. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4289. };
  4290. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4291. {
  4292. .pa_start = 0x4805d000,
  4293. .pa_end = 0x4805d1ff,
  4294. .flags = ADDR_TYPE_RT
  4295. },
  4296. { }
  4297. };
  4298. /* l4_per -> gpio6 */
  4299. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4300. .master = &omap44xx_l4_per_hwmod,
  4301. .slave = &omap44xx_gpio6_hwmod,
  4302. .clk = "l4_div_ck",
  4303. .addr = omap44xx_gpio6_addrs,
  4304. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4305. };
  4306. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4307. {
  4308. .pa_start = 0x50000000,
  4309. .pa_end = 0x500003ff,
  4310. .flags = ADDR_TYPE_RT
  4311. },
  4312. { }
  4313. };
  4314. /* l3_main_2 -> gpmc */
  4315. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4316. .master = &omap44xx_l3_main_2_hwmod,
  4317. .slave = &omap44xx_gpmc_hwmod,
  4318. .clk = "l3_div_ck",
  4319. .addr = omap44xx_gpmc_addrs,
  4320. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4321. };
  4322. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4323. {
  4324. .pa_start = 0x56000000,
  4325. .pa_end = 0x5600ffff,
  4326. .flags = ADDR_TYPE_RT
  4327. },
  4328. { }
  4329. };
  4330. /* l3_main_2 -> gpu */
  4331. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4332. .master = &omap44xx_l3_main_2_hwmod,
  4333. .slave = &omap44xx_gpu_hwmod,
  4334. .clk = "l3_div_ck",
  4335. .addr = omap44xx_gpu_addrs,
  4336. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4337. };
  4338. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4339. {
  4340. .pa_start = 0x480b2000,
  4341. .pa_end = 0x480b201f,
  4342. .flags = ADDR_TYPE_RT
  4343. },
  4344. { }
  4345. };
  4346. /* l4_per -> hdq1w */
  4347. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4348. .master = &omap44xx_l4_per_hwmod,
  4349. .slave = &omap44xx_hdq1w_hwmod,
  4350. .clk = "l4_div_ck",
  4351. .addr = omap44xx_hdq1w_addrs,
  4352. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4353. };
  4354. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4355. {
  4356. .pa_start = 0x4a058000,
  4357. .pa_end = 0x4a05bfff,
  4358. .flags = ADDR_TYPE_RT
  4359. },
  4360. { }
  4361. };
  4362. /* l4_cfg -> hsi */
  4363. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4364. .master = &omap44xx_l4_cfg_hwmod,
  4365. .slave = &omap44xx_hsi_hwmod,
  4366. .clk = "l4_div_ck",
  4367. .addr = omap44xx_hsi_addrs,
  4368. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4369. };
  4370. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4371. {
  4372. .pa_start = 0x48070000,
  4373. .pa_end = 0x480700ff,
  4374. .flags = ADDR_TYPE_RT
  4375. },
  4376. { }
  4377. };
  4378. /* l4_per -> i2c1 */
  4379. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4380. .master = &omap44xx_l4_per_hwmod,
  4381. .slave = &omap44xx_i2c1_hwmod,
  4382. .clk = "l4_div_ck",
  4383. .addr = omap44xx_i2c1_addrs,
  4384. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4385. };
  4386. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4387. {
  4388. .pa_start = 0x48072000,
  4389. .pa_end = 0x480720ff,
  4390. .flags = ADDR_TYPE_RT
  4391. },
  4392. { }
  4393. };
  4394. /* l4_per -> i2c2 */
  4395. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4396. .master = &omap44xx_l4_per_hwmod,
  4397. .slave = &omap44xx_i2c2_hwmod,
  4398. .clk = "l4_div_ck",
  4399. .addr = omap44xx_i2c2_addrs,
  4400. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4401. };
  4402. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4403. {
  4404. .pa_start = 0x48060000,
  4405. .pa_end = 0x480600ff,
  4406. .flags = ADDR_TYPE_RT
  4407. },
  4408. { }
  4409. };
  4410. /* l4_per -> i2c3 */
  4411. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4412. .master = &omap44xx_l4_per_hwmod,
  4413. .slave = &omap44xx_i2c3_hwmod,
  4414. .clk = "l4_div_ck",
  4415. .addr = omap44xx_i2c3_addrs,
  4416. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4417. };
  4418. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4419. {
  4420. .pa_start = 0x48350000,
  4421. .pa_end = 0x483500ff,
  4422. .flags = ADDR_TYPE_RT
  4423. },
  4424. { }
  4425. };
  4426. /* l4_per -> i2c4 */
  4427. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4428. .master = &omap44xx_l4_per_hwmod,
  4429. .slave = &omap44xx_i2c4_hwmod,
  4430. .clk = "l4_div_ck",
  4431. .addr = omap44xx_i2c4_addrs,
  4432. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4433. };
  4434. /* l3_main_2 -> ipu */
  4435. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4436. .master = &omap44xx_l3_main_2_hwmod,
  4437. .slave = &omap44xx_ipu_hwmod,
  4438. .clk = "l3_div_ck",
  4439. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4440. };
  4441. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4442. {
  4443. .pa_start = 0x52000000,
  4444. .pa_end = 0x520000ff,
  4445. .flags = ADDR_TYPE_RT
  4446. },
  4447. { }
  4448. };
  4449. /* l3_main_2 -> iss */
  4450. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4451. .master = &omap44xx_l3_main_2_hwmod,
  4452. .slave = &omap44xx_iss_hwmod,
  4453. .clk = "l3_div_ck",
  4454. .addr = omap44xx_iss_addrs,
  4455. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4456. };
  4457. /* iva -> sl2if */
  4458. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
  4459. .master = &omap44xx_iva_hwmod,
  4460. .slave = &omap44xx_sl2if_hwmod,
  4461. .clk = "dpll_iva_m5x2_ck",
  4462. .user = OCP_USER_IVA,
  4463. };
  4464. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4465. {
  4466. .pa_start = 0x5a000000,
  4467. .pa_end = 0x5a07ffff,
  4468. .flags = ADDR_TYPE_RT
  4469. },
  4470. { }
  4471. };
  4472. /* l3_main_2 -> iva */
  4473. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4474. .master = &omap44xx_l3_main_2_hwmod,
  4475. .slave = &omap44xx_iva_hwmod,
  4476. .clk = "l3_div_ck",
  4477. .addr = omap44xx_iva_addrs,
  4478. .user = OCP_USER_MPU,
  4479. };
  4480. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4481. {
  4482. .pa_start = 0x4a31c000,
  4483. .pa_end = 0x4a31c07f,
  4484. .flags = ADDR_TYPE_RT
  4485. },
  4486. { }
  4487. };
  4488. /* l4_wkup -> kbd */
  4489. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4490. .master = &omap44xx_l4_wkup_hwmod,
  4491. .slave = &omap44xx_kbd_hwmod,
  4492. .clk = "l4_wkup_clk_mux_ck",
  4493. .addr = omap44xx_kbd_addrs,
  4494. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4495. };
  4496. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4497. {
  4498. .pa_start = 0x4a0f4000,
  4499. .pa_end = 0x4a0f41ff,
  4500. .flags = ADDR_TYPE_RT
  4501. },
  4502. { }
  4503. };
  4504. /* l4_cfg -> mailbox */
  4505. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4506. .master = &omap44xx_l4_cfg_hwmod,
  4507. .slave = &omap44xx_mailbox_hwmod,
  4508. .clk = "l4_div_ck",
  4509. .addr = omap44xx_mailbox_addrs,
  4510. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4511. };
  4512. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4513. {
  4514. .pa_start = 0x40128000,
  4515. .pa_end = 0x401283ff,
  4516. .flags = ADDR_TYPE_RT
  4517. },
  4518. { }
  4519. };
  4520. /* l4_abe -> mcasp */
  4521. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4522. .master = &omap44xx_l4_abe_hwmod,
  4523. .slave = &omap44xx_mcasp_hwmod,
  4524. .clk = "ocp_abe_iclk",
  4525. .addr = omap44xx_mcasp_addrs,
  4526. .user = OCP_USER_MPU,
  4527. };
  4528. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4529. {
  4530. .pa_start = 0x49028000,
  4531. .pa_end = 0x490283ff,
  4532. .flags = ADDR_TYPE_RT
  4533. },
  4534. { }
  4535. };
  4536. /* l4_abe -> mcasp (dma) */
  4537. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4538. .master = &omap44xx_l4_abe_hwmod,
  4539. .slave = &omap44xx_mcasp_hwmod,
  4540. .clk = "ocp_abe_iclk",
  4541. .addr = omap44xx_mcasp_dma_addrs,
  4542. .user = OCP_USER_SDMA,
  4543. };
  4544. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4545. {
  4546. .name = "mpu",
  4547. .pa_start = 0x40122000,
  4548. .pa_end = 0x401220ff,
  4549. .flags = ADDR_TYPE_RT
  4550. },
  4551. { }
  4552. };
  4553. /* l4_abe -> mcbsp1 */
  4554. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4555. .master = &omap44xx_l4_abe_hwmod,
  4556. .slave = &omap44xx_mcbsp1_hwmod,
  4557. .clk = "ocp_abe_iclk",
  4558. .addr = omap44xx_mcbsp1_addrs,
  4559. .user = OCP_USER_MPU,
  4560. };
  4561. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4562. {
  4563. .name = "dma",
  4564. .pa_start = 0x49022000,
  4565. .pa_end = 0x490220ff,
  4566. .flags = ADDR_TYPE_RT
  4567. },
  4568. { }
  4569. };
  4570. /* l4_abe -> mcbsp1 (dma) */
  4571. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4572. .master = &omap44xx_l4_abe_hwmod,
  4573. .slave = &omap44xx_mcbsp1_hwmod,
  4574. .clk = "ocp_abe_iclk",
  4575. .addr = omap44xx_mcbsp1_dma_addrs,
  4576. .user = OCP_USER_SDMA,
  4577. };
  4578. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4579. {
  4580. .name = "mpu",
  4581. .pa_start = 0x40124000,
  4582. .pa_end = 0x401240ff,
  4583. .flags = ADDR_TYPE_RT
  4584. },
  4585. { }
  4586. };
  4587. /* l4_abe -> mcbsp2 */
  4588. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4589. .master = &omap44xx_l4_abe_hwmod,
  4590. .slave = &omap44xx_mcbsp2_hwmod,
  4591. .clk = "ocp_abe_iclk",
  4592. .addr = omap44xx_mcbsp2_addrs,
  4593. .user = OCP_USER_MPU,
  4594. };
  4595. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4596. {
  4597. .name = "dma",
  4598. .pa_start = 0x49024000,
  4599. .pa_end = 0x490240ff,
  4600. .flags = ADDR_TYPE_RT
  4601. },
  4602. { }
  4603. };
  4604. /* l4_abe -> mcbsp2 (dma) */
  4605. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4606. .master = &omap44xx_l4_abe_hwmod,
  4607. .slave = &omap44xx_mcbsp2_hwmod,
  4608. .clk = "ocp_abe_iclk",
  4609. .addr = omap44xx_mcbsp2_dma_addrs,
  4610. .user = OCP_USER_SDMA,
  4611. };
  4612. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4613. {
  4614. .name = "mpu",
  4615. .pa_start = 0x40126000,
  4616. .pa_end = 0x401260ff,
  4617. .flags = ADDR_TYPE_RT
  4618. },
  4619. { }
  4620. };
  4621. /* l4_abe -> mcbsp3 */
  4622. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4623. .master = &omap44xx_l4_abe_hwmod,
  4624. .slave = &omap44xx_mcbsp3_hwmod,
  4625. .clk = "ocp_abe_iclk",
  4626. .addr = omap44xx_mcbsp3_addrs,
  4627. .user = OCP_USER_MPU,
  4628. };
  4629. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4630. {
  4631. .name = "dma",
  4632. .pa_start = 0x49026000,
  4633. .pa_end = 0x490260ff,
  4634. .flags = ADDR_TYPE_RT
  4635. },
  4636. { }
  4637. };
  4638. /* l4_abe -> mcbsp3 (dma) */
  4639. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4640. .master = &omap44xx_l4_abe_hwmod,
  4641. .slave = &omap44xx_mcbsp3_hwmod,
  4642. .clk = "ocp_abe_iclk",
  4643. .addr = omap44xx_mcbsp3_dma_addrs,
  4644. .user = OCP_USER_SDMA,
  4645. };
  4646. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4647. {
  4648. .pa_start = 0x48096000,
  4649. .pa_end = 0x480960ff,
  4650. .flags = ADDR_TYPE_RT
  4651. },
  4652. { }
  4653. };
  4654. /* l4_per -> mcbsp4 */
  4655. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4656. .master = &omap44xx_l4_per_hwmod,
  4657. .slave = &omap44xx_mcbsp4_hwmod,
  4658. .clk = "l4_div_ck",
  4659. .addr = omap44xx_mcbsp4_addrs,
  4660. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4661. };
  4662. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4663. {
  4664. .pa_start = 0x40132000,
  4665. .pa_end = 0x4013207f,
  4666. .flags = ADDR_TYPE_RT
  4667. },
  4668. { }
  4669. };
  4670. /* l4_abe -> mcpdm */
  4671. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4672. .master = &omap44xx_l4_abe_hwmod,
  4673. .slave = &omap44xx_mcpdm_hwmod,
  4674. .clk = "ocp_abe_iclk",
  4675. .addr = omap44xx_mcpdm_addrs,
  4676. .user = OCP_USER_MPU,
  4677. };
  4678. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4679. {
  4680. .pa_start = 0x49032000,
  4681. .pa_end = 0x4903207f,
  4682. .flags = ADDR_TYPE_RT
  4683. },
  4684. { }
  4685. };
  4686. /* l4_abe -> mcpdm (dma) */
  4687. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4688. .master = &omap44xx_l4_abe_hwmod,
  4689. .slave = &omap44xx_mcpdm_hwmod,
  4690. .clk = "ocp_abe_iclk",
  4691. .addr = omap44xx_mcpdm_dma_addrs,
  4692. .user = OCP_USER_SDMA,
  4693. };
  4694. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4695. {
  4696. .pa_start = 0x48098000,
  4697. .pa_end = 0x480981ff,
  4698. .flags = ADDR_TYPE_RT
  4699. },
  4700. { }
  4701. };
  4702. /* l4_per -> mcspi1 */
  4703. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4704. .master = &omap44xx_l4_per_hwmod,
  4705. .slave = &omap44xx_mcspi1_hwmod,
  4706. .clk = "l4_div_ck",
  4707. .addr = omap44xx_mcspi1_addrs,
  4708. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4709. };
  4710. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4711. {
  4712. .pa_start = 0x4809a000,
  4713. .pa_end = 0x4809a1ff,
  4714. .flags = ADDR_TYPE_RT
  4715. },
  4716. { }
  4717. };
  4718. /* l4_per -> mcspi2 */
  4719. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4720. .master = &omap44xx_l4_per_hwmod,
  4721. .slave = &omap44xx_mcspi2_hwmod,
  4722. .clk = "l4_div_ck",
  4723. .addr = omap44xx_mcspi2_addrs,
  4724. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4725. };
  4726. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4727. {
  4728. .pa_start = 0x480b8000,
  4729. .pa_end = 0x480b81ff,
  4730. .flags = ADDR_TYPE_RT
  4731. },
  4732. { }
  4733. };
  4734. /* l4_per -> mcspi3 */
  4735. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4736. .master = &omap44xx_l4_per_hwmod,
  4737. .slave = &omap44xx_mcspi3_hwmod,
  4738. .clk = "l4_div_ck",
  4739. .addr = omap44xx_mcspi3_addrs,
  4740. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4741. };
  4742. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4743. {
  4744. .pa_start = 0x480ba000,
  4745. .pa_end = 0x480ba1ff,
  4746. .flags = ADDR_TYPE_RT
  4747. },
  4748. { }
  4749. };
  4750. /* l4_per -> mcspi4 */
  4751. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4752. .master = &omap44xx_l4_per_hwmod,
  4753. .slave = &omap44xx_mcspi4_hwmod,
  4754. .clk = "l4_div_ck",
  4755. .addr = omap44xx_mcspi4_addrs,
  4756. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4757. };
  4758. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4759. {
  4760. .pa_start = 0x4809c000,
  4761. .pa_end = 0x4809c3ff,
  4762. .flags = ADDR_TYPE_RT
  4763. },
  4764. { }
  4765. };
  4766. /* l4_per -> mmc1 */
  4767. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4768. .master = &omap44xx_l4_per_hwmod,
  4769. .slave = &omap44xx_mmc1_hwmod,
  4770. .clk = "l4_div_ck",
  4771. .addr = omap44xx_mmc1_addrs,
  4772. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4773. };
  4774. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4775. {
  4776. .pa_start = 0x480b4000,
  4777. .pa_end = 0x480b43ff,
  4778. .flags = ADDR_TYPE_RT
  4779. },
  4780. { }
  4781. };
  4782. /* l4_per -> mmc2 */
  4783. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4784. .master = &omap44xx_l4_per_hwmod,
  4785. .slave = &omap44xx_mmc2_hwmod,
  4786. .clk = "l4_div_ck",
  4787. .addr = omap44xx_mmc2_addrs,
  4788. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4789. };
  4790. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4791. {
  4792. .pa_start = 0x480ad000,
  4793. .pa_end = 0x480ad3ff,
  4794. .flags = ADDR_TYPE_RT
  4795. },
  4796. { }
  4797. };
  4798. /* l4_per -> mmc3 */
  4799. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4800. .master = &omap44xx_l4_per_hwmod,
  4801. .slave = &omap44xx_mmc3_hwmod,
  4802. .clk = "l4_div_ck",
  4803. .addr = omap44xx_mmc3_addrs,
  4804. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4805. };
  4806. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4807. {
  4808. .pa_start = 0x480d1000,
  4809. .pa_end = 0x480d13ff,
  4810. .flags = ADDR_TYPE_RT
  4811. },
  4812. { }
  4813. };
  4814. /* l4_per -> mmc4 */
  4815. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4816. .master = &omap44xx_l4_per_hwmod,
  4817. .slave = &omap44xx_mmc4_hwmod,
  4818. .clk = "l4_div_ck",
  4819. .addr = omap44xx_mmc4_addrs,
  4820. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4821. };
  4822. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4823. {
  4824. .pa_start = 0x480d5000,
  4825. .pa_end = 0x480d53ff,
  4826. .flags = ADDR_TYPE_RT
  4827. },
  4828. { }
  4829. };
  4830. /* l4_per -> mmc5 */
  4831. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4832. .master = &omap44xx_l4_per_hwmod,
  4833. .slave = &omap44xx_mmc5_hwmod,
  4834. .clk = "l4_div_ck",
  4835. .addr = omap44xx_mmc5_addrs,
  4836. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4837. };
  4838. /* l3_main_2 -> ocmc_ram */
  4839. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4840. .master = &omap44xx_l3_main_2_hwmod,
  4841. .slave = &omap44xx_ocmc_ram_hwmod,
  4842. .clk = "l3_div_ck",
  4843. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4844. };
  4845. static struct omap_hwmod_addr_space omap44xx_ocp2scp_usb_phy_addrs[] = {
  4846. {
  4847. .pa_start = 0x4a0ad000,
  4848. .pa_end = 0x4a0ad01f,
  4849. .flags = ADDR_TYPE_RT
  4850. },
  4851. { }
  4852. };
  4853. /* l4_cfg -> ocp2scp_usb_phy */
  4854. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4855. .master = &omap44xx_l4_cfg_hwmod,
  4856. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4857. .clk = "l4_div_ck",
  4858. .addr = omap44xx_ocp2scp_usb_phy_addrs,
  4859. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4860. };
  4861. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4862. {
  4863. .pa_start = 0x48243000,
  4864. .pa_end = 0x48243fff,
  4865. .flags = ADDR_TYPE_RT
  4866. },
  4867. { }
  4868. };
  4869. /* mpu_private -> prcm_mpu */
  4870. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4871. .master = &omap44xx_mpu_private_hwmod,
  4872. .slave = &omap44xx_prcm_mpu_hwmod,
  4873. .clk = "l3_div_ck",
  4874. .addr = omap44xx_prcm_mpu_addrs,
  4875. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4876. };
  4877. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4878. {
  4879. .pa_start = 0x4a004000,
  4880. .pa_end = 0x4a004fff,
  4881. .flags = ADDR_TYPE_RT
  4882. },
  4883. { }
  4884. };
  4885. /* l4_wkup -> cm_core_aon */
  4886. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4887. .master = &omap44xx_l4_wkup_hwmod,
  4888. .slave = &omap44xx_cm_core_aon_hwmod,
  4889. .clk = "l4_wkup_clk_mux_ck",
  4890. .addr = omap44xx_cm_core_aon_addrs,
  4891. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4892. };
  4893. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4894. {
  4895. .pa_start = 0x4a008000,
  4896. .pa_end = 0x4a009fff,
  4897. .flags = ADDR_TYPE_RT
  4898. },
  4899. { }
  4900. };
  4901. /* l4_cfg -> cm_core */
  4902. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4903. .master = &omap44xx_l4_cfg_hwmod,
  4904. .slave = &omap44xx_cm_core_hwmod,
  4905. .clk = "l4_div_ck",
  4906. .addr = omap44xx_cm_core_addrs,
  4907. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4908. };
  4909. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  4910. {
  4911. .pa_start = 0x4a306000,
  4912. .pa_end = 0x4a307fff,
  4913. .flags = ADDR_TYPE_RT
  4914. },
  4915. { }
  4916. };
  4917. /* l4_wkup -> prm */
  4918. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  4919. .master = &omap44xx_l4_wkup_hwmod,
  4920. .slave = &omap44xx_prm_hwmod,
  4921. .clk = "l4_wkup_clk_mux_ck",
  4922. .addr = omap44xx_prm_addrs,
  4923. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4924. };
  4925. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  4926. {
  4927. .pa_start = 0x4a30a000,
  4928. .pa_end = 0x4a30a7ff,
  4929. .flags = ADDR_TYPE_RT
  4930. },
  4931. { }
  4932. };
  4933. /* l4_wkup -> scrm */
  4934. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  4935. .master = &omap44xx_l4_wkup_hwmod,
  4936. .slave = &omap44xx_scrm_hwmod,
  4937. .clk = "l4_wkup_clk_mux_ck",
  4938. .addr = omap44xx_scrm_addrs,
  4939. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4940. };
  4941. /* l3_main_2 -> sl2if */
  4942. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
  4943. .master = &omap44xx_l3_main_2_hwmod,
  4944. .slave = &omap44xx_sl2if_hwmod,
  4945. .clk = "l3_div_ck",
  4946. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4947. };
  4948. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  4949. {
  4950. .pa_start = 0x4012c000,
  4951. .pa_end = 0x4012c3ff,
  4952. .flags = ADDR_TYPE_RT
  4953. },
  4954. { }
  4955. };
  4956. /* l4_abe -> slimbus1 */
  4957. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  4958. .master = &omap44xx_l4_abe_hwmod,
  4959. .slave = &omap44xx_slimbus1_hwmod,
  4960. .clk = "ocp_abe_iclk",
  4961. .addr = omap44xx_slimbus1_addrs,
  4962. .user = OCP_USER_MPU,
  4963. };
  4964. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  4965. {
  4966. .pa_start = 0x4902c000,
  4967. .pa_end = 0x4902c3ff,
  4968. .flags = ADDR_TYPE_RT
  4969. },
  4970. { }
  4971. };
  4972. /* l4_abe -> slimbus1 (dma) */
  4973. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  4974. .master = &omap44xx_l4_abe_hwmod,
  4975. .slave = &omap44xx_slimbus1_hwmod,
  4976. .clk = "ocp_abe_iclk",
  4977. .addr = omap44xx_slimbus1_dma_addrs,
  4978. .user = OCP_USER_SDMA,
  4979. };
  4980. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  4981. {
  4982. .pa_start = 0x48076000,
  4983. .pa_end = 0x480763ff,
  4984. .flags = ADDR_TYPE_RT
  4985. },
  4986. { }
  4987. };
  4988. /* l4_per -> slimbus2 */
  4989. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  4990. .master = &omap44xx_l4_per_hwmod,
  4991. .slave = &omap44xx_slimbus2_hwmod,
  4992. .clk = "l4_div_ck",
  4993. .addr = omap44xx_slimbus2_addrs,
  4994. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4995. };
  4996. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  4997. {
  4998. .pa_start = 0x4a0dd000,
  4999. .pa_end = 0x4a0dd03f,
  5000. .flags = ADDR_TYPE_RT
  5001. },
  5002. { }
  5003. };
  5004. /* l4_cfg -> smartreflex_core */
  5005. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  5006. .master = &omap44xx_l4_cfg_hwmod,
  5007. .slave = &omap44xx_smartreflex_core_hwmod,
  5008. .clk = "l4_div_ck",
  5009. .addr = omap44xx_smartreflex_core_addrs,
  5010. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5011. };
  5012. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  5013. {
  5014. .pa_start = 0x4a0db000,
  5015. .pa_end = 0x4a0db03f,
  5016. .flags = ADDR_TYPE_RT
  5017. },
  5018. { }
  5019. };
  5020. /* l4_cfg -> smartreflex_iva */
  5021. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  5022. .master = &omap44xx_l4_cfg_hwmod,
  5023. .slave = &omap44xx_smartreflex_iva_hwmod,
  5024. .clk = "l4_div_ck",
  5025. .addr = omap44xx_smartreflex_iva_addrs,
  5026. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5027. };
  5028. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  5029. {
  5030. .pa_start = 0x4a0d9000,
  5031. .pa_end = 0x4a0d903f,
  5032. .flags = ADDR_TYPE_RT
  5033. },
  5034. { }
  5035. };
  5036. /* l4_cfg -> smartreflex_mpu */
  5037. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  5038. .master = &omap44xx_l4_cfg_hwmod,
  5039. .slave = &omap44xx_smartreflex_mpu_hwmod,
  5040. .clk = "l4_div_ck",
  5041. .addr = omap44xx_smartreflex_mpu_addrs,
  5042. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5043. };
  5044. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  5045. {
  5046. .pa_start = 0x4a0f6000,
  5047. .pa_end = 0x4a0f6fff,
  5048. .flags = ADDR_TYPE_RT
  5049. },
  5050. { }
  5051. };
  5052. /* l4_cfg -> spinlock */
  5053. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  5054. .master = &omap44xx_l4_cfg_hwmod,
  5055. .slave = &omap44xx_spinlock_hwmod,
  5056. .clk = "l4_div_ck",
  5057. .addr = omap44xx_spinlock_addrs,
  5058. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5059. };
  5060. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  5061. {
  5062. .pa_start = 0x4a318000,
  5063. .pa_end = 0x4a31807f,
  5064. .flags = ADDR_TYPE_RT
  5065. },
  5066. { }
  5067. };
  5068. /* l4_wkup -> timer1 */
  5069. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  5070. .master = &omap44xx_l4_wkup_hwmod,
  5071. .slave = &omap44xx_timer1_hwmod,
  5072. .clk = "l4_wkup_clk_mux_ck",
  5073. .addr = omap44xx_timer1_addrs,
  5074. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5075. };
  5076. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  5077. {
  5078. .pa_start = 0x48032000,
  5079. .pa_end = 0x4803207f,
  5080. .flags = ADDR_TYPE_RT
  5081. },
  5082. { }
  5083. };
  5084. /* l4_per -> timer2 */
  5085. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  5086. .master = &omap44xx_l4_per_hwmod,
  5087. .slave = &omap44xx_timer2_hwmod,
  5088. .clk = "l4_div_ck",
  5089. .addr = omap44xx_timer2_addrs,
  5090. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5091. };
  5092. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  5093. {
  5094. .pa_start = 0x48034000,
  5095. .pa_end = 0x4803407f,
  5096. .flags = ADDR_TYPE_RT
  5097. },
  5098. { }
  5099. };
  5100. /* l4_per -> timer3 */
  5101. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  5102. .master = &omap44xx_l4_per_hwmod,
  5103. .slave = &omap44xx_timer3_hwmod,
  5104. .clk = "l4_div_ck",
  5105. .addr = omap44xx_timer3_addrs,
  5106. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5107. };
  5108. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  5109. {
  5110. .pa_start = 0x48036000,
  5111. .pa_end = 0x4803607f,
  5112. .flags = ADDR_TYPE_RT
  5113. },
  5114. { }
  5115. };
  5116. /* l4_per -> timer4 */
  5117. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  5118. .master = &omap44xx_l4_per_hwmod,
  5119. .slave = &omap44xx_timer4_hwmod,
  5120. .clk = "l4_div_ck",
  5121. .addr = omap44xx_timer4_addrs,
  5122. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5123. };
  5124. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  5125. {
  5126. .pa_start = 0x40138000,
  5127. .pa_end = 0x4013807f,
  5128. .flags = ADDR_TYPE_RT
  5129. },
  5130. { }
  5131. };
  5132. /* l4_abe -> timer5 */
  5133. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  5134. .master = &omap44xx_l4_abe_hwmod,
  5135. .slave = &omap44xx_timer5_hwmod,
  5136. .clk = "ocp_abe_iclk",
  5137. .addr = omap44xx_timer5_addrs,
  5138. .user = OCP_USER_MPU,
  5139. };
  5140. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  5141. {
  5142. .pa_start = 0x49038000,
  5143. .pa_end = 0x4903807f,
  5144. .flags = ADDR_TYPE_RT
  5145. },
  5146. { }
  5147. };
  5148. /* l4_abe -> timer5 (dma) */
  5149. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  5150. .master = &omap44xx_l4_abe_hwmod,
  5151. .slave = &omap44xx_timer5_hwmod,
  5152. .clk = "ocp_abe_iclk",
  5153. .addr = omap44xx_timer5_dma_addrs,
  5154. .user = OCP_USER_SDMA,
  5155. };
  5156. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  5157. {
  5158. .pa_start = 0x4013a000,
  5159. .pa_end = 0x4013a07f,
  5160. .flags = ADDR_TYPE_RT
  5161. },
  5162. { }
  5163. };
  5164. /* l4_abe -> timer6 */
  5165. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  5166. .master = &omap44xx_l4_abe_hwmod,
  5167. .slave = &omap44xx_timer6_hwmod,
  5168. .clk = "ocp_abe_iclk",
  5169. .addr = omap44xx_timer6_addrs,
  5170. .user = OCP_USER_MPU,
  5171. };
  5172. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  5173. {
  5174. .pa_start = 0x4903a000,
  5175. .pa_end = 0x4903a07f,
  5176. .flags = ADDR_TYPE_RT
  5177. },
  5178. { }
  5179. };
  5180. /* l4_abe -> timer6 (dma) */
  5181. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  5182. .master = &omap44xx_l4_abe_hwmod,
  5183. .slave = &omap44xx_timer6_hwmod,
  5184. .clk = "ocp_abe_iclk",
  5185. .addr = omap44xx_timer6_dma_addrs,
  5186. .user = OCP_USER_SDMA,
  5187. };
  5188. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  5189. {
  5190. .pa_start = 0x4013c000,
  5191. .pa_end = 0x4013c07f,
  5192. .flags = ADDR_TYPE_RT
  5193. },
  5194. { }
  5195. };
  5196. /* l4_abe -> timer7 */
  5197. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  5198. .master = &omap44xx_l4_abe_hwmod,
  5199. .slave = &omap44xx_timer7_hwmod,
  5200. .clk = "ocp_abe_iclk",
  5201. .addr = omap44xx_timer7_addrs,
  5202. .user = OCP_USER_MPU,
  5203. };
  5204. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5205. {
  5206. .pa_start = 0x4903c000,
  5207. .pa_end = 0x4903c07f,
  5208. .flags = ADDR_TYPE_RT
  5209. },
  5210. { }
  5211. };
  5212. /* l4_abe -> timer7 (dma) */
  5213. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5214. .master = &omap44xx_l4_abe_hwmod,
  5215. .slave = &omap44xx_timer7_hwmod,
  5216. .clk = "ocp_abe_iclk",
  5217. .addr = omap44xx_timer7_dma_addrs,
  5218. .user = OCP_USER_SDMA,
  5219. };
  5220. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5221. {
  5222. .pa_start = 0x4013e000,
  5223. .pa_end = 0x4013e07f,
  5224. .flags = ADDR_TYPE_RT
  5225. },
  5226. { }
  5227. };
  5228. /* l4_abe -> timer8 */
  5229. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5230. .master = &omap44xx_l4_abe_hwmod,
  5231. .slave = &omap44xx_timer8_hwmod,
  5232. .clk = "ocp_abe_iclk",
  5233. .addr = omap44xx_timer8_addrs,
  5234. .user = OCP_USER_MPU,
  5235. };
  5236. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5237. {
  5238. .pa_start = 0x4903e000,
  5239. .pa_end = 0x4903e07f,
  5240. .flags = ADDR_TYPE_RT
  5241. },
  5242. { }
  5243. };
  5244. /* l4_abe -> timer8 (dma) */
  5245. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5246. .master = &omap44xx_l4_abe_hwmod,
  5247. .slave = &omap44xx_timer8_hwmod,
  5248. .clk = "ocp_abe_iclk",
  5249. .addr = omap44xx_timer8_dma_addrs,
  5250. .user = OCP_USER_SDMA,
  5251. };
  5252. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5253. {
  5254. .pa_start = 0x4803e000,
  5255. .pa_end = 0x4803e07f,
  5256. .flags = ADDR_TYPE_RT
  5257. },
  5258. { }
  5259. };
  5260. /* l4_per -> timer9 */
  5261. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5262. .master = &omap44xx_l4_per_hwmod,
  5263. .slave = &omap44xx_timer9_hwmod,
  5264. .clk = "l4_div_ck",
  5265. .addr = omap44xx_timer9_addrs,
  5266. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5267. };
  5268. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5269. {
  5270. .pa_start = 0x48086000,
  5271. .pa_end = 0x4808607f,
  5272. .flags = ADDR_TYPE_RT
  5273. },
  5274. { }
  5275. };
  5276. /* l4_per -> timer10 */
  5277. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5278. .master = &omap44xx_l4_per_hwmod,
  5279. .slave = &omap44xx_timer10_hwmod,
  5280. .clk = "l4_div_ck",
  5281. .addr = omap44xx_timer10_addrs,
  5282. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5283. };
  5284. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5285. {
  5286. .pa_start = 0x48088000,
  5287. .pa_end = 0x4808807f,
  5288. .flags = ADDR_TYPE_RT
  5289. },
  5290. { }
  5291. };
  5292. /* l4_per -> timer11 */
  5293. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5294. .master = &omap44xx_l4_per_hwmod,
  5295. .slave = &omap44xx_timer11_hwmod,
  5296. .clk = "l4_div_ck",
  5297. .addr = omap44xx_timer11_addrs,
  5298. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5299. };
  5300. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5301. {
  5302. .pa_start = 0x4806a000,
  5303. .pa_end = 0x4806a0ff,
  5304. .flags = ADDR_TYPE_RT
  5305. },
  5306. { }
  5307. };
  5308. /* l4_per -> uart1 */
  5309. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5310. .master = &omap44xx_l4_per_hwmod,
  5311. .slave = &omap44xx_uart1_hwmod,
  5312. .clk = "l4_div_ck",
  5313. .addr = omap44xx_uart1_addrs,
  5314. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5315. };
  5316. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5317. {
  5318. .pa_start = 0x4806c000,
  5319. .pa_end = 0x4806c0ff,
  5320. .flags = ADDR_TYPE_RT
  5321. },
  5322. { }
  5323. };
  5324. /* l4_per -> uart2 */
  5325. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5326. .master = &omap44xx_l4_per_hwmod,
  5327. .slave = &omap44xx_uart2_hwmod,
  5328. .clk = "l4_div_ck",
  5329. .addr = omap44xx_uart2_addrs,
  5330. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5331. };
  5332. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5333. {
  5334. .pa_start = 0x48020000,
  5335. .pa_end = 0x480200ff,
  5336. .flags = ADDR_TYPE_RT
  5337. },
  5338. { }
  5339. };
  5340. /* l4_per -> uart3 */
  5341. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5342. .master = &omap44xx_l4_per_hwmod,
  5343. .slave = &omap44xx_uart3_hwmod,
  5344. .clk = "l4_div_ck",
  5345. .addr = omap44xx_uart3_addrs,
  5346. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5347. };
  5348. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5349. {
  5350. .pa_start = 0x4806e000,
  5351. .pa_end = 0x4806e0ff,
  5352. .flags = ADDR_TYPE_RT
  5353. },
  5354. { }
  5355. };
  5356. /* l4_per -> uart4 */
  5357. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5358. .master = &omap44xx_l4_per_hwmod,
  5359. .slave = &omap44xx_uart4_hwmod,
  5360. .clk = "l4_div_ck",
  5361. .addr = omap44xx_uart4_addrs,
  5362. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5363. };
  5364. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5365. {
  5366. .pa_start = 0x4a0a9000,
  5367. .pa_end = 0x4a0a93ff,
  5368. .flags = ADDR_TYPE_RT
  5369. },
  5370. { }
  5371. };
  5372. /* l4_cfg -> usb_host_fs */
  5373. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
  5374. .master = &omap44xx_l4_cfg_hwmod,
  5375. .slave = &omap44xx_usb_host_fs_hwmod,
  5376. .clk = "l4_div_ck",
  5377. .addr = omap44xx_usb_host_fs_addrs,
  5378. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5379. };
  5380. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5381. {
  5382. .name = "uhh",
  5383. .pa_start = 0x4a064000,
  5384. .pa_end = 0x4a0647ff,
  5385. .flags = ADDR_TYPE_RT
  5386. },
  5387. {
  5388. .name = "ohci",
  5389. .pa_start = 0x4a064800,
  5390. .pa_end = 0x4a064bff,
  5391. },
  5392. {
  5393. .name = "ehci",
  5394. .pa_start = 0x4a064c00,
  5395. .pa_end = 0x4a064fff,
  5396. },
  5397. {}
  5398. };
  5399. /* l4_cfg -> usb_host_hs */
  5400. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5401. .master = &omap44xx_l4_cfg_hwmod,
  5402. .slave = &omap44xx_usb_host_hs_hwmod,
  5403. .clk = "l4_div_ck",
  5404. .addr = omap44xx_usb_host_hs_addrs,
  5405. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5406. };
  5407. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5408. {
  5409. .pa_start = 0x4a0ab000,
  5410. .pa_end = 0x4a0ab7ff,
  5411. .flags = ADDR_TYPE_RT
  5412. },
  5413. { }
  5414. };
  5415. /* l4_cfg -> usb_otg_hs */
  5416. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5417. .master = &omap44xx_l4_cfg_hwmod,
  5418. .slave = &omap44xx_usb_otg_hs_hwmod,
  5419. .clk = "l4_div_ck",
  5420. .addr = omap44xx_usb_otg_hs_addrs,
  5421. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5422. };
  5423. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5424. {
  5425. .name = "tll",
  5426. .pa_start = 0x4a062000,
  5427. .pa_end = 0x4a063fff,
  5428. .flags = ADDR_TYPE_RT
  5429. },
  5430. {}
  5431. };
  5432. /* l4_cfg -> usb_tll_hs */
  5433. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5434. .master = &omap44xx_l4_cfg_hwmod,
  5435. .slave = &omap44xx_usb_tll_hs_hwmod,
  5436. .clk = "l4_div_ck",
  5437. .addr = omap44xx_usb_tll_hs_addrs,
  5438. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5439. };
  5440. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5441. {
  5442. .pa_start = 0x4a314000,
  5443. .pa_end = 0x4a31407f,
  5444. .flags = ADDR_TYPE_RT
  5445. },
  5446. { }
  5447. };
  5448. /* l4_wkup -> wd_timer2 */
  5449. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5450. .master = &omap44xx_l4_wkup_hwmod,
  5451. .slave = &omap44xx_wd_timer2_hwmod,
  5452. .clk = "l4_wkup_clk_mux_ck",
  5453. .addr = omap44xx_wd_timer2_addrs,
  5454. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5455. };
  5456. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5457. {
  5458. .pa_start = 0x40130000,
  5459. .pa_end = 0x4013007f,
  5460. .flags = ADDR_TYPE_RT
  5461. },
  5462. { }
  5463. };
  5464. /* l4_abe -> wd_timer3 */
  5465. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5466. .master = &omap44xx_l4_abe_hwmod,
  5467. .slave = &omap44xx_wd_timer3_hwmod,
  5468. .clk = "ocp_abe_iclk",
  5469. .addr = omap44xx_wd_timer3_addrs,
  5470. .user = OCP_USER_MPU,
  5471. };
  5472. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5473. {
  5474. .pa_start = 0x49030000,
  5475. .pa_end = 0x4903007f,
  5476. .flags = ADDR_TYPE_RT
  5477. },
  5478. { }
  5479. };
  5480. /* l4_abe -> wd_timer3 (dma) */
  5481. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5482. .master = &omap44xx_l4_abe_hwmod,
  5483. .slave = &omap44xx_wd_timer3_hwmod,
  5484. .clk = "ocp_abe_iclk",
  5485. .addr = omap44xx_wd_timer3_dma_addrs,
  5486. .user = OCP_USER_SDMA,
  5487. };
  5488. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5489. &omap44xx_c2c__c2c_target_fw,
  5490. &omap44xx_l4_cfg__c2c_target_fw,
  5491. &omap44xx_l3_main_1__dmm,
  5492. &omap44xx_mpu__dmm,
  5493. &omap44xx_c2c__emif_fw,
  5494. &omap44xx_dmm__emif_fw,
  5495. &omap44xx_l4_cfg__emif_fw,
  5496. &omap44xx_iva__l3_instr,
  5497. &omap44xx_l3_main_3__l3_instr,
  5498. &omap44xx_ocp_wp_noc__l3_instr,
  5499. &omap44xx_dsp__l3_main_1,
  5500. &omap44xx_dss__l3_main_1,
  5501. &omap44xx_l3_main_2__l3_main_1,
  5502. &omap44xx_l4_cfg__l3_main_1,
  5503. &omap44xx_mmc1__l3_main_1,
  5504. &omap44xx_mmc2__l3_main_1,
  5505. &omap44xx_mpu__l3_main_1,
  5506. &omap44xx_c2c_target_fw__l3_main_2,
  5507. &omap44xx_debugss__l3_main_2,
  5508. &omap44xx_dma_system__l3_main_2,
  5509. &omap44xx_fdif__l3_main_2,
  5510. &omap44xx_gpu__l3_main_2,
  5511. &omap44xx_hsi__l3_main_2,
  5512. &omap44xx_ipu__l3_main_2,
  5513. &omap44xx_iss__l3_main_2,
  5514. &omap44xx_iva__l3_main_2,
  5515. &omap44xx_l3_main_1__l3_main_2,
  5516. &omap44xx_l4_cfg__l3_main_2,
  5517. /* &omap44xx_usb_host_fs__l3_main_2, */
  5518. &omap44xx_usb_host_hs__l3_main_2,
  5519. &omap44xx_usb_otg_hs__l3_main_2,
  5520. &omap44xx_l3_main_1__l3_main_3,
  5521. &omap44xx_l3_main_2__l3_main_3,
  5522. &omap44xx_l4_cfg__l3_main_3,
  5523. /* &omap44xx_aess__l4_abe, */
  5524. &omap44xx_dsp__l4_abe,
  5525. &omap44xx_l3_main_1__l4_abe,
  5526. &omap44xx_mpu__l4_abe,
  5527. &omap44xx_l3_main_1__l4_cfg,
  5528. &omap44xx_l3_main_2__l4_per,
  5529. &omap44xx_l4_cfg__l4_wkup,
  5530. &omap44xx_mpu__mpu_private,
  5531. &omap44xx_l4_cfg__ocp_wp_noc,
  5532. /* &omap44xx_l4_abe__aess, */
  5533. /* &omap44xx_l4_abe__aess_dma, */
  5534. &omap44xx_l3_main_2__c2c,
  5535. &omap44xx_l4_wkup__counter_32k,
  5536. &omap44xx_l4_cfg__ctrl_module_core,
  5537. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5538. &omap44xx_l4_wkup__ctrl_module_wkup,
  5539. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5540. &omap44xx_l3_instr__debugss,
  5541. &omap44xx_l4_cfg__dma_system,
  5542. &omap44xx_l4_abe__dmic,
  5543. &omap44xx_l4_abe__dmic_dma,
  5544. &omap44xx_dsp__iva,
  5545. /* &omap44xx_dsp__sl2if, */
  5546. &omap44xx_l4_cfg__dsp,
  5547. &omap44xx_l3_main_2__dss,
  5548. &omap44xx_l4_per__dss,
  5549. &omap44xx_l3_main_2__dss_dispc,
  5550. &omap44xx_l4_per__dss_dispc,
  5551. &omap44xx_l3_main_2__dss_dsi1,
  5552. &omap44xx_l4_per__dss_dsi1,
  5553. &omap44xx_l3_main_2__dss_dsi2,
  5554. &omap44xx_l4_per__dss_dsi2,
  5555. &omap44xx_l3_main_2__dss_hdmi,
  5556. &omap44xx_l4_per__dss_hdmi,
  5557. &omap44xx_l3_main_2__dss_rfbi,
  5558. &omap44xx_l4_per__dss_rfbi,
  5559. &omap44xx_l3_main_2__dss_venc,
  5560. &omap44xx_l4_per__dss_venc,
  5561. &omap44xx_l4_per__elm,
  5562. &omap44xx_emif_fw__emif1,
  5563. &omap44xx_emif_fw__emif2,
  5564. &omap44xx_l4_cfg__fdif,
  5565. &omap44xx_l4_wkup__gpio1,
  5566. &omap44xx_l4_per__gpio2,
  5567. &omap44xx_l4_per__gpio3,
  5568. &omap44xx_l4_per__gpio4,
  5569. &omap44xx_l4_per__gpio5,
  5570. &omap44xx_l4_per__gpio6,
  5571. &omap44xx_l3_main_2__gpmc,
  5572. &omap44xx_l3_main_2__gpu,
  5573. &omap44xx_l4_per__hdq1w,
  5574. &omap44xx_l4_cfg__hsi,
  5575. &omap44xx_l4_per__i2c1,
  5576. &omap44xx_l4_per__i2c2,
  5577. &omap44xx_l4_per__i2c3,
  5578. &omap44xx_l4_per__i2c4,
  5579. &omap44xx_l3_main_2__ipu,
  5580. &omap44xx_l3_main_2__iss,
  5581. /* &omap44xx_iva__sl2if, */
  5582. &omap44xx_l3_main_2__iva,
  5583. &omap44xx_l4_wkup__kbd,
  5584. &omap44xx_l4_cfg__mailbox,
  5585. &omap44xx_l4_abe__mcasp,
  5586. &omap44xx_l4_abe__mcasp_dma,
  5587. &omap44xx_l4_abe__mcbsp1,
  5588. &omap44xx_l4_abe__mcbsp1_dma,
  5589. &omap44xx_l4_abe__mcbsp2,
  5590. &omap44xx_l4_abe__mcbsp2_dma,
  5591. &omap44xx_l4_abe__mcbsp3,
  5592. &omap44xx_l4_abe__mcbsp3_dma,
  5593. &omap44xx_l4_per__mcbsp4,
  5594. &omap44xx_l4_abe__mcpdm,
  5595. &omap44xx_l4_abe__mcpdm_dma,
  5596. &omap44xx_l4_per__mcspi1,
  5597. &omap44xx_l4_per__mcspi2,
  5598. &omap44xx_l4_per__mcspi3,
  5599. &omap44xx_l4_per__mcspi4,
  5600. &omap44xx_l4_per__mmc1,
  5601. &omap44xx_l4_per__mmc2,
  5602. &omap44xx_l4_per__mmc3,
  5603. &omap44xx_l4_per__mmc4,
  5604. &omap44xx_l4_per__mmc5,
  5605. &omap44xx_l3_main_2__mmu_ipu,
  5606. &omap44xx_l4_cfg__mmu_dsp,
  5607. &omap44xx_l3_main_2__ocmc_ram,
  5608. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5609. &omap44xx_mpu_private__prcm_mpu,
  5610. &omap44xx_l4_wkup__cm_core_aon,
  5611. &omap44xx_l4_cfg__cm_core,
  5612. &omap44xx_l4_wkup__prm,
  5613. &omap44xx_l4_wkup__scrm,
  5614. /* &omap44xx_l3_main_2__sl2if, */
  5615. &omap44xx_l4_abe__slimbus1,
  5616. &omap44xx_l4_abe__slimbus1_dma,
  5617. &omap44xx_l4_per__slimbus2,
  5618. &omap44xx_l4_cfg__smartreflex_core,
  5619. &omap44xx_l4_cfg__smartreflex_iva,
  5620. &omap44xx_l4_cfg__smartreflex_mpu,
  5621. &omap44xx_l4_cfg__spinlock,
  5622. &omap44xx_l4_wkup__timer1,
  5623. &omap44xx_l4_per__timer2,
  5624. &omap44xx_l4_per__timer3,
  5625. &omap44xx_l4_per__timer4,
  5626. &omap44xx_l4_abe__timer5,
  5627. &omap44xx_l4_abe__timer5_dma,
  5628. &omap44xx_l4_abe__timer6,
  5629. &omap44xx_l4_abe__timer6_dma,
  5630. &omap44xx_l4_abe__timer7,
  5631. &omap44xx_l4_abe__timer7_dma,
  5632. &omap44xx_l4_abe__timer8,
  5633. &omap44xx_l4_abe__timer8_dma,
  5634. &omap44xx_l4_per__timer9,
  5635. &omap44xx_l4_per__timer10,
  5636. &omap44xx_l4_per__timer11,
  5637. &omap44xx_l4_per__uart1,
  5638. &omap44xx_l4_per__uart2,
  5639. &omap44xx_l4_per__uart3,
  5640. &omap44xx_l4_per__uart4,
  5641. /* &omap44xx_l4_cfg__usb_host_fs, */
  5642. &omap44xx_l4_cfg__usb_host_hs,
  5643. &omap44xx_l4_cfg__usb_otg_hs,
  5644. &omap44xx_l4_cfg__usb_tll_hs,
  5645. &omap44xx_l4_wkup__wd_timer2,
  5646. &omap44xx_l4_abe__wd_timer3,
  5647. &omap44xx_l4_abe__wd_timer3_dma,
  5648. NULL,
  5649. };
  5650. int __init omap44xx_hwmod_init(void)
  5651. {
  5652. omap_hwmod_init();
  5653. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5654. }