phy_n.c 124 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <m@bues.ch>
  5. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 2 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program; see the file COPYING. If not, write to
  16. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  17. Boston, MA 02110-1301, USA.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. #include "b43.h"
  23. #include "phy_n.h"
  24. #include "tables_nphy.h"
  25. #include "radio_2055.h"
  26. #include "radio_2056.h"
  27. #include "main.h"
  28. struct nphy_txgains {
  29. u16 txgm[2];
  30. u16 pga[2];
  31. u16 pad[2];
  32. u16 ipa[2];
  33. };
  34. struct nphy_iqcal_params {
  35. u16 txgm;
  36. u16 pga;
  37. u16 pad;
  38. u16 ipa;
  39. u16 cal_gain;
  40. u16 ncorr[5];
  41. };
  42. struct nphy_iq_est {
  43. s32 iq0_prod;
  44. u32 i0_pwr;
  45. u32 q0_pwr;
  46. s32 iq1_prod;
  47. u32 i1_pwr;
  48. u32 q1_pwr;
  49. };
  50. enum b43_nphy_rf_sequence {
  51. B43_RFSEQ_RX2TX,
  52. B43_RFSEQ_TX2RX,
  53. B43_RFSEQ_RESET2RX,
  54. B43_RFSEQ_UPDATE_GAINH,
  55. B43_RFSEQ_UPDATE_GAINL,
  56. B43_RFSEQ_UPDATE_GAINU,
  57. };
  58. enum b43_nphy_rssi_type {
  59. B43_NPHY_RSSI_X = 0,
  60. B43_NPHY_RSSI_Y,
  61. B43_NPHY_RSSI_Z,
  62. B43_NPHY_RSSI_PWRDET,
  63. B43_NPHY_RSSI_TSSI_I,
  64. B43_NPHY_RSSI_TSSI_Q,
  65. B43_NPHY_RSSI_TBD,
  66. };
  67. /* TODO: reorder functions */
  68. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev,
  69. bool enable);
  70. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  71. u8 *events, u8 *delays, u8 length);
  72. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  73. enum b43_nphy_rf_sequence seq);
  74. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  75. u16 value, u8 core, bool off);
  76. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  77. u16 value, u8 core);
  78. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev);
  79. static inline bool b43_nphy_ipa(struct b43_wldev *dev)
  80. {
  81. enum ieee80211_band band = b43_current_band(dev->wl);
  82. return ((dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  83. (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ));
  84. }
  85. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  86. {//TODO
  87. }
  88. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  89. {//TODO
  90. }
  91. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  92. bool ignore_tssi)
  93. {//TODO
  94. return B43_TXPWR_RES_DONE;
  95. }
  96. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  97. const struct b43_nphy_channeltab_entry_rev2 *e)
  98. {
  99. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  100. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  101. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  102. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  103. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  104. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  105. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  106. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  107. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  108. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  109. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  110. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  111. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  112. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  113. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  114. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  115. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  116. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  117. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  118. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  119. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  120. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  121. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  122. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  123. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  124. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  125. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  126. }
  127. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  128. const struct b43_nphy_channeltab_entry_rev3 *e)
  129. {
  130. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  131. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  132. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  133. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  134. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  135. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  136. e->radio_syn_pll_loopfilter1);
  137. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  138. e->radio_syn_pll_loopfilter2);
  139. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  140. e->radio_syn_pll_loopfilter3);
  141. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  142. e->radio_syn_pll_loopfilter4);
  143. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  144. e->radio_syn_pll_loopfilter5);
  145. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  146. e->radio_syn_reserved_addr27);
  147. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  148. e->radio_syn_reserved_addr28);
  149. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  150. e->radio_syn_reserved_addr29);
  151. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  152. e->radio_syn_logen_vcobuf1);
  153. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  154. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  155. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  156. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  157. e->radio_rx0_lnaa_tune);
  158. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  159. e->radio_rx0_lnag_tune);
  160. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  161. e->radio_tx0_intpaa_boost_tune);
  162. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  163. e->radio_tx0_intpag_boost_tune);
  164. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  165. e->radio_tx0_pada_boost_tune);
  166. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  167. e->radio_tx0_padg_boost_tune);
  168. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  169. e->radio_tx0_pgaa_boost_tune);
  170. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  171. e->radio_tx0_pgag_boost_tune);
  172. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  173. e->radio_tx0_mixa_boost_tune);
  174. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  175. e->radio_tx0_mixg_boost_tune);
  176. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  177. e->radio_rx1_lnaa_tune);
  178. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  179. e->radio_rx1_lnag_tune);
  180. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  181. e->radio_tx1_intpaa_boost_tune);
  182. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  183. e->radio_tx1_intpag_boost_tune);
  184. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  185. e->radio_tx1_pada_boost_tune);
  186. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  187. e->radio_tx1_padg_boost_tune);
  188. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  189. e->radio_tx1_pgaa_boost_tune);
  190. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  191. e->radio_tx1_pgag_boost_tune);
  192. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  193. e->radio_tx1_mixa_boost_tune);
  194. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  195. e->radio_tx1_mixg_boost_tune);
  196. }
  197. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  198. static void b43_radio_2056_setup(struct b43_wldev *dev,
  199. const struct b43_nphy_channeltab_entry_rev3 *e)
  200. {
  201. B43_WARN_ON(dev->phy.rev < 3);
  202. b43_chantab_radio_2056_upload(dev, e);
  203. /* TODO */
  204. udelay(50);
  205. /* VCO calibration */
  206. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  207. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  208. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  209. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  210. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  211. udelay(300);
  212. }
  213. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  214. const struct b43_phy_n_sfo_cfg *e)
  215. {
  216. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  217. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  218. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  219. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  220. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  221. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  222. }
  223. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  224. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  225. {
  226. struct b43_phy_n *nphy = dev->phy.n;
  227. u8 i;
  228. u16 bmask, val, tmp;
  229. enum ieee80211_band band = b43_current_band(dev->wl);
  230. if (nphy->hang_avoid)
  231. b43_nphy_stay_in_carrier_search(dev, 1);
  232. nphy->txpwrctrl = enable;
  233. if (!enable) {
  234. if (dev->phy.rev >= 3 &&
  235. (b43_phy_read(dev, B43_NPHY_TXPCTL_CMD) &
  236. (B43_NPHY_TXPCTL_CMD_COEFF |
  237. B43_NPHY_TXPCTL_CMD_HWPCTLEN |
  238. B43_NPHY_TXPCTL_CMD_PCTLEN))) {
  239. /* We disable enabled TX pwr ctl, save it's state */
  240. nphy->tx_pwr_idx[0] = b43_phy_read(dev,
  241. B43_NPHY_C1_TXPCTL_STAT) & 0x7f;
  242. nphy->tx_pwr_idx[1] = b43_phy_read(dev,
  243. B43_NPHY_C2_TXPCTL_STAT) & 0x7f;
  244. }
  245. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  246. for (i = 0; i < 84; i++)
  247. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  248. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  249. for (i = 0; i < 84; i++)
  250. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  251. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  252. if (dev->phy.rev >= 3)
  253. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  254. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  255. if (dev->phy.rev >= 3) {
  256. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  257. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  258. } else {
  259. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  260. }
  261. if (dev->phy.rev == 2)
  262. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  263. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  264. else if (dev->phy.rev < 2)
  265. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  266. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  267. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  268. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_TSSIRPSMW);
  269. } else {
  270. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84,
  271. nphy->adj_pwr_tbl);
  272. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84,
  273. nphy->adj_pwr_tbl);
  274. bmask = B43_NPHY_TXPCTL_CMD_COEFF |
  275. B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  276. /* wl does useless check for "enable" param here */
  277. val = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  278. if (dev->phy.rev >= 3) {
  279. bmask |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  280. if (val)
  281. val |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  282. }
  283. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD, ~(bmask), val);
  284. if (band == IEEE80211_BAND_5GHZ) {
  285. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  286. ~B43_NPHY_TXPCTL_CMD_INIT, 0x64);
  287. if (dev->phy.rev > 1)
  288. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  289. ~B43_NPHY_TXPCTL_INIT_PIDXI1,
  290. 0x64);
  291. }
  292. if (dev->phy.rev >= 3) {
  293. if (nphy->tx_pwr_idx[0] != 128 &&
  294. nphy->tx_pwr_idx[1] != 128) {
  295. /* Recover TX pwr ctl state */
  296. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  297. ~B43_NPHY_TXPCTL_CMD_INIT,
  298. nphy->tx_pwr_idx[0]);
  299. if (dev->phy.rev > 1)
  300. b43_phy_maskset(dev,
  301. B43_NPHY_TXPCTL_INIT,
  302. ~0xff, nphy->tx_pwr_idx[1]);
  303. }
  304. }
  305. if (dev->phy.rev >= 3) {
  306. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x100);
  307. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x100);
  308. } else {
  309. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4000);
  310. }
  311. if (dev->phy.rev == 2)
  312. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x3b);
  313. else if (dev->phy.rev < 2)
  314. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x40);
  315. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  316. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_TSSIRPSMW);
  317. if (b43_nphy_ipa(dev)) {
  318. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x4);
  319. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x4);
  320. }
  321. }
  322. if (nphy->hang_avoid)
  323. b43_nphy_stay_in_carrier_search(dev, 0);
  324. }
  325. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  326. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  327. {
  328. struct b43_phy_n *nphy = dev->phy.n;
  329. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  330. u8 txpi[2], bbmult, i;
  331. u16 tmp, radio_gain, dac_gain;
  332. u16 freq = dev->phy.channel_freq;
  333. u32 txgain;
  334. /* u32 gaintbl; rev3+ */
  335. if (nphy->hang_avoid)
  336. b43_nphy_stay_in_carrier_search(dev, 1);
  337. if (dev->phy.rev >= 3) {
  338. txpi[0] = 40;
  339. txpi[1] = 40;
  340. } else if (sprom->revision < 4) {
  341. txpi[0] = 72;
  342. txpi[1] = 72;
  343. } else {
  344. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  345. txpi[0] = sprom->txpid2g[0];
  346. txpi[1] = sprom->txpid2g[1];
  347. } else if (freq >= 4900 && freq < 5100) {
  348. txpi[0] = sprom->txpid5gl[0];
  349. txpi[1] = sprom->txpid5gl[1];
  350. } else if (freq >= 5100 && freq < 5500) {
  351. txpi[0] = sprom->txpid5g[0];
  352. txpi[1] = sprom->txpid5g[1];
  353. } else if (freq >= 5500) {
  354. txpi[0] = sprom->txpid5gh[0];
  355. txpi[1] = sprom->txpid5gh[1];
  356. } else {
  357. txpi[0] = 91;
  358. txpi[1] = 91;
  359. }
  360. }
  361. /*
  362. for (i = 0; i < 2; i++) {
  363. nphy->txpwrindex[i].index_internal = txpi[i];
  364. nphy->txpwrindex[i].index_internal_save = txpi[i];
  365. }
  366. */
  367. for (i = 0; i < 2; i++) {
  368. if (dev->phy.rev >= 3) {
  369. /* FIXME: support 5GHz */
  370. txgain = b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  371. radio_gain = (txgain >> 16) & 0x1FFFF;
  372. } else {
  373. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  374. radio_gain = (txgain >> 16) & 0x1FFF;
  375. }
  376. dac_gain = (txgain >> 8) & 0x3F;
  377. bbmult = txgain & 0xFF;
  378. if (dev->phy.rev >= 3) {
  379. if (i == 0)
  380. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  381. else
  382. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  383. } else {
  384. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  385. }
  386. if (i == 0)
  387. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  388. else
  389. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  390. b43_ntab_write(dev, B43_NTAB16(0x7, 0x110 + i), radio_gain);
  391. tmp = b43_ntab_read(dev, B43_NTAB16(0xF, 0x57));
  392. if (i == 0)
  393. tmp = (tmp & 0x00FF) | (bbmult << 8);
  394. else
  395. tmp = (tmp & 0xFF00) | bbmult;
  396. b43_ntab_write(dev, B43_NTAB16(0xF, 0x57), tmp);
  397. if (b43_nphy_ipa(dev)) {
  398. u32 tmp32;
  399. u16 reg = (i == 0) ?
  400. B43_NPHY_PAPD_EN0 : B43_NPHY_PAPD_EN1;
  401. tmp32 = b43_ntab_read(dev, B43_NTAB32(26 + i, txpi[i]));
  402. b43_phy_maskset(dev, reg, 0xE00F, (u32) tmp32 << 4);
  403. b43_phy_set(dev, reg, 0x4);
  404. }
  405. }
  406. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  407. if (nphy->hang_avoid)
  408. b43_nphy_stay_in_carrier_search(dev, 0);
  409. }
  410. static void b43_nphy_tx_gain_table_upload(struct b43_wldev *dev)
  411. {
  412. struct b43_phy *phy = &dev->phy;
  413. const u32 *table = NULL;
  414. #if 0
  415. TODO: b43_ntab_papd_pga_gain_delta_ipa_2*
  416. u32 rfpwr_offset;
  417. u8 pga_gain;
  418. int i;
  419. #endif
  420. if (phy->rev >= 3) {
  421. if (b43_nphy_ipa(dev)) {
  422. table = b43_nphy_get_ipa_gain_table(dev);
  423. } else {
  424. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  425. if (phy->rev == 3)
  426. table = b43_ntab_tx_gain_rev3_5ghz;
  427. if (phy->rev == 4)
  428. table = b43_ntab_tx_gain_rev4_5ghz;
  429. else
  430. table = b43_ntab_tx_gain_rev5plus_5ghz;
  431. } else {
  432. table = b43_ntab_tx_gain_rev3plus_2ghz;
  433. }
  434. }
  435. } else {
  436. table = b43_ntab_tx_gain_rev0_1_2;
  437. }
  438. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128, table);
  439. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128, table);
  440. if (phy->rev >= 3) {
  441. #if 0
  442. nphy->gmval = (table[0] >> 16) & 0x7000;
  443. for (i = 0; i < 128; i++) {
  444. pga_gain = (table[i] >> 24) & 0xF;
  445. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  446. rfpwr_offset = b43_ntab_papd_pga_gain_delta_ipa_2g[pga_gain];
  447. else
  448. rfpwr_offset = b43_ntab_papd_pga_gain_delta_ipa_5g[pga_gain];
  449. b43_ntab_write(dev, B43_NTAB32(26, 576 + i),
  450. rfpwr_offset);
  451. b43_ntab_write(dev, B43_NTAB32(27, 576 + i),
  452. rfpwr_offset);
  453. }
  454. #endif
  455. }
  456. }
  457. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  458. static void b43_radio_2055_setup(struct b43_wldev *dev,
  459. const struct b43_nphy_channeltab_entry_rev2 *e)
  460. {
  461. B43_WARN_ON(dev->phy.rev >= 3);
  462. b43_chantab_radio_upload(dev, e);
  463. udelay(50);
  464. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  465. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  466. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  467. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  468. udelay(300);
  469. }
  470. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  471. {
  472. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  473. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  474. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  475. B43_NPHY_RFCTL_CMD_CHIP0PU |
  476. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  477. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  478. B43_NPHY_RFCTL_CMD_PORFORCE);
  479. }
  480. static void b43_radio_init2055_post(struct b43_wldev *dev)
  481. {
  482. struct b43_phy_n *nphy = dev->phy.n;
  483. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  484. int i;
  485. u16 val;
  486. bool workaround = false;
  487. if (sprom->revision < 4)
  488. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  489. && dev->dev->board_type == 0x46D
  490. && dev->dev->board_rev >= 0x41);
  491. else
  492. workaround =
  493. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  494. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  495. if (workaround) {
  496. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  497. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  498. }
  499. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  500. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  501. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  502. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  503. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  504. msleep(1);
  505. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  506. for (i = 0; i < 200; i++) {
  507. val = b43_radio_read(dev, B2055_CAL_COUT2);
  508. if (val & 0x80) {
  509. i = 0;
  510. break;
  511. }
  512. udelay(10);
  513. }
  514. if (i)
  515. b43err(dev->wl, "radio post init timeout\n");
  516. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  517. b43_switch_channel(dev, dev->phy.channel);
  518. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  519. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  520. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  521. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  522. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  523. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  524. if (!nphy->gain_boost) {
  525. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  526. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  527. } else {
  528. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  529. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  530. }
  531. udelay(2);
  532. }
  533. /*
  534. * Initialize a Broadcom 2055 N-radio
  535. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  536. */
  537. static void b43_radio_init2055(struct b43_wldev *dev)
  538. {
  539. b43_radio_init2055_pre(dev);
  540. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  541. /* Follow wl, not specs. Do not force uploading all regs */
  542. b2055_upload_inittab(dev, 0, 0);
  543. } else {
  544. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  545. b2055_upload_inittab(dev, ghz5, 0);
  546. }
  547. b43_radio_init2055_post(dev);
  548. }
  549. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  550. {
  551. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  552. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  553. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  554. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  555. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  556. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  557. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  558. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  559. B43_NPHY_RFCTL_CMD_CHIP0PU);
  560. }
  561. static void b43_radio_init2056_post(struct b43_wldev *dev)
  562. {
  563. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  564. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  565. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  566. msleep(1);
  567. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  568. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  569. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  570. /*
  571. if (nphy->init_por)
  572. Call Radio 2056 Recalibrate
  573. */
  574. }
  575. /*
  576. * Initialize a Broadcom 2056 N-radio
  577. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  578. */
  579. static void b43_radio_init2056(struct b43_wldev *dev)
  580. {
  581. b43_radio_init2056_pre(dev);
  582. b2056_upload_inittabs(dev, 0, 0);
  583. b43_radio_init2056_post(dev);
  584. }
  585. /*
  586. * Upload the N-PHY tables.
  587. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  588. */
  589. static void b43_nphy_tables_init(struct b43_wldev *dev)
  590. {
  591. if (dev->phy.rev < 3)
  592. b43_nphy_rev0_1_2_tables_init(dev);
  593. else
  594. b43_nphy_rev3plus_tables_init(dev);
  595. }
  596. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  597. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  598. {
  599. struct b43_phy_n *nphy = dev->phy.n;
  600. enum ieee80211_band band;
  601. u16 tmp;
  602. if (!enable) {
  603. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  604. B43_NPHY_RFCTL_INTC1);
  605. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  606. B43_NPHY_RFCTL_INTC2);
  607. band = b43_current_band(dev->wl);
  608. if (dev->phy.rev >= 3) {
  609. if (band == IEEE80211_BAND_5GHZ)
  610. tmp = 0x600;
  611. else
  612. tmp = 0x480;
  613. } else {
  614. if (band == IEEE80211_BAND_5GHZ)
  615. tmp = 0x180;
  616. else
  617. tmp = 0x120;
  618. }
  619. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  620. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  621. } else {
  622. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  623. nphy->rfctrl_intc1_save);
  624. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  625. nphy->rfctrl_intc2_save);
  626. }
  627. }
  628. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  629. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  630. {
  631. u16 tmp;
  632. if (dev->phy.rev >= 3) {
  633. if (b43_nphy_ipa(dev)) {
  634. tmp = 4;
  635. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  636. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  637. }
  638. tmp = 1;
  639. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  640. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  641. }
  642. }
  643. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  644. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  645. {
  646. u16 bbcfg;
  647. b43_phy_force_clock(dev, 1);
  648. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  649. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  650. udelay(1);
  651. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  652. b43_phy_force_clock(dev, 0);
  653. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  654. }
  655. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  656. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  657. {
  658. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  659. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  660. if (preamble == 1)
  661. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  662. else
  663. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  664. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  665. }
  666. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  667. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  668. {
  669. struct b43_phy_n *nphy = dev->phy.n;
  670. bool override = false;
  671. u16 chain = 0x33;
  672. if (nphy->txrx_chain == 0) {
  673. chain = 0x11;
  674. override = true;
  675. } else if (nphy->txrx_chain == 1) {
  676. chain = 0x22;
  677. override = true;
  678. }
  679. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  680. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  681. chain);
  682. if (override)
  683. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  684. B43_NPHY_RFSEQMODE_CAOVER);
  685. else
  686. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  687. ~B43_NPHY_RFSEQMODE_CAOVER);
  688. }
  689. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  690. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  691. u16 samps, u8 time, bool wait)
  692. {
  693. int i;
  694. u16 tmp;
  695. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  696. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  697. if (wait)
  698. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  699. else
  700. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  701. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  702. for (i = 1000; i; i--) {
  703. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  704. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  705. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  706. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  707. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  708. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  709. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  710. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  711. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  712. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  713. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  714. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  715. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  716. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  717. return;
  718. }
  719. udelay(10);
  720. }
  721. memset(est, 0, sizeof(*est));
  722. }
  723. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  724. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  725. struct b43_phy_n_iq_comp *pcomp)
  726. {
  727. if (write) {
  728. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  729. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  730. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  731. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  732. } else {
  733. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  734. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  735. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  736. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  737. }
  738. }
  739. #if 0
  740. /* Ready but not used anywhere */
  741. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  742. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  743. {
  744. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  745. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  746. if (core == 0) {
  747. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  748. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  749. } else {
  750. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  751. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  752. }
  753. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  754. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  755. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  756. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  757. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  758. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  759. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  760. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  761. }
  762. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  763. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  764. {
  765. u8 rxval, txval;
  766. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  767. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  768. if (core == 0) {
  769. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  770. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  771. } else {
  772. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  773. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  774. }
  775. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  776. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  777. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  778. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  779. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  780. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  781. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  782. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  783. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  784. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  785. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  786. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  787. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  788. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  789. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  790. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  791. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  792. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  793. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  794. if (core == 0) {
  795. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  796. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  797. } else {
  798. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  799. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  800. }
  801. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  802. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  803. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  804. if (core == 0) {
  805. rxval = 1;
  806. txval = 8;
  807. } else {
  808. rxval = 4;
  809. txval = 2;
  810. }
  811. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  812. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  813. }
  814. #endif
  815. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  816. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  817. {
  818. int i;
  819. s32 iq;
  820. u32 ii;
  821. u32 qq;
  822. int iq_nbits, qq_nbits;
  823. int arsh, brsh;
  824. u16 tmp, a, b;
  825. struct nphy_iq_est est;
  826. struct b43_phy_n_iq_comp old;
  827. struct b43_phy_n_iq_comp new = { };
  828. bool error = false;
  829. if (mask == 0)
  830. return;
  831. b43_nphy_rx_iq_coeffs(dev, false, &old);
  832. b43_nphy_rx_iq_coeffs(dev, true, &new);
  833. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  834. new = old;
  835. for (i = 0; i < 2; i++) {
  836. if (i == 0 && (mask & 1)) {
  837. iq = est.iq0_prod;
  838. ii = est.i0_pwr;
  839. qq = est.q0_pwr;
  840. } else if (i == 1 && (mask & 2)) {
  841. iq = est.iq1_prod;
  842. ii = est.i1_pwr;
  843. qq = est.q1_pwr;
  844. } else {
  845. continue;
  846. }
  847. if (ii + qq < 2) {
  848. error = true;
  849. break;
  850. }
  851. iq_nbits = fls(abs(iq));
  852. qq_nbits = fls(qq);
  853. arsh = iq_nbits - 20;
  854. if (arsh >= 0) {
  855. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  856. tmp = ii >> arsh;
  857. } else {
  858. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  859. tmp = ii << -arsh;
  860. }
  861. if (tmp == 0) {
  862. error = true;
  863. break;
  864. }
  865. a /= tmp;
  866. brsh = qq_nbits - 11;
  867. if (brsh >= 0) {
  868. b = (qq << (31 - qq_nbits));
  869. tmp = ii >> brsh;
  870. } else {
  871. b = (qq << (31 - qq_nbits));
  872. tmp = ii << -brsh;
  873. }
  874. if (tmp == 0) {
  875. error = true;
  876. break;
  877. }
  878. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  879. if (i == 0 && (mask & 0x1)) {
  880. if (dev->phy.rev >= 3) {
  881. new.a0 = a & 0x3FF;
  882. new.b0 = b & 0x3FF;
  883. } else {
  884. new.a0 = b & 0x3FF;
  885. new.b0 = a & 0x3FF;
  886. }
  887. } else if (i == 1 && (mask & 0x2)) {
  888. if (dev->phy.rev >= 3) {
  889. new.a1 = a & 0x3FF;
  890. new.b1 = b & 0x3FF;
  891. } else {
  892. new.a1 = b & 0x3FF;
  893. new.b1 = a & 0x3FF;
  894. }
  895. }
  896. }
  897. if (error)
  898. new = old;
  899. b43_nphy_rx_iq_coeffs(dev, true, &new);
  900. }
  901. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  902. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  903. {
  904. u16 array[4];
  905. b43_ntab_read_bulk(dev, B43_NTAB16(0xF, 0x50), 4, array);
  906. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  907. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  908. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  909. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  910. }
  911. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  912. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  913. const u16 *clip_st)
  914. {
  915. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  916. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  917. }
  918. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  919. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  920. {
  921. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  922. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  923. }
  924. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  925. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  926. {
  927. if (dev->phy.rev >= 3) {
  928. if (!init)
  929. return;
  930. if (0 /* FIXME */) {
  931. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  932. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  933. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  934. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  935. }
  936. } else {
  937. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  938. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  939. switch (dev->dev->bus_type) {
  940. #ifdef CONFIG_B43_BCMA
  941. case B43_BUS_BCMA:
  942. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
  943. 0xFC00, 0xFC00);
  944. break;
  945. #endif
  946. #ifdef CONFIG_B43_SSB
  947. case B43_BUS_SSB:
  948. ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
  949. 0xFC00, 0xFC00);
  950. break;
  951. #endif
  952. }
  953. b43_write32(dev, B43_MMIO_MACCTL,
  954. b43_read32(dev, B43_MMIO_MACCTL) &
  955. ~B43_MACCTL_GPOUTSMSK);
  956. b43_write16(dev, B43_MMIO_GPIO_MASK,
  957. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  958. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  959. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  960. if (init) {
  961. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  962. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  963. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  964. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  965. }
  966. }
  967. }
  968. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  969. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  970. {
  971. u16 tmp;
  972. if (dev->dev->core_rev == 16)
  973. b43_mac_suspend(dev);
  974. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  975. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  976. B43_NPHY_CLASSCTL_WAITEDEN);
  977. tmp &= ~mask;
  978. tmp |= (val & mask);
  979. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  980. if (dev->dev->core_rev == 16)
  981. b43_mac_enable(dev);
  982. return tmp;
  983. }
  984. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  985. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  986. {
  987. struct b43_phy *phy = &dev->phy;
  988. struct b43_phy_n *nphy = phy->n;
  989. if (enable) {
  990. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  991. if (nphy->deaf_count++ == 0) {
  992. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  993. b43_nphy_classifier(dev, 0x7, 0);
  994. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  995. b43_nphy_write_clip_detection(dev, clip);
  996. }
  997. b43_nphy_reset_cca(dev);
  998. } else {
  999. if (--nphy->deaf_count == 0) {
  1000. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  1001. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  1002. }
  1003. }
  1004. }
  1005. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  1006. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  1007. {
  1008. struct b43_phy_n *nphy = dev->phy.n;
  1009. u16 tmp;
  1010. if (nphy->hang_avoid)
  1011. b43_nphy_stay_in_carrier_search(dev, 1);
  1012. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  1013. if (tmp & 0x1)
  1014. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  1015. else if (tmp & 0x2)
  1016. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1017. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  1018. if (nphy->bb_mult_save & 0x80000000) {
  1019. tmp = nphy->bb_mult_save & 0xFFFF;
  1020. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1021. nphy->bb_mult_save = 0;
  1022. }
  1023. if (nphy->hang_avoid)
  1024. b43_nphy_stay_in_carrier_search(dev, 0);
  1025. }
  1026. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  1027. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  1028. {
  1029. struct b43_phy_n *nphy = dev->phy.n;
  1030. u8 channel = dev->phy.channel;
  1031. int tone[2] = { 57, 58 };
  1032. u32 noise[2] = { 0x3FF, 0x3FF };
  1033. B43_WARN_ON(dev->phy.rev < 3);
  1034. if (nphy->hang_avoid)
  1035. b43_nphy_stay_in_carrier_search(dev, 1);
  1036. if (nphy->gband_spurwar_en) {
  1037. /* TODO: N PHY Adjust Analog Pfbw (7) */
  1038. if (channel == 11 && dev->phy.is_40mhz)
  1039. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  1040. else
  1041. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  1042. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  1043. }
  1044. if (nphy->aband_spurwar_en) {
  1045. if (channel == 54) {
  1046. tone[0] = 0x20;
  1047. noise[0] = 0x25F;
  1048. } else if (channel == 38 || channel == 102 || channel == 118) {
  1049. if (0 /* FIXME */) {
  1050. tone[0] = 0x20;
  1051. noise[0] = 0x21F;
  1052. } else {
  1053. tone[0] = 0;
  1054. noise[0] = 0;
  1055. }
  1056. } else if (channel == 134) {
  1057. tone[0] = 0x20;
  1058. noise[0] = 0x21F;
  1059. } else if (channel == 151) {
  1060. tone[0] = 0x10;
  1061. noise[0] = 0x23F;
  1062. } else if (channel == 153 || channel == 161) {
  1063. tone[0] = 0x30;
  1064. noise[0] = 0x23F;
  1065. } else {
  1066. tone[0] = 0;
  1067. noise[0] = 0;
  1068. }
  1069. if (!tone[0] && !noise[0])
  1070. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  1071. else
  1072. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  1073. }
  1074. if (nphy->hang_avoid)
  1075. b43_nphy_stay_in_carrier_search(dev, 0);
  1076. }
  1077. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  1078. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  1079. {
  1080. struct b43_phy_n *nphy = dev->phy.n;
  1081. u8 i;
  1082. s16 tmp;
  1083. u16 data[4];
  1084. s16 gain[2];
  1085. u16 minmax[2];
  1086. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  1087. if (nphy->hang_avoid)
  1088. b43_nphy_stay_in_carrier_search(dev, 1);
  1089. if (nphy->gain_boost) {
  1090. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1091. gain[0] = 6;
  1092. gain[1] = 6;
  1093. } else {
  1094. tmp = 40370 - 315 * dev->phy.channel;
  1095. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  1096. tmp = 23242 - 224 * dev->phy.channel;
  1097. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  1098. }
  1099. } else {
  1100. gain[0] = 0;
  1101. gain[1] = 0;
  1102. }
  1103. for (i = 0; i < 2; i++) {
  1104. if (nphy->elna_gain_config) {
  1105. data[0] = 19 + gain[i];
  1106. data[1] = 25 + gain[i];
  1107. data[2] = 25 + gain[i];
  1108. data[3] = 25 + gain[i];
  1109. } else {
  1110. data[0] = lna_gain[0] + gain[i];
  1111. data[1] = lna_gain[1] + gain[i];
  1112. data[2] = lna_gain[2] + gain[i];
  1113. data[3] = lna_gain[3] + gain[i];
  1114. }
  1115. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  1116. minmax[i] = 23 + gain[i];
  1117. }
  1118. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  1119. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  1120. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  1121. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  1122. if (nphy->hang_avoid)
  1123. b43_nphy_stay_in_carrier_search(dev, 0);
  1124. }
  1125. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1126. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  1127. {
  1128. struct b43_phy_n *nphy = dev->phy.n;
  1129. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1130. /* PHY rev 0, 1, 2 */
  1131. u8 i, j;
  1132. u8 code;
  1133. u16 tmp;
  1134. u8 rfseq_events[3] = { 6, 8, 7 };
  1135. u8 rfseq_delays[3] = { 10, 30, 1 };
  1136. /* PHY rev >= 3 */
  1137. bool ghz5;
  1138. bool ext_lna;
  1139. u16 rssi_gain;
  1140. struct nphy_gain_ctl_workaround_entry *e;
  1141. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1142. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1143. if (dev->phy.rev >= 3) {
  1144. /* Prepare values */
  1145. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1146. & B43_NPHY_BANDCTL_5GHZ;
  1147. ext_lna = sprom->boardflags_lo & B43_BFL_EXTLNA;
  1148. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1149. if (ghz5 && dev->phy.rev >= 5)
  1150. rssi_gain = 0x90;
  1151. else
  1152. rssi_gain = 0x50;
  1153. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1154. /* Set Clip 2 detect */
  1155. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1156. B43_NPHY_C1_CGAINI_CL2DETECT);
  1157. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1158. B43_NPHY_C2_CGAINI_CL2DETECT);
  1159. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1160. 0x17);
  1161. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1162. 0x17);
  1163. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1164. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1165. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1166. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1167. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1168. rssi_gain);
  1169. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1170. rssi_gain);
  1171. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1172. 0x17);
  1173. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1174. 0x17);
  1175. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1176. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1177. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1178. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1179. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1180. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1181. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1182. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1183. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1184. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1185. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1186. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1187. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1188. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1189. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1190. b43_phy_write(dev, 0x2A7, e->init_gain);
  1191. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1192. e->rfseq_init);
  1193. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1194. /* TODO: check defines. Do not match variables names */
  1195. b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
  1196. b43_phy_write(dev, 0x2A9, e->cliphi_gain);
  1197. b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
  1198. b43_phy_write(dev, 0x2AB, e->clipmd_gain);
  1199. b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
  1200. b43_phy_write(dev, 0x2AD, e->cliplo_gain);
  1201. b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
  1202. b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
  1203. b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
  1204. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1205. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1206. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1207. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1208. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1209. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1210. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1211. } else {
  1212. /* Set Clip 2 detect */
  1213. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1214. B43_NPHY_C1_CGAINI_CL2DETECT);
  1215. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1216. B43_NPHY_C2_CGAINI_CL2DETECT);
  1217. /* Set narrowband clip threshold */
  1218. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1219. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1220. if (!dev->phy.is_40mhz) {
  1221. /* Set dwell lengths */
  1222. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1223. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1224. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1225. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1226. }
  1227. /* Set wideband clip 2 threshold */
  1228. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1229. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  1230. 21);
  1231. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1232. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  1233. 21);
  1234. if (!dev->phy.is_40mhz) {
  1235. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1236. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1237. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1238. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1239. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1240. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1241. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1242. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1243. }
  1244. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1245. if (nphy->gain_boost) {
  1246. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1247. dev->phy.is_40mhz)
  1248. code = 4;
  1249. else
  1250. code = 5;
  1251. } else {
  1252. code = dev->phy.is_40mhz ? 6 : 7;
  1253. }
  1254. /* Set HPVGA2 index */
  1255. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  1256. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1257. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1258. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  1259. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1260. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1261. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1262. /* specs say about 2 loops, but wl does 4 */
  1263. for (i = 0; i < 4; i++)
  1264. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1265. (code << 8 | 0x7C));
  1266. b43_nphy_adjust_lna_gain_table(dev);
  1267. if (nphy->elna_gain_config) {
  1268. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1269. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1270. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1271. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1272. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1273. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1274. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1275. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1276. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1277. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1278. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1279. /* specs say about 2 loops, but wl does 4 */
  1280. for (i = 0; i < 4; i++)
  1281. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1282. (code << 8 | 0x74));
  1283. }
  1284. if (dev->phy.rev == 2) {
  1285. for (i = 0; i < 4; i++) {
  1286. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1287. (0x0400 * i) + 0x0020);
  1288. for (j = 0; j < 21; j++) {
  1289. tmp = j * (i < 2 ? 3 : 1);
  1290. b43_phy_write(dev,
  1291. B43_NPHY_TABLE_DATALO, tmp);
  1292. }
  1293. }
  1294. }
  1295. b43_nphy_set_rf_sequence(dev, 5,
  1296. rfseq_events, rfseq_delays, 3);
  1297. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1298. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1299. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1300. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1301. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1302. 0xFF80, 4);
  1303. }
  1304. }
  1305. static void b43_nphy_workarounds_rev3plus(struct b43_wldev *dev)
  1306. {
  1307. struct b43_phy_n *nphy = dev->phy.n;
  1308. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1309. /* TX to RX */
  1310. u8 tx2rx_events[8] = { 0x4, 0x3, 0x6, 0x5, 0x2, 0x1, 0x8, 0x1F };
  1311. u8 tx2rx_delays[8] = { 8, 4, 2, 2, 4, 4, 6, 1 };
  1312. /* RX to TX */
  1313. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  1314. 0x1F };
  1315. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  1316. u8 rx2tx_events[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0x3, 0x4, 0x1F };
  1317. u8 rx2tx_delays[9] = { 8, 6, 6, 4, 4, 18, 42, 1, 1 };
  1318. u16 tmp16;
  1319. u32 tmp32;
  1320. b43_phy_write(dev, 0x23f, 0x1f8);
  1321. b43_phy_write(dev, 0x240, 0x1f8);
  1322. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1323. tmp32 &= 0xffffff;
  1324. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1325. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  1326. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  1327. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  1328. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  1329. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  1330. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  1331. b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
  1332. b43_phy_write(dev, 0x2AE, 0x000C);
  1333. /* TX to RX */
  1334. b43_nphy_set_rf_sequence(dev, 1, tx2rx_events, tx2rx_delays,
  1335. ARRAY_SIZE(tx2rx_events));
  1336. /* RX to TX */
  1337. if (b43_nphy_ipa(dev))
  1338. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  1339. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  1340. if (nphy->hw_phyrxchain != 3 &&
  1341. nphy->hw_phyrxchain != nphy->hw_phytxchain) {
  1342. if (b43_nphy_ipa(dev)) {
  1343. rx2tx_delays[5] = 59;
  1344. rx2tx_delays[6] = 1;
  1345. rx2tx_events[7] = 0x1F;
  1346. }
  1347. b43_nphy_set_rf_sequence(dev, 1, rx2tx_events, rx2tx_delays,
  1348. ARRAY_SIZE(rx2tx_events));
  1349. }
  1350. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  1351. 0x2 : 0x9C40;
  1352. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  1353. b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
  1354. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  1355. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  1356. b43_nphy_gain_ctrl_workarounds(dev);
  1357. b43_ntab_write(dev, B43_NTAB16(8, 0), 2);
  1358. b43_ntab_write(dev, B43_NTAB16(8, 16), 2);
  1359. /* TODO */
  1360. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1361. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1362. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1363. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1364. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1365. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1366. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1367. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1368. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  1369. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  1370. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1371. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1372. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  1373. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  1374. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  1375. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  1376. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  1377. tmp32 = 0x00088888;
  1378. else
  1379. tmp32 = 0x88888888;
  1380. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  1381. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  1382. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  1383. if (dev->phy.rev == 4 &&
  1384. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1385. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  1386. 0x70);
  1387. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  1388. 0x70);
  1389. }
  1390. b43_phy_write(dev, 0x224, 0x03eb);
  1391. b43_phy_write(dev, 0x225, 0x03eb);
  1392. b43_phy_write(dev, 0x226, 0x0341);
  1393. b43_phy_write(dev, 0x227, 0x0341);
  1394. b43_phy_write(dev, 0x228, 0x042b);
  1395. b43_phy_write(dev, 0x229, 0x042b);
  1396. b43_phy_write(dev, 0x22a, 0x0381);
  1397. b43_phy_write(dev, 0x22b, 0x0381);
  1398. b43_phy_write(dev, 0x22c, 0x042b);
  1399. b43_phy_write(dev, 0x22d, 0x042b);
  1400. b43_phy_write(dev, 0x22e, 0x0381);
  1401. b43_phy_write(dev, 0x22f, 0x0381);
  1402. }
  1403. static void b43_nphy_workarounds_rev1_2(struct b43_wldev *dev)
  1404. {
  1405. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1406. struct b43_phy *phy = &dev->phy;
  1407. struct b43_phy_n *nphy = phy->n;
  1408. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1409. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1410. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1411. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1412. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1413. nphy->band5g_pwrgain) {
  1414. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1415. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1416. } else {
  1417. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1418. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1419. }
  1420. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  1421. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  1422. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  1423. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  1424. if (dev->phy.rev < 2) {
  1425. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  1426. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  1427. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  1428. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  1429. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  1430. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  1431. }
  1432. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1433. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1434. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1435. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1436. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD &&
  1437. dev->dev->board_type == 0x8B) {
  1438. delays1[0] = 0x1;
  1439. delays1[5] = 0x14;
  1440. }
  1441. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1442. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1443. b43_nphy_gain_ctrl_workarounds(dev);
  1444. if (dev->phy.rev < 2) {
  1445. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1446. b43_hf_write(dev, b43_hf_read(dev) |
  1447. B43_HF_MLADVW);
  1448. } else if (dev->phy.rev == 2) {
  1449. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1450. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1451. }
  1452. if (dev->phy.rev < 2)
  1453. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1454. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1455. /* Set phase track alpha and beta */
  1456. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1457. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1458. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1459. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1460. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1461. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1462. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1463. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1464. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1465. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1466. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1467. if (dev->phy.rev == 2)
  1468. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1469. B43_NPHY_FINERX2_CGC_DECGC);
  1470. }
  1471. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1472. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1473. {
  1474. struct b43_phy *phy = &dev->phy;
  1475. struct b43_phy_n *nphy = phy->n;
  1476. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1477. b43_nphy_classifier(dev, 1, 0);
  1478. else
  1479. b43_nphy_classifier(dev, 1, 1);
  1480. if (nphy->hang_avoid)
  1481. b43_nphy_stay_in_carrier_search(dev, 1);
  1482. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1483. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1484. if (dev->phy.rev >= 3)
  1485. b43_nphy_workarounds_rev3plus(dev);
  1486. else
  1487. b43_nphy_workarounds_rev1_2(dev);
  1488. if (nphy->hang_avoid)
  1489. b43_nphy_stay_in_carrier_search(dev, 0);
  1490. }
  1491. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  1492. static int b43_nphy_load_samples(struct b43_wldev *dev,
  1493. struct b43_c32 *samples, u16 len) {
  1494. struct b43_phy_n *nphy = dev->phy.n;
  1495. u16 i;
  1496. u32 *data;
  1497. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  1498. if (!data) {
  1499. b43err(dev->wl, "allocation for samples loading failed\n");
  1500. return -ENOMEM;
  1501. }
  1502. if (nphy->hang_avoid)
  1503. b43_nphy_stay_in_carrier_search(dev, 1);
  1504. for (i = 0; i < len; i++) {
  1505. data[i] = (samples[i].i & 0x3FF << 10);
  1506. data[i] |= samples[i].q & 0x3FF;
  1507. }
  1508. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  1509. kfree(data);
  1510. if (nphy->hang_avoid)
  1511. b43_nphy_stay_in_carrier_search(dev, 0);
  1512. return 0;
  1513. }
  1514. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1515. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1516. bool test)
  1517. {
  1518. int i;
  1519. u16 bw, len, rot, angle;
  1520. struct b43_c32 *samples;
  1521. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1522. len = bw << 3;
  1523. if (test) {
  1524. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1525. bw = 82;
  1526. else
  1527. bw = 80;
  1528. if (dev->phy.is_40mhz)
  1529. bw <<= 1;
  1530. len = bw << 1;
  1531. }
  1532. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1533. if (!samples) {
  1534. b43err(dev->wl, "allocation for samples generation failed\n");
  1535. return 0;
  1536. }
  1537. rot = (((freq * 36) / bw) << 16) / 100;
  1538. angle = 0;
  1539. for (i = 0; i < len; i++) {
  1540. samples[i] = b43_cordic(angle);
  1541. angle += rot;
  1542. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1543. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1544. }
  1545. i = b43_nphy_load_samples(dev, samples, len);
  1546. kfree(samples);
  1547. return (i < 0) ? 0 : len;
  1548. }
  1549. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1550. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1551. u16 wait, bool iqmode, bool dac_test)
  1552. {
  1553. struct b43_phy_n *nphy = dev->phy.n;
  1554. int i;
  1555. u16 seq_mode;
  1556. u32 tmp;
  1557. if (nphy->hang_avoid)
  1558. b43_nphy_stay_in_carrier_search(dev, true);
  1559. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1560. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1561. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1562. }
  1563. if (!dev->phy.is_40mhz)
  1564. tmp = 0x6464;
  1565. else
  1566. tmp = 0x4747;
  1567. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1568. if (nphy->hang_avoid)
  1569. b43_nphy_stay_in_carrier_search(dev, false);
  1570. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1571. if (loops != 0xFFFF)
  1572. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1573. else
  1574. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1575. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1576. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1577. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1578. if (iqmode) {
  1579. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1580. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1581. } else {
  1582. if (dac_test)
  1583. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1584. else
  1585. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1586. }
  1587. for (i = 0; i < 100; i++) {
  1588. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1589. i = 0;
  1590. break;
  1591. }
  1592. udelay(10);
  1593. }
  1594. if (i)
  1595. b43err(dev->wl, "run samples timeout\n");
  1596. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1597. }
  1598. /*
  1599. * Transmits a known value for LO calibration
  1600. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1601. */
  1602. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1603. bool iqmode, bool dac_test)
  1604. {
  1605. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1606. if (samp == 0)
  1607. return -1;
  1608. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1609. return 0;
  1610. }
  1611. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1612. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1613. {
  1614. struct b43_phy_n *nphy = dev->phy.n;
  1615. int i, j;
  1616. u32 tmp;
  1617. u32 cur_real, cur_imag, real_part, imag_part;
  1618. u16 buffer[7];
  1619. if (nphy->hang_avoid)
  1620. b43_nphy_stay_in_carrier_search(dev, true);
  1621. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1622. for (i = 0; i < 2; i++) {
  1623. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1624. (buffer[i * 2 + 1] & 0x3FF);
  1625. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1626. (((i + 26) << 10) | 320));
  1627. for (j = 0; j < 128; j++) {
  1628. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1629. ((tmp >> 16) & 0xFFFF));
  1630. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1631. (tmp & 0xFFFF));
  1632. }
  1633. }
  1634. for (i = 0; i < 2; i++) {
  1635. tmp = buffer[5 + i];
  1636. real_part = (tmp >> 8) & 0xFF;
  1637. imag_part = (tmp & 0xFF);
  1638. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1639. (((i + 26) << 10) | 448));
  1640. if (dev->phy.rev >= 3) {
  1641. cur_real = real_part;
  1642. cur_imag = imag_part;
  1643. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1644. }
  1645. for (j = 0; j < 128; j++) {
  1646. if (dev->phy.rev < 3) {
  1647. cur_real = (real_part * loscale[j] + 128) >> 8;
  1648. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1649. tmp = ((cur_real & 0xFF) << 8) |
  1650. (cur_imag & 0xFF);
  1651. }
  1652. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1653. ((tmp >> 16) & 0xFFFF));
  1654. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1655. (tmp & 0xFFFF));
  1656. }
  1657. }
  1658. if (dev->phy.rev >= 3) {
  1659. b43_shm_write16(dev, B43_SHM_SHARED,
  1660. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1661. b43_shm_write16(dev, B43_SHM_SHARED,
  1662. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1663. }
  1664. if (nphy->hang_avoid)
  1665. b43_nphy_stay_in_carrier_search(dev, false);
  1666. }
  1667. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1668. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1669. u8 *events, u8 *delays, u8 length)
  1670. {
  1671. struct b43_phy_n *nphy = dev->phy.n;
  1672. u8 i;
  1673. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1674. u16 offset1 = cmd << 4;
  1675. u16 offset2 = offset1 + 0x80;
  1676. if (nphy->hang_avoid)
  1677. b43_nphy_stay_in_carrier_search(dev, true);
  1678. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1679. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1680. for (i = length; i < 16; i++) {
  1681. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1682. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1683. }
  1684. if (nphy->hang_avoid)
  1685. b43_nphy_stay_in_carrier_search(dev, false);
  1686. }
  1687. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1688. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1689. enum b43_nphy_rf_sequence seq)
  1690. {
  1691. static const u16 trigger[] = {
  1692. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1693. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1694. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1695. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1696. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1697. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1698. };
  1699. int i;
  1700. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1701. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1702. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1703. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1704. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1705. for (i = 0; i < 200; i++) {
  1706. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1707. goto ok;
  1708. msleep(1);
  1709. }
  1710. b43err(dev->wl, "RF sequence status timeout\n");
  1711. ok:
  1712. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1713. }
  1714. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1715. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1716. u16 value, u8 core, bool off)
  1717. {
  1718. int i;
  1719. u8 index = fls(field);
  1720. u8 addr, en_addr, val_addr;
  1721. /* we expect only one bit set */
  1722. B43_WARN_ON(field & (~(1 << (index - 1))));
  1723. if (dev->phy.rev >= 3) {
  1724. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1725. for (i = 0; i < 2; i++) {
  1726. if (index == 0 || index == 16) {
  1727. b43err(dev->wl,
  1728. "Unsupported RF Ctrl Override call\n");
  1729. return;
  1730. }
  1731. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1732. en_addr = B43_PHY_N((i == 0) ?
  1733. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1734. val_addr = B43_PHY_N((i == 0) ?
  1735. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1736. if (off) {
  1737. b43_phy_mask(dev, en_addr, ~(field));
  1738. b43_phy_mask(dev, val_addr,
  1739. ~(rf_ctrl->val_mask));
  1740. } else {
  1741. if (core == 0 || ((1 << core) & i) != 0) {
  1742. b43_phy_set(dev, en_addr, field);
  1743. b43_phy_maskset(dev, val_addr,
  1744. ~(rf_ctrl->val_mask),
  1745. (value << rf_ctrl->val_shift));
  1746. }
  1747. }
  1748. }
  1749. } else {
  1750. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1751. if (off) {
  1752. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1753. value = 0;
  1754. } else {
  1755. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1756. }
  1757. for (i = 0; i < 2; i++) {
  1758. if (index <= 1 || index == 16) {
  1759. b43err(dev->wl,
  1760. "Unsupported RF Ctrl Override call\n");
  1761. return;
  1762. }
  1763. if (index == 2 || index == 10 ||
  1764. (index >= 13 && index <= 15)) {
  1765. core = 1;
  1766. }
  1767. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1768. addr = B43_PHY_N((i == 0) ?
  1769. rf_ctrl->addr0 : rf_ctrl->addr1);
  1770. if ((core & (1 << i)) != 0)
  1771. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1772. (value << rf_ctrl->shift));
  1773. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1774. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1775. B43_NPHY_RFCTL_CMD_START);
  1776. udelay(1);
  1777. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1778. }
  1779. }
  1780. }
  1781. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1782. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1783. u16 value, u8 core)
  1784. {
  1785. u8 i, j;
  1786. u16 reg, tmp, val;
  1787. B43_WARN_ON(dev->phy.rev < 3);
  1788. B43_WARN_ON(field > 4);
  1789. for (i = 0; i < 2; i++) {
  1790. if ((core == 1 && i == 1) || (core == 2 && !i))
  1791. continue;
  1792. reg = (i == 0) ?
  1793. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1794. b43_phy_mask(dev, reg, 0xFBFF);
  1795. switch (field) {
  1796. case 0:
  1797. b43_phy_write(dev, reg, 0);
  1798. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1799. break;
  1800. case 1:
  1801. if (!i) {
  1802. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1803. 0xFC3F, (value << 6));
  1804. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1805. 0xFFFE, 1);
  1806. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1807. B43_NPHY_RFCTL_CMD_START);
  1808. for (j = 0; j < 100; j++) {
  1809. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1810. j = 0;
  1811. break;
  1812. }
  1813. udelay(10);
  1814. }
  1815. if (j)
  1816. b43err(dev->wl,
  1817. "intc override timeout\n");
  1818. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1819. 0xFFFE);
  1820. } else {
  1821. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1822. 0xFC3F, (value << 6));
  1823. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1824. 0xFFFE, 1);
  1825. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1826. B43_NPHY_RFCTL_CMD_RXTX);
  1827. for (j = 0; j < 100; j++) {
  1828. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1829. j = 0;
  1830. break;
  1831. }
  1832. udelay(10);
  1833. }
  1834. if (j)
  1835. b43err(dev->wl,
  1836. "intc override timeout\n");
  1837. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1838. 0xFFFE);
  1839. }
  1840. break;
  1841. case 2:
  1842. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1843. tmp = 0x0020;
  1844. val = value << 5;
  1845. } else {
  1846. tmp = 0x0010;
  1847. val = value << 4;
  1848. }
  1849. b43_phy_maskset(dev, reg, ~tmp, val);
  1850. break;
  1851. case 3:
  1852. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1853. tmp = 0x0001;
  1854. val = value;
  1855. } else {
  1856. tmp = 0x0004;
  1857. val = value << 2;
  1858. }
  1859. b43_phy_maskset(dev, reg, ~tmp, val);
  1860. break;
  1861. case 4:
  1862. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1863. tmp = 0x0002;
  1864. val = value << 1;
  1865. } else {
  1866. tmp = 0x0008;
  1867. val = value << 3;
  1868. }
  1869. b43_phy_maskset(dev, reg, ~tmp, val);
  1870. break;
  1871. }
  1872. }
  1873. }
  1874. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  1875. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1876. {
  1877. unsigned int i;
  1878. u16 val;
  1879. val = 0x1E1F;
  1880. for (i = 0; i < 16; i++) {
  1881. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1882. val -= 0x202;
  1883. }
  1884. val = 0x3E3F;
  1885. for (i = 0; i < 16; i++) {
  1886. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  1887. val -= 0x202;
  1888. }
  1889. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1890. }
  1891. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1892. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1893. s8 offset, u8 core, u8 rail,
  1894. enum b43_nphy_rssi_type type)
  1895. {
  1896. u16 tmp;
  1897. bool core1or5 = (core == 1) || (core == 5);
  1898. bool core2or5 = (core == 2) || (core == 5);
  1899. offset = clamp_val(offset, -32, 31);
  1900. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1901. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1902. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1903. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1904. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1905. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1906. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1907. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1908. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1909. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1910. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1911. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1912. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1913. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1914. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1915. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1916. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1917. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1918. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1919. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1920. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1921. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1922. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1923. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1924. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1925. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1926. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1927. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1928. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1929. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1930. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1931. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1932. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1933. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1934. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1935. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1936. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1937. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1938. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1939. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1940. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1941. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1942. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1943. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1944. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1945. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1946. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1947. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1948. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1949. }
  1950. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1951. {
  1952. u16 val;
  1953. if (type < 3)
  1954. val = 0;
  1955. else if (type == 6)
  1956. val = 1;
  1957. else if (type == 3)
  1958. val = 2;
  1959. else
  1960. val = 3;
  1961. val = (val << 12) | (val << 14);
  1962. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1963. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1964. if (type < 3) {
  1965. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1966. (type + 1) << 4);
  1967. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1968. (type + 1) << 4);
  1969. }
  1970. if (code == 0) {
  1971. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1972. if (type < 3) {
  1973. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1974. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1975. B43_NPHY_RFCTL_CMD_CORESEL));
  1976. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1977. ~(0x1 << 12 |
  1978. 0x1 << 5 |
  1979. 0x1 << 1 |
  1980. 0x1));
  1981. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1982. ~B43_NPHY_RFCTL_CMD_START);
  1983. udelay(20);
  1984. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1985. }
  1986. } else {
  1987. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1988. if (type < 3) {
  1989. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1990. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1991. B43_NPHY_RFCTL_CMD_CORESEL),
  1992. (B43_NPHY_RFCTL_CMD_RXEN |
  1993. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1994. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1995. (0x1 << 12 |
  1996. 0x1 << 5 |
  1997. 0x1 << 1 |
  1998. 0x1));
  1999. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  2000. B43_NPHY_RFCTL_CMD_START);
  2001. udelay(20);
  2002. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  2003. }
  2004. }
  2005. }
  2006. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  2007. {
  2008. u8 i;
  2009. u16 reg, val;
  2010. if (code == 0) {
  2011. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  2012. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  2013. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  2014. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  2015. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  2016. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  2017. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  2018. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  2019. } else {
  2020. for (i = 0; i < 2; i++) {
  2021. if ((code == 1 && i == 1) || (code == 2 && !i))
  2022. continue;
  2023. reg = (i == 0) ?
  2024. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  2025. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  2026. if (type < 3) {
  2027. reg = (i == 0) ?
  2028. B43_NPHY_AFECTL_C1 :
  2029. B43_NPHY_AFECTL_C2;
  2030. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  2031. reg = (i == 0) ?
  2032. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  2033. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  2034. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  2035. if (type == 0)
  2036. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  2037. else if (type == 1)
  2038. val = 16;
  2039. else
  2040. val = 32;
  2041. b43_phy_set(dev, reg, val);
  2042. reg = (i == 0) ?
  2043. B43_NPHY_TXF_40CO_B1S0 :
  2044. B43_NPHY_TXF_40CO_B32S1;
  2045. b43_phy_set(dev, reg, 0x0020);
  2046. } else {
  2047. if (type == 6)
  2048. val = 0x0100;
  2049. else if (type == 3)
  2050. val = 0x0200;
  2051. else
  2052. val = 0x0300;
  2053. reg = (i == 0) ?
  2054. B43_NPHY_AFECTL_C1 :
  2055. B43_NPHY_AFECTL_C2;
  2056. b43_phy_maskset(dev, reg, 0xFCFF, val);
  2057. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  2058. if (type != 3 && type != 6) {
  2059. enum ieee80211_band band =
  2060. b43_current_band(dev->wl);
  2061. if (b43_nphy_ipa(dev))
  2062. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  2063. else
  2064. val = 0x11;
  2065. reg = (i == 0) ? 0x2000 : 0x3000;
  2066. reg |= B2055_PADDRV;
  2067. b43_radio_write16(dev, reg, val);
  2068. reg = (i == 0) ?
  2069. B43_NPHY_AFECTL_OVER1 :
  2070. B43_NPHY_AFECTL_OVER;
  2071. b43_phy_set(dev, reg, 0x0200);
  2072. }
  2073. }
  2074. }
  2075. }
  2076. }
  2077. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  2078. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  2079. {
  2080. if (dev->phy.rev >= 3)
  2081. b43_nphy_rev3_rssi_select(dev, code, type);
  2082. else
  2083. b43_nphy_rev2_rssi_select(dev, code, type);
  2084. }
  2085. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  2086. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  2087. {
  2088. int i;
  2089. for (i = 0; i < 2; i++) {
  2090. if (type == 2) {
  2091. if (i == 0) {
  2092. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  2093. 0xFC, buf[0]);
  2094. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  2095. 0xFC, buf[1]);
  2096. } else {
  2097. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  2098. 0xFC, buf[2 * i]);
  2099. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  2100. 0xFC, buf[2 * i + 1]);
  2101. }
  2102. } else {
  2103. if (i == 0)
  2104. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  2105. 0xF3, buf[0] << 2);
  2106. else
  2107. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  2108. 0xF3, buf[2 * i + 1] << 2);
  2109. }
  2110. }
  2111. }
  2112. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  2113. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  2114. u8 nsamp)
  2115. {
  2116. int i;
  2117. int out;
  2118. u16 save_regs_phy[9];
  2119. u16 s[2];
  2120. if (dev->phy.rev >= 3) {
  2121. save_regs_phy[0] = b43_phy_read(dev,
  2122. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  2123. save_regs_phy[1] = b43_phy_read(dev,
  2124. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  2125. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2126. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2127. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2128. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2129. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  2130. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  2131. save_regs_phy[8] = 0;
  2132. } else {
  2133. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2134. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2135. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2136. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  2137. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  2138. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  2139. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  2140. save_regs_phy[7] = 0;
  2141. save_regs_phy[8] = 0;
  2142. }
  2143. b43_nphy_rssi_select(dev, 5, type);
  2144. if (dev->phy.rev < 2) {
  2145. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  2146. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  2147. }
  2148. for (i = 0; i < 4; i++)
  2149. buf[i] = 0;
  2150. for (i = 0; i < nsamp; i++) {
  2151. if (dev->phy.rev < 2) {
  2152. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  2153. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  2154. } else {
  2155. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  2156. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  2157. }
  2158. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  2159. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  2160. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  2161. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  2162. }
  2163. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  2164. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  2165. if (dev->phy.rev < 2)
  2166. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  2167. if (dev->phy.rev >= 3) {
  2168. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  2169. save_regs_phy[0]);
  2170. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  2171. save_regs_phy[1]);
  2172. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  2173. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  2174. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  2175. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  2176. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  2177. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  2178. } else {
  2179. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  2180. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  2181. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  2182. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  2183. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  2184. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  2185. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  2186. }
  2187. return out;
  2188. }
  2189. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  2190. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  2191. {
  2192. int i, j;
  2193. u8 state[4];
  2194. u8 code, val;
  2195. u16 class, override;
  2196. u8 regs_save_radio[2];
  2197. u16 regs_save_phy[2];
  2198. s8 offset[4];
  2199. u8 core;
  2200. u8 rail;
  2201. u16 clip_state[2];
  2202. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  2203. s32 results_min[4] = { };
  2204. u8 vcm_final[4] = { };
  2205. s32 results[4][4] = { };
  2206. s32 miniq[4][2] = { };
  2207. if (type == 2) {
  2208. code = 0;
  2209. val = 6;
  2210. } else if (type < 2) {
  2211. code = 25;
  2212. val = 4;
  2213. } else {
  2214. B43_WARN_ON(1);
  2215. return;
  2216. }
  2217. class = b43_nphy_classifier(dev, 0, 0);
  2218. b43_nphy_classifier(dev, 7, 4);
  2219. b43_nphy_read_clip_detection(dev, clip_state);
  2220. b43_nphy_write_clip_detection(dev, clip_off);
  2221. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2222. override = 0x140;
  2223. else
  2224. override = 0x110;
  2225. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2226. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  2227. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  2228. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  2229. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2230. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  2231. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  2232. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  2233. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  2234. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  2235. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  2236. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  2237. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  2238. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  2239. b43_nphy_rssi_select(dev, 5, type);
  2240. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  2241. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  2242. for (i = 0; i < 4; i++) {
  2243. u8 tmp[4];
  2244. for (j = 0; j < 4; j++)
  2245. tmp[j] = i;
  2246. if (type != 1)
  2247. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  2248. b43_nphy_poll_rssi(dev, type, results[i], 8);
  2249. if (type < 2)
  2250. for (j = 0; j < 2; j++)
  2251. miniq[i][j] = min(results[i][2 * j],
  2252. results[i][2 * j + 1]);
  2253. }
  2254. for (i = 0; i < 4; i++) {
  2255. s32 mind = 40;
  2256. u8 minvcm = 0;
  2257. s32 minpoll = 249;
  2258. s32 curr;
  2259. for (j = 0; j < 4; j++) {
  2260. if (type == 2)
  2261. curr = abs(results[j][i]);
  2262. else
  2263. curr = abs(miniq[j][i / 2] - code * 8);
  2264. if (curr < mind) {
  2265. mind = curr;
  2266. minvcm = j;
  2267. }
  2268. if (results[j][i] < minpoll)
  2269. minpoll = results[j][i];
  2270. }
  2271. results_min[i] = minpoll;
  2272. vcm_final[i] = minvcm;
  2273. }
  2274. if (type != 1)
  2275. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  2276. for (i = 0; i < 4; i++) {
  2277. offset[i] = (code * 8) - results[vcm_final[i]][i];
  2278. if (offset[i] < 0)
  2279. offset[i] = -((abs(offset[i]) + 4) / 8);
  2280. else
  2281. offset[i] = (offset[i] + 4) / 8;
  2282. if (results_min[i] == 248)
  2283. offset[i] = code - 32;
  2284. core = (i / 2) ? 2 : 1;
  2285. rail = (i % 2) ? 1 : 0;
  2286. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  2287. type);
  2288. }
  2289. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  2290. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  2291. switch (state[2]) {
  2292. case 1:
  2293. b43_nphy_rssi_select(dev, 1, 2);
  2294. break;
  2295. case 4:
  2296. b43_nphy_rssi_select(dev, 1, 0);
  2297. break;
  2298. case 2:
  2299. b43_nphy_rssi_select(dev, 1, 1);
  2300. break;
  2301. default:
  2302. b43_nphy_rssi_select(dev, 1, 1);
  2303. break;
  2304. }
  2305. switch (state[3]) {
  2306. case 1:
  2307. b43_nphy_rssi_select(dev, 2, 2);
  2308. break;
  2309. case 4:
  2310. b43_nphy_rssi_select(dev, 2, 0);
  2311. break;
  2312. default:
  2313. b43_nphy_rssi_select(dev, 2, 1);
  2314. break;
  2315. }
  2316. b43_nphy_rssi_select(dev, 0, type);
  2317. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  2318. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  2319. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  2320. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  2321. b43_nphy_classifier(dev, 7, class);
  2322. b43_nphy_write_clip_detection(dev, clip_state);
  2323. /* Specs don't say about reset here, but it makes wl and b43 dumps
  2324. identical, it really seems wl performs this */
  2325. b43_nphy_reset_cca(dev);
  2326. }
  2327. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  2328. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  2329. {
  2330. /* TODO */
  2331. }
  2332. /*
  2333. * RSSI Calibration
  2334. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  2335. */
  2336. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  2337. {
  2338. if (dev->phy.rev >= 3) {
  2339. b43_nphy_rev3_rssi_cal(dev);
  2340. } else {
  2341. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  2342. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  2343. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  2344. }
  2345. }
  2346. /*
  2347. * Restore RSSI Calibration
  2348. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  2349. */
  2350. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  2351. {
  2352. struct b43_phy_n *nphy = dev->phy.n;
  2353. u16 *rssical_radio_regs = NULL;
  2354. u16 *rssical_phy_regs = NULL;
  2355. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2356. if (!nphy->rssical_chanspec_2G.center_freq)
  2357. return;
  2358. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  2359. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  2360. } else {
  2361. if (!nphy->rssical_chanspec_5G.center_freq)
  2362. return;
  2363. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  2364. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  2365. }
  2366. /* TODO use some definitions */
  2367. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  2368. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  2369. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  2370. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  2371. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  2372. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  2373. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  2374. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  2375. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  2376. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  2377. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  2378. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  2379. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  2380. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  2381. }
  2382. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  2383. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  2384. {
  2385. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2386. if (dev->phy.rev >= 6) {
  2387. if (dev->dev->chip_id == 47162)
  2388. return txpwrctrl_tx_gain_ipa_rev5;
  2389. return txpwrctrl_tx_gain_ipa_rev6;
  2390. } else if (dev->phy.rev >= 5) {
  2391. return txpwrctrl_tx_gain_ipa_rev5;
  2392. } else {
  2393. return txpwrctrl_tx_gain_ipa;
  2394. }
  2395. } else {
  2396. return txpwrctrl_tx_gain_ipa_5g;
  2397. }
  2398. }
  2399. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2400. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2401. {
  2402. struct b43_phy_n *nphy = dev->phy.n;
  2403. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2404. u16 tmp;
  2405. u8 offset, i;
  2406. if (dev->phy.rev >= 3) {
  2407. for (i = 0; i < 2; i++) {
  2408. tmp = (i == 0) ? 0x2000 : 0x3000;
  2409. offset = i * 11;
  2410. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2411. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2412. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2413. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2414. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2415. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2416. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2417. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2418. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2419. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2420. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2421. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2422. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2423. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2424. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2425. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2426. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2427. if (nphy->ipa5g_on) {
  2428. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2429. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2430. } else {
  2431. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2432. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2433. }
  2434. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2435. } else {
  2436. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2437. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2438. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2439. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2440. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2441. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2442. if (nphy->ipa2g_on) {
  2443. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2444. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2445. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2446. } else {
  2447. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2448. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2449. }
  2450. }
  2451. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2452. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2453. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2454. }
  2455. } else {
  2456. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2457. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2458. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2459. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2460. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2461. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2462. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2463. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2464. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2465. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2466. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2467. B43_NPHY_BANDCTL_5GHZ)) {
  2468. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2469. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2470. } else {
  2471. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2472. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2473. }
  2474. if (dev->phy.rev < 2) {
  2475. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2476. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2477. } else {
  2478. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2479. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2480. }
  2481. }
  2482. }
  2483. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2484. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2485. struct nphy_txgains target,
  2486. struct nphy_iqcal_params *params)
  2487. {
  2488. int i, j, indx;
  2489. u16 gain;
  2490. if (dev->phy.rev >= 3) {
  2491. params->txgm = target.txgm[core];
  2492. params->pga = target.pga[core];
  2493. params->pad = target.pad[core];
  2494. params->ipa = target.ipa[core];
  2495. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2496. (params->pad << 4) | (params->ipa);
  2497. for (j = 0; j < 5; j++)
  2498. params->ncorr[j] = 0x79;
  2499. } else {
  2500. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2501. (target.txgm[core] << 8);
  2502. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2503. 1 : 0;
  2504. for (i = 0; i < 9; i++)
  2505. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2506. break;
  2507. i = min(i, 8);
  2508. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2509. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2510. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2511. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2512. (params->pad << 2);
  2513. for (j = 0; j < 4; j++)
  2514. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2515. }
  2516. }
  2517. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2518. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2519. {
  2520. struct b43_phy_n *nphy = dev->phy.n;
  2521. int i;
  2522. u16 scale, entry;
  2523. u16 tmp = nphy->txcal_bbmult;
  2524. if (core == 0)
  2525. tmp >>= 8;
  2526. tmp &= 0xff;
  2527. for (i = 0; i < 18; i++) {
  2528. scale = (ladder_lo[i].percent * tmp) / 100;
  2529. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2530. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2531. scale = (ladder_iq[i].percent * tmp) / 100;
  2532. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2533. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2534. }
  2535. }
  2536. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2537. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2538. {
  2539. int i;
  2540. for (i = 0; i < 15; i++)
  2541. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2542. tbl_tx_filter_coef_rev4[2][i]);
  2543. }
  2544. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2545. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2546. {
  2547. int i, j;
  2548. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2549. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2550. for (i = 0; i < 3; i++)
  2551. for (j = 0; j < 15; j++)
  2552. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2553. tbl_tx_filter_coef_rev4[i][j]);
  2554. if (dev->phy.is_40mhz) {
  2555. for (j = 0; j < 15; j++)
  2556. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2557. tbl_tx_filter_coef_rev4[3][j]);
  2558. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2559. for (j = 0; j < 15; j++)
  2560. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2561. tbl_tx_filter_coef_rev4[5][j]);
  2562. }
  2563. if (dev->phy.channel == 14)
  2564. for (j = 0; j < 15; j++)
  2565. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2566. tbl_tx_filter_coef_rev4[6][j]);
  2567. }
  2568. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2569. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2570. {
  2571. struct b43_phy_n *nphy = dev->phy.n;
  2572. u16 curr_gain[2];
  2573. struct nphy_txgains target;
  2574. const u32 *table = NULL;
  2575. if (!nphy->txpwrctrl) {
  2576. int i;
  2577. if (nphy->hang_avoid)
  2578. b43_nphy_stay_in_carrier_search(dev, true);
  2579. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2580. if (nphy->hang_avoid)
  2581. b43_nphy_stay_in_carrier_search(dev, false);
  2582. for (i = 0; i < 2; ++i) {
  2583. if (dev->phy.rev >= 3) {
  2584. target.ipa[i] = curr_gain[i] & 0x000F;
  2585. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2586. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2587. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2588. } else {
  2589. target.ipa[i] = curr_gain[i] & 0x0003;
  2590. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2591. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2592. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2593. }
  2594. }
  2595. } else {
  2596. int i;
  2597. u16 index[2];
  2598. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2599. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2600. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2601. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2602. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2603. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2604. for (i = 0; i < 2; ++i) {
  2605. if (dev->phy.rev >= 3) {
  2606. enum ieee80211_band band =
  2607. b43_current_band(dev->wl);
  2608. if (b43_nphy_ipa(dev)) {
  2609. table = b43_nphy_get_ipa_gain_table(dev);
  2610. } else {
  2611. if (band == IEEE80211_BAND_5GHZ) {
  2612. if (dev->phy.rev == 3)
  2613. table = b43_ntab_tx_gain_rev3_5ghz;
  2614. else if (dev->phy.rev == 4)
  2615. table = b43_ntab_tx_gain_rev4_5ghz;
  2616. else
  2617. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2618. } else {
  2619. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2620. }
  2621. }
  2622. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2623. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2624. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2625. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2626. } else {
  2627. table = b43_ntab_tx_gain_rev0_1_2;
  2628. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2629. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2630. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2631. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2632. }
  2633. }
  2634. }
  2635. return target;
  2636. }
  2637. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2638. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2639. {
  2640. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2641. if (dev->phy.rev >= 3) {
  2642. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2643. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2644. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2645. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2646. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2647. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2648. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2649. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2650. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2651. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2652. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2653. b43_nphy_reset_cca(dev);
  2654. } else {
  2655. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2656. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2657. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2658. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2659. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2660. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2661. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2662. }
  2663. }
  2664. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2665. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2666. {
  2667. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2668. u16 tmp;
  2669. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2670. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2671. if (dev->phy.rev >= 3) {
  2672. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2673. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2674. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2675. regs[2] = tmp;
  2676. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2677. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2678. regs[3] = tmp;
  2679. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2680. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2681. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2682. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2683. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2684. regs[5] = tmp;
  2685. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2686. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2687. regs[6] = tmp;
  2688. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2689. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2690. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2691. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2692. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2693. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2694. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2695. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2696. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2697. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2698. } else {
  2699. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2700. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2701. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2702. regs[2] = tmp;
  2703. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2704. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2705. regs[3] = tmp;
  2706. tmp |= 0x2000;
  2707. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2708. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2709. regs[4] = tmp;
  2710. tmp |= 0x2000;
  2711. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2712. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2713. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2714. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2715. tmp = 0x0180;
  2716. else
  2717. tmp = 0x0120;
  2718. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2719. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2720. }
  2721. }
  2722. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2723. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2724. {
  2725. struct b43_phy_n *nphy = dev->phy.n;
  2726. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2727. u16 *txcal_radio_regs = NULL;
  2728. struct b43_chanspec *iqcal_chanspec;
  2729. u16 *table = NULL;
  2730. if (nphy->hang_avoid)
  2731. b43_nphy_stay_in_carrier_search(dev, 1);
  2732. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2733. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2734. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2735. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2736. table = nphy->cal_cache.txcal_coeffs_2G;
  2737. } else {
  2738. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2739. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2740. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2741. table = nphy->cal_cache.txcal_coeffs_5G;
  2742. }
  2743. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2744. /* TODO use some definitions */
  2745. if (dev->phy.rev >= 3) {
  2746. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2747. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2748. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2749. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2750. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2751. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2752. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2753. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2754. } else {
  2755. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2756. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2757. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2758. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2759. }
  2760. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2761. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2762. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2763. if (nphy->hang_avoid)
  2764. b43_nphy_stay_in_carrier_search(dev, 0);
  2765. }
  2766. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2767. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2768. {
  2769. struct b43_phy_n *nphy = dev->phy.n;
  2770. u16 coef[4];
  2771. u16 *loft = NULL;
  2772. u16 *table = NULL;
  2773. int i;
  2774. u16 *txcal_radio_regs = NULL;
  2775. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2776. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2777. if (!nphy->iqcal_chanspec_2G.center_freq)
  2778. return;
  2779. table = nphy->cal_cache.txcal_coeffs_2G;
  2780. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2781. } else {
  2782. if (!nphy->iqcal_chanspec_5G.center_freq)
  2783. return;
  2784. table = nphy->cal_cache.txcal_coeffs_5G;
  2785. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2786. }
  2787. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2788. for (i = 0; i < 4; i++) {
  2789. if (dev->phy.rev >= 3)
  2790. table[i] = coef[i];
  2791. else
  2792. coef[i] = 0;
  2793. }
  2794. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2795. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2796. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2797. if (dev->phy.rev < 2)
  2798. b43_nphy_tx_iq_workaround(dev);
  2799. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2800. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2801. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2802. } else {
  2803. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2804. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2805. }
  2806. /* TODO use some definitions */
  2807. if (dev->phy.rev >= 3) {
  2808. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2809. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2810. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2811. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2812. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2813. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2814. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2815. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2816. } else {
  2817. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2818. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2819. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2820. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2821. }
  2822. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2823. }
  2824. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2825. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2826. struct nphy_txgains target,
  2827. bool full, bool mphase)
  2828. {
  2829. struct b43_phy_n *nphy = dev->phy.n;
  2830. int i;
  2831. int error = 0;
  2832. int freq;
  2833. bool avoid = false;
  2834. u8 length;
  2835. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  2836. const u16 *table;
  2837. bool phy6or5x;
  2838. u16 buffer[11];
  2839. u16 diq_start = 0;
  2840. u16 save[2];
  2841. u16 gain[2];
  2842. struct nphy_iqcal_params params[2];
  2843. bool updated[2] = { };
  2844. b43_nphy_stay_in_carrier_search(dev, true);
  2845. if (dev->phy.rev >= 4) {
  2846. avoid = nphy->hang_avoid;
  2847. nphy->hang_avoid = 0;
  2848. }
  2849. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2850. for (i = 0; i < 2; i++) {
  2851. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2852. gain[i] = params[i].cal_gain;
  2853. }
  2854. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2855. b43_nphy_tx_cal_radio_setup(dev);
  2856. b43_nphy_tx_cal_phy_setup(dev);
  2857. phy6or5x = dev->phy.rev >= 6 ||
  2858. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2859. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2860. if (phy6or5x) {
  2861. if (dev->phy.is_40mhz) {
  2862. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2863. tbl_tx_iqlo_cal_loft_ladder_40);
  2864. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2865. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2866. } else {
  2867. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2868. tbl_tx_iqlo_cal_loft_ladder_20);
  2869. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2870. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2871. }
  2872. }
  2873. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2874. if (!dev->phy.is_40mhz)
  2875. freq = 2500;
  2876. else
  2877. freq = 5000;
  2878. if (nphy->mphase_cal_phase_id > 2)
  2879. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2880. 0xFFFF, 0, true, false);
  2881. else
  2882. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2883. if (error == 0) {
  2884. if (nphy->mphase_cal_phase_id > 2) {
  2885. table = nphy->mphase_txcal_bestcoeffs;
  2886. length = 11;
  2887. if (dev->phy.rev < 3)
  2888. length -= 2;
  2889. } else {
  2890. if (!full && nphy->txiqlocal_coeffsvalid) {
  2891. table = nphy->txiqlocal_bestc;
  2892. length = 11;
  2893. if (dev->phy.rev < 3)
  2894. length -= 2;
  2895. } else {
  2896. full = true;
  2897. if (dev->phy.rev >= 3) {
  2898. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2899. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2900. } else {
  2901. table = tbl_tx_iqlo_cal_startcoefs;
  2902. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2903. }
  2904. }
  2905. }
  2906. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2907. if (full) {
  2908. if (dev->phy.rev >= 3)
  2909. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2910. else
  2911. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2912. } else {
  2913. if (dev->phy.rev >= 3)
  2914. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2915. else
  2916. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2917. }
  2918. if (mphase) {
  2919. count = nphy->mphase_txcal_cmdidx;
  2920. numb = min(max,
  2921. (u16)(count + nphy->mphase_txcal_numcmds));
  2922. } else {
  2923. count = 0;
  2924. numb = max;
  2925. }
  2926. for (; count < numb; count++) {
  2927. if (full) {
  2928. if (dev->phy.rev >= 3)
  2929. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2930. else
  2931. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2932. } else {
  2933. if (dev->phy.rev >= 3)
  2934. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2935. else
  2936. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2937. }
  2938. core = (cmd & 0x3000) >> 12;
  2939. type = (cmd & 0x0F00) >> 8;
  2940. if (phy6or5x && updated[core] == 0) {
  2941. b43_nphy_update_tx_cal_ladder(dev, core);
  2942. updated[core] = 1;
  2943. }
  2944. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2945. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2946. if (type == 1 || type == 3 || type == 4) {
  2947. buffer[0] = b43_ntab_read(dev,
  2948. B43_NTAB16(15, 69 + core));
  2949. diq_start = buffer[0];
  2950. buffer[0] = 0;
  2951. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2952. 0);
  2953. }
  2954. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2955. for (i = 0; i < 2000; i++) {
  2956. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2957. if (tmp & 0xC000)
  2958. break;
  2959. udelay(10);
  2960. }
  2961. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2962. buffer);
  2963. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2964. buffer);
  2965. if (type == 1 || type == 3 || type == 4)
  2966. buffer[0] = diq_start;
  2967. }
  2968. if (mphase)
  2969. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2970. last = (dev->phy.rev < 3) ? 6 : 7;
  2971. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2972. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2973. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2974. if (dev->phy.rev < 3) {
  2975. buffer[0] = 0;
  2976. buffer[1] = 0;
  2977. buffer[2] = 0;
  2978. buffer[3] = 0;
  2979. }
  2980. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2981. buffer);
  2982. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2983. buffer);
  2984. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2985. buffer);
  2986. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2987. buffer);
  2988. length = 11;
  2989. if (dev->phy.rev < 3)
  2990. length -= 2;
  2991. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2992. nphy->txiqlocal_bestc);
  2993. nphy->txiqlocal_coeffsvalid = true;
  2994. nphy->txiqlocal_chanspec.center_freq =
  2995. dev->phy.channel_freq;
  2996. nphy->txiqlocal_chanspec.channel_type =
  2997. dev->phy.channel_type;
  2998. } else {
  2999. length = 11;
  3000. if (dev->phy.rev < 3)
  3001. length -= 2;
  3002. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3003. nphy->mphase_txcal_bestcoeffs);
  3004. }
  3005. b43_nphy_stop_playback(dev);
  3006. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  3007. }
  3008. b43_nphy_tx_cal_phy_cleanup(dev);
  3009. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3010. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  3011. b43_nphy_tx_iq_workaround(dev);
  3012. if (dev->phy.rev >= 4)
  3013. nphy->hang_avoid = avoid;
  3014. b43_nphy_stay_in_carrier_search(dev, false);
  3015. return error;
  3016. }
  3017. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  3018. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  3019. {
  3020. struct b43_phy_n *nphy = dev->phy.n;
  3021. u8 i;
  3022. u16 buffer[7];
  3023. bool equal = true;
  3024. if (!nphy->txiqlocal_coeffsvalid ||
  3025. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  3026. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  3027. return;
  3028. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  3029. for (i = 0; i < 4; i++) {
  3030. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  3031. equal = false;
  3032. break;
  3033. }
  3034. }
  3035. if (!equal) {
  3036. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  3037. nphy->txiqlocal_bestc);
  3038. for (i = 0; i < 4; i++)
  3039. buffer[i] = 0;
  3040. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3041. buffer);
  3042. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3043. &nphy->txiqlocal_bestc[5]);
  3044. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3045. &nphy->txiqlocal_bestc[5]);
  3046. }
  3047. }
  3048. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  3049. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  3050. struct nphy_txgains target, u8 type, bool debug)
  3051. {
  3052. struct b43_phy_n *nphy = dev->phy.n;
  3053. int i, j, index;
  3054. u8 rfctl[2];
  3055. u8 afectl_core;
  3056. u16 tmp[6];
  3057. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  3058. u32 real, imag;
  3059. enum ieee80211_band band;
  3060. u8 use;
  3061. u16 cur_hpf;
  3062. u16 lna[3] = { 3, 3, 1 };
  3063. u16 hpf1[3] = { 7, 2, 0 };
  3064. u16 hpf2[3] = { 2, 0, 0 };
  3065. u32 power[3] = { };
  3066. u16 gain_save[2];
  3067. u16 cal_gain[2];
  3068. struct nphy_iqcal_params cal_params[2];
  3069. struct nphy_iq_est est;
  3070. int ret = 0;
  3071. bool playtone = true;
  3072. int desired = 13;
  3073. b43_nphy_stay_in_carrier_search(dev, 1);
  3074. if (dev->phy.rev < 2)
  3075. b43_nphy_reapply_tx_cal_coeffs(dev);
  3076. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3077. for (i = 0; i < 2; i++) {
  3078. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  3079. cal_gain[i] = cal_params[i].cal_gain;
  3080. }
  3081. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  3082. for (i = 0; i < 2; i++) {
  3083. if (i == 0) {
  3084. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  3085. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  3086. afectl_core = B43_NPHY_AFECTL_C1;
  3087. } else {
  3088. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  3089. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  3090. afectl_core = B43_NPHY_AFECTL_C2;
  3091. }
  3092. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  3093. tmp[2] = b43_phy_read(dev, afectl_core);
  3094. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3095. tmp[4] = b43_phy_read(dev, rfctl[0]);
  3096. tmp[5] = b43_phy_read(dev, rfctl[1]);
  3097. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  3098. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  3099. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  3100. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  3101. (1 - i));
  3102. b43_phy_set(dev, afectl_core, 0x0006);
  3103. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  3104. band = b43_current_band(dev->wl);
  3105. if (nphy->rxcalparams & 0xFF000000) {
  3106. if (band == IEEE80211_BAND_5GHZ)
  3107. b43_phy_write(dev, rfctl[0], 0x140);
  3108. else
  3109. b43_phy_write(dev, rfctl[0], 0x110);
  3110. } else {
  3111. if (band == IEEE80211_BAND_5GHZ)
  3112. b43_phy_write(dev, rfctl[0], 0x180);
  3113. else
  3114. b43_phy_write(dev, rfctl[0], 0x120);
  3115. }
  3116. if (band == IEEE80211_BAND_5GHZ)
  3117. b43_phy_write(dev, rfctl[1], 0x148);
  3118. else
  3119. b43_phy_write(dev, rfctl[1], 0x114);
  3120. if (nphy->rxcalparams & 0x10000) {
  3121. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  3122. (i + 1));
  3123. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  3124. (2 - i));
  3125. }
  3126. for (j = 0; j < 4; j++) {
  3127. if (j < 3) {
  3128. cur_lna = lna[j];
  3129. cur_hpf1 = hpf1[j];
  3130. cur_hpf2 = hpf2[j];
  3131. } else {
  3132. if (power[1] > 10000) {
  3133. use = 1;
  3134. cur_hpf = cur_hpf1;
  3135. index = 2;
  3136. } else {
  3137. if (power[0] > 10000) {
  3138. use = 1;
  3139. cur_hpf = cur_hpf1;
  3140. index = 1;
  3141. } else {
  3142. index = 0;
  3143. use = 2;
  3144. cur_hpf = cur_hpf2;
  3145. }
  3146. }
  3147. cur_lna = lna[index];
  3148. cur_hpf1 = hpf1[index];
  3149. cur_hpf2 = hpf2[index];
  3150. cur_hpf += desired - hweight32(power[index]);
  3151. cur_hpf = clamp_val(cur_hpf, 0, 10);
  3152. if (use == 1)
  3153. cur_hpf1 = cur_hpf;
  3154. else
  3155. cur_hpf2 = cur_hpf;
  3156. }
  3157. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  3158. (cur_lna << 2));
  3159. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  3160. false);
  3161. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3162. b43_nphy_stop_playback(dev);
  3163. if (playtone) {
  3164. ret = b43_nphy_tx_tone(dev, 4000,
  3165. (nphy->rxcalparams & 0xFFFF),
  3166. false, false);
  3167. playtone = false;
  3168. } else {
  3169. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  3170. false, false);
  3171. }
  3172. if (ret == 0) {
  3173. if (j < 3) {
  3174. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  3175. false);
  3176. if (i == 0) {
  3177. real = est.i0_pwr;
  3178. imag = est.q0_pwr;
  3179. } else {
  3180. real = est.i1_pwr;
  3181. imag = est.q1_pwr;
  3182. }
  3183. power[i] = ((real + imag) / 1024) + 1;
  3184. } else {
  3185. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  3186. }
  3187. b43_nphy_stop_playback(dev);
  3188. }
  3189. if (ret != 0)
  3190. break;
  3191. }
  3192. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  3193. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  3194. b43_phy_write(dev, rfctl[1], tmp[5]);
  3195. b43_phy_write(dev, rfctl[0], tmp[4]);
  3196. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  3197. b43_phy_write(dev, afectl_core, tmp[2]);
  3198. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  3199. if (ret != 0)
  3200. break;
  3201. }
  3202. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  3203. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3204. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3205. b43_nphy_stay_in_carrier_search(dev, 0);
  3206. return ret;
  3207. }
  3208. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  3209. struct nphy_txgains target, u8 type, bool debug)
  3210. {
  3211. return -1;
  3212. }
  3213. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  3214. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  3215. struct nphy_txgains target, u8 type, bool debug)
  3216. {
  3217. if (dev->phy.rev >= 3)
  3218. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  3219. else
  3220. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  3221. }
  3222. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  3223. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  3224. {
  3225. struct b43_phy *phy = &dev->phy;
  3226. struct b43_phy_n *nphy = phy->n;
  3227. /* u16 buf[16]; it's rev3+ */
  3228. nphy->phyrxchain = mask;
  3229. if (0 /* FIXME clk */)
  3230. return;
  3231. b43_mac_suspend(dev);
  3232. if (nphy->hang_avoid)
  3233. b43_nphy_stay_in_carrier_search(dev, true);
  3234. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3235. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  3236. if ((mask & 0x3) != 0x3) {
  3237. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  3238. if (dev->phy.rev >= 3) {
  3239. /* TODO */
  3240. }
  3241. } else {
  3242. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  3243. if (dev->phy.rev >= 3) {
  3244. /* TODO */
  3245. }
  3246. }
  3247. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3248. if (nphy->hang_avoid)
  3249. b43_nphy_stay_in_carrier_search(dev, false);
  3250. b43_mac_enable(dev);
  3251. }
  3252. /*
  3253. * Init N-PHY
  3254. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  3255. */
  3256. int b43_phy_initn(struct b43_wldev *dev)
  3257. {
  3258. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3259. struct b43_phy *phy = &dev->phy;
  3260. struct b43_phy_n *nphy = phy->n;
  3261. u8 tx_pwr_state;
  3262. struct nphy_txgains target;
  3263. u16 tmp;
  3264. enum ieee80211_band tmp2;
  3265. bool do_rssi_cal;
  3266. u16 clip[2];
  3267. bool do_cal = false;
  3268. if ((dev->phy.rev >= 3) &&
  3269. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  3270. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  3271. switch (dev->dev->bus_type) {
  3272. #ifdef CONFIG_B43_BCMA
  3273. case B43_BUS_BCMA:
  3274. bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
  3275. BCMA_CC_CHIPCTL, 0x40);
  3276. break;
  3277. #endif
  3278. #ifdef CONFIG_B43_SSB
  3279. case B43_BUS_SSB:
  3280. chipco_set32(&dev->dev->sdev->bus->chipco,
  3281. SSB_CHIPCO_CHIPCTL, 0x40);
  3282. break;
  3283. #endif
  3284. }
  3285. }
  3286. nphy->deaf_count = 0;
  3287. b43_nphy_tables_init(dev);
  3288. nphy->crsminpwr_adjusted = false;
  3289. nphy->noisevars_adjusted = false;
  3290. /* Clear all overrides */
  3291. if (dev->phy.rev >= 3) {
  3292. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  3293. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3294. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  3295. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  3296. } else {
  3297. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3298. }
  3299. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  3300. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  3301. if (dev->phy.rev < 6) {
  3302. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  3303. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  3304. }
  3305. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  3306. ~(B43_NPHY_RFSEQMODE_CAOVER |
  3307. B43_NPHY_RFSEQMODE_TROVER));
  3308. if (dev->phy.rev >= 3)
  3309. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  3310. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  3311. if (dev->phy.rev <= 2) {
  3312. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  3313. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  3314. ~B43_NPHY_BPHY_CTL3_SCALE,
  3315. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  3316. }
  3317. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  3318. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  3319. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  3320. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3321. dev->dev->board_type == 0x8B))
  3322. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  3323. else
  3324. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  3325. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  3326. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  3327. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  3328. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  3329. b43_nphy_update_txrx_chain(dev);
  3330. if (phy->rev < 2) {
  3331. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  3332. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  3333. }
  3334. tmp2 = b43_current_band(dev->wl);
  3335. if (b43_nphy_ipa(dev)) {
  3336. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  3337. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  3338. nphy->papd_epsilon_offset[0] << 7);
  3339. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  3340. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  3341. nphy->papd_epsilon_offset[1] << 7);
  3342. b43_nphy_int_pa_set_tx_dig_filters(dev);
  3343. } else if (phy->rev >= 5) {
  3344. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  3345. }
  3346. b43_nphy_workarounds(dev);
  3347. /* Reset CCA, in init code it differs a little from standard way */
  3348. b43_phy_force_clock(dev, 1);
  3349. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  3350. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  3351. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  3352. b43_phy_force_clock(dev, 0);
  3353. b43_mac_phy_clock_set(dev, true);
  3354. b43_nphy_pa_override(dev, false);
  3355. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3356. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3357. b43_nphy_pa_override(dev, true);
  3358. b43_nphy_classifier(dev, 0, 0);
  3359. b43_nphy_read_clip_detection(dev, clip);
  3360. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3361. b43_nphy_bphy_init(dev);
  3362. tx_pwr_state = nphy->txpwrctrl;
  3363. b43_nphy_tx_power_ctrl(dev, false);
  3364. b43_nphy_tx_power_fix(dev);
  3365. /* TODO N PHY TX Power Control Idle TSSI */
  3366. /* TODO N PHY TX Power Control Setup */
  3367. b43_nphy_tx_gain_table_upload(dev);
  3368. if (nphy->phyrxchain != 3)
  3369. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  3370. if (nphy->mphase_cal_phase_id > 0)
  3371. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  3372. do_rssi_cal = false;
  3373. if (phy->rev >= 3) {
  3374. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3375. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3376. else
  3377. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3378. if (do_rssi_cal)
  3379. b43_nphy_rssi_cal(dev);
  3380. else
  3381. b43_nphy_restore_rssi_cal(dev);
  3382. } else {
  3383. b43_nphy_rssi_cal(dev);
  3384. }
  3385. if (!((nphy->measure_hold & 0x6) != 0)) {
  3386. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3387. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3388. else
  3389. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3390. if (nphy->mute)
  3391. do_cal = false;
  3392. if (do_cal) {
  3393. target = b43_nphy_get_tx_gains(dev);
  3394. if (nphy->antsel_type == 2)
  3395. b43_nphy_superswitch_init(dev, true);
  3396. if (nphy->perical != 2) {
  3397. b43_nphy_rssi_cal(dev);
  3398. if (phy->rev >= 3) {
  3399. nphy->cal_orig_pwr_idx[0] =
  3400. nphy->txpwrindex[0].index_internal;
  3401. nphy->cal_orig_pwr_idx[1] =
  3402. nphy->txpwrindex[1].index_internal;
  3403. /* TODO N PHY Pre Calibrate TX Gain */
  3404. target = b43_nphy_get_tx_gains(dev);
  3405. }
  3406. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3407. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3408. b43_nphy_save_cal(dev);
  3409. } else if (nphy->mphase_cal_phase_id == 0)
  3410. ;/* N PHY Periodic Calibration with arg 3 */
  3411. } else {
  3412. b43_nphy_restore_cal(dev);
  3413. }
  3414. }
  3415. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3416. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3417. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3418. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3419. if (phy->rev >= 3 && phy->rev <= 6)
  3420. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3421. b43_nphy_tx_lp_fbw(dev);
  3422. if (phy->rev >= 3)
  3423. b43_nphy_spur_workaround(dev);
  3424. return 0;
  3425. }
  3426. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3427. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3428. const struct b43_phy_n_sfo_cfg *e,
  3429. struct ieee80211_channel *new_channel)
  3430. {
  3431. struct b43_phy *phy = &dev->phy;
  3432. struct b43_phy_n *nphy = dev->phy.n;
  3433. u16 old_band_5ghz;
  3434. u32 tmp32;
  3435. old_band_5ghz =
  3436. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3437. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3438. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3439. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3440. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3441. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3442. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3443. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3444. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3445. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3446. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3447. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3448. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3449. }
  3450. b43_chantab_phy_upload(dev, e);
  3451. if (new_channel->hw_value == 14) {
  3452. b43_nphy_classifier(dev, 2, 0);
  3453. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3454. } else {
  3455. b43_nphy_classifier(dev, 2, 2);
  3456. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3457. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3458. }
  3459. if (!nphy->txpwrctrl)
  3460. b43_nphy_tx_power_fix(dev);
  3461. if (dev->phy.rev < 3)
  3462. b43_nphy_adjust_lna_gain_table(dev);
  3463. b43_nphy_tx_lp_fbw(dev);
  3464. if (dev->phy.rev >= 3 && 0) {
  3465. /* TODO */
  3466. }
  3467. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3468. if (phy->rev >= 3)
  3469. b43_nphy_spur_workaround(dev);
  3470. }
  3471. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3472. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3473. struct ieee80211_channel *channel,
  3474. enum nl80211_channel_type channel_type)
  3475. {
  3476. struct b43_phy *phy = &dev->phy;
  3477. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  3478. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  3479. u8 tmp;
  3480. if (dev->phy.rev >= 3) {
  3481. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3482. channel->center_freq);
  3483. if (!tabent_r3)
  3484. return -ESRCH;
  3485. } else {
  3486. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3487. channel->hw_value);
  3488. if (!tabent_r2)
  3489. return -ESRCH;
  3490. }
  3491. /* Channel is set later in common code, but we need to set it on our
  3492. own to let this function's subcalls work properly. */
  3493. phy->channel = channel->hw_value;
  3494. phy->channel_freq = channel->center_freq;
  3495. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3496. b43_channel_type_is_40mhz(channel_type))
  3497. ; /* TODO: BMAC BW Set (channel_type) */
  3498. if (channel_type == NL80211_CHAN_HT40PLUS)
  3499. b43_phy_set(dev, B43_NPHY_RXCTL,
  3500. B43_NPHY_RXCTL_BSELU20);
  3501. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3502. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3503. ~B43_NPHY_RXCTL_BSELU20);
  3504. if (dev->phy.rev >= 3) {
  3505. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3506. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3507. b43_radio_2056_setup(dev, tabent_r3);
  3508. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3509. } else {
  3510. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3511. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3512. b43_radio_2055_setup(dev, tabent_r2);
  3513. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3514. }
  3515. return 0;
  3516. }
  3517. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3518. {
  3519. struct b43_phy_n *nphy;
  3520. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3521. if (!nphy)
  3522. return -ENOMEM;
  3523. dev->phy.n = nphy;
  3524. return 0;
  3525. }
  3526. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3527. {
  3528. struct b43_phy *phy = &dev->phy;
  3529. struct b43_phy_n *nphy = phy->n;
  3530. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3531. memset(nphy, 0, sizeof(*nphy));
  3532. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  3533. nphy->spur_avoid = (phy->rev >= 3) ?
  3534. B43_SPUR_AVOID_AUTO : B43_SPUR_AVOID_DISABLE;
  3535. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3536. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3537. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3538. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3539. /* 128 can mean disabled-by-default state of TX pwr ctl. Max value is
  3540. * 0x7f == 127 and we check for 128 when restoring TX pwr ctl. */
  3541. nphy->tx_pwr_idx[0] = 128;
  3542. nphy->tx_pwr_idx[1] = 128;
  3543. /* Hardware TX power control and 5GHz power gain */
  3544. nphy->txpwrctrl = false;
  3545. nphy->pwg_gain_5ghz = false;
  3546. if (dev->phy.rev >= 3 ||
  3547. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3548. (dev->dev->core_rev == 11 || dev->dev->core_rev == 12))) {
  3549. nphy->txpwrctrl = true;
  3550. nphy->pwg_gain_5ghz = true;
  3551. } else if (sprom->revision >= 4) {
  3552. if (dev->phy.rev >= 2 &&
  3553. (sprom->boardflags2_lo & B43_BFL2_TXPWRCTRL_EN)) {
  3554. nphy->txpwrctrl = true;
  3555. #ifdef CONFIG_B43_SSB
  3556. if (dev->dev->bus_type == B43_BUS_SSB &&
  3557. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI) {
  3558. struct pci_dev *pdev =
  3559. dev->dev->sdev->bus->host_pci;
  3560. if (pdev->device == 0x4328 ||
  3561. pdev->device == 0x432a)
  3562. nphy->pwg_gain_5ghz = true;
  3563. }
  3564. #endif
  3565. } else if (sprom->boardflags2_lo & B43_BFL2_5G_PWRGAIN) {
  3566. nphy->pwg_gain_5ghz = true;
  3567. }
  3568. }
  3569. if (dev->phy.rev >= 3) {
  3570. nphy->ipa2g_on = sprom->fem.ghz2.extpa_gain == 2;
  3571. nphy->ipa5g_on = sprom->fem.ghz5.extpa_gain == 2;
  3572. }
  3573. }
  3574. static void b43_nphy_op_free(struct b43_wldev *dev)
  3575. {
  3576. struct b43_phy *phy = &dev->phy;
  3577. struct b43_phy_n *nphy = phy->n;
  3578. kfree(nphy);
  3579. phy->n = NULL;
  3580. }
  3581. static int b43_nphy_op_init(struct b43_wldev *dev)
  3582. {
  3583. return b43_phy_initn(dev);
  3584. }
  3585. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3586. {
  3587. #if B43_DEBUG
  3588. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3589. /* OFDM registers are onnly available on A/G-PHYs */
  3590. b43err(dev->wl, "Invalid OFDM PHY access at "
  3591. "0x%04X on N-PHY\n", offset);
  3592. dump_stack();
  3593. }
  3594. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3595. /* Ext-G registers are only available on G-PHYs */
  3596. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3597. "0x%04X on N-PHY\n", offset);
  3598. dump_stack();
  3599. }
  3600. #endif /* B43_DEBUG */
  3601. }
  3602. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3603. {
  3604. check_phyreg(dev, reg);
  3605. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3606. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3607. }
  3608. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3609. {
  3610. check_phyreg(dev, reg);
  3611. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3612. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3613. }
  3614. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  3615. u16 set)
  3616. {
  3617. check_phyreg(dev, reg);
  3618. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3619. b43_write16(dev, B43_MMIO_PHY_DATA,
  3620. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  3621. }
  3622. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3623. {
  3624. /* Register 1 is a 32-bit register. */
  3625. B43_WARN_ON(reg == 1);
  3626. /* N-PHY needs 0x100 for read access */
  3627. reg |= 0x100;
  3628. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3629. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3630. }
  3631. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3632. {
  3633. /* Register 1 is a 32-bit register. */
  3634. B43_WARN_ON(reg == 1);
  3635. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3636. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3637. }
  3638. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3639. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3640. bool blocked)
  3641. {
  3642. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3643. b43err(dev->wl, "MAC not suspended\n");
  3644. if (blocked) {
  3645. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3646. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3647. if (dev->phy.rev >= 3) {
  3648. b43_radio_mask(dev, 0x09, ~0x2);
  3649. b43_radio_write(dev, 0x204D, 0);
  3650. b43_radio_write(dev, 0x2053, 0);
  3651. b43_radio_write(dev, 0x2058, 0);
  3652. b43_radio_write(dev, 0x205E, 0);
  3653. b43_radio_mask(dev, 0x2062, ~0xF0);
  3654. b43_radio_write(dev, 0x2064, 0);
  3655. b43_radio_write(dev, 0x304D, 0);
  3656. b43_radio_write(dev, 0x3053, 0);
  3657. b43_radio_write(dev, 0x3058, 0);
  3658. b43_radio_write(dev, 0x305E, 0);
  3659. b43_radio_mask(dev, 0x3062, ~0xF0);
  3660. b43_radio_write(dev, 0x3064, 0);
  3661. }
  3662. } else {
  3663. if (dev->phy.rev >= 3) {
  3664. b43_radio_init2056(dev);
  3665. b43_switch_channel(dev, dev->phy.channel);
  3666. } else {
  3667. b43_radio_init2055(dev);
  3668. }
  3669. }
  3670. }
  3671. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  3672. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3673. {
  3674. u16 override = on ? 0x0 : 0x7FFF;
  3675. u16 core = on ? 0xD : 0x00FD;
  3676. if (dev->phy.rev >= 3) {
  3677. if (on) {
  3678. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3679. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3680. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3681. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3682. } else {
  3683. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3684. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3685. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3686. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3687. }
  3688. } else {
  3689. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3690. }
  3691. }
  3692. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3693. unsigned int new_channel)
  3694. {
  3695. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3696. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3697. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3698. if ((new_channel < 1) || (new_channel > 14))
  3699. return -EINVAL;
  3700. } else {
  3701. if (new_channel > 200)
  3702. return -EINVAL;
  3703. }
  3704. return b43_nphy_set_channel(dev, channel, channel_type);
  3705. }
  3706. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3707. {
  3708. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3709. return 1;
  3710. return 36;
  3711. }
  3712. const struct b43_phy_operations b43_phyops_n = {
  3713. .allocate = b43_nphy_op_allocate,
  3714. .free = b43_nphy_op_free,
  3715. .prepare_structs = b43_nphy_op_prepare_structs,
  3716. .init = b43_nphy_op_init,
  3717. .phy_read = b43_nphy_op_read,
  3718. .phy_write = b43_nphy_op_write,
  3719. .phy_maskset = b43_nphy_op_maskset,
  3720. .radio_read = b43_nphy_op_radio_read,
  3721. .radio_write = b43_nphy_op_radio_write,
  3722. .software_rfkill = b43_nphy_op_software_rfkill,
  3723. .switch_analog = b43_nphy_op_switch_analog,
  3724. .switch_channel = b43_nphy_op_switch_channel,
  3725. .get_default_chan = b43_nphy_op_get_default_chan,
  3726. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3727. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3728. };