mpc8610_hpcd.dts 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * MPC8610 HPCD Device Tree Source
  3. *
  4. * Copyright 2007-2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License Version 2 as published
  8. * by the Free Software Foundation.
  9. */
  10. / {
  11. model = "MPC8610HPCD";
  12. compatible = "fsl,MPC8610HPCD";
  13. #address-cells = <1>;
  14. #size-cells = <1>;
  15. aliases {
  16. serial0 = &serial0;
  17. serial1 = &serial1;
  18. pci0 = &pci0;
  19. pci1 = &pci1;
  20. };
  21. cpus {
  22. #address-cells = <1>;
  23. #size-cells = <0>;
  24. PowerPC,8610@0 {
  25. device_type = "cpu";
  26. reg = <0>;
  27. d-cache-line-size = <d# 32>; // bytes
  28. i-cache-line-size = <d# 32>; // bytes
  29. d-cache-size = <8000>; // L1, 32K
  30. i-cache-size = <8000>; // L1, 32K
  31. timebase-frequency = <0>; // 33 MHz, from uboot
  32. bus-frequency = <0>; // From uboot
  33. clock-frequency = <0>; // From uboot
  34. };
  35. };
  36. memory {
  37. device_type = "memory";
  38. reg = <00000000 20000000>; // 512M at 0x0
  39. };
  40. soc@e0000000 {
  41. #address-cells = <1>;
  42. #size-cells = <1>;
  43. #interrupt-cells = <2>;
  44. device_type = "soc";
  45. compatible = "fsl,mpc8610-immr", "simple-bus";
  46. ranges = <0 e0000000 00100000>;
  47. reg = <e0000000 1000>;
  48. bus-frequency = <0>;
  49. i2c@3000 {
  50. #address-cells = <1>;
  51. #size-cells = <0>;
  52. cell-index = <0>;
  53. compatible = "fsl-i2c";
  54. reg = <3000 100>;
  55. interrupts = <2b 2>;
  56. interrupt-parent = <&mpic>;
  57. dfsrr;
  58. cs4270:codec@4f {
  59. compatible = "cirrus,cs4270";
  60. reg = <4f>;
  61. /* MCLK source is a stand-alone oscillator */
  62. clock-frequency = <bb8000>;
  63. };
  64. };
  65. i2c@3100 {
  66. #address-cells = <1>;
  67. #size-cells = <0>;
  68. cell-index = <1>;
  69. compatible = "fsl-i2c";
  70. reg = <3100 100>;
  71. interrupts = <2b 2>;
  72. interrupt-parent = <&mpic>;
  73. dfsrr;
  74. };
  75. serial0: serial@4500 {
  76. cell-index = <0>;
  77. device_type = "serial";
  78. compatible = "ns16550";
  79. reg = <4500 100>;
  80. clock-frequency = <0>;
  81. interrupts = <2a 2>;
  82. interrupt-parent = <&mpic>;
  83. };
  84. serial1: serial@4600 {
  85. cell-index = <1>;
  86. device_type = "serial";
  87. compatible = "ns16550";
  88. reg = <4600 100>;
  89. clock-frequency = <0>;
  90. interrupts = <1c 2>;
  91. interrupt-parent = <&mpic>;
  92. };
  93. mpic: interrupt-controller@40000 {
  94. clock-frequency = <0>;
  95. interrupt-controller;
  96. #address-cells = <0>;
  97. #interrupt-cells = <2>;
  98. reg = <40000 40000>;
  99. compatible = "chrp,open-pic";
  100. device_type = "open-pic";
  101. big-endian;
  102. };
  103. global-utilities@e0000 {
  104. compatible = "fsl,mpc8610-guts";
  105. reg = <e0000 1000>;
  106. fsl,has-rstcr;
  107. };
  108. i2s@16000 {
  109. compatible = "fsl,mpc8610-ssi";
  110. cell-index = <0>;
  111. reg = <16000 100>;
  112. interrupt-parent = <&mpic>;
  113. interrupts = <3e 2>;
  114. fsl,mode = "i2s-slave";
  115. codec-handle = <&cs4270>;
  116. };
  117. ssi@16100 {
  118. compatible = "fsl,mpc8610-ssi";
  119. cell-index = <1>;
  120. reg = <16100 100>;
  121. interrupt-parent = <&mpic>;
  122. interrupts = <3f 2>;
  123. };
  124. dma@21300 {
  125. #address-cells = <1>;
  126. #size-cells = <1>;
  127. compatible = "fsl,mpc8610-dma", "fsl,eloplus-dma";
  128. cell-index = <0>;
  129. reg = <21300 4>; /* DMA general status register */
  130. ranges = <0 21100 200>;
  131. dma-channel@0 {
  132. compatible = "fsl,mpc8610-dma-channel",
  133. "fsl,eloplus-dma-channel";
  134. cell-index = <0>;
  135. reg = <0 80>;
  136. interrupt-parent = <&mpic>;
  137. interrupts = <14 2>;
  138. };
  139. dma-channel@1 {
  140. compatible = "fsl,mpc8610-dma-channel",
  141. "fsl,eloplus-dma-channel";
  142. cell-index = <1>;
  143. reg = <80 80>;
  144. interrupt-parent = <&mpic>;
  145. interrupts = <15 2>;
  146. };
  147. dma-channel@2 {
  148. compatible = "fsl,mpc8610-dma-channel",
  149. "fsl,eloplus-dma-channel";
  150. cell-index = <2>;
  151. reg = <100 80>;
  152. interrupt-parent = <&mpic>;
  153. interrupts = <16 2>;
  154. };
  155. dma-channel@3 {
  156. compatible = "fsl,mpc8610-dma-channel",
  157. "fsl,eloplus-dma-channel";
  158. cell-index = <3>;
  159. reg = <180 80>;
  160. interrupt-parent = <&mpic>;
  161. interrupts = <17 2>;
  162. };
  163. };
  164. dma@c300 {
  165. #address-cells = <1>;
  166. #size-cells = <1>;
  167. compatible = "fsl,mpc8610-dma", "fsl,mpc8540-dma";
  168. cell-index = <1>;
  169. reg = <c300 4>; /* DMA general status register */
  170. ranges = <0 c100 200>;
  171. dma-channel@0 {
  172. compatible = "fsl,mpc8610-dma-channel",
  173. "fsl,mpc8540-dma-channel";
  174. cell-index = <0>;
  175. reg = <0 80>;
  176. interrupt-parent = <&mpic>;
  177. interrupts = <3c 2>;
  178. };
  179. dma-channel@1 {
  180. compatible = "fsl,mpc8610-dma-channel",
  181. "fsl,mpc8540-dma-channel";
  182. cell-index = <1>;
  183. reg = <80 80>;
  184. interrupt-parent = <&mpic>;
  185. interrupts = <3d 2>;
  186. };
  187. dma-channel@2 {
  188. compatible = "fsl,mpc8610-dma-channel",
  189. "fsl,mpc8540-dma-channel";
  190. cell-index = <2>;
  191. reg = <100 80>;
  192. interrupt-parent = <&mpic>;
  193. interrupts = <3e 2>;
  194. };
  195. dma-channel@3 {
  196. compatible = "fsl,mpc8610-dma-channel",
  197. "fsl,mpc8540-dma-channel";
  198. cell-index = <3>;
  199. reg = <180 80>;
  200. interrupt-parent = <&mpic>;
  201. interrupts = <3f 2>;
  202. };
  203. };
  204. };
  205. pci0: pci@e0008000 {
  206. cell-index = <0>;
  207. compatible = "fsl,mpc8610-pci";
  208. device_type = "pci";
  209. #interrupt-cells = <1>;
  210. #size-cells = <2>;
  211. #address-cells = <3>;
  212. reg = <e0008000 1000>;
  213. bus-range = <0 0>;
  214. ranges = <02000000 0 80000000 80000000 0 10000000
  215. 01000000 0 00000000 e1000000 0 00100000>;
  216. clock-frequency = <1fca055>;
  217. interrupt-parent = <&mpic>;
  218. interrupts = <18 2>;
  219. interrupt-map-mask = <f800 0 0 7>;
  220. interrupt-map = <
  221. /* IDSEL 0x11 */
  222. 8800 0 0 1 &mpic 4 1
  223. 8800 0 0 2 &mpic 5 1
  224. 8800 0 0 3 &mpic 6 1
  225. 8800 0 0 4 &mpic 7 1
  226. /* IDSEL 0x12 */
  227. 9000 0 0 1 &mpic 5 1
  228. 9000 0 0 2 &mpic 6 1
  229. 9000 0 0 3 &mpic 7 1
  230. 9000 0 0 4 &mpic 4 1
  231. >;
  232. };
  233. pci1: pcie@e000a000 {
  234. cell-index = <1>;
  235. compatible = "fsl,mpc8641-pcie";
  236. device_type = "pci";
  237. #interrupt-cells = <1>;
  238. #size-cells = <2>;
  239. #address-cells = <3>;
  240. reg = <e000a000 1000>;
  241. bus-range = <1 3>;
  242. ranges = <02000000 0 a0000000 a0000000 0 10000000
  243. 01000000 0 00000000 e3000000 0 00100000>;
  244. clock-frequency = <1fca055>;
  245. interrupt-parent = <&mpic>;
  246. interrupts = <1a 2>;
  247. interrupt-map-mask = <f800 0 0 7>;
  248. interrupt-map = <
  249. /* IDSEL 0x1b */
  250. d800 0 0 1 &mpic 2 1
  251. /* IDSEL 0x1c*/
  252. e000 0 0 1 &mpic 1 1
  253. e000 0 0 2 &mpic 1 1
  254. e000 0 0 3 &mpic 1 1
  255. e000 0 0 4 &mpic 1 1
  256. /* IDSEL 0x1f */
  257. f800 0 0 1 &mpic 3 0
  258. f800 0 0 2 &mpic 0 1
  259. >;
  260. pcie@0 {
  261. reg = <0 0 0 0 0>;
  262. #size-cells = <2>;
  263. #address-cells = <3>;
  264. device_type = "pci";
  265. ranges = <02000000 0 a0000000
  266. 02000000 0 a0000000
  267. 0 10000000
  268. 01000000 0 00000000
  269. 01000000 0 00000000
  270. 0 00100000>;
  271. uli1575@0 {
  272. reg = <0 0 0 0 0>;
  273. #size-cells = <2>;
  274. #address-cells = <3>;
  275. ranges = <02000000 0 a0000000
  276. 02000000 0 a0000000
  277. 0 10000000
  278. 01000000 0 00000000
  279. 01000000 0 00000000
  280. 0 00100000>;
  281. };
  282. };
  283. };
  284. };