omap-serial.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <linux/pinctrl/consumer.h>
  42. #include <plat/omap-serial.h>
  43. #define OMAP_MAX_HSUART_PORTS 6
  44. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  45. #define OMAP_UART_REV_42 0x0402
  46. #define OMAP_UART_REV_46 0x0406
  47. #define OMAP_UART_REV_52 0x0502
  48. #define OMAP_UART_REV_63 0x0603
  49. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  50. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  51. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  52. /* SCR register bitmasks */
  53. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  54. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  55. /* FCR register bitmasks */
  56. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  57. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  58. /* MVR register bitmasks */
  59. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  60. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  61. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  62. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  63. #define OMAP_UART_MVR_MAJ_MASK 0x700
  64. #define OMAP_UART_MVR_MAJ_SHIFT 8
  65. #define OMAP_UART_MVR_MIN_MASK 0x3f
  66. #define OMAP_UART_DMA_CH_FREE -1
  67. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  68. #define OMAP_MODE13X_SPEED 230400
  69. /* WER = 0x7F
  70. * Enable module level wakeup in WER reg
  71. */
  72. #define OMAP_UART_WER_MOD_WKUP 0X7F
  73. /* Enable XON/XOFF flow control on output */
  74. #define OMAP_UART_SW_TX 0x4
  75. /* Enable XON/XOFF flow control on input */
  76. #define OMAP_UART_SW_RX 0x4
  77. #define OMAP_UART_SW_CLR 0xF0
  78. #define OMAP_UART_TCR_TRIG 0x0F
  79. struct uart_omap_dma {
  80. u8 uart_dma_tx;
  81. u8 uart_dma_rx;
  82. int rx_dma_channel;
  83. int tx_dma_channel;
  84. dma_addr_t rx_buf_dma_phys;
  85. dma_addr_t tx_buf_dma_phys;
  86. unsigned int uart_base;
  87. /*
  88. * Buffer for rx dma.It is not required for tx because the buffer
  89. * comes from port structure.
  90. */
  91. unsigned char *rx_buf;
  92. unsigned int prev_rx_dma_pos;
  93. int tx_buf_size;
  94. int tx_dma_used;
  95. int rx_dma_used;
  96. spinlock_t tx_lock;
  97. spinlock_t rx_lock;
  98. /* timer to poll activity on rx dma */
  99. struct timer_list rx_timer;
  100. unsigned int rx_buf_size;
  101. unsigned int rx_poll_rate;
  102. unsigned int rx_timeout;
  103. };
  104. struct uart_omap_port {
  105. struct uart_port port;
  106. struct uart_omap_dma uart_dma;
  107. struct device *dev;
  108. unsigned char ier;
  109. unsigned char lcr;
  110. unsigned char mcr;
  111. unsigned char fcr;
  112. unsigned char efr;
  113. unsigned char dll;
  114. unsigned char dlh;
  115. unsigned char mdr1;
  116. unsigned char scr;
  117. int use_dma;
  118. /*
  119. * Some bits in registers are cleared on a read, so they must
  120. * be saved whenever the register is read but the bits will not
  121. * be immediately processed.
  122. */
  123. unsigned int lsr_break_flag;
  124. unsigned char msr_saved_flags;
  125. char name[20];
  126. unsigned long port_activity;
  127. u32 context_loss_cnt;
  128. u32 errata;
  129. u8 wakeups_enabled;
  130. int DTR_gpio;
  131. int DTR_inverted;
  132. int DTR_active;
  133. struct pm_qos_request pm_qos_request;
  134. u32 latency;
  135. u32 calc_latency;
  136. struct work_struct qos_work;
  137. struct pinctrl *pins;
  138. };
  139. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  140. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  141. /* Forward declaration of functions */
  142. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  143. static struct workqueue_struct *serial_omap_uart_wq;
  144. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  145. {
  146. offset <<= up->port.regshift;
  147. return readw(up->port.membase + offset);
  148. }
  149. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  150. {
  151. offset <<= up->port.regshift;
  152. writew(value, up->port.membase + offset);
  153. }
  154. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  155. {
  156. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  157. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  158. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  159. serial_out(up, UART_FCR, 0);
  160. }
  161. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  162. {
  163. struct omap_uart_port_info *pdata = up->dev->platform_data;
  164. if (!pdata || !pdata->get_context_loss_count)
  165. return 0;
  166. return pdata->get_context_loss_count(up->dev);
  167. }
  168. static void serial_omap_set_forceidle(struct uart_omap_port *up)
  169. {
  170. struct omap_uart_port_info *pdata = up->dev->platform_data;
  171. if (!pdata || !pdata->set_forceidle)
  172. return;
  173. pdata->set_forceidle(up->dev);
  174. }
  175. static void serial_omap_set_noidle(struct uart_omap_port *up)
  176. {
  177. struct omap_uart_port_info *pdata = up->dev->platform_data;
  178. if (!pdata || !pdata->set_noidle)
  179. return;
  180. pdata->set_noidle(up->dev);
  181. }
  182. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  183. {
  184. struct omap_uart_port_info *pdata = up->dev->platform_data;
  185. if (!pdata || !pdata->enable_wakeup)
  186. return;
  187. pdata->enable_wakeup(up->dev, enable);
  188. }
  189. /*
  190. * serial_omap_get_divisor - calculate divisor value
  191. * @port: uart port info
  192. * @baud: baudrate for which divisor needs to be calculated.
  193. *
  194. * We have written our own function to get the divisor so as to support
  195. * 13x mode. 3Mbps Baudrate as an different divisor.
  196. * Reference OMAP TRM Chapter 17:
  197. * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
  198. * referring to oversampling - divisor value
  199. * baudrate 460,800 to 3,686,400 all have divisor 13
  200. * except 3,000,000 which has divisor value 16
  201. */
  202. static unsigned int
  203. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  204. {
  205. unsigned int divisor;
  206. if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
  207. divisor = 13;
  208. else
  209. divisor = 16;
  210. return port->uartclk/(baud * divisor);
  211. }
  212. static void serial_omap_enable_ms(struct uart_port *port)
  213. {
  214. struct uart_omap_port *up = to_uart_omap_port(port);
  215. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  216. pm_runtime_get_sync(up->dev);
  217. up->ier |= UART_IER_MSI;
  218. serial_out(up, UART_IER, up->ier);
  219. pm_runtime_mark_last_busy(up->dev);
  220. pm_runtime_put_autosuspend(up->dev);
  221. }
  222. static void serial_omap_stop_tx(struct uart_port *port)
  223. {
  224. struct uart_omap_port *up = to_uart_omap_port(port);
  225. pm_runtime_get_sync(up->dev);
  226. if (up->ier & UART_IER_THRI) {
  227. up->ier &= ~UART_IER_THRI;
  228. serial_out(up, UART_IER, up->ier);
  229. }
  230. serial_omap_set_forceidle(up);
  231. pm_runtime_mark_last_busy(up->dev);
  232. pm_runtime_put_autosuspend(up->dev);
  233. }
  234. static void serial_omap_stop_rx(struct uart_port *port)
  235. {
  236. struct uart_omap_port *up = to_uart_omap_port(port);
  237. pm_runtime_get_sync(up->dev);
  238. up->ier &= ~UART_IER_RLSI;
  239. up->port.read_status_mask &= ~UART_LSR_DR;
  240. serial_out(up, UART_IER, up->ier);
  241. pm_runtime_mark_last_busy(up->dev);
  242. pm_runtime_put_autosuspend(up->dev);
  243. }
  244. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  245. {
  246. struct circ_buf *xmit = &up->port.state->xmit;
  247. int count;
  248. if (!(lsr & UART_LSR_THRE))
  249. return;
  250. if (up->port.x_char) {
  251. serial_out(up, UART_TX, up->port.x_char);
  252. up->port.icount.tx++;
  253. up->port.x_char = 0;
  254. return;
  255. }
  256. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  257. serial_omap_stop_tx(&up->port);
  258. return;
  259. }
  260. count = up->port.fifosize / 4;
  261. do {
  262. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  263. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  264. up->port.icount.tx++;
  265. if (uart_circ_empty(xmit))
  266. break;
  267. } while (--count > 0);
  268. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  269. spin_unlock(&up->port.lock);
  270. uart_write_wakeup(&up->port);
  271. spin_lock(&up->port.lock);
  272. }
  273. if (uart_circ_empty(xmit))
  274. serial_omap_stop_tx(&up->port);
  275. }
  276. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  277. {
  278. if (!(up->ier & UART_IER_THRI)) {
  279. up->ier |= UART_IER_THRI;
  280. serial_out(up, UART_IER, up->ier);
  281. }
  282. }
  283. static void serial_omap_start_tx(struct uart_port *port)
  284. {
  285. struct uart_omap_port *up = to_uart_omap_port(port);
  286. pm_runtime_get_sync(up->dev);
  287. serial_omap_enable_ier_thri(up);
  288. serial_omap_set_noidle(up);
  289. pm_runtime_mark_last_busy(up->dev);
  290. pm_runtime_put_autosuspend(up->dev);
  291. }
  292. static unsigned int check_modem_status(struct uart_omap_port *up)
  293. {
  294. unsigned int status;
  295. status = serial_in(up, UART_MSR);
  296. status |= up->msr_saved_flags;
  297. up->msr_saved_flags = 0;
  298. if ((status & UART_MSR_ANY_DELTA) == 0)
  299. return status;
  300. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  301. up->port.state != NULL) {
  302. if (status & UART_MSR_TERI)
  303. up->port.icount.rng++;
  304. if (status & UART_MSR_DDSR)
  305. up->port.icount.dsr++;
  306. if (status & UART_MSR_DDCD)
  307. uart_handle_dcd_change
  308. (&up->port, status & UART_MSR_DCD);
  309. if (status & UART_MSR_DCTS)
  310. uart_handle_cts_change
  311. (&up->port, status & UART_MSR_CTS);
  312. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  313. }
  314. return status;
  315. }
  316. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  317. {
  318. unsigned int flag;
  319. unsigned char ch = 0;
  320. if (likely(lsr & UART_LSR_DR))
  321. ch = serial_in(up, UART_RX);
  322. up->port.icount.rx++;
  323. flag = TTY_NORMAL;
  324. if (lsr & UART_LSR_BI) {
  325. flag = TTY_BREAK;
  326. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  327. up->port.icount.brk++;
  328. /*
  329. * We do the SysRQ and SAK checking
  330. * here because otherwise the break
  331. * may get masked by ignore_status_mask
  332. * or read_status_mask.
  333. */
  334. if (uart_handle_break(&up->port))
  335. return;
  336. }
  337. if (lsr & UART_LSR_PE) {
  338. flag = TTY_PARITY;
  339. up->port.icount.parity++;
  340. }
  341. if (lsr & UART_LSR_FE) {
  342. flag = TTY_FRAME;
  343. up->port.icount.frame++;
  344. }
  345. if (lsr & UART_LSR_OE)
  346. up->port.icount.overrun++;
  347. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  348. if (up->port.line == up->port.cons->index) {
  349. /* Recover the break flag from console xmit */
  350. lsr |= up->lsr_break_flag;
  351. }
  352. #endif
  353. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  354. }
  355. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  356. {
  357. unsigned char ch = 0;
  358. unsigned int flag;
  359. if (!(lsr & UART_LSR_DR))
  360. return;
  361. ch = serial_in(up, UART_RX);
  362. flag = TTY_NORMAL;
  363. up->port.icount.rx++;
  364. if (uart_handle_sysrq_char(&up->port, ch))
  365. return;
  366. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  367. }
  368. /**
  369. * serial_omap_irq() - This handles the interrupt from one port
  370. * @irq: uart port irq number
  371. * @dev_id: uart port info
  372. */
  373. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  374. {
  375. struct uart_omap_port *up = dev_id;
  376. struct tty_struct *tty = up->port.state->port.tty;
  377. unsigned int iir, lsr;
  378. unsigned int type;
  379. irqreturn_t ret = IRQ_NONE;
  380. int max_count = 256;
  381. spin_lock(&up->port.lock);
  382. pm_runtime_get_sync(up->dev);
  383. do {
  384. iir = serial_in(up, UART_IIR);
  385. if (iir & UART_IIR_NO_INT)
  386. break;
  387. ret = IRQ_HANDLED;
  388. lsr = serial_in(up, UART_LSR);
  389. /* extract IRQ type from IIR register */
  390. type = iir & 0x3e;
  391. switch (type) {
  392. case UART_IIR_MSI:
  393. check_modem_status(up);
  394. break;
  395. case UART_IIR_THRI:
  396. transmit_chars(up, lsr);
  397. break;
  398. case UART_IIR_RX_TIMEOUT:
  399. /* FALLTHROUGH */
  400. case UART_IIR_RDI:
  401. serial_omap_rdi(up, lsr);
  402. break;
  403. case UART_IIR_RLSI:
  404. serial_omap_rlsi(up, lsr);
  405. break;
  406. case UART_IIR_CTS_RTS_DSR:
  407. /* simply try again */
  408. break;
  409. case UART_IIR_XOFF:
  410. /* FALLTHROUGH */
  411. default:
  412. break;
  413. }
  414. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  415. spin_unlock(&up->port.lock);
  416. tty_flip_buffer_push(tty);
  417. pm_runtime_mark_last_busy(up->dev);
  418. pm_runtime_put_autosuspend(up->dev);
  419. up->port_activity = jiffies;
  420. return ret;
  421. }
  422. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  423. {
  424. struct uart_omap_port *up = to_uart_omap_port(port);
  425. unsigned long flags = 0;
  426. unsigned int ret = 0;
  427. pm_runtime_get_sync(up->dev);
  428. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  429. spin_lock_irqsave(&up->port.lock, flags);
  430. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  431. spin_unlock_irqrestore(&up->port.lock, flags);
  432. pm_runtime_mark_last_busy(up->dev);
  433. pm_runtime_put_autosuspend(up->dev);
  434. return ret;
  435. }
  436. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  437. {
  438. struct uart_omap_port *up = to_uart_omap_port(port);
  439. unsigned int status;
  440. unsigned int ret = 0;
  441. pm_runtime_get_sync(up->dev);
  442. status = check_modem_status(up);
  443. pm_runtime_mark_last_busy(up->dev);
  444. pm_runtime_put_autosuspend(up->dev);
  445. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  446. if (status & UART_MSR_DCD)
  447. ret |= TIOCM_CAR;
  448. if (status & UART_MSR_RI)
  449. ret |= TIOCM_RNG;
  450. if (status & UART_MSR_DSR)
  451. ret |= TIOCM_DSR;
  452. if (status & UART_MSR_CTS)
  453. ret |= TIOCM_CTS;
  454. return ret;
  455. }
  456. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  457. {
  458. struct uart_omap_port *up = to_uart_omap_port(port);
  459. unsigned char mcr = 0, old_mcr;
  460. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  461. if (mctrl & TIOCM_RTS)
  462. mcr |= UART_MCR_RTS;
  463. if (mctrl & TIOCM_DTR)
  464. mcr |= UART_MCR_DTR;
  465. if (mctrl & TIOCM_OUT1)
  466. mcr |= UART_MCR_OUT1;
  467. if (mctrl & TIOCM_OUT2)
  468. mcr |= UART_MCR_OUT2;
  469. if (mctrl & TIOCM_LOOP)
  470. mcr |= UART_MCR_LOOP;
  471. pm_runtime_get_sync(up->dev);
  472. old_mcr = serial_in(up, UART_MCR);
  473. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  474. UART_MCR_DTR | UART_MCR_RTS);
  475. up->mcr = old_mcr | mcr;
  476. serial_out(up, UART_MCR, up->mcr);
  477. pm_runtime_mark_last_busy(up->dev);
  478. pm_runtime_put_autosuspend(up->dev);
  479. if (gpio_is_valid(up->DTR_gpio) &&
  480. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  481. up->DTR_active = !up->DTR_active;
  482. if (gpio_cansleep(up->DTR_gpio))
  483. schedule_work(&up->qos_work);
  484. else
  485. gpio_set_value(up->DTR_gpio,
  486. up->DTR_active != up->DTR_inverted);
  487. }
  488. }
  489. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  490. {
  491. struct uart_omap_port *up = to_uart_omap_port(port);
  492. unsigned long flags = 0;
  493. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  494. pm_runtime_get_sync(up->dev);
  495. spin_lock_irqsave(&up->port.lock, flags);
  496. if (break_state == -1)
  497. up->lcr |= UART_LCR_SBC;
  498. else
  499. up->lcr &= ~UART_LCR_SBC;
  500. serial_out(up, UART_LCR, up->lcr);
  501. spin_unlock_irqrestore(&up->port.lock, flags);
  502. pm_runtime_mark_last_busy(up->dev);
  503. pm_runtime_put_autosuspend(up->dev);
  504. }
  505. static int serial_omap_startup(struct uart_port *port)
  506. {
  507. struct uart_omap_port *up = to_uart_omap_port(port);
  508. unsigned long flags = 0;
  509. int retval;
  510. /*
  511. * Allocate the IRQ
  512. */
  513. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  514. up->name, up);
  515. if (retval)
  516. return retval;
  517. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  518. pm_runtime_get_sync(up->dev);
  519. /*
  520. * Clear the FIFO buffers and disable them.
  521. * (they will be reenabled in set_termios())
  522. */
  523. serial_omap_clear_fifos(up);
  524. /* For Hardware flow control */
  525. serial_out(up, UART_MCR, UART_MCR_RTS);
  526. /*
  527. * Clear the interrupt registers.
  528. */
  529. (void) serial_in(up, UART_LSR);
  530. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  531. (void) serial_in(up, UART_RX);
  532. (void) serial_in(up, UART_IIR);
  533. (void) serial_in(up, UART_MSR);
  534. /*
  535. * Now, initialize the UART
  536. */
  537. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  538. spin_lock_irqsave(&up->port.lock, flags);
  539. /*
  540. * Most PC uarts need OUT2 raised to enable interrupts.
  541. */
  542. up->port.mctrl |= TIOCM_OUT2;
  543. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  544. spin_unlock_irqrestore(&up->port.lock, flags);
  545. up->msr_saved_flags = 0;
  546. /*
  547. * Finally, enable interrupts. Note: Modem status interrupts
  548. * are set via set_termios(), which will be occurring imminently
  549. * anyway, so we don't enable them here.
  550. */
  551. up->ier = UART_IER_RLSI | UART_IER_RDI;
  552. serial_out(up, UART_IER, up->ier);
  553. /* Enable module level wake up */
  554. serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
  555. pm_runtime_mark_last_busy(up->dev);
  556. pm_runtime_put_autosuspend(up->dev);
  557. up->port_activity = jiffies;
  558. return 0;
  559. }
  560. static void serial_omap_shutdown(struct uart_port *port)
  561. {
  562. struct uart_omap_port *up = to_uart_omap_port(port);
  563. unsigned long flags = 0;
  564. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  565. pm_runtime_get_sync(up->dev);
  566. /*
  567. * Disable interrupts from this port
  568. */
  569. up->ier = 0;
  570. serial_out(up, UART_IER, 0);
  571. spin_lock_irqsave(&up->port.lock, flags);
  572. up->port.mctrl &= ~TIOCM_OUT2;
  573. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  574. spin_unlock_irqrestore(&up->port.lock, flags);
  575. /*
  576. * Disable break condition and FIFOs
  577. */
  578. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  579. serial_omap_clear_fifos(up);
  580. /*
  581. * Read data port to reset things, and then free the irq
  582. */
  583. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  584. (void) serial_in(up, UART_RX);
  585. pm_runtime_mark_last_busy(up->dev);
  586. pm_runtime_put_autosuspend(up->dev);
  587. free_irq(up->port.irq, up);
  588. }
  589. static void serial_omap_uart_qos_work(struct work_struct *work)
  590. {
  591. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  592. qos_work);
  593. pm_qos_update_request(&up->pm_qos_request, up->latency);
  594. if (gpio_is_valid(up->DTR_gpio))
  595. gpio_set_value_cansleep(up->DTR_gpio,
  596. up->DTR_active != up->DTR_inverted);
  597. }
  598. static void
  599. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  600. struct ktermios *old)
  601. {
  602. struct uart_omap_port *up = to_uart_omap_port(port);
  603. unsigned char cval = 0;
  604. unsigned long flags = 0;
  605. unsigned int baud, quot;
  606. switch (termios->c_cflag & CSIZE) {
  607. case CS5:
  608. cval = UART_LCR_WLEN5;
  609. break;
  610. case CS6:
  611. cval = UART_LCR_WLEN6;
  612. break;
  613. case CS7:
  614. cval = UART_LCR_WLEN7;
  615. break;
  616. default:
  617. case CS8:
  618. cval = UART_LCR_WLEN8;
  619. break;
  620. }
  621. if (termios->c_cflag & CSTOPB)
  622. cval |= UART_LCR_STOP;
  623. if (termios->c_cflag & PARENB)
  624. cval |= UART_LCR_PARITY;
  625. if (!(termios->c_cflag & PARODD))
  626. cval |= UART_LCR_EPAR;
  627. /*
  628. * Ask the core to calculate the divisor for us.
  629. */
  630. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  631. quot = serial_omap_get_divisor(port, baud);
  632. /* calculate wakeup latency constraint */
  633. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  634. up->latency = up->calc_latency;
  635. schedule_work(&up->qos_work);
  636. up->dll = quot & 0xff;
  637. up->dlh = quot >> 8;
  638. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  639. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  640. UART_FCR_ENABLE_FIFO;
  641. /*
  642. * Ok, we're now changing the port state. Do it with
  643. * interrupts disabled.
  644. */
  645. pm_runtime_get_sync(up->dev);
  646. spin_lock_irqsave(&up->port.lock, flags);
  647. /*
  648. * Update the per-port timeout.
  649. */
  650. uart_update_timeout(port, termios->c_cflag, baud);
  651. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  652. if (termios->c_iflag & INPCK)
  653. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  654. if (termios->c_iflag & (BRKINT | PARMRK))
  655. up->port.read_status_mask |= UART_LSR_BI;
  656. /*
  657. * Characters to ignore
  658. */
  659. up->port.ignore_status_mask = 0;
  660. if (termios->c_iflag & IGNPAR)
  661. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  662. if (termios->c_iflag & IGNBRK) {
  663. up->port.ignore_status_mask |= UART_LSR_BI;
  664. /*
  665. * If we're ignoring parity and break indicators,
  666. * ignore overruns too (for real raw support).
  667. */
  668. if (termios->c_iflag & IGNPAR)
  669. up->port.ignore_status_mask |= UART_LSR_OE;
  670. }
  671. /*
  672. * ignore all characters if CREAD is not set
  673. */
  674. if ((termios->c_cflag & CREAD) == 0)
  675. up->port.ignore_status_mask |= UART_LSR_DR;
  676. /*
  677. * Modem status interrupts
  678. */
  679. up->ier &= ~UART_IER_MSI;
  680. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  681. up->ier |= UART_IER_MSI;
  682. serial_out(up, UART_IER, up->ier);
  683. serial_out(up, UART_LCR, cval); /* reset DLAB */
  684. up->lcr = cval;
  685. up->scr = OMAP_UART_SCR_TX_EMPTY;
  686. /* FIFOs and DMA Settings */
  687. /* FCR can be changed only when the
  688. * baud clock is not running
  689. * DLL_REG and DLH_REG set to 0.
  690. */
  691. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  692. serial_out(up, UART_DLL, 0);
  693. serial_out(up, UART_DLM, 0);
  694. serial_out(up, UART_LCR, 0);
  695. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  696. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  697. up->efr &= ~UART_EFR_SCD;
  698. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  699. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  700. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  701. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  702. /* FIFO ENABLE, DMA MODE */
  703. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  704. /* Set receive FIFO threshold to 16 characters and
  705. * transmit FIFO threshold to 16 spaces
  706. */
  707. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  708. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  709. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  710. UART_FCR_ENABLE_FIFO;
  711. serial_out(up, UART_FCR, up->fcr);
  712. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  713. serial_out(up, UART_OMAP_SCR, up->scr);
  714. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  715. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  716. serial_out(up, UART_MCR, up->mcr);
  717. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  718. serial_out(up, UART_EFR, up->efr);
  719. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  720. /* Protocol, Baud Rate, and Interrupt Settings */
  721. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  722. serial_omap_mdr1_errataset(up, up->mdr1);
  723. else
  724. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  725. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  726. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  727. serial_out(up, UART_LCR, 0);
  728. serial_out(up, UART_IER, 0);
  729. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  730. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  731. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  732. serial_out(up, UART_LCR, 0);
  733. serial_out(up, UART_IER, up->ier);
  734. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  735. serial_out(up, UART_EFR, up->efr);
  736. serial_out(up, UART_LCR, cval);
  737. if (baud > 230400 && baud != 3000000)
  738. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  739. else
  740. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  741. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  742. serial_omap_mdr1_errataset(up, up->mdr1);
  743. else
  744. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  745. /* Enable access to TCR/TLR */
  746. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  747. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  748. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  749. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  750. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  751. /* Hardware Flow Control Configuration */
  752. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  753. /* Enable AUTORTS and AUTOCTS */
  754. up->efr |= UART_EFR_CTS | UART_EFR_RTS;
  755. /* Ensure MCR RTS is asserted */
  756. up->mcr |= UART_MCR_RTS;
  757. } else {
  758. /* Disable AUTORTS and AUTOCTS */
  759. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  760. }
  761. if (up->port.flags & UPF_SOFT_FLOW) {
  762. /* Disable access to TCR/TLR */
  763. serial_out(up, UART_MCR, up->mcr);
  764. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  765. serial_out(up, UART_EFR, up->efr);
  766. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  767. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  768. /* clear SW control mode bits */
  769. up->efr &= OMAP_UART_SW_CLR;
  770. /*
  771. * IXON Flag:
  772. * Enable XON/XOFF flow control on output.
  773. * Transmit XON1, XOFF1
  774. */
  775. if (termios->c_iflag & IXON)
  776. up->efr |= OMAP_UART_SW_TX;
  777. /*
  778. * IXOFF Flag:
  779. * Enable XON/XOFF flow control on input.
  780. * Receiver compares XON1, XOFF1.
  781. */
  782. if (termios->c_iflag & IXOFF)
  783. up->efr |= OMAP_UART_SW_RX;
  784. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  785. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  786. /*
  787. * IXANY Flag:
  788. * Enable any character to restart output.
  789. * Operation resumes after receiving any
  790. * character after recognition of the XOFF character
  791. */
  792. if (termios->c_iflag & IXANY)
  793. up->mcr |= UART_MCR_XONANY;
  794. else
  795. up->mcr &= ~UART_MCR_XONANY;
  796. }
  797. serial_out(up, UART_MCR, up->mcr);
  798. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  799. serial_out(up, UART_EFR, up->efr);
  800. serial_out(up, UART_LCR, up->lcr);
  801. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  802. spin_unlock_irqrestore(&up->port.lock, flags);
  803. pm_runtime_mark_last_busy(up->dev);
  804. pm_runtime_put_autosuspend(up->dev);
  805. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  806. }
  807. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  808. {
  809. struct uart_omap_port *up = to_uart_omap_port(port);
  810. serial_omap_enable_wakeup(up, state);
  811. return 0;
  812. }
  813. static void
  814. serial_omap_pm(struct uart_port *port, unsigned int state,
  815. unsigned int oldstate)
  816. {
  817. struct uart_omap_port *up = to_uart_omap_port(port);
  818. unsigned char efr;
  819. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  820. pm_runtime_get_sync(up->dev);
  821. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  822. efr = serial_in(up, UART_EFR);
  823. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  824. serial_out(up, UART_LCR, 0);
  825. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  826. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  827. serial_out(up, UART_EFR, efr);
  828. serial_out(up, UART_LCR, 0);
  829. if (!device_may_wakeup(up->dev)) {
  830. if (!state)
  831. pm_runtime_forbid(up->dev);
  832. else
  833. pm_runtime_allow(up->dev);
  834. }
  835. pm_runtime_mark_last_busy(up->dev);
  836. pm_runtime_put_autosuspend(up->dev);
  837. }
  838. static void serial_omap_release_port(struct uart_port *port)
  839. {
  840. dev_dbg(port->dev, "serial_omap_release_port+\n");
  841. }
  842. static int serial_omap_request_port(struct uart_port *port)
  843. {
  844. dev_dbg(port->dev, "serial_omap_request_port+\n");
  845. return 0;
  846. }
  847. static void serial_omap_config_port(struct uart_port *port, int flags)
  848. {
  849. struct uart_omap_port *up = to_uart_omap_port(port);
  850. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  851. up->port.line);
  852. up->port.type = PORT_OMAP;
  853. }
  854. static int
  855. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  856. {
  857. /* we don't want the core code to modify any port params */
  858. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  859. return -EINVAL;
  860. }
  861. static const char *
  862. serial_omap_type(struct uart_port *port)
  863. {
  864. struct uart_omap_port *up = to_uart_omap_port(port);
  865. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  866. return up->name;
  867. }
  868. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  869. static inline void wait_for_xmitr(struct uart_omap_port *up)
  870. {
  871. unsigned int status, tmout = 10000;
  872. /* Wait up to 10ms for the character(s) to be sent. */
  873. do {
  874. status = serial_in(up, UART_LSR);
  875. if (status & UART_LSR_BI)
  876. up->lsr_break_flag = UART_LSR_BI;
  877. if (--tmout == 0)
  878. break;
  879. udelay(1);
  880. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  881. /* Wait up to 1s for flow control if necessary */
  882. if (up->port.flags & UPF_CONS_FLOW) {
  883. tmout = 1000000;
  884. for (tmout = 1000000; tmout; tmout--) {
  885. unsigned int msr = serial_in(up, UART_MSR);
  886. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  887. if (msr & UART_MSR_CTS)
  888. break;
  889. udelay(1);
  890. }
  891. }
  892. }
  893. #ifdef CONFIG_CONSOLE_POLL
  894. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  895. {
  896. struct uart_omap_port *up = to_uart_omap_port(port);
  897. pm_runtime_get_sync(up->dev);
  898. wait_for_xmitr(up);
  899. serial_out(up, UART_TX, ch);
  900. pm_runtime_mark_last_busy(up->dev);
  901. pm_runtime_put_autosuspend(up->dev);
  902. }
  903. static int serial_omap_poll_get_char(struct uart_port *port)
  904. {
  905. struct uart_omap_port *up = to_uart_omap_port(port);
  906. unsigned int status;
  907. pm_runtime_get_sync(up->dev);
  908. status = serial_in(up, UART_LSR);
  909. if (!(status & UART_LSR_DR)) {
  910. status = NO_POLL_CHAR;
  911. goto out;
  912. }
  913. status = serial_in(up, UART_RX);
  914. out:
  915. pm_runtime_mark_last_busy(up->dev);
  916. pm_runtime_put_autosuspend(up->dev);
  917. return status;
  918. }
  919. #endif /* CONFIG_CONSOLE_POLL */
  920. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  921. static struct uart_omap_port *serial_omap_console_ports[4];
  922. static struct uart_driver serial_omap_reg;
  923. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  924. {
  925. struct uart_omap_port *up = to_uart_omap_port(port);
  926. wait_for_xmitr(up);
  927. serial_out(up, UART_TX, ch);
  928. }
  929. static void
  930. serial_omap_console_write(struct console *co, const char *s,
  931. unsigned int count)
  932. {
  933. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  934. unsigned long flags;
  935. unsigned int ier;
  936. int locked = 1;
  937. pm_runtime_get_sync(up->dev);
  938. local_irq_save(flags);
  939. if (up->port.sysrq)
  940. locked = 0;
  941. else if (oops_in_progress)
  942. locked = spin_trylock(&up->port.lock);
  943. else
  944. spin_lock(&up->port.lock);
  945. /*
  946. * First save the IER then disable the interrupts
  947. */
  948. ier = serial_in(up, UART_IER);
  949. serial_out(up, UART_IER, 0);
  950. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  951. /*
  952. * Finally, wait for transmitter to become empty
  953. * and restore the IER
  954. */
  955. wait_for_xmitr(up);
  956. serial_out(up, UART_IER, ier);
  957. /*
  958. * The receive handling will happen properly because the
  959. * receive ready bit will still be set; it is not cleared
  960. * on read. However, modem control will not, we must
  961. * call it if we have saved something in the saved flags
  962. * while processing with interrupts off.
  963. */
  964. if (up->msr_saved_flags)
  965. check_modem_status(up);
  966. pm_runtime_mark_last_busy(up->dev);
  967. pm_runtime_put_autosuspend(up->dev);
  968. if (locked)
  969. spin_unlock(&up->port.lock);
  970. local_irq_restore(flags);
  971. }
  972. static int __init
  973. serial_omap_console_setup(struct console *co, char *options)
  974. {
  975. struct uart_omap_port *up;
  976. int baud = 115200;
  977. int bits = 8;
  978. int parity = 'n';
  979. int flow = 'n';
  980. if (serial_omap_console_ports[co->index] == NULL)
  981. return -ENODEV;
  982. up = serial_omap_console_ports[co->index];
  983. if (options)
  984. uart_parse_options(options, &baud, &parity, &bits, &flow);
  985. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  986. }
  987. static struct console serial_omap_console = {
  988. .name = OMAP_SERIAL_NAME,
  989. .write = serial_omap_console_write,
  990. .device = uart_console_device,
  991. .setup = serial_omap_console_setup,
  992. .flags = CON_PRINTBUFFER,
  993. .index = -1,
  994. .data = &serial_omap_reg,
  995. };
  996. static void serial_omap_add_console_port(struct uart_omap_port *up)
  997. {
  998. serial_omap_console_ports[up->port.line] = up;
  999. }
  1000. #define OMAP_CONSOLE (&serial_omap_console)
  1001. #else
  1002. #define OMAP_CONSOLE NULL
  1003. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1004. {}
  1005. #endif
  1006. static struct uart_ops serial_omap_pops = {
  1007. .tx_empty = serial_omap_tx_empty,
  1008. .set_mctrl = serial_omap_set_mctrl,
  1009. .get_mctrl = serial_omap_get_mctrl,
  1010. .stop_tx = serial_omap_stop_tx,
  1011. .start_tx = serial_omap_start_tx,
  1012. .stop_rx = serial_omap_stop_rx,
  1013. .enable_ms = serial_omap_enable_ms,
  1014. .break_ctl = serial_omap_break_ctl,
  1015. .startup = serial_omap_startup,
  1016. .shutdown = serial_omap_shutdown,
  1017. .set_termios = serial_omap_set_termios,
  1018. .pm = serial_omap_pm,
  1019. .set_wake = serial_omap_set_wake,
  1020. .type = serial_omap_type,
  1021. .release_port = serial_omap_release_port,
  1022. .request_port = serial_omap_request_port,
  1023. .config_port = serial_omap_config_port,
  1024. .verify_port = serial_omap_verify_port,
  1025. #ifdef CONFIG_CONSOLE_POLL
  1026. .poll_put_char = serial_omap_poll_put_char,
  1027. .poll_get_char = serial_omap_poll_get_char,
  1028. #endif
  1029. };
  1030. static struct uart_driver serial_omap_reg = {
  1031. .owner = THIS_MODULE,
  1032. .driver_name = "OMAP-SERIAL",
  1033. .dev_name = OMAP_SERIAL_NAME,
  1034. .nr = OMAP_MAX_HSUART_PORTS,
  1035. .cons = OMAP_CONSOLE,
  1036. };
  1037. #ifdef CONFIG_PM_SLEEP
  1038. static int serial_omap_suspend(struct device *dev)
  1039. {
  1040. struct uart_omap_port *up = dev_get_drvdata(dev);
  1041. uart_suspend_port(&serial_omap_reg, &up->port);
  1042. flush_work(&up->qos_work);
  1043. return 0;
  1044. }
  1045. static int serial_omap_resume(struct device *dev)
  1046. {
  1047. struct uart_omap_port *up = dev_get_drvdata(dev);
  1048. uart_resume_port(&serial_omap_reg, &up->port);
  1049. return 0;
  1050. }
  1051. #endif
  1052. static void __devinit omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1053. {
  1054. u32 mvr, scheme;
  1055. u16 revision, major, minor;
  1056. mvr = serial_in(up, UART_OMAP_MVER);
  1057. /* Check revision register scheme */
  1058. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1059. switch (scheme) {
  1060. case 0: /* Legacy Scheme: OMAP2/3 */
  1061. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1062. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1063. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1064. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1065. break;
  1066. case 1:
  1067. /* New Scheme: OMAP4+ */
  1068. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1069. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1070. OMAP_UART_MVR_MAJ_SHIFT;
  1071. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1072. break;
  1073. default:
  1074. dev_warn(up->dev,
  1075. "Unknown %s revision, defaulting to highest\n",
  1076. up->name);
  1077. /* highest possible revision */
  1078. major = 0xff;
  1079. minor = 0xff;
  1080. }
  1081. /* normalize revision for the driver */
  1082. revision = UART_BUILD_REVISION(major, minor);
  1083. switch (revision) {
  1084. case OMAP_UART_REV_46:
  1085. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1086. UART_ERRATA_i291_DMA_FORCEIDLE);
  1087. break;
  1088. case OMAP_UART_REV_52:
  1089. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1090. UART_ERRATA_i291_DMA_FORCEIDLE);
  1091. break;
  1092. case OMAP_UART_REV_63:
  1093. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1094. break;
  1095. default:
  1096. break;
  1097. }
  1098. }
  1099. static __devinit struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1100. {
  1101. struct omap_uart_port_info *omap_up_info;
  1102. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1103. if (!omap_up_info)
  1104. return NULL; /* out of memory */
  1105. of_property_read_u32(dev->of_node, "clock-frequency",
  1106. &omap_up_info->uartclk);
  1107. return omap_up_info;
  1108. }
  1109. static int __devinit serial_omap_probe(struct platform_device *pdev)
  1110. {
  1111. struct uart_omap_port *up;
  1112. struct resource *mem, *irq;
  1113. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1114. int ret;
  1115. if (pdev->dev.of_node)
  1116. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1117. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1118. if (!mem) {
  1119. dev_err(&pdev->dev, "no mem resource?\n");
  1120. return -ENODEV;
  1121. }
  1122. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1123. if (!irq) {
  1124. dev_err(&pdev->dev, "no irq resource?\n");
  1125. return -ENODEV;
  1126. }
  1127. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1128. pdev->dev.driver->name)) {
  1129. dev_err(&pdev->dev, "memory region already claimed\n");
  1130. return -EBUSY;
  1131. }
  1132. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1133. omap_up_info->DTR_present) {
  1134. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1135. if (ret < 0)
  1136. return ret;
  1137. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1138. omap_up_info->DTR_inverted);
  1139. if (ret < 0)
  1140. return ret;
  1141. }
  1142. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1143. if (!up)
  1144. return -ENOMEM;
  1145. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1146. omap_up_info->DTR_present) {
  1147. up->DTR_gpio = omap_up_info->DTR_gpio;
  1148. up->DTR_inverted = omap_up_info->DTR_inverted;
  1149. } else
  1150. up->DTR_gpio = -EINVAL;
  1151. up->DTR_active = 0;
  1152. up->dev = &pdev->dev;
  1153. up->port.dev = &pdev->dev;
  1154. up->port.type = PORT_OMAP;
  1155. up->port.iotype = UPIO_MEM;
  1156. up->port.irq = irq->start;
  1157. up->port.regshift = 2;
  1158. up->port.fifosize = 64;
  1159. up->port.ops = &serial_omap_pops;
  1160. if (pdev->dev.of_node)
  1161. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1162. else
  1163. up->port.line = pdev->id;
  1164. if (up->port.line < 0) {
  1165. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1166. up->port.line);
  1167. ret = -ENODEV;
  1168. goto err_port_line;
  1169. }
  1170. up->pins = devm_pinctrl_get_select_default(&pdev->dev);
  1171. if (IS_ERR(up->pins)) {
  1172. dev_warn(&pdev->dev, "did not get pins for uart%i error: %li\n",
  1173. up->port.line, PTR_ERR(up->pins));
  1174. up->pins = NULL;
  1175. }
  1176. sprintf(up->name, "OMAP UART%d", up->port.line);
  1177. up->port.mapbase = mem->start;
  1178. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1179. resource_size(mem));
  1180. if (!up->port.membase) {
  1181. dev_err(&pdev->dev, "can't ioremap UART\n");
  1182. ret = -ENOMEM;
  1183. goto err_ioremap;
  1184. }
  1185. up->port.flags = omap_up_info->flags;
  1186. up->port.uartclk = omap_up_info->uartclk;
  1187. if (!up->port.uartclk) {
  1188. up->port.uartclk = DEFAULT_CLK_SPEED;
  1189. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1190. "%d\n", DEFAULT_CLK_SPEED);
  1191. }
  1192. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1193. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1194. pm_qos_add_request(&up->pm_qos_request,
  1195. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1196. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1197. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1198. platform_set_drvdata(pdev, up);
  1199. pm_runtime_enable(&pdev->dev);
  1200. pm_runtime_use_autosuspend(&pdev->dev);
  1201. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1202. omap_up_info->autosuspend_timeout);
  1203. pm_runtime_irq_safe(&pdev->dev);
  1204. pm_runtime_get_sync(&pdev->dev);
  1205. omap_serial_fill_features_erratas(up);
  1206. ui[up->port.line] = up;
  1207. serial_omap_add_console_port(up);
  1208. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1209. if (ret != 0)
  1210. goto err_add_port;
  1211. pm_runtime_mark_last_busy(up->dev);
  1212. pm_runtime_put_autosuspend(up->dev);
  1213. return 0;
  1214. err_add_port:
  1215. pm_runtime_put(&pdev->dev);
  1216. pm_runtime_disable(&pdev->dev);
  1217. err_ioremap:
  1218. err_port_line:
  1219. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1220. pdev->id, __func__, ret);
  1221. return ret;
  1222. }
  1223. static int __devexit serial_omap_remove(struct platform_device *dev)
  1224. {
  1225. struct uart_omap_port *up = platform_get_drvdata(dev);
  1226. pm_runtime_put_sync(up->dev);
  1227. pm_runtime_disable(up->dev);
  1228. uart_remove_one_port(&serial_omap_reg, &up->port);
  1229. pm_qos_remove_request(&up->pm_qos_request);
  1230. return 0;
  1231. }
  1232. /*
  1233. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1234. * The access to uart register after MDR1 Access
  1235. * causes UART to corrupt data.
  1236. *
  1237. * Need a delay =
  1238. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1239. * give 10 times as much
  1240. */
  1241. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1242. {
  1243. u8 timeout = 255;
  1244. serial_out(up, UART_OMAP_MDR1, mdr1);
  1245. udelay(2);
  1246. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1247. UART_FCR_CLEAR_RCVR);
  1248. /*
  1249. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1250. * TX_FIFO_E bit is 1.
  1251. */
  1252. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1253. (UART_LSR_THRE | UART_LSR_DR))) {
  1254. timeout--;
  1255. if (!timeout) {
  1256. /* Should *never* happen. we warn and carry on */
  1257. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1258. serial_in(up, UART_LSR));
  1259. break;
  1260. }
  1261. udelay(1);
  1262. }
  1263. }
  1264. #ifdef CONFIG_PM_RUNTIME
  1265. static void serial_omap_restore_context(struct uart_omap_port *up)
  1266. {
  1267. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1268. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1269. else
  1270. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1271. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1272. serial_out(up, UART_EFR, UART_EFR_ECB);
  1273. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1274. serial_out(up, UART_IER, 0x0);
  1275. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1276. serial_out(up, UART_DLL, up->dll);
  1277. serial_out(up, UART_DLM, up->dlh);
  1278. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1279. serial_out(up, UART_IER, up->ier);
  1280. serial_out(up, UART_FCR, up->fcr);
  1281. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1282. serial_out(up, UART_MCR, up->mcr);
  1283. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1284. serial_out(up, UART_OMAP_SCR, up->scr);
  1285. serial_out(up, UART_EFR, up->efr);
  1286. serial_out(up, UART_LCR, up->lcr);
  1287. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1288. serial_omap_mdr1_errataset(up, up->mdr1);
  1289. else
  1290. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1291. }
  1292. static int serial_omap_runtime_suspend(struct device *dev)
  1293. {
  1294. struct uart_omap_port *up = dev_get_drvdata(dev);
  1295. struct omap_uart_port_info *pdata = dev->platform_data;
  1296. if (!up)
  1297. return -EINVAL;
  1298. if (!pdata)
  1299. return 0;
  1300. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1301. if (device_may_wakeup(dev)) {
  1302. if (!up->wakeups_enabled) {
  1303. serial_omap_enable_wakeup(up, true);
  1304. up->wakeups_enabled = true;
  1305. }
  1306. } else {
  1307. if (up->wakeups_enabled) {
  1308. serial_omap_enable_wakeup(up, false);
  1309. up->wakeups_enabled = false;
  1310. }
  1311. }
  1312. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1313. schedule_work(&up->qos_work);
  1314. return 0;
  1315. }
  1316. static int serial_omap_runtime_resume(struct device *dev)
  1317. {
  1318. struct uart_omap_port *up = dev_get_drvdata(dev);
  1319. u32 loss_cnt = serial_omap_get_context_loss_count(up);
  1320. if (up->context_loss_cnt != loss_cnt)
  1321. serial_omap_restore_context(up);
  1322. up->latency = up->calc_latency;
  1323. schedule_work(&up->qos_work);
  1324. return 0;
  1325. }
  1326. #endif
  1327. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1328. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1329. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1330. serial_omap_runtime_resume, NULL)
  1331. };
  1332. #if defined(CONFIG_OF)
  1333. static const struct of_device_id omap_serial_of_match[] = {
  1334. { .compatible = "ti,omap2-uart" },
  1335. { .compatible = "ti,omap3-uart" },
  1336. { .compatible = "ti,omap4-uart" },
  1337. {},
  1338. };
  1339. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1340. #endif
  1341. static struct platform_driver serial_omap_driver = {
  1342. .probe = serial_omap_probe,
  1343. .remove = __devexit_p(serial_omap_remove),
  1344. .driver = {
  1345. .name = DRIVER_NAME,
  1346. .pm = &serial_omap_dev_pm_ops,
  1347. .of_match_table = of_match_ptr(omap_serial_of_match),
  1348. },
  1349. };
  1350. static int __init serial_omap_init(void)
  1351. {
  1352. int ret;
  1353. ret = uart_register_driver(&serial_omap_reg);
  1354. if (ret != 0)
  1355. return ret;
  1356. ret = platform_driver_register(&serial_omap_driver);
  1357. if (ret != 0)
  1358. uart_unregister_driver(&serial_omap_reg);
  1359. return ret;
  1360. }
  1361. static void __exit serial_omap_exit(void)
  1362. {
  1363. platform_driver_unregister(&serial_omap_driver);
  1364. uart_unregister_driver(&serial_omap_reg);
  1365. }
  1366. module_init(serial_omap_init);
  1367. module_exit(serial_omap_exit);
  1368. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1369. MODULE_LICENSE("GPL");
  1370. MODULE_AUTHOR("Texas Instruments Inc");