i915_drm.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603
  1. /*
  2. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  18. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  20. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  22. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  23. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef _I915_DRM_H_
  27. #define _I915_DRM_H_
  28. /* Please note that modifications to all structs defined here are
  29. * subject to backwards-compatibility constraints.
  30. */
  31. #include "drm.h"
  32. /* Each region is a minimum of 16k, and there are at most 255 of them.
  33. */
  34. #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
  35. * of chars for next/prev indices */
  36. #define I915_LOG_MIN_TEX_REGION_SIZE 14
  37. typedef struct _drm_i915_init {
  38. enum {
  39. I915_INIT_DMA = 0x01,
  40. I915_CLEANUP_DMA = 0x02,
  41. I915_RESUME_DMA = 0x03
  42. } func;
  43. unsigned int mmio_offset;
  44. int sarea_priv_offset;
  45. unsigned int ring_start;
  46. unsigned int ring_end;
  47. unsigned int ring_size;
  48. unsigned int front_offset;
  49. unsigned int back_offset;
  50. unsigned int depth_offset;
  51. unsigned int w;
  52. unsigned int h;
  53. unsigned int pitch;
  54. unsigned int pitch_bits;
  55. unsigned int back_pitch;
  56. unsigned int depth_pitch;
  57. unsigned int cpp;
  58. unsigned int chipset;
  59. } drm_i915_init_t;
  60. typedef struct _drm_i915_sarea {
  61. struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
  62. int last_upload; /* last time texture was uploaded */
  63. int last_enqueue; /* last time a buffer was enqueued */
  64. int last_dispatch; /* age of the most recently dispatched buffer */
  65. int ctxOwner; /* last context to upload state */
  66. int texAge;
  67. int pf_enabled; /* is pageflipping allowed? */
  68. int pf_active;
  69. int pf_current_page; /* which buffer is being displayed? */
  70. int perf_boxes; /* performance boxes to be displayed */
  71. int width, height; /* screen size in pixels */
  72. drm_handle_t front_handle;
  73. int front_offset;
  74. int front_size;
  75. drm_handle_t back_handle;
  76. int back_offset;
  77. int back_size;
  78. drm_handle_t depth_handle;
  79. int depth_offset;
  80. int depth_size;
  81. drm_handle_t tex_handle;
  82. int tex_offset;
  83. int tex_size;
  84. int log_tex_granularity;
  85. int pitch;
  86. int rotation; /* 0, 90, 180 or 270 */
  87. int rotated_offset;
  88. int rotated_size;
  89. int rotated_pitch;
  90. int virtualX, virtualY;
  91. unsigned int front_tiled;
  92. unsigned int back_tiled;
  93. unsigned int depth_tiled;
  94. unsigned int rotated_tiled;
  95. unsigned int rotated2_tiled;
  96. int pipeA_x;
  97. int pipeA_y;
  98. int pipeA_w;
  99. int pipeA_h;
  100. int pipeB_x;
  101. int pipeB_y;
  102. int pipeB_w;
  103. int pipeB_h;
  104. } drm_i915_sarea_t;
  105. /* Flags for perf_boxes
  106. */
  107. #define I915_BOX_RING_EMPTY 0x1
  108. #define I915_BOX_FLIP 0x2
  109. #define I915_BOX_WAIT 0x4
  110. #define I915_BOX_TEXTURE_LOAD 0x8
  111. #define I915_BOX_LOST_CONTEXT 0x10
  112. /* I915 specific ioctls
  113. * The device specific ioctl range is 0x40 to 0x79.
  114. */
  115. #define DRM_I915_INIT 0x00
  116. #define DRM_I915_FLUSH 0x01
  117. #define DRM_I915_FLIP 0x02
  118. #define DRM_I915_BATCHBUFFER 0x03
  119. #define DRM_I915_IRQ_EMIT 0x04
  120. #define DRM_I915_IRQ_WAIT 0x05
  121. #define DRM_I915_GETPARAM 0x06
  122. #define DRM_I915_SETPARAM 0x07
  123. #define DRM_I915_ALLOC 0x08
  124. #define DRM_I915_FREE 0x09
  125. #define DRM_I915_INIT_HEAP 0x0a
  126. #define DRM_I915_CMDBUFFER 0x0b
  127. #define DRM_I915_DESTROY_HEAP 0x0c
  128. #define DRM_I915_SET_VBLANK_PIPE 0x0d
  129. #define DRM_I915_GET_VBLANK_PIPE 0x0e
  130. #define DRM_I915_VBLANK_SWAP 0x0f
  131. #define DRM_I915_HWS_ADDR 0x11
  132. #define DRM_I915_GEM_INIT 0x13
  133. #define DRM_I915_GEM_EXECBUFFER 0x14
  134. #define DRM_I915_GEM_PIN 0x15
  135. #define DRM_I915_GEM_UNPIN 0x16
  136. #define DRM_I915_GEM_BUSY 0x17
  137. #define DRM_I915_GEM_THROTTLE 0x18
  138. #define DRM_I915_GEM_ENTERVT 0x19
  139. #define DRM_I915_GEM_LEAVEVT 0x1a
  140. #define DRM_I915_GEM_CREATE 0x1b
  141. #define DRM_I915_GEM_PREAD 0x1c
  142. #define DRM_I915_GEM_PWRITE 0x1d
  143. #define DRM_I915_GEM_MMAP 0x1e
  144. #define DRM_I915_GEM_SET_DOMAIN 0x1f
  145. #define DRM_I915_GEM_SW_FINISH 0x20
  146. #define DRM_I915_GEM_SET_TILING 0x21
  147. #define DRM_I915_GEM_GET_TILING 0x22
  148. #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
  149. #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
  150. #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
  151. #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
  152. #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
  153. #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
  154. #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
  155. #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
  156. #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
  157. #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
  158. #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
  159. #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
  160. #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
  161. #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  162. #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  163. #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
  164. #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
  165. #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
  166. #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
  167. #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
  168. #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
  169. #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
  170. #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
  171. #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
  172. #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
  173. #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
  174. #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
  175. #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
  176. #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
  177. #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
  178. /* Allow drivers to submit batchbuffers directly to hardware, relying
  179. * on the security mechanisms provided by hardware.
  180. */
  181. typedef struct _drm_i915_batchbuffer {
  182. int start; /* agp offset */
  183. int used; /* nr bytes in use */
  184. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  185. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  186. int num_cliprects; /* mulitpass with multiple cliprects? */
  187. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  188. } drm_i915_batchbuffer_t;
  189. /* As above, but pass a pointer to userspace buffer which can be
  190. * validated by the kernel prior to sending to hardware.
  191. */
  192. typedef struct _drm_i915_cmdbuffer {
  193. char __user *buf; /* pointer to userspace command buffer */
  194. int sz; /* nr bytes in buf */
  195. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  196. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  197. int num_cliprects; /* mulitpass with multiple cliprects? */
  198. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  199. } drm_i915_cmdbuffer_t;
  200. /* Userspace can request & wait on irq's:
  201. */
  202. typedef struct drm_i915_irq_emit {
  203. int __user *irq_seq;
  204. } drm_i915_irq_emit_t;
  205. typedef struct drm_i915_irq_wait {
  206. int irq_seq;
  207. } drm_i915_irq_wait_t;
  208. /* Ioctl to query kernel params:
  209. */
  210. #define I915_PARAM_IRQ_ACTIVE 1
  211. #define I915_PARAM_ALLOW_BATCHBUFFER 2
  212. #define I915_PARAM_LAST_DISPATCH 3
  213. #define I915_PARAM_CHIPSET_ID 4
  214. #define I915_PARAM_HAS_GEM 5
  215. typedef struct drm_i915_getparam {
  216. int param;
  217. int __user *value;
  218. } drm_i915_getparam_t;
  219. /* Ioctl to set kernel params:
  220. */
  221. #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
  222. #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
  223. #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
  224. typedef struct drm_i915_setparam {
  225. int param;
  226. int value;
  227. } drm_i915_setparam_t;
  228. /* A memory manager for regions of shared memory:
  229. */
  230. #define I915_MEM_REGION_AGP 1
  231. typedef struct drm_i915_mem_alloc {
  232. int region;
  233. int alignment;
  234. int size;
  235. int __user *region_offset; /* offset from start of fb or agp */
  236. } drm_i915_mem_alloc_t;
  237. typedef struct drm_i915_mem_free {
  238. int region;
  239. int region_offset;
  240. } drm_i915_mem_free_t;
  241. typedef struct drm_i915_mem_init_heap {
  242. int region;
  243. int size;
  244. int start;
  245. } drm_i915_mem_init_heap_t;
  246. /* Allow memory manager to be torn down and re-initialized (eg on
  247. * rotate):
  248. */
  249. typedef struct drm_i915_mem_destroy_heap {
  250. int region;
  251. } drm_i915_mem_destroy_heap_t;
  252. /* Allow X server to configure which pipes to monitor for vblank signals
  253. */
  254. #define DRM_I915_VBLANK_PIPE_A 1
  255. #define DRM_I915_VBLANK_PIPE_B 2
  256. typedef struct drm_i915_vblank_pipe {
  257. int pipe;
  258. } drm_i915_vblank_pipe_t;
  259. /* Schedule buffer swap at given vertical blank:
  260. */
  261. typedef struct drm_i915_vblank_swap {
  262. drm_drawable_t drawable;
  263. enum drm_vblank_seq_type seqtype;
  264. unsigned int sequence;
  265. } drm_i915_vblank_swap_t;
  266. typedef struct drm_i915_hws_addr {
  267. uint64_t addr;
  268. } drm_i915_hws_addr_t;
  269. struct drm_i915_gem_init {
  270. /**
  271. * Beginning offset in the GTT to be managed by the DRM memory
  272. * manager.
  273. */
  274. uint64_t gtt_start;
  275. /**
  276. * Ending offset in the GTT to be managed by the DRM memory
  277. * manager.
  278. */
  279. uint64_t gtt_end;
  280. };
  281. struct drm_i915_gem_create {
  282. /**
  283. * Requested size for the object.
  284. *
  285. * The (page-aligned) allocated size for the object will be returned.
  286. */
  287. uint64_t size;
  288. /**
  289. * Returned handle for the object.
  290. *
  291. * Object handles are nonzero.
  292. */
  293. uint32_t handle;
  294. uint32_t pad;
  295. };
  296. struct drm_i915_gem_pread {
  297. /** Handle for the object being read. */
  298. uint32_t handle;
  299. uint32_t pad;
  300. /** Offset into the object to read from */
  301. uint64_t offset;
  302. /** Length of data to read */
  303. uint64_t size;
  304. /**
  305. * Pointer to write the data into.
  306. *
  307. * This is a fixed-size type for 32/64 compatibility.
  308. */
  309. uint64_t data_ptr;
  310. };
  311. struct drm_i915_gem_pwrite {
  312. /** Handle for the object being written to. */
  313. uint32_t handle;
  314. uint32_t pad;
  315. /** Offset into the object to write to */
  316. uint64_t offset;
  317. /** Length of data to write */
  318. uint64_t size;
  319. /**
  320. * Pointer to read the data from.
  321. *
  322. * This is a fixed-size type for 32/64 compatibility.
  323. */
  324. uint64_t data_ptr;
  325. };
  326. struct drm_i915_gem_mmap {
  327. /** Handle for the object being mapped. */
  328. uint32_t handle;
  329. uint32_t pad;
  330. /** Offset in the object to map. */
  331. uint64_t offset;
  332. /**
  333. * Length of data to map.
  334. *
  335. * The value will be page-aligned.
  336. */
  337. uint64_t size;
  338. /**
  339. * Returned pointer the data was mapped at.
  340. *
  341. * This is a fixed-size type for 32/64 compatibility.
  342. */
  343. uint64_t addr_ptr;
  344. };
  345. struct drm_i915_gem_set_domain {
  346. /** Handle for the object */
  347. uint32_t handle;
  348. /** New read domains */
  349. uint32_t read_domains;
  350. /** New write domain */
  351. uint32_t write_domain;
  352. };
  353. struct drm_i915_gem_sw_finish {
  354. /** Handle for the object */
  355. uint32_t handle;
  356. };
  357. struct drm_i915_gem_relocation_entry {
  358. /**
  359. * Handle of the buffer being pointed to by this relocation entry.
  360. *
  361. * It's appealing to make this be an index into the mm_validate_entry
  362. * list to refer to the buffer, but this allows the driver to create
  363. * a relocation list for state buffers and not re-write it per
  364. * exec using the buffer.
  365. */
  366. uint32_t target_handle;
  367. /**
  368. * Value to be added to the offset of the target buffer to make up
  369. * the relocation entry.
  370. */
  371. uint32_t delta;
  372. /** Offset in the buffer the relocation entry will be written into */
  373. uint64_t offset;
  374. /**
  375. * Offset value of the target buffer that the relocation entry was last
  376. * written as.
  377. *
  378. * If the buffer has the same offset as last time, we can skip syncing
  379. * and writing the relocation. This value is written back out by
  380. * the execbuffer ioctl when the relocation is written.
  381. */
  382. uint64_t presumed_offset;
  383. /**
  384. * Target memory domains read by this operation.
  385. */
  386. uint32_t read_domains;
  387. /**
  388. * Target memory domains written by this operation.
  389. *
  390. * Note that only one domain may be written by the whole
  391. * execbuffer operation, so that where there are conflicts,
  392. * the application will get -EINVAL back.
  393. */
  394. uint32_t write_domain;
  395. };
  396. /** @{
  397. * Intel memory domains
  398. *
  399. * Most of these just align with the various caches in
  400. * the system and are used to flush and invalidate as
  401. * objects end up cached in different domains.
  402. */
  403. /** CPU cache */
  404. #define I915_GEM_DOMAIN_CPU 0x00000001
  405. /** Render cache, used by 2D and 3D drawing */
  406. #define I915_GEM_DOMAIN_RENDER 0x00000002
  407. /** Sampler cache, used by texture engine */
  408. #define I915_GEM_DOMAIN_SAMPLER 0x00000004
  409. /** Command queue, used to load batch buffers */
  410. #define I915_GEM_DOMAIN_COMMAND 0x00000008
  411. /** Instruction cache, used by shader programs */
  412. #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
  413. /** Vertex address cache */
  414. #define I915_GEM_DOMAIN_VERTEX 0x00000020
  415. /** GTT domain - aperture and scanout */
  416. #define I915_GEM_DOMAIN_GTT 0x00000040
  417. /** @} */
  418. struct drm_i915_gem_exec_object {
  419. /**
  420. * User's handle for a buffer to be bound into the GTT for this
  421. * operation.
  422. */
  423. uint32_t handle;
  424. /** Number of relocations to be performed on this buffer */
  425. uint32_t relocation_count;
  426. /**
  427. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  428. * the relocations to be performed in this buffer.
  429. */
  430. uint64_t relocs_ptr;
  431. /** Required alignment in graphics aperture */
  432. uint64_t alignment;
  433. /**
  434. * Returned value of the updated offset of the object, for future
  435. * presumed_offset writes.
  436. */
  437. uint64_t offset;
  438. };
  439. struct drm_i915_gem_execbuffer {
  440. /**
  441. * List of buffers to be validated with their relocations to be
  442. * performend on them.
  443. *
  444. * This is a pointer to an array of struct drm_i915_gem_validate_entry.
  445. *
  446. * These buffers must be listed in an order such that all relocations
  447. * a buffer is performing refer to buffers that have already appeared
  448. * in the validate list.
  449. */
  450. uint64_t buffers_ptr;
  451. uint32_t buffer_count;
  452. /** Offset in the batchbuffer to start execution from. */
  453. uint32_t batch_start_offset;
  454. /** Bytes used in batchbuffer from batch_start_offset */
  455. uint32_t batch_len;
  456. uint32_t DR1;
  457. uint32_t DR4;
  458. uint32_t num_cliprects;
  459. /** This is a struct drm_clip_rect *cliprects */
  460. uint64_t cliprects_ptr;
  461. };
  462. struct drm_i915_gem_pin {
  463. /** Handle of the buffer to be pinned. */
  464. uint32_t handle;
  465. uint32_t pad;
  466. /** alignment required within the aperture */
  467. uint64_t alignment;
  468. /** Returned GTT offset of the buffer. */
  469. uint64_t offset;
  470. };
  471. struct drm_i915_gem_unpin {
  472. /** Handle of the buffer to be unpinned. */
  473. uint32_t handle;
  474. uint32_t pad;
  475. };
  476. struct drm_i915_gem_busy {
  477. /** Handle of the buffer to check for busy */
  478. uint32_t handle;
  479. /** Return busy status (1 if busy, 0 if idle) */
  480. uint32_t busy;
  481. };
  482. #define I915_TILING_NONE 0
  483. #define I915_TILING_X 1
  484. #define I915_TILING_Y 2
  485. #define I915_BIT_6_SWIZZLE_NONE 0
  486. #define I915_BIT_6_SWIZZLE_9 1
  487. #define I915_BIT_6_SWIZZLE_9_10 2
  488. #define I915_BIT_6_SWIZZLE_9_11 3
  489. #define I915_BIT_6_SWIZZLE_9_10_11 4
  490. /* Not seen by userland */
  491. #define I915_BIT_6_SWIZZLE_UNKNOWN 5
  492. struct drm_i915_gem_set_tiling {
  493. /** Handle of the buffer to have its tiling state updated */
  494. uint32_t handle;
  495. /**
  496. * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  497. * I915_TILING_Y).
  498. *
  499. * This value is to be set on request, and will be updated by the
  500. * kernel on successful return with the actual chosen tiling layout.
  501. *
  502. * The tiling mode may be demoted to I915_TILING_NONE when the system
  503. * has bit 6 swizzling that can't be managed correctly by GEM.
  504. *
  505. * Buffer contents become undefined when changing tiling_mode.
  506. */
  507. uint32_t tiling_mode;
  508. /**
  509. * Stride in bytes for the object when in I915_TILING_X or
  510. * I915_TILING_Y.
  511. */
  512. uint32_t stride;
  513. /**
  514. * Returned address bit 6 swizzling required for CPU access through
  515. * mmap mapping.
  516. */
  517. uint32_t swizzle_mode;
  518. };
  519. struct drm_i915_gem_get_tiling {
  520. /** Handle of the buffer to get tiling state for. */
  521. uint32_t handle;
  522. /**
  523. * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  524. * I915_TILING_Y).
  525. */
  526. uint32_t tiling_mode;
  527. /**
  528. * Returned address bit 6 swizzling required for CPU access through
  529. * mmap mapping.
  530. */
  531. uint32_t swizzle_mode;
  532. };
  533. #endif /* _I915_DRM_H_ */