da9055.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530
  1. /*
  2. * DA9055 ALSA Soc codec driver
  3. *
  4. * Copyright (c) 2012 Dialog Semiconductor
  5. *
  6. * Tested on (Samsung SMDK6410 board + DA9055 EVB) using I2S and I2C
  7. * Written by David Chen <david.chen@diasemi.com> and
  8. * Ashish Chavan <ashish.chavan@kpitcummins.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/i2c.h>
  17. #include <linux/regmap.h>
  18. #include <linux/slab.h>
  19. #include <linux/module.h>
  20. #include <sound/pcm.h>
  21. #include <sound/pcm_params.h>
  22. #include <sound/soc.h>
  23. #include <sound/initval.h>
  24. #include <sound/tlv.h>
  25. #include <sound/da9055.h>
  26. /* DA9055 register space */
  27. /* Status Registers */
  28. #define DA9055_STATUS1 0x02
  29. #define DA9055_PLL_STATUS 0x03
  30. #define DA9055_AUX_L_GAIN_STATUS 0x04
  31. #define DA9055_AUX_R_GAIN_STATUS 0x05
  32. #define DA9055_MIC_L_GAIN_STATUS 0x06
  33. #define DA9055_MIC_R_GAIN_STATUS 0x07
  34. #define DA9055_MIXIN_L_GAIN_STATUS 0x08
  35. #define DA9055_MIXIN_R_GAIN_STATUS 0x09
  36. #define DA9055_ADC_L_GAIN_STATUS 0x0A
  37. #define DA9055_ADC_R_GAIN_STATUS 0x0B
  38. #define DA9055_DAC_L_GAIN_STATUS 0x0C
  39. #define DA9055_DAC_R_GAIN_STATUS 0x0D
  40. #define DA9055_HP_L_GAIN_STATUS 0x0E
  41. #define DA9055_HP_R_GAIN_STATUS 0x0F
  42. #define DA9055_LINE_GAIN_STATUS 0x10
  43. /* System Initialisation Registers */
  44. #define DA9055_CIF_CTRL 0x20
  45. #define DA9055_DIG_ROUTING_AIF 0X21
  46. #define DA9055_SR 0x22
  47. #define DA9055_REFERENCES 0x23
  48. #define DA9055_PLL_FRAC_TOP 0x24
  49. #define DA9055_PLL_FRAC_BOT 0x25
  50. #define DA9055_PLL_INTEGER 0x26
  51. #define DA9055_PLL_CTRL 0x27
  52. #define DA9055_AIF_CLK_MODE 0x28
  53. #define DA9055_AIF_CTRL 0x29
  54. #define DA9055_DIG_ROUTING_DAC 0x2A
  55. #define DA9055_ALC_CTRL1 0x2B
  56. /* Input - Gain, Select and Filter Registers */
  57. #define DA9055_AUX_L_GAIN 0x30
  58. #define DA9055_AUX_R_GAIN 0x31
  59. #define DA9055_MIXIN_L_SELECT 0x32
  60. #define DA9055_MIXIN_R_SELECT 0x33
  61. #define DA9055_MIXIN_L_GAIN 0x34
  62. #define DA9055_MIXIN_R_GAIN 0x35
  63. #define DA9055_ADC_L_GAIN 0x36
  64. #define DA9055_ADC_R_GAIN 0x37
  65. #define DA9055_ADC_FILTERS1 0x38
  66. #define DA9055_MIC_L_GAIN 0x39
  67. #define DA9055_MIC_R_GAIN 0x3A
  68. /* Output - Gain, Select and Filter Registers */
  69. #define DA9055_DAC_FILTERS5 0x40
  70. #define DA9055_DAC_FILTERS2 0x41
  71. #define DA9055_DAC_FILTERS3 0x42
  72. #define DA9055_DAC_FILTERS4 0x43
  73. #define DA9055_DAC_FILTERS1 0x44
  74. #define DA9055_DAC_L_GAIN 0x45
  75. #define DA9055_DAC_R_GAIN 0x46
  76. #define DA9055_CP_CTRL 0x47
  77. #define DA9055_HP_L_GAIN 0x48
  78. #define DA9055_HP_R_GAIN 0x49
  79. #define DA9055_LINE_GAIN 0x4A
  80. #define DA9055_MIXOUT_L_SELECT 0x4B
  81. #define DA9055_MIXOUT_R_SELECT 0x4C
  82. /* System Controller Registers */
  83. #define DA9055_SYSTEM_MODES_INPUT 0x50
  84. #define DA9055_SYSTEM_MODES_OUTPUT 0x51
  85. /* Control Registers */
  86. #define DA9055_AUX_L_CTRL 0x60
  87. #define DA9055_AUX_R_CTRL 0x61
  88. #define DA9055_MIC_BIAS_CTRL 0x62
  89. #define DA9055_MIC_L_CTRL 0x63
  90. #define DA9055_MIC_R_CTRL 0x64
  91. #define DA9055_MIXIN_L_CTRL 0x65
  92. #define DA9055_MIXIN_R_CTRL 0x66
  93. #define DA9055_ADC_L_CTRL 0x67
  94. #define DA9055_ADC_R_CTRL 0x68
  95. #define DA9055_DAC_L_CTRL 0x69
  96. #define DA9055_DAC_R_CTRL 0x6A
  97. #define DA9055_HP_L_CTRL 0x6B
  98. #define DA9055_HP_R_CTRL 0x6C
  99. #define DA9055_LINE_CTRL 0x6D
  100. #define DA9055_MIXOUT_L_CTRL 0x6E
  101. #define DA9055_MIXOUT_R_CTRL 0x6F
  102. /* Configuration Registers */
  103. #define DA9055_LDO_CTRL 0x90
  104. #define DA9055_IO_CTRL 0x91
  105. #define DA9055_GAIN_RAMP_CTRL 0x92
  106. #define DA9055_MIC_CONFIG 0x93
  107. #define DA9055_PC_COUNT 0x94
  108. #define DA9055_CP_VOL_THRESHOLD1 0x95
  109. #define DA9055_CP_DELAY 0x96
  110. #define DA9055_CP_DETECTOR 0x97
  111. #define DA9055_AIF_OFFSET 0x98
  112. #define DA9055_DIG_CTRL 0x99
  113. #define DA9055_ALC_CTRL2 0x9A
  114. #define DA9055_ALC_CTRL3 0x9B
  115. #define DA9055_ALC_NOISE 0x9C
  116. #define DA9055_ALC_TARGET_MIN 0x9D
  117. #define DA9055_ALC_TARGET_MAX 0x9E
  118. #define DA9055_ALC_GAIN_LIMITS 0x9F
  119. #define DA9055_ALC_ANA_GAIN_LIMITS 0xA0
  120. #define DA9055_ALC_ANTICLIP_CTRL 0xA1
  121. #define DA9055_ALC_ANTICLIP_LEVEL 0xA2
  122. #define DA9055_ALC_OFFSET_OP2M_L 0xA6
  123. #define DA9055_ALC_OFFSET_OP2U_L 0xA7
  124. #define DA9055_ALC_OFFSET_OP2M_R 0xAB
  125. #define DA9055_ALC_OFFSET_OP2U_R 0xAC
  126. #define DA9055_ALC_CIC_OP_LVL_CTRL 0xAD
  127. #define DA9055_ALC_CIC_OP_LVL_DATA 0xAE
  128. #define DA9055_DAC_NG_SETUP_TIME 0xAF
  129. #define DA9055_DAC_NG_OFF_THRESHOLD 0xB0
  130. #define DA9055_DAC_NG_ON_THRESHOLD 0xB1
  131. #define DA9055_DAC_NG_CTRL 0xB2
  132. /* SR bit fields */
  133. #define DA9055_SR_8000 (0x1 << 0)
  134. #define DA9055_SR_11025 (0x2 << 0)
  135. #define DA9055_SR_12000 (0x3 << 0)
  136. #define DA9055_SR_16000 (0x5 << 0)
  137. #define DA9055_SR_22050 (0x6 << 0)
  138. #define DA9055_SR_24000 (0x7 << 0)
  139. #define DA9055_SR_32000 (0x9 << 0)
  140. #define DA9055_SR_44100 (0xA << 0)
  141. #define DA9055_SR_48000 (0xB << 0)
  142. #define DA9055_SR_88200 (0xE << 0)
  143. #define DA9055_SR_96000 (0xF << 0)
  144. /* REFERENCES bit fields */
  145. #define DA9055_BIAS_EN (1 << 3)
  146. #define DA9055_VMID_EN (1 << 7)
  147. /* PLL_CTRL bit fields */
  148. #define DA9055_PLL_INDIV_10_20_MHZ (1 << 2)
  149. #define DA9055_PLL_SRM_EN (1 << 6)
  150. #define DA9055_PLL_EN (1 << 7)
  151. /* AIF_CLK_MODE bit fields */
  152. #define DA9055_AIF_BCLKS_PER_WCLK_32 (0 << 0)
  153. #define DA9055_AIF_BCLKS_PER_WCLK_64 (1 << 0)
  154. #define DA9055_AIF_BCLKS_PER_WCLK_128 (2 << 0)
  155. #define DA9055_AIF_BCLKS_PER_WCLK_256 (3 << 0)
  156. #define DA9055_AIF_CLK_EN_SLAVE_MODE (0 << 7)
  157. #define DA9055_AIF_CLK_EN_MASTER_MODE (1 << 7)
  158. /* AIF_CTRL bit fields */
  159. #define DA9055_AIF_FORMAT_I2S_MODE (0 << 0)
  160. #define DA9055_AIF_FORMAT_LEFT_J (1 << 0)
  161. #define DA9055_AIF_FORMAT_RIGHT_J (2 << 0)
  162. #define DA9055_AIF_WORD_S16_LE (0 << 2)
  163. #define DA9055_AIF_WORD_S20_3LE (1 << 2)
  164. #define DA9055_AIF_WORD_S24_LE (2 << 2)
  165. #define DA9055_AIF_WORD_S32_LE (3 << 2)
  166. /* MIC_L_CTRL bit fields */
  167. #define DA9055_MIC_L_MUTE_EN (1 << 6)
  168. /* MIC_R_CTRL bit fields */
  169. #define DA9055_MIC_R_MUTE_EN (1 << 6)
  170. /* MIXIN_L_CTRL bit fields */
  171. #define DA9055_MIXIN_L_MIX_EN (1 << 3)
  172. /* MIXIN_R_CTRL bit fields */
  173. #define DA9055_MIXIN_R_MIX_EN (1 << 3)
  174. /* ADC_L_CTRL bit fields */
  175. #define DA9055_ADC_L_EN (1 << 7)
  176. /* ADC_R_CTRL bit fields */
  177. #define DA9055_ADC_R_EN (1 << 7)
  178. /* DAC_L_CTRL bit fields */
  179. #define DA9055_DAC_L_MUTE_EN (1 << 6)
  180. /* DAC_R_CTRL bit fields */
  181. #define DA9055_DAC_R_MUTE_EN (1 << 6)
  182. /* HP_L_CTRL bit fields */
  183. #define DA9055_HP_L_AMP_OE (1 << 3)
  184. /* HP_R_CTRL bit fields */
  185. #define DA9055_HP_R_AMP_OE (1 << 3)
  186. /* LINE_CTRL bit fields */
  187. #define DA9055_LINE_AMP_OE (1 << 3)
  188. /* MIXOUT_L_CTRL bit fields */
  189. #define DA9055_MIXOUT_L_MIX_EN (1 << 3)
  190. /* MIXOUT_R_CTRL bit fields */
  191. #define DA9055_MIXOUT_R_MIX_EN (1 << 3)
  192. /* MIC bias select bit fields */
  193. #define DA9055_MICBIAS2_EN (1 << 6)
  194. /* ALC_CIC_OP_LEVEL_CTRL bit fields */
  195. #define DA9055_ALC_DATA_MIDDLE (2 << 0)
  196. #define DA9055_ALC_DATA_TOP (3 << 0)
  197. #define DA9055_ALC_CIC_OP_CHANNEL_LEFT (0 << 7)
  198. #define DA9055_ALC_CIC_OP_CHANNEL_RIGHT (1 << 7)
  199. #define DA9055_AIF_BCLK_MASK (3 << 0)
  200. #define DA9055_AIF_CLK_MODE_MASK (1 << 7)
  201. #define DA9055_AIF_FORMAT_MASK (3 << 0)
  202. #define DA9055_AIF_WORD_LENGTH_MASK (3 << 2)
  203. #define DA9055_GAIN_RAMPING_EN (1 << 5)
  204. #define DA9055_MICBIAS_LEVEL_MASK (3 << 4)
  205. #define DA9055_ALC_OFFSET_15_8 0x00FF00
  206. #define DA9055_ALC_OFFSET_17_16 0x030000
  207. #define DA9055_ALC_AVG_ITERATIONS 5
  208. struct pll_div {
  209. int fref;
  210. int fout;
  211. u8 frac_top;
  212. u8 frac_bot;
  213. u8 integer;
  214. u8 mode; /* 0 = slave, 1 = master */
  215. };
  216. /* PLL divisor table */
  217. static const struct pll_div da9055_pll_div[] = {
  218. /* for MASTER mode, fs = 44.1Khz and its harmonics */
  219. {11289600, 2822400, 0x00, 0x00, 0x20, 1}, /* MCLK=11.2896Mhz */
  220. {12000000, 2822400, 0x03, 0x61, 0x1E, 1}, /* MCLK=12Mhz */
  221. {12288000, 2822400, 0x0C, 0xCC, 0x1D, 1}, /* MCLK=12.288Mhz */
  222. {13000000, 2822400, 0x19, 0x45, 0x1B, 1}, /* MCLK=13Mhz */
  223. {13500000, 2822400, 0x18, 0x56, 0x1A, 1}, /* MCLK=13.5Mhz */
  224. {14400000, 2822400, 0x02, 0xD0, 0x19, 1}, /* MCLK=14.4Mhz */
  225. {19200000, 2822400, 0x1A, 0x1C, 0x12, 1}, /* MCLK=19.2Mhz */
  226. {19680000, 2822400, 0x0B, 0x6D, 0x12, 1}, /* MCLK=19.68Mhz */
  227. {19800000, 2822400, 0x07, 0xDD, 0x12, 1}, /* MCLK=19.8Mhz */
  228. /* for MASTER mode, fs = 48Khz and its harmonics */
  229. {11289600, 3072000, 0x1A, 0x8E, 0x22, 1}, /* MCLK=11.2896Mhz */
  230. {12000000, 3072000, 0x18, 0x93, 0x20, 1}, /* MCLK=12Mhz */
  231. {12288000, 3072000, 0x00, 0x00, 0x20, 1}, /* MCLK=12.288Mhz */
  232. {13000000, 3072000, 0x07, 0xEA, 0x1E, 1}, /* MCLK=13Mhz */
  233. {13500000, 3072000, 0x04, 0x11, 0x1D, 1}, /* MCLK=13.5Mhz */
  234. {14400000, 3072000, 0x09, 0xD0, 0x1B, 1}, /* MCLK=14.4Mhz */
  235. {19200000, 3072000, 0x0F, 0x5C, 0x14, 1}, /* MCLK=19.2Mhz */
  236. {19680000, 3072000, 0x1F, 0x60, 0x13, 1}, /* MCLK=19.68Mhz */
  237. {19800000, 3072000, 0x1B, 0x80, 0x13, 1}, /* MCLK=19.8Mhz */
  238. /* for SLAVE mode with SRM */
  239. {11289600, 2822400, 0x0D, 0x47, 0x21, 0}, /* MCLK=11.2896Mhz */
  240. {12000000, 2822400, 0x0D, 0xFA, 0x1F, 0}, /* MCLK=12Mhz */
  241. {12288000, 2822400, 0x16, 0x66, 0x1E, 0}, /* MCLK=12.288Mhz */
  242. {13000000, 2822400, 0x00, 0x98, 0x1D, 0}, /* MCLK=13Mhz */
  243. {13500000, 2822400, 0x1E, 0x33, 0x1B, 0}, /* MCLK=13.5Mhz */
  244. {14400000, 2822400, 0x06, 0x50, 0x1A, 0}, /* MCLK=14.4Mhz */
  245. {19200000, 2822400, 0x14, 0xBC, 0x13, 0}, /* MCLK=19.2Mhz */
  246. {19680000, 2822400, 0x05, 0x66, 0x13, 0}, /* MCLK=19.68Mhz */
  247. {19800000, 2822400, 0x01, 0xAE, 0x13, 0}, /* MCLK=19.8Mhz */
  248. };
  249. enum clk_src {
  250. DA9055_CLKSRC_MCLK
  251. };
  252. /* Gain and Volume */
  253. static const unsigned int aux_vol_tlv[] = {
  254. TLV_DB_RANGE_HEAD(2),
  255. 0x0, 0x10, TLV_DB_SCALE_ITEM(-5400, 0, 0),
  256. /* -54dB to 15dB */
  257. 0x11, 0x3f, TLV_DB_SCALE_ITEM(-5400, 150, 0)
  258. };
  259. static const unsigned int digital_gain_tlv[] = {
  260. TLV_DB_RANGE_HEAD(2),
  261. 0x0, 0x07, TLV_DB_SCALE_ITEM(TLV_DB_GAIN_MUTE, 0, 1),
  262. /* -78dB to 12dB */
  263. 0x08, 0x7f, TLV_DB_SCALE_ITEM(-7800, 75, 0)
  264. };
  265. static const unsigned int alc_analog_gain_tlv[] = {
  266. TLV_DB_RANGE_HEAD(2),
  267. 0x0, 0x0, TLV_DB_SCALE_ITEM(TLV_DB_GAIN_MUTE, 0, 1),
  268. /* 0dB to 36dB */
  269. 0x01, 0x07, TLV_DB_SCALE_ITEM(0, 600, 0)
  270. };
  271. static const DECLARE_TLV_DB_SCALE(mic_vol_tlv, -600, 600, 0);
  272. static const DECLARE_TLV_DB_SCALE(mixin_gain_tlv, -450, 150, 0);
  273. static const DECLARE_TLV_DB_SCALE(eq_gain_tlv, -1050, 150, 0);
  274. static const DECLARE_TLV_DB_SCALE(hp_vol_tlv, -5700, 100, 0);
  275. static const DECLARE_TLV_DB_SCALE(lineout_vol_tlv, -4800, 100, 0);
  276. static const DECLARE_TLV_DB_SCALE(alc_threshold_tlv, -9450, 150, 0);
  277. static const DECLARE_TLV_DB_SCALE(alc_gain_tlv, 0, 600, 0);
  278. /* ADC and DAC high pass filter cutoff value */
  279. static const char * const da9055_hpf_cutoff_txt[] = {
  280. "Fs/24000", "Fs/12000", "Fs/6000", "Fs/3000"
  281. };
  282. static const struct soc_enum da9055_dac_hpf_cutoff =
  283. SOC_ENUM_SINGLE(DA9055_DAC_FILTERS1, 4, 4, da9055_hpf_cutoff_txt);
  284. static const struct soc_enum da9055_adc_hpf_cutoff =
  285. SOC_ENUM_SINGLE(DA9055_ADC_FILTERS1, 4, 4, da9055_hpf_cutoff_txt);
  286. /* ADC and DAC voice mode (8kHz) high pass cutoff value */
  287. static const char * const da9055_vf_cutoff_txt[] = {
  288. "2.5Hz", "25Hz", "50Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
  289. };
  290. static const struct soc_enum da9055_dac_vf_cutoff =
  291. SOC_ENUM_SINGLE(DA9055_DAC_FILTERS1, 0, 8, da9055_vf_cutoff_txt);
  292. static const struct soc_enum da9055_adc_vf_cutoff =
  293. SOC_ENUM_SINGLE(DA9055_ADC_FILTERS1, 0, 8, da9055_vf_cutoff_txt);
  294. /* Gain ramping rate value */
  295. static const char * const da9055_gain_ramping_txt[] = {
  296. "nominal rate", "nominal rate * 4", "nominal rate * 8",
  297. "nominal rate / 8"
  298. };
  299. static const struct soc_enum da9055_gain_ramping_rate =
  300. SOC_ENUM_SINGLE(DA9055_GAIN_RAMP_CTRL, 0, 4, da9055_gain_ramping_txt);
  301. /* DAC noise gate setup time value */
  302. static const char * const da9055_dac_ng_setup_time_txt[] = {
  303. "256 samples", "512 samples", "1024 samples", "2048 samples"
  304. };
  305. static const struct soc_enum da9055_dac_ng_setup_time =
  306. SOC_ENUM_SINGLE(DA9055_DAC_NG_SETUP_TIME, 0, 4,
  307. da9055_dac_ng_setup_time_txt);
  308. /* DAC noise gate rampup rate value */
  309. static const char * const da9055_dac_ng_rampup_txt[] = {
  310. "0.02 ms/dB", "0.16 ms/dB"
  311. };
  312. static const struct soc_enum da9055_dac_ng_rampup_rate =
  313. SOC_ENUM_SINGLE(DA9055_DAC_NG_SETUP_TIME, 2, 2,
  314. da9055_dac_ng_rampup_txt);
  315. /* DAC noise gate rampdown rate value */
  316. static const char * const da9055_dac_ng_rampdown_txt[] = {
  317. "0.64 ms/dB", "20.48 ms/dB"
  318. };
  319. static const struct soc_enum da9055_dac_ng_rampdown_rate =
  320. SOC_ENUM_SINGLE(DA9055_DAC_NG_SETUP_TIME, 3, 2,
  321. da9055_dac_ng_rampdown_txt);
  322. /* DAC soft mute rate value */
  323. static const char * const da9055_dac_soft_mute_rate_txt[] = {
  324. "1", "2", "4", "8", "16", "32", "64"
  325. };
  326. static const struct soc_enum da9055_dac_soft_mute_rate =
  327. SOC_ENUM_SINGLE(DA9055_DAC_FILTERS5, 4, 7,
  328. da9055_dac_soft_mute_rate_txt);
  329. /* DAC routing select */
  330. static const char * const da9055_dac_src_txt[] = {
  331. "ADC output left", "ADC output right", "AIF input left",
  332. "AIF input right"
  333. };
  334. static const struct soc_enum da9055_dac_l_src =
  335. SOC_ENUM_SINGLE(DA9055_DIG_ROUTING_DAC, 0, 4, da9055_dac_src_txt);
  336. static const struct soc_enum da9055_dac_r_src =
  337. SOC_ENUM_SINGLE(DA9055_DIG_ROUTING_DAC, 4, 4, da9055_dac_src_txt);
  338. /* MIC PGA Left source select */
  339. static const char * const da9055_mic_l_src_txt[] = {
  340. "MIC1_P_N", "MIC1_P", "MIC1_N", "MIC2_L"
  341. };
  342. static const struct soc_enum da9055_mic_l_src =
  343. SOC_ENUM_SINGLE(DA9055_MIXIN_L_SELECT, 4, 4, da9055_mic_l_src_txt);
  344. /* MIC PGA Right source select */
  345. static const char * const da9055_mic_r_src_txt[] = {
  346. "MIC2_R_L", "MIC2_R", "MIC2_L"
  347. };
  348. static const struct soc_enum da9055_mic_r_src =
  349. SOC_ENUM_SINGLE(DA9055_MIXIN_R_SELECT, 4, 3, da9055_mic_r_src_txt);
  350. /* ALC Input Signal Tracking rate select */
  351. static const char * const da9055_signal_tracking_rate_txt[] = {
  352. "1/4", "1/16", "1/256", "1/65536"
  353. };
  354. static const struct soc_enum da9055_integ_attack_rate =
  355. SOC_ENUM_SINGLE(DA9055_ALC_CTRL3, 4, 4,
  356. da9055_signal_tracking_rate_txt);
  357. static const struct soc_enum da9055_integ_release_rate =
  358. SOC_ENUM_SINGLE(DA9055_ALC_CTRL3, 6, 4,
  359. da9055_signal_tracking_rate_txt);
  360. /* ALC Attack Rate select */
  361. static const char * const da9055_attack_rate_txt[] = {
  362. "44/fs", "88/fs", "176/fs", "352/fs", "704/fs", "1408/fs", "2816/fs",
  363. "5632/fs", "11264/fs", "22528/fs", "45056/fs", "90112/fs", "180224/fs"
  364. };
  365. static const struct soc_enum da9055_attack_rate =
  366. SOC_ENUM_SINGLE(DA9055_ALC_CTRL2, 0, 13, da9055_attack_rate_txt);
  367. /* ALC Release Rate select */
  368. static const char * const da9055_release_rate_txt[] = {
  369. "176/fs", "352/fs", "704/fs", "1408/fs", "2816/fs", "5632/fs",
  370. "11264/fs", "22528/fs", "45056/fs", "90112/fs", "180224/fs"
  371. };
  372. static const struct soc_enum da9055_release_rate =
  373. SOC_ENUM_SINGLE(DA9055_ALC_CTRL2, 4, 11, da9055_release_rate_txt);
  374. /* ALC Hold Time select */
  375. static const char * const da9055_hold_time_txt[] = {
  376. "62/fs", "124/fs", "248/fs", "496/fs", "992/fs", "1984/fs", "3968/fs",
  377. "7936/fs", "15872/fs", "31744/fs", "63488/fs", "126976/fs",
  378. "253952/fs", "507904/fs", "1015808/fs", "2031616/fs"
  379. };
  380. static const struct soc_enum da9055_hold_time =
  381. SOC_ENUM_SINGLE(DA9055_ALC_CTRL3, 0, 16, da9055_hold_time_txt);
  382. static int da9055_get_alc_data(struct snd_soc_codec *codec, u8 reg_val)
  383. {
  384. int mid_data, top_data;
  385. int sum = 0;
  386. u8 iteration;
  387. for (iteration = 0; iteration < DA9055_ALC_AVG_ITERATIONS;
  388. iteration++) {
  389. /* Select the left or right channel and capture data */
  390. snd_soc_write(codec, DA9055_ALC_CIC_OP_LVL_CTRL, reg_val);
  391. /* Select middle 8 bits for read back from data register */
  392. snd_soc_write(codec, DA9055_ALC_CIC_OP_LVL_CTRL,
  393. reg_val | DA9055_ALC_DATA_MIDDLE);
  394. mid_data = snd_soc_read(codec, DA9055_ALC_CIC_OP_LVL_DATA);
  395. /* Select top 8 bits for read back from data register */
  396. snd_soc_write(codec, DA9055_ALC_CIC_OP_LVL_CTRL,
  397. reg_val | DA9055_ALC_DATA_TOP);
  398. top_data = snd_soc_read(codec, DA9055_ALC_CIC_OP_LVL_DATA);
  399. sum += ((mid_data << 8) | (top_data << 16));
  400. }
  401. return sum / DA9055_ALC_AVG_ITERATIONS;
  402. }
  403. static int da9055_put_alc_sw(struct snd_kcontrol *kcontrol,
  404. struct snd_ctl_elem_value *ucontrol)
  405. {
  406. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  407. u8 reg_val, adc_left, adc_right, mic_left, mic_right;
  408. int avg_left_data, avg_right_data, offset_l, offset_r;
  409. if (ucontrol->value.integer.value[0]) {
  410. /*
  411. * While enabling ALC (or ALC sync mode), calibration of the DC
  412. * offsets must be done first
  413. */
  414. /* Save current values from Mic control registers */
  415. mic_left = snd_soc_read(codec, DA9055_MIC_L_CTRL);
  416. mic_right = snd_soc_read(codec, DA9055_MIC_R_CTRL);
  417. /* Mute Mic PGA Left and Right */
  418. snd_soc_update_bits(codec, DA9055_MIC_L_CTRL,
  419. DA9055_MIC_L_MUTE_EN, DA9055_MIC_L_MUTE_EN);
  420. snd_soc_update_bits(codec, DA9055_MIC_R_CTRL,
  421. DA9055_MIC_R_MUTE_EN, DA9055_MIC_R_MUTE_EN);
  422. /* Save current values from ADC control registers */
  423. adc_left = snd_soc_read(codec, DA9055_ADC_L_CTRL);
  424. adc_right = snd_soc_read(codec, DA9055_ADC_R_CTRL);
  425. /* Enable ADC Left and Right */
  426. snd_soc_update_bits(codec, DA9055_ADC_L_CTRL,
  427. DA9055_ADC_L_EN, DA9055_ADC_L_EN);
  428. snd_soc_update_bits(codec, DA9055_ADC_R_CTRL,
  429. DA9055_ADC_R_EN, DA9055_ADC_R_EN);
  430. /* Calculate average for Left and Right data */
  431. /* Left Data */
  432. avg_left_data = da9055_get_alc_data(codec,
  433. DA9055_ALC_CIC_OP_CHANNEL_LEFT);
  434. /* Right Data */
  435. avg_right_data = da9055_get_alc_data(codec,
  436. DA9055_ALC_CIC_OP_CHANNEL_RIGHT);
  437. /* Calculate DC offset */
  438. offset_l = -avg_left_data;
  439. offset_r = -avg_right_data;
  440. reg_val = (offset_l & DA9055_ALC_OFFSET_15_8) >> 8;
  441. snd_soc_write(codec, DA9055_ALC_OFFSET_OP2M_L, reg_val);
  442. reg_val = (offset_l & DA9055_ALC_OFFSET_17_16) >> 16;
  443. snd_soc_write(codec, DA9055_ALC_OFFSET_OP2U_L, reg_val);
  444. reg_val = (offset_r & DA9055_ALC_OFFSET_15_8) >> 8;
  445. snd_soc_write(codec, DA9055_ALC_OFFSET_OP2M_R, reg_val);
  446. reg_val = (offset_r & DA9055_ALC_OFFSET_17_16) >> 16;
  447. snd_soc_write(codec, DA9055_ALC_OFFSET_OP2U_R, reg_val);
  448. /* Restore original values of ADC control registers */
  449. snd_soc_write(codec, DA9055_ADC_L_CTRL, adc_left);
  450. snd_soc_write(codec, DA9055_ADC_R_CTRL, adc_right);
  451. /* Restore original values of Mic control registers */
  452. snd_soc_write(codec, DA9055_MIC_L_CTRL, mic_left);
  453. snd_soc_write(codec, DA9055_MIC_R_CTRL, mic_right);
  454. }
  455. return snd_soc_put_volsw(kcontrol, ucontrol);
  456. }
  457. static const struct snd_kcontrol_new da9055_snd_controls[] = {
  458. /* Volume controls */
  459. SOC_DOUBLE_R_TLV("Mic Volume",
  460. DA9055_MIC_L_GAIN, DA9055_MIC_R_GAIN,
  461. 0, 0x7, 0, mic_vol_tlv),
  462. SOC_DOUBLE_R_TLV("Aux Volume",
  463. DA9055_AUX_L_GAIN, DA9055_AUX_R_GAIN,
  464. 0, 0x3f, 0, aux_vol_tlv),
  465. SOC_DOUBLE_R_TLV("Mixin PGA Volume",
  466. DA9055_MIXIN_L_GAIN, DA9055_MIXIN_R_GAIN,
  467. 0, 0xf, 0, mixin_gain_tlv),
  468. SOC_DOUBLE_R_TLV("ADC Volume",
  469. DA9055_ADC_L_GAIN, DA9055_ADC_R_GAIN,
  470. 0, 0x7f, 0, digital_gain_tlv),
  471. SOC_DOUBLE_R_TLV("DAC Volume",
  472. DA9055_DAC_L_GAIN, DA9055_DAC_R_GAIN,
  473. 0, 0x7f, 0, digital_gain_tlv),
  474. SOC_DOUBLE_R_TLV("Headphone Volume",
  475. DA9055_HP_L_GAIN, DA9055_HP_R_GAIN,
  476. 0, 0x3f, 0, hp_vol_tlv),
  477. SOC_SINGLE_TLV("Lineout Volume", DA9055_LINE_GAIN, 0, 0x3f, 0,
  478. lineout_vol_tlv),
  479. /* DAC Equalizer controls */
  480. SOC_SINGLE("DAC EQ Switch", DA9055_DAC_FILTERS4, 7, 1, 0),
  481. SOC_SINGLE_TLV("DAC EQ1 Volume", DA9055_DAC_FILTERS2, 0, 0xf, 0,
  482. eq_gain_tlv),
  483. SOC_SINGLE_TLV("DAC EQ2 Volume", DA9055_DAC_FILTERS2, 4, 0xf, 0,
  484. eq_gain_tlv),
  485. SOC_SINGLE_TLV("DAC EQ3 Volume", DA9055_DAC_FILTERS3, 0, 0xf, 0,
  486. eq_gain_tlv),
  487. SOC_SINGLE_TLV("DAC EQ4 Volume", DA9055_DAC_FILTERS3, 4, 0xf, 0,
  488. eq_gain_tlv),
  489. SOC_SINGLE_TLV("DAC EQ5 Volume", DA9055_DAC_FILTERS4, 0, 0xf, 0,
  490. eq_gain_tlv),
  491. /* High Pass Filter and Voice Mode controls */
  492. SOC_SINGLE("ADC HPF Switch", DA9055_ADC_FILTERS1, 7, 1, 0),
  493. SOC_ENUM("ADC HPF Cutoff", da9055_adc_hpf_cutoff),
  494. SOC_SINGLE("ADC Voice Mode Switch", DA9055_ADC_FILTERS1, 3, 1, 0),
  495. SOC_ENUM("ADC Voice Cutoff", da9055_adc_vf_cutoff),
  496. SOC_SINGLE("DAC HPF Switch", DA9055_DAC_FILTERS1, 7, 1, 0),
  497. SOC_ENUM("DAC HPF Cutoff", da9055_dac_hpf_cutoff),
  498. SOC_SINGLE("DAC Voice Mode Switch", DA9055_DAC_FILTERS1, 3, 1, 0),
  499. SOC_ENUM("DAC Voice Cutoff", da9055_dac_vf_cutoff),
  500. /* Mute controls */
  501. SOC_DOUBLE_R("Mic Switch", DA9055_MIC_L_CTRL,
  502. DA9055_MIC_R_CTRL, 6, 1, 0),
  503. SOC_DOUBLE_R("Aux Switch", DA9055_AUX_L_CTRL,
  504. DA9055_AUX_R_CTRL, 6, 1, 0),
  505. SOC_DOUBLE_R("Mixin PGA Switch", DA9055_MIXIN_L_CTRL,
  506. DA9055_MIXIN_R_CTRL, 6, 1, 0),
  507. SOC_DOUBLE_R("ADC Switch", DA9055_ADC_L_CTRL,
  508. DA9055_ADC_R_CTRL, 6, 1, 0),
  509. SOC_DOUBLE_R("Headphone Switch", DA9055_HP_L_CTRL,
  510. DA9055_HP_R_CTRL, 6, 1, 0),
  511. SOC_SINGLE("Lineout Switch", DA9055_LINE_CTRL, 6, 1, 0),
  512. SOC_SINGLE("DAC Soft Mute Switch", DA9055_DAC_FILTERS5, 7, 1, 0),
  513. SOC_ENUM("DAC Soft Mute Rate", da9055_dac_soft_mute_rate),
  514. /* Zero Cross controls */
  515. SOC_DOUBLE_R("Aux ZC Switch", DA9055_AUX_L_CTRL,
  516. DA9055_AUX_R_CTRL, 4, 1, 0),
  517. SOC_DOUBLE_R("Mixin PGA ZC Switch", DA9055_MIXIN_L_CTRL,
  518. DA9055_MIXIN_R_CTRL, 4, 1, 0),
  519. SOC_DOUBLE_R("Headphone ZC Switch", DA9055_HP_L_CTRL,
  520. DA9055_HP_R_CTRL, 4, 1, 0),
  521. SOC_SINGLE("Lineout ZC Switch", DA9055_LINE_CTRL, 4, 1, 0),
  522. /* Gain Ramping controls */
  523. SOC_DOUBLE_R("Aux Gain Ramping Switch", DA9055_AUX_L_CTRL,
  524. DA9055_AUX_R_CTRL, 5, 1, 0),
  525. SOC_DOUBLE_R("Mixin Gain Ramping Switch", DA9055_MIXIN_L_CTRL,
  526. DA9055_MIXIN_R_CTRL, 5, 1, 0),
  527. SOC_DOUBLE_R("ADC Gain Ramping Switch", DA9055_ADC_L_CTRL,
  528. DA9055_ADC_R_CTRL, 5, 1, 0),
  529. SOC_DOUBLE_R("DAC Gain Ramping Switch", DA9055_DAC_L_CTRL,
  530. DA9055_DAC_R_CTRL, 5, 1, 0),
  531. SOC_DOUBLE_R("Headphone Gain Ramping Switch", DA9055_HP_L_CTRL,
  532. DA9055_HP_R_CTRL, 5, 1, 0),
  533. SOC_SINGLE("Lineout Gain Ramping Switch", DA9055_LINE_CTRL, 5, 1, 0),
  534. SOC_ENUM("Gain Ramping Rate", da9055_gain_ramping_rate),
  535. /* DAC Noise Gate controls */
  536. SOC_SINGLE("DAC NG Switch", DA9055_DAC_NG_CTRL, 7, 1, 0),
  537. SOC_SINGLE("DAC NG ON Threshold", DA9055_DAC_NG_ON_THRESHOLD,
  538. 0, 0x7, 0),
  539. SOC_SINGLE("DAC NG OFF Threshold", DA9055_DAC_NG_OFF_THRESHOLD,
  540. 0, 0x7, 0),
  541. SOC_ENUM("DAC NG Setup Time", da9055_dac_ng_setup_time),
  542. SOC_ENUM("DAC NG Rampup Rate", da9055_dac_ng_rampup_rate),
  543. SOC_ENUM("DAC NG Rampdown Rate", da9055_dac_ng_rampdown_rate),
  544. /* DAC Invertion control */
  545. SOC_SINGLE("DAC Left Invert", DA9055_DIG_CTRL, 3, 1, 0),
  546. SOC_SINGLE("DAC Right Invert", DA9055_DIG_CTRL, 7, 1, 0),
  547. /* DMIC controls */
  548. SOC_DOUBLE_R("DMIC Switch", DA9055_MIXIN_L_SELECT,
  549. DA9055_MIXIN_R_SELECT, 7, 1, 0),
  550. /* ALC Controls */
  551. SOC_DOUBLE_EXT("ALC Switch", DA9055_ALC_CTRL1, 3, 7, 1, 0,
  552. snd_soc_get_volsw, da9055_put_alc_sw),
  553. SOC_SINGLE_EXT("ALC Sync Mode Switch", DA9055_ALC_CTRL1, 1, 1, 0,
  554. snd_soc_get_volsw, da9055_put_alc_sw),
  555. SOC_SINGLE("ALC Offset Switch", DA9055_ALC_CTRL1, 0, 1, 0),
  556. SOC_SINGLE("ALC Anticlip Mode Switch", DA9055_ALC_ANTICLIP_CTRL,
  557. 7, 1, 0),
  558. SOC_SINGLE("ALC Anticlip Level", DA9055_ALC_ANTICLIP_LEVEL,
  559. 0, 0x7f, 0),
  560. SOC_SINGLE_TLV("ALC Min Threshold Volume", DA9055_ALC_TARGET_MIN,
  561. 0, 0x3f, 1, alc_threshold_tlv),
  562. SOC_SINGLE_TLV("ALC Max Threshold Volume", DA9055_ALC_TARGET_MAX,
  563. 0, 0x3f, 1, alc_threshold_tlv),
  564. SOC_SINGLE_TLV("ALC Noise Threshold Volume", DA9055_ALC_NOISE,
  565. 0, 0x3f, 1, alc_threshold_tlv),
  566. SOC_SINGLE_TLV("ALC Max Gain Volume", DA9055_ALC_GAIN_LIMITS,
  567. 4, 0xf, 0, alc_gain_tlv),
  568. SOC_SINGLE_TLV("ALC Max Attenuation Volume", DA9055_ALC_GAIN_LIMITS,
  569. 0, 0xf, 0, alc_gain_tlv),
  570. SOC_SINGLE_TLV("ALC Min Analog Gain Volume",
  571. DA9055_ALC_ANA_GAIN_LIMITS,
  572. 0, 0x7, 0, alc_analog_gain_tlv),
  573. SOC_SINGLE_TLV("ALC Max Analog Gain Volume",
  574. DA9055_ALC_ANA_GAIN_LIMITS,
  575. 4, 0x7, 0, alc_analog_gain_tlv),
  576. SOC_ENUM("ALC Attack Rate", da9055_attack_rate),
  577. SOC_ENUM("ALC Release Rate", da9055_release_rate),
  578. SOC_ENUM("ALC Hold Time", da9055_hold_time),
  579. /*
  580. * Rate at which input signal envelope is tracked as the signal gets
  581. * larger
  582. */
  583. SOC_ENUM("ALC Integ Attack Rate", da9055_integ_attack_rate),
  584. /*
  585. * Rate at which input signal envelope is tracked as the signal gets
  586. * smaller
  587. */
  588. SOC_ENUM("ALC Integ Release Rate", da9055_integ_release_rate),
  589. };
  590. /* DAPM Controls */
  591. /* Mic PGA Left Source */
  592. static const struct snd_kcontrol_new da9055_mic_l_mux_controls =
  593. SOC_DAPM_ENUM("Route", da9055_mic_l_src);
  594. /* Mic PGA Right Source */
  595. static const struct snd_kcontrol_new da9055_mic_r_mux_controls =
  596. SOC_DAPM_ENUM("Route", da9055_mic_r_src);
  597. /* In Mixer Left */
  598. static const struct snd_kcontrol_new da9055_dapm_mixinl_controls[] = {
  599. SOC_DAPM_SINGLE("Aux Left Switch", DA9055_MIXIN_L_SELECT, 0, 1, 0),
  600. SOC_DAPM_SINGLE("Mic Left Switch", DA9055_MIXIN_L_SELECT, 1, 1, 0),
  601. SOC_DAPM_SINGLE("Mic Right Switch", DA9055_MIXIN_L_SELECT, 2, 1, 0),
  602. };
  603. /* In Mixer Right */
  604. static const struct snd_kcontrol_new da9055_dapm_mixinr_controls[] = {
  605. SOC_DAPM_SINGLE("Aux Right Switch", DA9055_MIXIN_R_SELECT, 0, 1, 0),
  606. SOC_DAPM_SINGLE("Mic Right Switch", DA9055_MIXIN_R_SELECT, 1, 1, 0),
  607. SOC_DAPM_SINGLE("Mic Left Switch", DA9055_MIXIN_R_SELECT, 2, 1, 0),
  608. SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXIN_R_SELECT, 3, 1, 0),
  609. };
  610. /* DAC Left Source */
  611. static const struct snd_kcontrol_new da9055_dac_l_mux_controls =
  612. SOC_DAPM_ENUM("Route", da9055_dac_l_src);
  613. /* DAC Right Source */
  614. static const struct snd_kcontrol_new da9055_dac_r_mux_controls =
  615. SOC_DAPM_ENUM("Route", da9055_dac_r_src);
  616. /* Out Mixer Left */
  617. static const struct snd_kcontrol_new da9055_dapm_mixoutl_controls[] = {
  618. SOC_DAPM_SINGLE("Aux Left Switch", DA9055_MIXOUT_L_SELECT, 0, 1, 0),
  619. SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXOUT_L_SELECT, 1, 1, 0),
  620. SOC_DAPM_SINGLE("Mixin Right Switch", DA9055_MIXOUT_L_SELECT, 2, 1, 0),
  621. SOC_DAPM_SINGLE("DAC Left Switch", DA9055_MIXOUT_L_SELECT, 3, 1, 0),
  622. SOC_DAPM_SINGLE("Aux Left Invert Switch", DA9055_MIXOUT_L_SELECT,
  623. 4, 1, 0),
  624. SOC_DAPM_SINGLE("Mixin Left Invert Switch", DA9055_MIXOUT_L_SELECT,
  625. 5, 1, 0),
  626. SOC_DAPM_SINGLE("Mixin Right Invert Switch", DA9055_MIXOUT_L_SELECT,
  627. 6, 1, 0),
  628. };
  629. /* Out Mixer Right */
  630. static const struct snd_kcontrol_new da9055_dapm_mixoutr_controls[] = {
  631. SOC_DAPM_SINGLE("Aux Right Switch", DA9055_MIXOUT_R_SELECT, 0, 1, 0),
  632. SOC_DAPM_SINGLE("Mixin Right Switch", DA9055_MIXOUT_R_SELECT, 1, 1, 0),
  633. SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXOUT_R_SELECT, 2, 1, 0),
  634. SOC_DAPM_SINGLE("DAC Right Switch", DA9055_MIXOUT_R_SELECT, 3, 1, 0),
  635. SOC_DAPM_SINGLE("Aux Right Invert Switch", DA9055_MIXOUT_R_SELECT,
  636. 4, 1, 0),
  637. SOC_DAPM_SINGLE("Mixin Right Invert Switch", DA9055_MIXOUT_R_SELECT,
  638. 5, 1, 0),
  639. SOC_DAPM_SINGLE("Mixin Left Invert Switch", DA9055_MIXOUT_R_SELECT,
  640. 6, 1, 0),
  641. };
  642. /* DAPM widgets */
  643. static const struct snd_soc_dapm_widget da9055_dapm_widgets[] = {
  644. /* Input Side */
  645. /* Input Lines */
  646. SND_SOC_DAPM_INPUT("MIC1"),
  647. SND_SOC_DAPM_INPUT("MIC2"),
  648. SND_SOC_DAPM_INPUT("AUXL"),
  649. SND_SOC_DAPM_INPUT("AUXR"),
  650. /* MUXs for Mic PGA source selection */
  651. SND_SOC_DAPM_MUX("Mic Left Source", SND_SOC_NOPM, 0, 0,
  652. &da9055_mic_l_mux_controls),
  653. SND_SOC_DAPM_MUX("Mic Right Source", SND_SOC_NOPM, 0, 0,
  654. &da9055_mic_r_mux_controls),
  655. /* Input PGAs */
  656. SND_SOC_DAPM_PGA("Mic Left", DA9055_MIC_L_CTRL, 7, 0, NULL, 0),
  657. SND_SOC_DAPM_PGA("Mic Right", DA9055_MIC_R_CTRL, 7, 0, NULL, 0),
  658. SND_SOC_DAPM_PGA("Aux Left", DA9055_AUX_L_CTRL, 7, 0, NULL, 0),
  659. SND_SOC_DAPM_PGA("Aux Right", DA9055_AUX_R_CTRL, 7, 0, NULL, 0),
  660. SND_SOC_DAPM_PGA("MIXIN Left", DA9055_MIXIN_L_CTRL, 7, 0, NULL, 0),
  661. SND_SOC_DAPM_PGA("MIXIN Right", DA9055_MIXIN_R_CTRL, 7, 0, NULL, 0),
  662. SND_SOC_DAPM_SUPPLY("Mic Bias", DA9055_MIC_BIAS_CTRL, 7, 0, NULL, 0),
  663. SND_SOC_DAPM_SUPPLY("AIF", DA9055_AIF_CTRL, 7, 0, NULL, 0),
  664. SND_SOC_DAPM_SUPPLY("Charge Pump", DA9055_CP_CTRL, 7, 0, NULL, 0),
  665. /* Input Mixers */
  666. SND_SOC_DAPM_MIXER("In Mixer Left", SND_SOC_NOPM, 0, 0,
  667. &da9055_dapm_mixinl_controls[0],
  668. ARRAY_SIZE(da9055_dapm_mixinl_controls)),
  669. SND_SOC_DAPM_MIXER("In Mixer Right", SND_SOC_NOPM, 0, 0,
  670. &da9055_dapm_mixinr_controls[0],
  671. ARRAY_SIZE(da9055_dapm_mixinr_controls)),
  672. /* ADCs */
  673. SND_SOC_DAPM_ADC("ADC Left", "Capture", DA9055_ADC_L_CTRL, 7, 0),
  674. SND_SOC_DAPM_ADC("ADC Right", "Capture", DA9055_ADC_R_CTRL, 7, 0),
  675. /* Output Side */
  676. /* MUXs for DAC source selection */
  677. SND_SOC_DAPM_MUX("DAC Left Source", SND_SOC_NOPM, 0, 0,
  678. &da9055_dac_l_mux_controls),
  679. SND_SOC_DAPM_MUX("DAC Right Source", SND_SOC_NOPM, 0, 0,
  680. &da9055_dac_r_mux_controls),
  681. /* AIF input */
  682. SND_SOC_DAPM_AIF_IN("AIFIN Left", "Playback", 0, SND_SOC_NOPM, 0, 0),
  683. SND_SOC_DAPM_AIF_IN("AIFIN Right", "Playback", 0, SND_SOC_NOPM, 0, 0),
  684. /* DACs */
  685. SND_SOC_DAPM_DAC("DAC Left", "Playback", DA9055_DAC_L_CTRL, 7, 0),
  686. SND_SOC_DAPM_DAC("DAC Right", "Playback", DA9055_DAC_R_CTRL, 7, 0),
  687. /* Output Mixers */
  688. SND_SOC_DAPM_MIXER("Out Mixer Left", SND_SOC_NOPM, 0, 0,
  689. &da9055_dapm_mixoutl_controls[0],
  690. ARRAY_SIZE(da9055_dapm_mixoutl_controls)),
  691. SND_SOC_DAPM_MIXER("Out Mixer Right", SND_SOC_NOPM, 0, 0,
  692. &da9055_dapm_mixoutr_controls[0],
  693. ARRAY_SIZE(da9055_dapm_mixoutr_controls)),
  694. /* Output PGAs */
  695. SND_SOC_DAPM_PGA("MIXOUT Left", DA9055_MIXOUT_L_CTRL, 7, 0, NULL, 0),
  696. SND_SOC_DAPM_PGA("MIXOUT Right", DA9055_MIXOUT_R_CTRL, 7, 0, NULL, 0),
  697. SND_SOC_DAPM_PGA("Lineout", DA9055_LINE_CTRL, 7, 0, NULL, 0),
  698. SND_SOC_DAPM_PGA("Headphone Left", DA9055_HP_L_CTRL, 7, 0, NULL, 0),
  699. SND_SOC_DAPM_PGA("Headphone Right", DA9055_HP_R_CTRL, 7, 0, NULL, 0),
  700. /* Output Lines */
  701. SND_SOC_DAPM_OUTPUT("HPL"),
  702. SND_SOC_DAPM_OUTPUT("HPR"),
  703. SND_SOC_DAPM_OUTPUT("LINE"),
  704. };
  705. /* DAPM audio route definition */
  706. static const struct snd_soc_dapm_route da9055_audio_map[] = {
  707. /* Dest Connecting Widget source */
  708. /* Input path */
  709. {"Mic Left Source", "MIC1_P_N", "MIC1"},
  710. {"Mic Left Source", "MIC1_P", "MIC1"},
  711. {"Mic Left Source", "MIC1_N", "MIC1"},
  712. {"Mic Left Source", "MIC2_L", "MIC2"},
  713. {"Mic Right Source", "MIC2_R_L", "MIC2"},
  714. {"Mic Right Source", "MIC2_R", "MIC2"},
  715. {"Mic Right Source", "MIC2_L", "MIC2"},
  716. {"Mic Left", NULL, "Mic Left Source"},
  717. {"Mic Right", NULL, "Mic Right Source"},
  718. {"Aux Left", NULL, "AUXL"},
  719. {"Aux Right", NULL, "AUXR"},
  720. {"In Mixer Left", "Mic Left Switch", "Mic Left"},
  721. {"In Mixer Left", "Mic Right Switch", "Mic Right"},
  722. {"In Mixer Left", "Aux Left Switch", "Aux Left"},
  723. {"In Mixer Right", "Mic Right Switch", "Mic Right"},
  724. {"In Mixer Right", "Mic Left Switch", "Mic Left"},
  725. {"In Mixer Right", "Aux Right Switch", "Aux Right"},
  726. {"In Mixer Right", "Mixin Left Switch", "MIXIN Left"},
  727. {"MIXIN Left", NULL, "In Mixer Left"},
  728. {"ADC Left", NULL, "MIXIN Left"},
  729. {"MIXIN Right", NULL, "In Mixer Right"},
  730. {"ADC Right", NULL, "MIXIN Right"},
  731. {"ADC Left", NULL, "AIF"},
  732. {"ADC Right", NULL, "AIF"},
  733. /* Output path */
  734. {"AIFIN Left", NULL, "AIF"},
  735. {"AIFIN Right", NULL, "AIF"},
  736. {"DAC Left Source", "ADC output left", "ADC Left"},
  737. {"DAC Left Source", "ADC output right", "ADC Right"},
  738. {"DAC Left Source", "AIF input left", "AIFIN Left"},
  739. {"DAC Left Source", "AIF input right", "AIFIN Right"},
  740. {"DAC Right Source", "ADC output left", "ADC Left"},
  741. {"DAC Right Source", "ADC output right", "ADC Right"},
  742. {"DAC Right Source", "AIF input left", "AIFIN Left"},
  743. {"DAC Right Source", "AIF input right", "AIFIN Right"},
  744. {"DAC Left", NULL, "DAC Left Source"},
  745. {"DAC Right", NULL, "DAC Right Source"},
  746. {"Out Mixer Left", "Aux Left Switch", "Aux Left"},
  747. {"Out Mixer Left", "Mixin Left Switch", "MIXIN Left"},
  748. {"Out Mixer Left", "Mixin Right Switch", "MIXIN Right"},
  749. {"Out Mixer Left", "Aux Left Invert Switch", "Aux Left"},
  750. {"Out Mixer Left", "Mixin Left Invert Switch", "MIXIN Left"},
  751. {"Out Mixer Left", "Mixin Right Invert Switch", "MIXIN Right"},
  752. {"Out Mixer Left", "DAC Left Switch", "DAC Left"},
  753. {"Out Mixer Right", "Aux Right Switch", "Aux Right"},
  754. {"Out Mixer Right", "Mixin Right Switch", "MIXIN Right"},
  755. {"Out Mixer Right", "Mixin Left Switch", "MIXIN Left"},
  756. {"Out Mixer Right", "Aux Right Invert Switch", "Aux Right"},
  757. {"Out Mixer Right", "Mixin Right Invert Switch", "MIXIN Right"},
  758. {"Out Mixer Right", "Mixin Left Invert Switch", "MIXIN Left"},
  759. {"Out Mixer Right", "DAC Right Switch", "DAC Right"},
  760. {"MIXOUT Left", NULL, "Out Mixer Left"},
  761. {"Headphone Left", NULL, "MIXOUT Left"},
  762. {"Headphone Left", NULL, "Charge Pump"},
  763. {"HPL", NULL, "Headphone Left"},
  764. {"MIXOUT Right", NULL, "Out Mixer Right"},
  765. {"Headphone Right", NULL, "MIXOUT Right"},
  766. {"Headphone Right", NULL, "Charge Pump"},
  767. {"HPR", NULL, "Headphone Right"},
  768. {"MIXOUT Right", NULL, "Out Mixer Right"},
  769. {"Lineout", NULL, "MIXOUT Right"},
  770. {"LINE", NULL, "Lineout"},
  771. };
  772. /* Codec private data */
  773. struct da9055_priv {
  774. struct regmap *regmap;
  775. unsigned int mclk_rate;
  776. int master;
  777. struct da9055_platform_data *pdata;
  778. };
  779. static struct reg_default da9055_reg_defaults[] = {
  780. { 0x21, 0x10 },
  781. { 0x22, 0x0A },
  782. { 0x23, 0x00 },
  783. { 0x24, 0x00 },
  784. { 0x25, 0x00 },
  785. { 0x26, 0x00 },
  786. { 0x27, 0x0C },
  787. { 0x28, 0x01 },
  788. { 0x29, 0x08 },
  789. { 0x2A, 0x32 },
  790. { 0x2B, 0x00 },
  791. { 0x30, 0x35 },
  792. { 0x31, 0x35 },
  793. { 0x32, 0x00 },
  794. { 0x33, 0x00 },
  795. { 0x34, 0x03 },
  796. { 0x35, 0x03 },
  797. { 0x36, 0x6F },
  798. { 0x37, 0x6F },
  799. { 0x38, 0x80 },
  800. { 0x39, 0x01 },
  801. { 0x3A, 0x01 },
  802. { 0x40, 0x00 },
  803. { 0x41, 0x88 },
  804. { 0x42, 0x88 },
  805. { 0x43, 0x08 },
  806. { 0x44, 0x80 },
  807. { 0x45, 0x6F },
  808. { 0x46, 0x6F },
  809. { 0x47, 0x61 },
  810. { 0x48, 0x35 },
  811. { 0x49, 0x35 },
  812. { 0x4A, 0x35 },
  813. { 0x4B, 0x00 },
  814. { 0x4C, 0x00 },
  815. { 0x60, 0x44 },
  816. { 0x61, 0x44 },
  817. { 0x62, 0x00 },
  818. { 0x63, 0x40 },
  819. { 0x64, 0x40 },
  820. { 0x65, 0x40 },
  821. { 0x66, 0x40 },
  822. { 0x67, 0x40 },
  823. { 0x68, 0x40 },
  824. { 0x69, 0x48 },
  825. { 0x6A, 0x40 },
  826. { 0x6B, 0x41 },
  827. { 0x6C, 0x40 },
  828. { 0x6D, 0x40 },
  829. { 0x6E, 0x10 },
  830. { 0x6F, 0x10 },
  831. { 0x90, 0x80 },
  832. { 0x92, 0x02 },
  833. { 0x93, 0x00 },
  834. { 0x99, 0x00 },
  835. { 0x9A, 0x00 },
  836. { 0x9B, 0x00 },
  837. { 0x9C, 0x3F },
  838. { 0x9D, 0x00 },
  839. { 0x9E, 0x3F },
  840. { 0x9F, 0xFF },
  841. { 0xA0, 0x71 },
  842. { 0xA1, 0x00 },
  843. { 0xA2, 0x00 },
  844. { 0xA6, 0x00 },
  845. { 0xA7, 0x00 },
  846. { 0xAB, 0x00 },
  847. { 0xAC, 0x00 },
  848. { 0xAD, 0x00 },
  849. { 0xAF, 0x08 },
  850. { 0xB0, 0x00 },
  851. { 0xB1, 0x00 },
  852. { 0xB2, 0x00 },
  853. };
  854. static bool da9055_volatile_register(struct device *dev,
  855. unsigned int reg)
  856. {
  857. switch (reg) {
  858. case DA9055_STATUS1:
  859. case DA9055_PLL_STATUS:
  860. case DA9055_AUX_L_GAIN_STATUS:
  861. case DA9055_AUX_R_GAIN_STATUS:
  862. case DA9055_MIC_L_GAIN_STATUS:
  863. case DA9055_MIC_R_GAIN_STATUS:
  864. case DA9055_MIXIN_L_GAIN_STATUS:
  865. case DA9055_MIXIN_R_GAIN_STATUS:
  866. case DA9055_ADC_L_GAIN_STATUS:
  867. case DA9055_ADC_R_GAIN_STATUS:
  868. case DA9055_DAC_L_GAIN_STATUS:
  869. case DA9055_DAC_R_GAIN_STATUS:
  870. case DA9055_HP_L_GAIN_STATUS:
  871. case DA9055_HP_R_GAIN_STATUS:
  872. case DA9055_LINE_GAIN_STATUS:
  873. case DA9055_ALC_CIC_OP_LVL_DATA:
  874. return 1;
  875. default:
  876. return 0;
  877. }
  878. }
  879. /* Set DAI word length */
  880. static int da9055_hw_params(struct snd_pcm_substream *substream,
  881. struct snd_pcm_hw_params *params,
  882. struct snd_soc_dai *dai)
  883. {
  884. struct snd_soc_codec *codec = dai->codec;
  885. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  886. u8 aif_ctrl, fs;
  887. u32 sysclk;
  888. switch (params_format(params)) {
  889. case SNDRV_PCM_FORMAT_S16_LE:
  890. aif_ctrl = DA9055_AIF_WORD_S16_LE;
  891. break;
  892. case SNDRV_PCM_FORMAT_S20_3LE:
  893. aif_ctrl = DA9055_AIF_WORD_S20_3LE;
  894. break;
  895. case SNDRV_PCM_FORMAT_S24_LE:
  896. aif_ctrl = DA9055_AIF_WORD_S24_LE;
  897. break;
  898. case SNDRV_PCM_FORMAT_S32_LE:
  899. aif_ctrl = DA9055_AIF_WORD_S32_LE;
  900. break;
  901. default:
  902. return -EINVAL;
  903. }
  904. /* Set AIF format */
  905. snd_soc_update_bits(codec, DA9055_AIF_CTRL, DA9055_AIF_WORD_LENGTH_MASK,
  906. aif_ctrl);
  907. switch (params_rate(params)) {
  908. case 8000:
  909. fs = DA9055_SR_8000;
  910. sysclk = 3072000;
  911. break;
  912. case 11025:
  913. fs = DA9055_SR_11025;
  914. sysclk = 2822400;
  915. break;
  916. case 12000:
  917. fs = DA9055_SR_12000;
  918. sysclk = 3072000;
  919. break;
  920. case 16000:
  921. fs = DA9055_SR_16000;
  922. sysclk = 3072000;
  923. break;
  924. case 22050:
  925. fs = DA9055_SR_22050;
  926. sysclk = 2822400;
  927. break;
  928. case 32000:
  929. fs = DA9055_SR_32000;
  930. sysclk = 3072000;
  931. break;
  932. case 44100:
  933. fs = DA9055_SR_44100;
  934. sysclk = 2822400;
  935. break;
  936. case 48000:
  937. fs = DA9055_SR_48000;
  938. sysclk = 3072000;
  939. break;
  940. case 88200:
  941. fs = DA9055_SR_88200;
  942. sysclk = 2822400;
  943. break;
  944. case 96000:
  945. fs = DA9055_SR_96000;
  946. sysclk = 3072000;
  947. break;
  948. default:
  949. return -EINVAL;
  950. }
  951. if (da9055->mclk_rate) {
  952. /* PLL Mode, Write actual FS */
  953. snd_soc_write(codec, DA9055_SR, fs);
  954. } else {
  955. /*
  956. * Non-PLL Mode
  957. * When PLL is bypassed, chip assumes constant MCLK of
  958. * 12.288MHz and uses sample rate value to divide this MCLK
  959. * to derive its sys clk. As sys clk has to be 256 * Fs, we
  960. * need to write constant sample rate i.e. 48KHz.
  961. */
  962. snd_soc_write(codec, DA9055_SR, DA9055_SR_48000);
  963. }
  964. if (da9055->mclk_rate && (da9055->mclk_rate != sysclk)) {
  965. /* PLL Mode */
  966. if (!da9055->master) {
  967. /* PLL slave mode, enable PLL and also SRM */
  968. snd_soc_update_bits(codec, DA9055_PLL_CTRL,
  969. DA9055_PLL_EN | DA9055_PLL_SRM_EN,
  970. DA9055_PLL_EN | DA9055_PLL_SRM_EN);
  971. } else {
  972. /* PLL master mode, only enable PLL */
  973. snd_soc_update_bits(codec, DA9055_PLL_CTRL,
  974. DA9055_PLL_EN, DA9055_PLL_EN);
  975. }
  976. } else {
  977. /* Non PLL Mode, disable PLL */
  978. snd_soc_update_bits(codec, DA9055_PLL_CTRL, DA9055_PLL_EN, 0);
  979. }
  980. return 0;
  981. }
  982. /* Set DAI mode and Format */
  983. static int da9055_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  984. {
  985. struct snd_soc_codec *codec = codec_dai->codec;
  986. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  987. u8 aif_clk_mode, aif_ctrl, mode;
  988. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  989. case SND_SOC_DAIFMT_CBM_CFM:
  990. /* DA9055 in I2S Master Mode */
  991. mode = 1;
  992. aif_clk_mode = DA9055_AIF_CLK_EN_MASTER_MODE;
  993. break;
  994. case SND_SOC_DAIFMT_CBS_CFS:
  995. /* DA9055 in I2S Slave Mode */
  996. mode = 0;
  997. aif_clk_mode = DA9055_AIF_CLK_EN_SLAVE_MODE;
  998. break;
  999. default:
  1000. return -EINVAL;
  1001. }
  1002. /* Don't allow change of mode if PLL is enabled */
  1003. if ((snd_soc_read(codec, DA9055_PLL_CTRL) & DA9055_PLL_EN) &&
  1004. (da9055->master != mode))
  1005. return -EINVAL;
  1006. da9055->master = mode;
  1007. /* Only I2S is supported */
  1008. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1009. case SND_SOC_DAIFMT_I2S:
  1010. aif_ctrl = DA9055_AIF_FORMAT_I2S_MODE;
  1011. break;
  1012. case SND_SOC_DAIFMT_LEFT_J:
  1013. aif_ctrl = DA9055_AIF_FORMAT_LEFT_J;
  1014. break;
  1015. case SND_SOC_DAIFMT_RIGHT_J:
  1016. aif_ctrl = DA9055_AIF_FORMAT_RIGHT_J;
  1017. break;
  1018. default:
  1019. return -EINVAL;
  1020. }
  1021. /* By default only 32 BCLK per WCLK is supported */
  1022. aif_clk_mode |= DA9055_AIF_BCLKS_PER_WCLK_32;
  1023. snd_soc_update_bits(codec, DA9055_AIF_CLK_MODE,
  1024. (DA9055_AIF_CLK_MODE_MASK | DA9055_AIF_BCLK_MASK),
  1025. aif_clk_mode);
  1026. snd_soc_update_bits(codec, DA9055_AIF_CTRL, DA9055_AIF_FORMAT_MASK,
  1027. aif_ctrl);
  1028. return 0;
  1029. }
  1030. static int da9055_mute(struct snd_soc_dai *dai, int mute)
  1031. {
  1032. struct snd_soc_codec *codec = dai->codec;
  1033. if (mute) {
  1034. snd_soc_update_bits(codec, DA9055_DAC_L_CTRL,
  1035. DA9055_DAC_L_MUTE_EN, DA9055_DAC_L_MUTE_EN);
  1036. snd_soc_update_bits(codec, DA9055_DAC_R_CTRL,
  1037. DA9055_DAC_R_MUTE_EN, DA9055_DAC_R_MUTE_EN);
  1038. } else {
  1039. snd_soc_update_bits(codec, DA9055_DAC_L_CTRL,
  1040. DA9055_DAC_L_MUTE_EN, 0);
  1041. snd_soc_update_bits(codec, DA9055_DAC_R_CTRL,
  1042. DA9055_DAC_R_MUTE_EN, 0);
  1043. }
  1044. return 0;
  1045. }
  1046. #define DA9055_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1047. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1048. static int da9055_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1049. int clk_id, unsigned int freq, int dir)
  1050. {
  1051. struct snd_soc_codec *codec = codec_dai->codec;
  1052. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  1053. switch (clk_id) {
  1054. case DA9055_CLKSRC_MCLK:
  1055. switch (freq) {
  1056. case 11289600:
  1057. case 12000000:
  1058. case 12288000:
  1059. case 13000000:
  1060. case 13500000:
  1061. case 14400000:
  1062. case 19200000:
  1063. case 19680000:
  1064. case 19800000:
  1065. da9055->mclk_rate = freq;
  1066. return 0;
  1067. default:
  1068. dev_err(codec_dai->dev, "Unsupported MCLK value %d\n",
  1069. freq);
  1070. return -EINVAL;
  1071. }
  1072. break;
  1073. default:
  1074. dev_err(codec_dai->dev, "Unknown clock source %d\n", clk_id);
  1075. return -EINVAL;
  1076. }
  1077. }
  1078. /*
  1079. * da9055_set_dai_pll : Configure the codec PLL
  1080. * @param codec_dai : Pointer to codec DAI
  1081. * @param pll_id : da9055 has only one pll, so pll_id is always zero
  1082. * @param fref : Input MCLK frequency
  1083. * @param fout : FsDM value
  1084. * @return int : Zero for success, negative error code for error
  1085. *
  1086. * Note: Supported PLL input frequencies are 11.2896MHz, 12MHz, 12.288MHz,
  1087. * 13MHz, 13.5MHz, 14.4MHz, 19.2MHz, 19.6MHz and 19.8MHz
  1088. */
  1089. static int da9055_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  1090. int source, unsigned int fref, unsigned int fout)
  1091. {
  1092. struct snd_soc_codec *codec = codec_dai->codec;
  1093. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  1094. u8 pll_frac_top, pll_frac_bot, pll_integer, cnt;
  1095. /* Disable PLL before setting the divisors */
  1096. snd_soc_update_bits(codec, DA9055_PLL_CTRL, DA9055_PLL_EN, 0);
  1097. /* In slave mode, there is only one set of divisors */
  1098. if (!da9055->master && (fout != 2822400))
  1099. goto pll_err;
  1100. /* Search pll div array for correct divisors */
  1101. for (cnt = 0; cnt < ARRAY_SIZE(da9055_pll_div); cnt++) {
  1102. /* Check fref, mode and fout */
  1103. if ((fref == da9055_pll_div[cnt].fref) &&
  1104. (da9055->master == da9055_pll_div[cnt].mode) &&
  1105. (fout == da9055_pll_div[cnt].fout)) {
  1106. /* All match, pick up divisors */
  1107. pll_frac_top = da9055_pll_div[cnt].frac_top;
  1108. pll_frac_bot = da9055_pll_div[cnt].frac_bot;
  1109. pll_integer = da9055_pll_div[cnt].integer;
  1110. break;
  1111. }
  1112. }
  1113. if (cnt >= ARRAY_SIZE(da9055_pll_div))
  1114. goto pll_err;
  1115. /* Write PLL dividers */
  1116. snd_soc_write(codec, DA9055_PLL_FRAC_TOP, pll_frac_top);
  1117. snd_soc_write(codec, DA9055_PLL_FRAC_BOT, pll_frac_bot);
  1118. snd_soc_write(codec, DA9055_PLL_INTEGER, pll_integer);
  1119. return 0;
  1120. pll_err:
  1121. dev_err(codec_dai->dev, "Error in setting up PLL\n");
  1122. return -EINVAL;
  1123. }
  1124. /* DAI operations */
  1125. static const struct snd_soc_dai_ops da9055_dai_ops = {
  1126. .hw_params = da9055_hw_params,
  1127. .set_fmt = da9055_set_dai_fmt,
  1128. .set_sysclk = da9055_set_dai_sysclk,
  1129. .set_pll = da9055_set_dai_pll,
  1130. .digital_mute = da9055_mute,
  1131. };
  1132. static struct snd_soc_dai_driver da9055_dai = {
  1133. .name = "da9055-hifi",
  1134. /* Playback Capabilities */
  1135. .playback = {
  1136. .stream_name = "Playback",
  1137. .channels_min = 1,
  1138. .channels_max = 2,
  1139. .rates = SNDRV_PCM_RATE_8000_96000,
  1140. .formats = DA9055_FORMATS,
  1141. },
  1142. /* Capture Capabilities */
  1143. .capture = {
  1144. .stream_name = "Capture",
  1145. .channels_min = 1,
  1146. .channels_max = 2,
  1147. .rates = SNDRV_PCM_RATE_8000_96000,
  1148. .formats = DA9055_FORMATS,
  1149. },
  1150. .ops = &da9055_dai_ops,
  1151. .symmetric_rates = 1,
  1152. };
  1153. static int da9055_set_bias_level(struct snd_soc_codec *codec,
  1154. enum snd_soc_bias_level level)
  1155. {
  1156. switch (level) {
  1157. case SND_SOC_BIAS_ON:
  1158. case SND_SOC_BIAS_PREPARE:
  1159. break;
  1160. case SND_SOC_BIAS_STANDBY:
  1161. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1162. /* Enable VMID reference & master bias */
  1163. snd_soc_update_bits(codec, DA9055_REFERENCES,
  1164. DA9055_VMID_EN | DA9055_BIAS_EN,
  1165. DA9055_VMID_EN | DA9055_BIAS_EN);
  1166. }
  1167. break;
  1168. case SND_SOC_BIAS_OFF:
  1169. /* Disable VMID reference & master bias */
  1170. snd_soc_update_bits(codec, DA9055_REFERENCES,
  1171. DA9055_VMID_EN | DA9055_BIAS_EN, 0);
  1172. break;
  1173. }
  1174. codec->dapm.bias_level = level;
  1175. return 0;
  1176. }
  1177. static int da9055_probe(struct snd_soc_codec *codec)
  1178. {
  1179. int ret;
  1180. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  1181. codec->control_data = da9055->regmap;
  1182. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
  1183. if (ret < 0) {
  1184. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1185. return ret;
  1186. }
  1187. /* Enable all Gain Ramps */
  1188. snd_soc_update_bits(codec, DA9055_AUX_L_CTRL,
  1189. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1190. snd_soc_update_bits(codec, DA9055_AUX_R_CTRL,
  1191. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1192. snd_soc_update_bits(codec, DA9055_MIXIN_L_CTRL,
  1193. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1194. snd_soc_update_bits(codec, DA9055_MIXIN_R_CTRL,
  1195. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1196. snd_soc_update_bits(codec, DA9055_ADC_L_CTRL,
  1197. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1198. snd_soc_update_bits(codec, DA9055_ADC_R_CTRL,
  1199. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1200. snd_soc_update_bits(codec, DA9055_DAC_L_CTRL,
  1201. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1202. snd_soc_update_bits(codec, DA9055_DAC_R_CTRL,
  1203. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1204. snd_soc_update_bits(codec, DA9055_HP_L_CTRL,
  1205. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1206. snd_soc_update_bits(codec, DA9055_HP_R_CTRL,
  1207. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1208. snd_soc_update_bits(codec, DA9055_LINE_CTRL,
  1209. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1210. /*
  1211. * There are two separate control bits for input and output mixers as
  1212. * well as headphone and line outs.
  1213. * One to enable corresponding amplifier and other to enable its
  1214. * output. As amplifier bits are related to power control, they are
  1215. * being managed by DAPM while other (non power related) bits are
  1216. * enabled here
  1217. */
  1218. snd_soc_update_bits(codec, DA9055_MIXIN_L_CTRL,
  1219. DA9055_MIXIN_L_MIX_EN, DA9055_MIXIN_L_MIX_EN);
  1220. snd_soc_update_bits(codec, DA9055_MIXIN_R_CTRL,
  1221. DA9055_MIXIN_R_MIX_EN, DA9055_MIXIN_R_MIX_EN);
  1222. snd_soc_update_bits(codec, DA9055_MIXOUT_L_CTRL,
  1223. DA9055_MIXOUT_L_MIX_EN, DA9055_MIXOUT_L_MIX_EN);
  1224. snd_soc_update_bits(codec, DA9055_MIXOUT_R_CTRL,
  1225. DA9055_MIXOUT_R_MIX_EN, DA9055_MIXOUT_R_MIX_EN);
  1226. snd_soc_update_bits(codec, DA9055_HP_L_CTRL,
  1227. DA9055_HP_L_AMP_OE, DA9055_HP_L_AMP_OE);
  1228. snd_soc_update_bits(codec, DA9055_HP_R_CTRL,
  1229. DA9055_HP_R_AMP_OE, DA9055_HP_R_AMP_OE);
  1230. snd_soc_update_bits(codec, DA9055_LINE_CTRL,
  1231. DA9055_LINE_AMP_OE, DA9055_LINE_AMP_OE);
  1232. /* Set this as per your system configuration */
  1233. snd_soc_write(codec, DA9055_PLL_CTRL, DA9055_PLL_INDIV_10_20_MHZ);
  1234. /* Set platform data values */
  1235. if (da9055->pdata) {
  1236. /* set mic bias source */
  1237. if (da9055->pdata->micbias_source) {
  1238. snd_soc_update_bits(codec, DA9055_MIXIN_R_SELECT,
  1239. DA9055_MICBIAS2_EN,
  1240. DA9055_MICBIAS2_EN);
  1241. } else {
  1242. snd_soc_update_bits(codec, DA9055_MIXIN_R_SELECT,
  1243. DA9055_MICBIAS2_EN, 0);
  1244. }
  1245. /* set mic bias voltage */
  1246. switch (da9055->pdata->micbias) {
  1247. case DA9055_MICBIAS_2_2V:
  1248. case DA9055_MICBIAS_2_1V:
  1249. case DA9055_MICBIAS_1_8V:
  1250. case DA9055_MICBIAS_1_6V:
  1251. snd_soc_update_bits(codec, DA9055_MIC_CONFIG,
  1252. DA9055_MICBIAS_LEVEL_MASK,
  1253. (da9055->pdata->micbias) << 4);
  1254. break;
  1255. }
  1256. }
  1257. return 0;
  1258. }
  1259. static struct snd_soc_codec_driver soc_codec_dev_da9055 = {
  1260. .probe = da9055_probe,
  1261. .set_bias_level = da9055_set_bias_level,
  1262. .controls = da9055_snd_controls,
  1263. .num_controls = ARRAY_SIZE(da9055_snd_controls),
  1264. .dapm_widgets = da9055_dapm_widgets,
  1265. .num_dapm_widgets = ARRAY_SIZE(da9055_dapm_widgets),
  1266. .dapm_routes = da9055_audio_map,
  1267. .num_dapm_routes = ARRAY_SIZE(da9055_audio_map),
  1268. };
  1269. static const struct regmap_config da9055_regmap_config = {
  1270. .reg_bits = 8,
  1271. .val_bits = 8,
  1272. .reg_defaults = da9055_reg_defaults,
  1273. .num_reg_defaults = ARRAY_SIZE(da9055_reg_defaults),
  1274. .volatile_reg = da9055_volatile_register,
  1275. .cache_type = REGCACHE_RBTREE,
  1276. };
  1277. static int __devinit da9055_i2c_probe(struct i2c_client *i2c,
  1278. const struct i2c_device_id *id)
  1279. {
  1280. struct da9055_priv *da9055;
  1281. struct da9055_platform_data *pdata = dev_get_platdata(&i2c->dev);
  1282. int ret;
  1283. da9055 = devm_kzalloc(&i2c->dev, sizeof(struct da9055_priv),
  1284. GFP_KERNEL);
  1285. if (!da9055)
  1286. return -ENOMEM;
  1287. if (pdata)
  1288. da9055->pdata = pdata;
  1289. i2c_set_clientdata(i2c, da9055);
  1290. da9055->regmap = devm_regmap_init_i2c(i2c, &da9055_regmap_config);
  1291. if (IS_ERR(da9055->regmap)) {
  1292. ret = PTR_ERR(da9055->regmap);
  1293. dev_err(&i2c->dev, "regmap_init() failed: %d\n", ret);
  1294. return ret;
  1295. }
  1296. ret = snd_soc_register_codec(&i2c->dev,
  1297. &soc_codec_dev_da9055, &da9055_dai, 1);
  1298. if (ret < 0) {
  1299. dev_err(&i2c->dev, "Failed to register da9055 codec: %d\n",
  1300. ret);
  1301. }
  1302. return ret;
  1303. }
  1304. static int __devexit da9055_remove(struct i2c_client *client)
  1305. {
  1306. snd_soc_unregister_codec(&client->dev);
  1307. return 0;
  1308. }
  1309. static const struct i2c_device_id da9055_i2c_id[] = {
  1310. { "da9055", 0 },
  1311. { }
  1312. };
  1313. MODULE_DEVICE_TABLE(i2c, da9055_i2c_id);
  1314. /* I2C codec control layer */
  1315. static struct i2c_driver da9055_i2c_driver = {
  1316. .driver = {
  1317. .name = "da9055",
  1318. .owner = THIS_MODULE,
  1319. },
  1320. .probe = da9055_i2c_probe,
  1321. .remove = __devexit_p(da9055_remove),
  1322. .id_table = da9055_i2c_id,
  1323. };
  1324. module_i2c_driver(da9055_i2c_driver);
  1325. MODULE_DESCRIPTION("ASoC DA9055 Codec driver");
  1326. MODULE_AUTHOR("David Chen, Ashish Chavan");
  1327. MODULE_LICENSE("GPL");