smpboot.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <asm/acpi.h>
  52. #include <asm/desc.h>
  53. #include <asm/nmi.h>
  54. #include <asm/irq.h>
  55. #include <asm/idle.h>
  56. #include <asm/trampoline.h>
  57. #include <asm/cpu.h>
  58. #include <asm/numa.h>
  59. #include <asm/pgtable.h>
  60. #include <asm/tlbflush.h>
  61. #include <asm/mtrr.h>
  62. #include <asm/vmi.h>
  63. #include <asm/apic.h>
  64. #include <asm/setup.h>
  65. #include <asm/uv/uv.h>
  66. #include <linux/mc146818rtc.h>
  67. #include <asm/smpboot_hooks.h>
  68. #include <asm/i8259.h>
  69. #ifdef CONFIG_X86_32
  70. u8 apicid_2_node[MAX_APICID];
  71. static int low_mappings;
  72. #endif
  73. /* State of each CPU */
  74. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  75. /* Store all idle threads, this can be reused instead of creating
  76. * a new thread. Also avoids complicated thread destroy functionality
  77. * for idle threads.
  78. */
  79. #ifdef CONFIG_HOTPLUG_CPU
  80. /*
  81. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  82. * removed after init for !CONFIG_HOTPLUG_CPU.
  83. */
  84. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  85. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  86. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  87. #else
  88. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  89. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  90. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  91. #endif
  92. /* Number of siblings per CPU package */
  93. int smp_num_siblings = 1;
  94. EXPORT_SYMBOL(smp_num_siblings);
  95. /* Last level cache ID of each logical CPU */
  96. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  97. /* representing HT siblings of each logical CPU */
  98. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  99. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  100. /* representing HT and core siblings of each logical CPU */
  101. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  102. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  103. /* Per CPU bogomips and other parameters */
  104. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  105. EXPORT_PER_CPU_SYMBOL(cpu_info);
  106. atomic_t init_deasserted;
  107. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  108. /* which node each logical CPU is on */
  109. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  110. EXPORT_SYMBOL(cpu_to_node_map);
  111. /* set up a mapping between cpu and node. */
  112. static void map_cpu_to_node(int cpu, int node)
  113. {
  114. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  115. cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
  116. cpu_to_node_map[cpu] = node;
  117. }
  118. /* undo a mapping between cpu and node. */
  119. static void unmap_cpu_to_node(int cpu)
  120. {
  121. int node;
  122. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  123. for (node = 0; node < MAX_NUMNODES; node++)
  124. cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
  125. cpu_to_node_map[cpu] = 0;
  126. }
  127. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  128. #define map_cpu_to_node(cpu, node) ({})
  129. #define unmap_cpu_to_node(cpu) ({})
  130. #endif
  131. #ifdef CONFIG_X86_32
  132. static int boot_cpu_logical_apicid;
  133. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  134. { [0 ... NR_CPUS-1] = BAD_APICID };
  135. static void map_cpu_to_logical_apicid(void)
  136. {
  137. int cpu = smp_processor_id();
  138. int apicid = logical_smp_processor_id();
  139. int node = apic->apicid_to_node(apicid);
  140. if (!node_online(node))
  141. node = first_online_node;
  142. cpu_2_logical_apicid[cpu] = apicid;
  143. map_cpu_to_node(cpu, node);
  144. }
  145. void numa_remove_cpu(int cpu)
  146. {
  147. cpu_2_logical_apicid[cpu] = BAD_APICID;
  148. unmap_cpu_to_node(cpu);
  149. }
  150. #else
  151. #define map_cpu_to_logical_apicid() do {} while (0)
  152. #endif
  153. /*
  154. * Report back to the Boot Processor.
  155. * Running on AP.
  156. */
  157. static void __cpuinit smp_callin(void)
  158. {
  159. int cpuid, phys_id;
  160. unsigned long timeout;
  161. /*
  162. * If waken up by an INIT in an 82489DX configuration
  163. * we may get here before an INIT-deassert IPI reaches
  164. * our local APIC. We have to wait for the IPI or we'll
  165. * lock up on an APIC access.
  166. */
  167. if (apic->wait_for_init_deassert)
  168. apic->wait_for_init_deassert(&init_deasserted);
  169. /*
  170. * (This works even if the APIC is not enabled.)
  171. */
  172. phys_id = read_apic_id();
  173. cpuid = smp_processor_id();
  174. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  175. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  176. phys_id, cpuid);
  177. }
  178. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  179. /*
  180. * STARTUP IPIs are fragile beasts as they might sometimes
  181. * trigger some glue motherboard logic. Complete APIC bus
  182. * silence for 1 second, this overestimates the time the
  183. * boot CPU is spending to send the up to 2 STARTUP IPIs
  184. * by a factor of two. This should be enough.
  185. */
  186. /*
  187. * Waiting 2s total for startup (udelay is not yet working)
  188. */
  189. timeout = jiffies + 2*HZ;
  190. while (time_before(jiffies, timeout)) {
  191. /*
  192. * Has the boot CPU finished it's STARTUP sequence?
  193. */
  194. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  195. break;
  196. cpu_relax();
  197. }
  198. if (!time_before(jiffies, timeout)) {
  199. panic("%s: CPU%d started up but did not get a callout!\n",
  200. __func__, cpuid);
  201. }
  202. /*
  203. * the boot CPU has finished the init stage and is spinning
  204. * on callin_map until we finish. We are free to set up this
  205. * CPU, first the APIC. (this is probably redundant on most
  206. * boards)
  207. */
  208. pr_debug("CALLIN, before setup_local_APIC().\n");
  209. if (apic->smp_callin_clear_local_apic)
  210. apic->smp_callin_clear_local_apic();
  211. setup_local_APIC();
  212. end_local_APIC_setup();
  213. map_cpu_to_logical_apicid();
  214. notify_cpu_starting(cpuid);
  215. /*
  216. * Need to setup vector mappings before we enable interrupts.
  217. */
  218. __setup_vector_irq(smp_processor_id());
  219. /*
  220. * Get our bogomips.
  221. *
  222. * Need to enable IRQs because it can take longer and then
  223. * the NMI watchdog might kill us.
  224. */
  225. local_irq_enable();
  226. calibrate_delay();
  227. local_irq_disable();
  228. pr_debug("Stack at about %p\n", &cpuid);
  229. /*
  230. * Save our processor parameters
  231. */
  232. smp_store_cpu_info(cpuid);
  233. /*
  234. * Allow the master to continue.
  235. */
  236. cpumask_set_cpu(cpuid, cpu_callin_mask);
  237. }
  238. /*
  239. * Activate a secondary processor.
  240. */
  241. notrace static void __cpuinit start_secondary(void *unused)
  242. {
  243. /*
  244. * Don't put *anything* before cpu_init(), SMP booting is too
  245. * fragile that we want to limit the things done here to the
  246. * most necessary things.
  247. */
  248. vmi_bringup();
  249. cpu_init();
  250. preempt_disable();
  251. smp_callin();
  252. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  253. barrier();
  254. /*
  255. * Check TSC synchronization with the BP:
  256. */
  257. check_tsc_sync_target();
  258. if (nmi_watchdog == NMI_IO_APIC) {
  259. legacy_pic->chip->mask(0);
  260. enable_NMI_through_LVT0();
  261. legacy_pic->chip->unmask(0);
  262. }
  263. #ifdef CONFIG_X86_32
  264. while (low_mappings)
  265. cpu_relax();
  266. __flush_tlb_all();
  267. #endif
  268. /* This must be done before setting cpu_online_mask */
  269. set_cpu_sibling_map(raw_smp_processor_id());
  270. wmb();
  271. /*
  272. * We need to hold call_lock, so there is no inconsistency
  273. * between the time smp_call_function() determines number of
  274. * IPI recipients, and the time when the determination is made
  275. * for which cpus receive the IPI. Holding this
  276. * lock helps us to not include this cpu in a currently in progress
  277. * smp_call_function().
  278. *
  279. * We need to hold vector_lock so there the set of online cpus
  280. * does not change while we are assigning vectors to cpus. Holding
  281. * this lock ensures we don't half assign or remove an irq from a cpu.
  282. */
  283. ipi_call_lock();
  284. lock_vector_lock();
  285. set_cpu_online(smp_processor_id(), true);
  286. unlock_vector_lock();
  287. ipi_call_unlock();
  288. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  289. /* enable local interrupts */
  290. local_irq_enable();
  291. /* to prevent fake stack check failure in clock setup */
  292. boot_init_stack_canary();
  293. x86_cpuinit.setup_percpu_clockev();
  294. wmb();
  295. cpu_idle();
  296. }
  297. #ifdef CONFIG_CPUMASK_OFFSTACK
  298. /* In this case, llc_shared_map is a pointer to a cpumask. */
  299. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  300. const struct cpuinfo_x86 *src)
  301. {
  302. struct cpumask *llc = dst->llc_shared_map;
  303. *dst = *src;
  304. dst->llc_shared_map = llc;
  305. }
  306. #else
  307. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  308. const struct cpuinfo_x86 *src)
  309. {
  310. *dst = *src;
  311. }
  312. #endif /* CONFIG_CPUMASK_OFFSTACK */
  313. /*
  314. * The bootstrap kernel entry code has set these up. Save them for
  315. * a given CPU
  316. */
  317. void __cpuinit smp_store_cpu_info(int id)
  318. {
  319. struct cpuinfo_x86 *c = &cpu_data(id);
  320. copy_cpuinfo_x86(c, &boot_cpu_data);
  321. c->cpu_index = id;
  322. if (id != 0)
  323. identify_secondary_cpu(c);
  324. }
  325. void __cpuinit set_cpu_sibling_map(int cpu)
  326. {
  327. int i;
  328. struct cpuinfo_x86 *c = &cpu_data(cpu);
  329. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  330. if (smp_num_siblings > 1) {
  331. for_each_cpu(i, cpu_sibling_setup_mask) {
  332. struct cpuinfo_x86 *o = &cpu_data(i);
  333. if (c->phys_proc_id == o->phys_proc_id &&
  334. c->cpu_core_id == o->cpu_core_id) {
  335. cpumask_set_cpu(i, cpu_sibling_mask(cpu));
  336. cpumask_set_cpu(cpu, cpu_sibling_mask(i));
  337. cpumask_set_cpu(i, cpu_core_mask(cpu));
  338. cpumask_set_cpu(cpu, cpu_core_mask(i));
  339. cpumask_set_cpu(i, c->llc_shared_map);
  340. cpumask_set_cpu(cpu, o->llc_shared_map);
  341. }
  342. }
  343. } else {
  344. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  345. }
  346. cpumask_set_cpu(cpu, c->llc_shared_map);
  347. if (current_cpu_data.x86_max_cores == 1) {
  348. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  349. c->booted_cores = 1;
  350. return;
  351. }
  352. for_each_cpu(i, cpu_sibling_setup_mask) {
  353. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  354. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  355. cpumask_set_cpu(i, c->llc_shared_map);
  356. cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
  357. }
  358. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  359. cpumask_set_cpu(i, cpu_core_mask(cpu));
  360. cpumask_set_cpu(cpu, cpu_core_mask(i));
  361. /*
  362. * Does this new cpu bringup a new core?
  363. */
  364. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  365. /*
  366. * for each core in package, increment
  367. * the booted_cores for this new cpu
  368. */
  369. if (cpumask_first(cpu_sibling_mask(i)) == i)
  370. c->booted_cores++;
  371. /*
  372. * increment the core count for all
  373. * the other cpus in this package
  374. */
  375. if (i != cpu)
  376. cpu_data(i).booted_cores++;
  377. } else if (i != cpu && !c->booted_cores)
  378. c->booted_cores = cpu_data(i).booted_cores;
  379. }
  380. }
  381. }
  382. /* maps the cpu to the sched domain representing multi-core */
  383. const struct cpumask *cpu_coregroup_mask(int cpu)
  384. {
  385. struct cpuinfo_x86 *c = &cpu_data(cpu);
  386. /*
  387. * For perf, we return last level cache shared map.
  388. * And for power savings, we return cpu_core_map
  389. */
  390. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  391. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  392. return cpu_core_mask(cpu);
  393. else
  394. return c->llc_shared_map;
  395. }
  396. static void impress_friends(void)
  397. {
  398. int cpu;
  399. unsigned long bogosum = 0;
  400. /*
  401. * Allow the user to impress friends.
  402. */
  403. pr_debug("Before bogomips.\n");
  404. for_each_possible_cpu(cpu)
  405. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  406. bogosum += cpu_data(cpu).loops_per_jiffy;
  407. printk(KERN_INFO
  408. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  409. num_online_cpus(),
  410. bogosum/(500000/HZ),
  411. (bogosum/(5000/HZ))%100);
  412. pr_debug("Before bogocount - setting activated=1.\n");
  413. }
  414. void __inquire_remote_apic(int apicid)
  415. {
  416. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  417. char *names[] = { "ID", "VERSION", "SPIV" };
  418. int timeout;
  419. u32 status;
  420. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  421. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  422. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  423. /*
  424. * Wait for idle.
  425. */
  426. status = safe_apic_wait_icr_idle();
  427. if (status)
  428. printk(KERN_CONT
  429. "a previous APIC delivery may have failed\n");
  430. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  431. timeout = 0;
  432. do {
  433. udelay(100);
  434. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  435. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  436. switch (status) {
  437. case APIC_ICR_RR_VALID:
  438. status = apic_read(APIC_RRR);
  439. printk(KERN_CONT "%08x\n", status);
  440. break;
  441. default:
  442. printk(KERN_CONT "failed\n");
  443. }
  444. }
  445. }
  446. /*
  447. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  448. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  449. * won't ... remember to clear down the APIC, etc later.
  450. */
  451. int __cpuinit
  452. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  453. {
  454. unsigned long send_status, accept_status = 0;
  455. int maxlvt;
  456. /* Target chip */
  457. /* Boot on the stack */
  458. /* Kick the second */
  459. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  460. pr_debug("Waiting for send to finish...\n");
  461. send_status = safe_apic_wait_icr_idle();
  462. /*
  463. * Give the other CPU some time to accept the IPI.
  464. */
  465. udelay(200);
  466. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  467. maxlvt = lapic_get_maxlvt();
  468. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  469. apic_write(APIC_ESR, 0);
  470. accept_status = (apic_read(APIC_ESR) & 0xEF);
  471. }
  472. pr_debug("NMI sent.\n");
  473. if (send_status)
  474. printk(KERN_ERR "APIC never delivered???\n");
  475. if (accept_status)
  476. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  477. return (send_status | accept_status);
  478. }
  479. static int __cpuinit
  480. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  481. {
  482. unsigned long send_status, accept_status = 0;
  483. int maxlvt, num_starts, j;
  484. maxlvt = lapic_get_maxlvt();
  485. /*
  486. * Be paranoid about clearing APIC errors.
  487. */
  488. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  489. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  490. apic_write(APIC_ESR, 0);
  491. apic_read(APIC_ESR);
  492. }
  493. pr_debug("Asserting INIT.\n");
  494. /*
  495. * Turn INIT on target chip
  496. */
  497. /*
  498. * Send IPI
  499. */
  500. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  501. phys_apicid);
  502. pr_debug("Waiting for send to finish...\n");
  503. send_status = safe_apic_wait_icr_idle();
  504. mdelay(10);
  505. pr_debug("Deasserting INIT.\n");
  506. /* Target chip */
  507. /* Send IPI */
  508. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  509. pr_debug("Waiting for send to finish...\n");
  510. send_status = safe_apic_wait_icr_idle();
  511. mb();
  512. atomic_set(&init_deasserted, 1);
  513. /*
  514. * Should we send STARTUP IPIs ?
  515. *
  516. * Determine this based on the APIC version.
  517. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  518. */
  519. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  520. num_starts = 2;
  521. else
  522. num_starts = 0;
  523. /*
  524. * Paravirt / VMI wants a startup IPI hook here to set up the
  525. * target processor state.
  526. */
  527. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  528. (unsigned long)stack_start.sp);
  529. /*
  530. * Run STARTUP IPI loop.
  531. */
  532. pr_debug("#startup loops: %d.\n", num_starts);
  533. for (j = 1; j <= num_starts; j++) {
  534. pr_debug("Sending STARTUP #%d.\n", j);
  535. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  536. apic_write(APIC_ESR, 0);
  537. apic_read(APIC_ESR);
  538. pr_debug("After apic_write.\n");
  539. /*
  540. * STARTUP IPI
  541. */
  542. /* Target chip */
  543. /* Boot on the stack */
  544. /* Kick the second */
  545. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  546. phys_apicid);
  547. /*
  548. * Give the other CPU some time to accept the IPI.
  549. */
  550. udelay(300);
  551. pr_debug("Startup point 1.\n");
  552. pr_debug("Waiting for send to finish...\n");
  553. send_status = safe_apic_wait_icr_idle();
  554. /*
  555. * Give the other CPU some time to accept the IPI.
  556. */
  557. udelay(200);
  558. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  559. apic_write(APIC_ESR, 0);
  560. accept_status = (apic_read(APIC_ESR) & 0xEF);
  561. if (send_status || accept_status)
  562. break;
  563. }
  564. pr_debug("After Startup.\n");
  565. if (send_status)
  566. printk(KERN_ERR "APIC never delivered???\n");
  567. if (accept_status)
  568. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  569. return (send_status | accept_status);
  570. }
  571. struct create_idle {
  572. struct work_struct work;
  573. struct task_struct *idle;
  574. struct completion done;
  575. int cpu;
  576. };
  577. static void __cpuinit do_fork_idle(struct work_struct *work)
  578. {
  579. struct create_idle *c_idle =
  580. container_of(work, struct create_idle, work);
  581. c_idle->idle = fork_idle(c_idle->cpu);
  582. complete(&c_idle->done);
  583. }
  584. /* reduce the number of lines printed when booting a large cpu count system */
  585. static void __cpuinit announce_cpu(int cpu, int apicid)
  586. {
  587. static int current_node = -1;
  588. int node = cpu_to_node(cpu);
  589. if (system_state == SYSTEM_BOOTING) {
  590. if (node != current_node) {
  591. if (current_node > (-1))
  592. pr_cont(" Ok.\n");
  593. current_node = node;
  594. pr_info("Booting Node %3d, Processors ", node);
  595. }
  596. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  597. return;
  598. } else
  599. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  600. node, cpu, apicid);
  601. }
  602. /*
  603. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  604. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  605. * Returns zero if CPU booted OK, else error code from
  606. * ->wakeup_secondary_cpu.
  607. */
  608. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  609. {
  610. unsigned long boot_error = 0;
  611. unsigned long start_ip;
  612. int timeout;
  613. struct create_idle c_idle = {
  614. .cpu = cpu,
  615. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  616. };
  617. INIT_WORK_ON_STACK(&c_idle.work, do_fork_idle);
  618. alternatives_smp_switch(1);
  619. c_idle.idle = get_idle_for_cpu(cpu);
  620. /*
  621. * We can't use kernel_thread since we must avoid to
  622. * reschedule the child.
  623. */
  624. if (c_idle.idle) {
  625. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  626. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  627. init_idle(c_idle.idle, cpu);
  628. goto do_rest;
  629. }
  630. if (!keventd_up() || current_is_keventd())
  631. c_idle.work.func(&c_idle.work);
  632. else {
  633. schedule_work(&c_idle.work);
  634. wait_for_completion(&c_idle.done);
  635. }
  636. if (IS_ERR(c_idle.idle)) {
  637. printk("failed fork for CPU %d\n", cpu);
  638. destroy_work_on_stack(&c_idle.work);
  639. return PTR_ERR(c_idle.idle);
  640. }
  641. set_idle_for_cpu(cpu, c_idle.idle);
  642. do_rest:
  643. per_cpu(current_task, cpu) = c_idle.idle;
  644. #ifdef CONFIG_X86_32
  645. /* Stack for startup_32 can be just as for start_secondary onwards */
  646. irq_ctx_init(cpu);
  647. #else
  648. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  649. initial_gs = per_cpu_offset(cpu);
  650. per_cpu(kernel_stack, cpu) =
  651. (unsigned long)task_stack_page(c_idle.idle) -
  652. KERNEL_STACK_OFFSET + THREAD_SIZE;
  653. #endif
  654. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  655. initial_code = (unsigned long)start_secondary;
  656. stack_start.sp = (void *) c_idle.idle->thread.sp;
  657. /* start_ip had better be page-aligned! */
  658. start_ip = setup_trampoline();
  659. /* So we see what's up */
  660. announce_cpu(cpu, apicid);
  661. /*
  662. * This grunge runs the startup process for
  663. * the targeted processor.
  664. */
  665. atomic_set(&init_deasserted, 0);
  666. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  667. pr_debug("Setting warm reset code and vector.\n");
  668. smpboot_setup_warm_reset_vector(start_ip);
  669. /*
  670. * Be paranoid about clearing APIC errors.
  671. */
  672. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  673. apic_write(APIC_ESR, 0);
  674. apic_read(APIC_ESR);
  675. }
  676. }
  677. /*
  678. * Kick the secondary CPU. Use the method in the APIC driver
  679. * if it's defined - or use an INIT boot APIC message otherwise:
  680. */
  681. if (apic->wakeup_secondary_cpu)
  682. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  683. else
  684. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  685. if (!boot_error) {
  686. /*
  687. * allow APs to start initializing.
  688. */
  689. pr_debug("Before Callout %d.\n", cpu);
  690. cpumask_set_cpu(cpu, cpu_callout_mask);
  691. pr_debug("After Callout %d.\n", cpu);
  692. /*
  693. * Wait 5s total for a response
  694. */
  695. for (timeout = 0; timeout < 50000; timeout++) {
  696. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  697. break; /* It has booted */
  698. udelay(100);
  699. }
  700. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  701. pr_debug("CPU%d: has booted.\n", cpu);
  702. else {
  703. boot_error = 1;
  704. if (*((volatile unsigned char *)trampoline_base)
  705. == 0xA5)
  706. /* trampoline started but...? */
  707. pr_err("CPU%d: Stuck ??\n", cpu);
  708. else
  709. /* trampoline code not run */
  710. pr_err("CPU%d: Not responding.\n", cpu);
  711. if (apic->inquire_remote_apic)
  712. apic->inquire_remote_apic(apicid);
  713. }
  714. }
  715. if (boot_error) {
  716. /* Try to put things back the way they were before ... */
  717. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  718. /* was set by do_boot_cpu() */
  719. cpumask_clear_cpu(cpu, cpu_callout_mask);
  720. /* was set by cpu_init() */
  721. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  722. set_cpu_present(cpu, false);
  723. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  724. }
  725. /* mark "stuck" area as not stuck */
  726. *((volatile unsigned long *)trampoline_base) = 0;
  727. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  728. /*
  729. * Cleanup possible dangling ends...
  730. */
  731. smpboot_restore_warm_reset_vector();
  732. }
  733. destroy_work_on_stack(&c_idle.work);
  734. return boot_error;
  735. }
  736. int __cpuinit native_cpu_up(unsigned int cpu)
  737. {
  738. int apicid = apic->cpu_present_to_apicid(cpu);
  739. unsigned long flags;
  740. int err;
  741. WARN_ON(irqs_disabled());
  742. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  743. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  744. !physid_isset(apicid, phys_cpu_present_map)) {
  745. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  746. return -EINVAL;
  747. }
  748. /*
  749. * Already booted CPU?
  750. */
  751. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  752. pr_debug("do_boot_cpu %d Already started\n", cpu);
  753. return -ENOSYS;
  754. }
  755. /*
  756. * Save current MTRR state in case it was changed since early boot
  757. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  758. */
  759. mtrr_save_state();
  760. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  761. #ifdef CONFIG_X86_32
  762. /* init low mem mapping */
  763. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  764. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  765. flush_tlb_all();
  766. low_mappings = 1;
  767. err = do_boot_cpu(apicid, cpu);
  768. zap_low_mappings(false);
  769. low_mappings = 0;
  770. #else
  771. err = do_boot_cpu(apicid, cpu);
  772. #endif
  773. if (err) {
  774. pr_debug("do_boot_cpu failed %d\n", err);
  775. return -EIO;
  776. }
  777. /*
  778. * Check TSC synchronization with the AP (keep irqs disabled
  779. * while doing so):
  780. */
  781. local_irq_save(flags);
  782. check_tsc_sync_source(cpu);
  783. local_irq_restore(flags);
  784. while (!cpu_online(cpu)) {
  785. cpu_relax();
  786. touch_nmi_watchdog();
  787. }
  788. return 0;
  789. }
  790. /*
  791. * Fall back to non SMP mode after errors.
  792. *
  793. * RED-PEN audit/test this more. I bet there is more state messed up here.
  794. */
  795. static __init void disable_smp(void)
  796. {
  797. init_cpu_present(cpumask_of(0));
  798. init_cpu_possible(cpumask_of(0));
  799. smpboot_clear_io_apic_irqs();
  800. if (smp_found_config)
  801. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  802. else
  803. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  804. map_cpu_to_logical_apicid();
  805. cpumask_set_cpu(0, cpu_sibling_mask(0));
  806. cpumask_set_cpu(0, cpu_core_mask(0));
  807. }
  808. /*
  809. * Various sanity checks.
  810. */
  811. static int __init smp_sanity_check(unsigned max_cpus)
  812. {
  813. preempt_disable();
  814. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  815. if (def_to_bigsmp && nr_cpu_ids > 8) {
  816. unsigned int cpu;
  817. unsigned nr;
  818. printk(KERN_WARNING
  819. "More than 8 CPUs detected - skipping them.\n"
  820. "Use CONFIG_X86_BIGSMP.\n");
  821. nr = 0;
  822. for_each_present_cpu(cpu) {
  823. if (nr >= 8)
  824. set_cpu_present(cpu, false);
  825. nr++;
  826. }
  827. nr = 0;
  828. for_each_possible_cpu(cpu) {
  829. if (nr >= 8)
  830. set_cpu_possible(cpu, false);
  831. nr++;
  832. }
  833. nr_cpu_ids = 8;
  834. }
  835. #endif
  836. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  837. printk(KERN_WARNING
  838. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  839. hard_smp_processor_id());
  840. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  841. }
  842. /*
  843. * If we couldn't find an SMP configuration at boot time,
  844. * get out of here now!
  845. */
  846. if (!smp_found_config && !acpi_lapic) {
  847. preempt_enable();
  848. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  849. disable_smp();
  850. if (APIC_init_uniprocessor())
  851. printk(KERN_NOTICE "Local APIC not detected."
  852. " Using dummy APIC emulation.\n");
  853. return -1;
  854. }
  855. /*
  856. * Should not be necessary because the MP table should list the boot
  857. * CPU too, but we do it for the sake of robustness anyway.
  858. */
  859. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  860. printk(KERN_NOTICE
  861. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  862. boot_cpu_physical_apicid);
  863. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  864. }
  865. preempt_enable();
  866. /*
  867. * If we couldn't find a local APIC, then get out of here now!
  868. */
  869. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  870. !cpu_has_apic) {
  871. if (!disable_apic) {
  872. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  873. boot_cpu_physical_apicid);
  874. pr_err("... forcing use of dummy APIC emulation."
  875. "(tell your hw vendor)\n");
  876. }
  877. smpboot_clear_io_apic();
  878. arch_disable_smp_support();
  879. return -1;
  880. }
  881. verify_local_APIC();
  882. /*
  883. * If SMP should be disabled, then really disable it!
  884. */
  885. if (!max_cpus) {
  886. printk(KERN_INFO "SMP mode deactivated.\n");
  887. smpboot_clear_io_apic();
  888. localise_nmi_watchdog();
  889. connect_bsp_APIC();
  890. setup_local_APIC();
  891. end_local_APIC_setup();
  892. return -1;
  893. }
  894. return 0;
  895. }
  896. static void __init smp_cpu_index_default(void)
  897. {
  898. int i;
  899. struct cpuinfo_x86 *c;
  900. for_each_possible_cpu(i) {
  901. c = &cpu_data(i);
  902. /* mark all to hotplug */
  903. c->cpu_index = nr_cpu_ids;
  904. }
  905. }
  906. /*
  907. * Prepare for SMP bootup. The MP table or ACPI has been read
  908. * earlier. Just do some sanity checking here and enable APIC mode.
  909. */
  910. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  911. {
  912. unsigned int i;
  913. preempt_disable();
  914. smp_cpu_index_default();
  915. current_cpu_data = boot_cpu_data;
  916. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  917. mb();
  918. /*
  919. * Setup boot CPU information
  920. */
  921. smp_store_cpu_info(0); /* Final full version of the data */
  922. #ifdef CONFIG_X86_32
  923. boot_cpu_logical_apicid = logical_smp_processor_id();
  924. #endif
  925. current_thread_info()->cpu = 0; /* needed? */
  926. for_each_possible_cpu(i) {
  927. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  928. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  929. zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
  930. }
  931. set_cpu_sibling_map(0);
  932. enable_IR_x2apic();
  933. default_setup_apic_routing();
  934. if (smp_sanity_check(max_cpus) < 0) {
  935. printk(KERN_INFO "SMP disabled\n");
  936. disable_smp();
  937. goto out;
  938. }
  939. preempt_disable();
  940. if (read_apic_id() != boot_cpu_physical_apicid) {
  941. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  942. read_apic_id(), boot_cpu_physical_apicid);
  943. /* Or can we switch back to PIC here? */
  944. }
  945. preempt_enable();
  946. connect_bsp_APIC();
  947. /*
  948. * Switch from PIC to APIC mode.
  949. */
  950. setup_local_APIC();
  951. /*
  952. * Enable IO APIC before setting up error vector
  953. */
  954. if (!skip_ioapic_setup && nr_ioapics)
  955. enable_IO_APIC();
  956. end_local_APIC_setup();
  957. map_cpu_to_logical_apicid();
  958. if (apic->setup_portio_remap)
  959. apic->setup_portio_remap();
  960. smpboot_setup_io_apic();
  961. /*
  962. * Set up local APIC timer on boot CPU.
  963. */
  964. printk(KERN_INFO "CPU%d: ", 0);
  965. print_cpu_info(&cpu_data(0));
  966. x86_init.timers.setup_percpu_clockev();
  967. if (is_uv_system())
  968. uv_system_init();
  969. set_mtrr_aps_delayed_init();
  970. out:
  971. preempt_enable();
  972. }
  973. void arch_enable_nonboot_cpus_begin(void)
  974. {
  975. set_mtrr_aps_delayed_init();
  976. }
  977. void arch_enable_nonboot_cpus_end(void)
  978. {
  979. mtrr_aps_init();
  980. }
  981. /*
  982. * Early setup to make printk work.
  983. */
  984. void __init native_smp_prepare_boot_cpu(void)
  985. {
  986. int me = smp_processor_id();
  987. switch_to_new_gdt(me);
  988. /* already set me in cpu_online_mask in boot_cpu_init() */
  989. cpumask_set_cpu(me, cpu_callout_mask);
  990. per_cpu(cpu_state, me) = CPU_ONLINE;
  991. }
  992. void __init native_smp_cpus_done(unsigned int max_cpus)
  993. {
  994. pr_debug("Boot done.\n");
  995. impress_friends();
  996. #ifdef CONFIG_X86_IO_APIC
  997. setup_ioapic_dest();
  998. #endif
  999. check_nmi_watchdog();
  1000. mtrr_aps_init();
  1001. }
  1002. static int __initdata setup_possible_cpus = -1;
  1003. static int __init _setup_possible_cpus(char *str)
  1004. {
  1005. get_option(&str, &setup_possible_cpus);
  1006. return 0;
  1007. }
  1008. early_param("possible_cpus", _setup_possible_cpus);
  1009. /*
  1010. * cpu_possible_mask should be static, it cannot change as cpu's
  1011. * are onlined, or offlined. The reason is per-cpu data-structures
  1012. * are allocated by some modules at init time, and dont expect to
  1013. * do this dynamically on cpu arrival/departure.
  1014. * cpu_present_mask on the other hand can change dynamically.
  1015. * In case when cpu_hotplug is not compiled, then we resort to current
  1016. * behaviour, which is cpu_possible == cpu_present.
  1017. * - Ashok Raj
  1018. *
  1019. * Three ways to find out the number of additional hotplug CPUs:
  1020. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1021. * - The user can overwrite it with possible_cpus=NUM
  1022. * - Otherwise don't reserve additional CPUs.
  1023. * We do this because additional CPUs waste a lot of memory.
  1024. * -AK
  1025. */
  1026. __init void prefill_possible_map(void)
  1027. {
  1028. int i, possible;
  1029. /* no processor from mptable or madt */
  1030. if (!num_processors)
  1031. num_processors = 1;
  1032. if (setup_possible_cpus == -1)
  1033. possible = num_processors + disabled_cpus;
  1034. else
  1035. possible = setup_possible_cpus;
  1036. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1037. /* nr_cpu_ids could be reduced via nr_cpus= */
  1038. if (possible > nr_cpu_ids) {
  1039. printk(KERN_WARNING
  1040. "%d Processors exceeds NR_CPUS limit of %d\n",
  1041. possible, nr_cpu_ids);
  1042. possible = nr_cpu_ids;
  1043. }
  1044. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1045. possible, max_t(int, possible - num_processors, 0));
  1046. for (i = 0; i < possible; i++)
  1047. set_cpu_possible(i, true);
  1048. nr_cpu_ids = possible;
  1049. }
  1050. #ifdef CONFIG_HOTPLUG_CPU
  1051. static void remove_siblinginfo(int cpu)
  1052. {
  1053. int sibling;
  1054. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1055. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1056. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1057. /*/
  1058. * last thread sibling in this cpu core going down
  1059. */
  1060. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1061. cpu_data(sibling).booted_cores--;
  1062. }
  1063. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1064. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1065. cpumask_clear(cpu_sibling_mask(cpu));
  1066. cpumask_clear(cpu_core_mask(cpu));
  1067. c->phys_proc_id = 0;
  1068. c->cpu_core_id = 0;
  1069. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1070. }
  1071. static void __ref remove_cpu_from_maps(int cpu)
  1072. {
  1073. set_cpu_online(cpu, false);
  1074. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1075. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1076. /* was set by cpu_init() */
  1077. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1078. numa_remove_cpu(cpu);
  1079. }
  1080. void cpu_disable_common(void)
  1081. {
  1082. int cpu = smp_processor_id();
  1083. remove_siblinginfo(cpu);
  1084. /* It's now safe to remove this processor from the online map */
  1085. lock_vector_lock();
  1086. remove_cpu_from_maps(cpu);
  1087. unlock_vector_lock();
  1088. fixup_irqs();
  1089. }
  1090. int native_cpu_disable(void)
  1091. {
  1092. int cpu = smp_processor_id();
  1093. /*
  1094. * Perhaps use cpufreq to drop frequency, but that could go
  1095. * into generic code.
  1096. *
  1097. * We won't take down the boot processor on i386 due to some
  1098. * interrupts only being able to be serviced by the BSP.
  1099. * Especially so if we're not using an IOAPIC -zwane
  1100. */
  1101. if (cpu == 0)
  1102. return -EBUSY;
  1103. if (nmi_watchdog == NMI_LOCAL_APIC)
  1104. stop_apic_nmi_watchdog(NULL);
  1105. clear_local_APIC();
  1106. cpu_disable_common();
  1107. return 0;
  1108. }
  1109. void native_cpu_die(unsigned int cpu)
  1110. {
  1111. /* We don't do anything here: idle task is faking death itself. */
  1112. unsigned int i;
  1113. for (i = 0; i < 10; i++) {
  1114. /* They ack this in play_dead by setting CPU_DEAD */
  1115. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1116. if (system_state == SYSTEM_RUNNING)
  1117. pr_info("CPU %u is now offline\n", cpu);
  1118. if (1 == num_online_cpus())
  1119. alternatives_smp_switch(0);
  1120. return;
  1121. }
  1122. msleep(100);
  1123. }
  1124. pr_err("CPU %u didn't die...\n", cpu);
  1125. }
  1126. void play_dead_common(void)
  1127. {
  1128. idle_task_exit();
  1129. reset_lazy_tlbstate();
  1130. irq_ctx_exit(raw_smp_processor_id());
  1131. c1e_remove_cpu(raw_smp_processor_id());
  1132. mb();
  1133. /* Ack it */
  1134. __get_cpu_var(cpu_state) = CPU_DEAD;
  1135. /*
  1136. * With physical CPU hotplug, we should halt the cpu
  1137. */
  1138. local_irq_disable();
  1139. }
  1140. void native_play_dead(void)
  1141. {
  1142. play_dead_common();
  1143. tboot_shutdown(TB_SHUTDOWN_WFS);
  1144. wbinvd_halt();
  1145. }
  1146. #else /* ... !CONFIG_HOTPLUG_CPU */
  1147. int native_cpu_disable(void)
  1148. {
  1149. return -ENOSYS;
  1150. }
  1151. void native_cpu_die(unsigned int cpu)
  1152. {
  1153. /* We said "no" in __cpu_disable */
  1154. BUG();
  1155. }
  1156. void native_play_dead(void)
  1157. {
  1158. BUG();
  1159. }
  1160. #endif