x2apic_uv_x.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/cpu.h>
  21. #include <linux/init.h>
  22. #include <linux/io.h>
  23. #include <asm/uv/uv_mmrs.h>
  24. #include <asm/uv/uv_hub.h>
  25. #include <asm/current.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/uv/bios.h>
  28. #include <asm/uv/uv.h>
  29. #include <asm/apic.h>
  30. #include <asm/ipi.h>
  31. #include <asm/smp.h>
  32. #include <asm/x86_init.h>
  33. DEFINE_PER_CPU(int, x2apic_extra_bits);
  34. static enum uv_system_type uv_system_type;
  35. static u64 gru_start_paddr, gru_end_paddr;
  36. int uv_min_hub_revision_id;
  37. EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
  38. static inline bool is_GRU_range(u64 start, u64 end)
  39. {
  40. return start >= gru_start_paddr && end <= gru_end_paddr;
  41. }
  42. static bool uv_is_untracked_pat_range(u64 start, u64 end)
  43. {
  44. return is_ISA_range(start, end) || is_GRU_range(start, end);
  45. }
  46. static int early_get_nodeid(void)
  47. {
  48. union uvh_node_id_u node_id;
  49. unsigned long *mmr;
  50. mmr = early_ioremap(UV_LOCAL_MMR_BASE | UVH_NODE_ID, sizeof(*mmr));
  51. node_id.v = *mmr;
  52. early_iounmap(mmr, sizeof(*mmr));
  53. /* Currently, all blades have same revision number */
  54. uv_min_hub_revision_id = node_id.s.revision;
  55. return node_id.s.node_id;
  56. }
  57. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  58. {
  59. int nodeid;
  60. if (!strcmp(oem_id, "SGI")) {
  61. nodeid = early_get_nodeid();
  62. x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
  63. if (!strcmp(oem_table_id, "UVL"))
  64. uv_system_type = UV_LEGACY_APIC;
  65. else if (!strcmp(oem_table_id, "UVX"))
  66. uv_system_type = UV_X2APIC;
  67. else if (!strcmp(oem_table_id, "UVH")) {
  68. __get_cpu_var(x2apic_extra_bits) =
  69. nodeid << (UV_APIC_PNODE_SHIFT - 1);
  70. uv_system_type = UV_NON_UNIQUE_APIC;
  71. return 1;
  72. }
  73. }
  74. return 0;
  75. }
  76. enum uv_system_type get_uv_system_type(void)
  77. {
  78. return uv_system_type;
  79. }
  80. int is_uv_system(void)
  81. {
  82. return uv_system_type != UV_NONE;
  83. }
  84. EXPORT_SYMBOL_GPL(is_uv_system);
  85. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  86. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  87. struct uv_blade_info *uv_blade_info;
  88. EXPORT_SYMBOL_GPL(uv_blade_info);
  89. short *uv_node_to_blade;
  90. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  91. short *uv_cpu_to_blade;
  92. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  93. short uv_possible_blades;
  94. EXPORT_SYMBOL_GPL(uv_possible_blades);
  95. unsigned long sn_rtc_cycles_per_second;
  96. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  97. /* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
  98. static const struct cpumask *uv_target_cpus(void)
  99. {
  100. return cpumask_of(0);
  101. }
  102. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  103. {
  104. cpumask_clear(retmask);
  105. cpumask_set_cpu(cpu, retmask);
  106. }
  107. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  108. {
  109. #ifdef CONFIG_SMP
  110. unsigned long val;
  111. int pnode;
  112. pnode = uv_apicid_to_pnode(phys_apicid);
  113. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  114. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  115. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  116. APIC_DM_INIT;
  117. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  118. mdelay(10);
  119. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  120. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  121. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  122. APIC_DM_STARTUP;
  123. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  124. atomic_set(&init_deasserted, 1);
  125. #endif
  126. return 0;
  127. }
  128. static void uv_send_IPI_one(int cpu, int vector)
  129. {
  130. unsigned long apicid;
  131. int pnode;
  132. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  133. pnode = uv_apicid_to_pnode(apicid);
  134. uv_hub_send_ipi(pnode, apicid, vector);
  135. }
  136. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  137. {
  138. unsigned int cpu;
  139. for_each_cpu(cpu, mask)
  140. uv_send_IPI_one(cpu, vector);
  141. }
  142. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  143. {
  144. unsigned int this_cpu = smp_processor_id();
  145. unsigned int cpu;
  146. for_each_cpu(cpu, mask) {
  147. if (cpu != this_cpu)
  148. uv_send_IPI_one(cpu, vector);
  149. }
  150. }
  151. static void uv_send_IPI_allbutself(int vector)
  152. {
  153. unsigned int this_cpu = smp_processor_id();
  154. unsigned int cpu;
  155. for_each_online_cpu(cpu) {
  156. if (cpu != this_cpu)
  157. uv_send_IPI_one(cpu, vector);
  158. }
  159. }
  160. static void uv_send_IPI_all(int vector)
  161. {
  162. uv_send_IPI_mask(cpu_online_mask, vector);
  163. }
  164. static int uv_apic_id_registered(void)
  165. {
  166. return 1;
  167. }
  168. static void uv_init_apic_ldr(void)
  169. {
  170. }
  171. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  172. {
  173. /*
  174. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  175. * May as well be the first.
  176. */
  177. int cpu = cpumask_first(cpumask);
  178. if ((unsigned)cpu < nr_cpu_ids)
  179. return per_cpu(x86_cpu_to_apicid, cpu);
  180. else
  181. return BAD_APICID;
  182. }
  183. static unsigned int
  184. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  185. const struct cpumask *andmask)
  186. {
  187. int cpu;
  188. /*
  189. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  190. * May as well be the first.
  191. */
  192. for_each_cpu_and(cpu, cpumask, andmask) {
  193. if (cpumask_test_cpu(cpu, cpu_online_mask))
  194. break;
  195. }
  196. return per_cpu(x86_cpu_to_apicid, cpu);
  197. }
  198. static unsigned int x2apic_get_apic_id(unsigned long x)
  199. {
  200. unsigned int id;
  201. WARN_ON(preemptible() && num_online_cpus() > 1);
  202. id = x | __get_cpu_var(x2apic_extra_bits);
  203. return id;
  204. }
  205. static unsigned long set_apic_id(unsigned int id)
  206. {
  207. unsigned long x;
  208. /* maskout x2apic_extra_bits ? */
  209. x = id;
  210. return x;
  211. }
  212. static unsigned int uv_read_apic_id(void)
  213. {
  214. return x2apic_get_apic_id(apic_read(APIC_ID));
  215. }
  216. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  217. {
  218. return uv_read_apic_id() >> index_msb;
  219. }
  220. static void uv_send_IPI_self(int vector)
  221. {
  222. apic_write(APIC_SELF_IPI, vector);
  223. }
  224. struct apic __refdata apic_x2apic_uv_x = {
  225. .name = "UV large system",
  226. .probe = NULL,
  227. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  228. .apic_id_registered = uv_apic_id_registered,
  229. .irq_delivery_mode = dest_Fixed,
  230. .irq_dest_mode = 0, /* physical */
  231. .target_cpus = uv_target_cpus,
  232. .disable_esr = 0,
  233. .dest_logical = APIC_DEST_LOGICAL,
  234. .check_apicid_used = NULL,
  235. .check_apicid_present = NULL,
  236. .vector_allocation_domain = uv_vector_allocation_domain,
  237. .init_apic_ldr = uv_init_apic_ldr,
  238. .ioapic_phys_id_map = NULL,
  239. .setup_apic_routing = NULL,
  240. .multi_timer_check = NULL,
  241. .apicid_to_node = NULL,
  242. .cpu_to_logical_apicid = NULL,
  243. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  244. .apicid_to_cpu_present = NULL,
  245. .setup_portio_remap = NULL,
  246. .check_phys_apicid_present = default_check_phys_apicid_present,
  247. .enable_apic_mode = NULL,
  248. .phys_pkg_id = uv_phys_pkg_id,
  249. .mps_oem_check = NULL,
  250. .get_apic_id = x2apic_get_apic_id,
  251. .set_apic_id = set_apic_id,
  252. .apic_id_mask = 0xFFFFFFFFu,
  253. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  254. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  255. .send_IPI_mask = uv_send_IPI_mask,
  256. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  257. .send_IPI_allbutself = uv_send_IPI_allbutself,
  258. .send_IPI_all = uv_send_IPI_all,
  259. .send_IPI_self = uv_send_IPI_self,
  260. .wakeup_secondary_cpu = uv_wakeup_secondary,
  261. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  262. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  263. .wait_for_init_deassert = NULL,
  264. .smp_callin_clear_local_apic = NULL,
  265. .inquire_remote_apic = NULL,
  266. .read = native_apic_msr_read,
  267. .write = native_apic_msr_write,
  268. .icr_read = native_x2apic_icr_read,
  269. .icr_write = native_x2apic_icr_write,
  270. .wait_icr_idle = native_x2apic_wait_icr_idle,
  271. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  272. };
  273. static __cpuinit void set_x2apic_extra_bits(int pnode)
  274. {
  275. __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
  276. }
  277. /*
  278. * Called on boot cpu.
  279. */
  280. static __init int boot_pnode_to_blade(int pnode)
  281. {
  282. int blade;
  283. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  284. if (pnode == uv_blade_info[blade].pnode)
  285. return blade;
  286. BUG();
  287. }
  288. struct redir_addr {
  289. unsigned long redirect;
  290. unsigned long alias;
  291. };
  292. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  293. static __initdata struct redir_addr redir_addrs[] = {
  294. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
  295. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
  296. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
  297. };
  298. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  299. {
  300. union uvh_si_alias0_overlay_config_u alias;
  301. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  302. int i;
  303. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  304. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  305. if (alias.s.enable && alias.s.base == 0) {
  306. *size = (1UL << alias.s.m_alias);
  307. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  308. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  309. return;
  310. }
  311. }
  312. *base = *size = 0;
  313. }
  314. enum map_type {map_wb, map_uc};
  315. static __init void map_high(char *id, unsigned long base, int pshift,
  316. int bshift, int max_pnode, enum map_type map_type)
  317. {
  318. unsigned long bytes, paddr;
  319. paddr = base << pshift;
  320. bytes = (1UL << bshift) * (max_pnode + 1);
  321. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  322. paddr + bytes);
  323. if (map_type == map_uc)
  324. init_extra_mapping_uc(paddr, bytes);
  325. else
  326. init_extra_mapping_wb(paddr, bytes);
  327. }
  328. static __init void map_gru_high(int max_pnode)
  329. {
  330. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  331. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  332. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  333. if (gru.s.enable) {
  334. map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
  335. gru_start_paddr = ((u64)gru.s.base << shift);
  336. gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
  337. }
  338. }
  339. static __init void map_mmr_high(int max_pnode)
  340. {
  341. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  342. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  343. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  344. if (mmr.s.enable)
  345. map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
  346. }
  347. static __init void map_mmioh_high(int max_pnode)
  348. {
  349. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  350. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  351. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  352. if (mmioh.s.enable)
  353. map_high("MMIOH", mmioh.s.base, shift, mmioh.s.m_io,
  354. max_pnode, map_uc);
  355. }
  356. static __init void map_low_mmrs(void)
  357. {
  358. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  359. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  360. }
  361. static __init void uv_rtc_init(void)
  362. {
  363. long status;
  364. u64 ticks_per_sec;
  365. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  366. &ticks_per_sec);
  367. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  368. printk(KERN_WARNING
  369. "unable to determine platform RTC clock frequency, "
  370. "guessing.\n");
  371. /* BIOS gives wrong value for clock freq. so guess */
  372. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  373. } else
  374. sn_rtc_cycles_per_second = ticks_per_sec;
  375. }
  376. /*
  377. * percpu heartbeat timer
  378. */
  379. static void uv_heartbeat(unsigned long ignored)
  380. {
  381. struct timer_list *timer = &uv_hub_info->scir.timer;
  382. unsigned char bits = uv_hub_info->scir.state;
  383. /* flip heartbeat bit */
  384. bits ^= SCIR_CPU_HEARTBEAT;
  385. /* is this cpu idle? */
  386. if (idle_cpu(raw_smp_processor_id()))
  387. bits &= ~SCIR_CPU_ACTIVITY;
  388. else
  389. bits |= SCIR_CPU_ACTIVITY;
  390. /* update system controller interface reg */
  391. uv_set_scir_bits(bits);
  392. /* enable next timer period */
  393. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  394. }
  395. static void __cpuinit uv_heartbeat_enable(int cpu)
  396. {
  397. if (!uv_cpu_hub_info(cpu)->scir.enabled) {
  398. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  399. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  400. setup_timer(timer, uv_heartbeat, cpu);
  401. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  402. add_timer_on(timer, cpu);
  403. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  404. }
  405. /* check boot cpu */
  406. if (!uv_cpu_hub_info(0)->scir.enabled)
  407. uv_heartbeat_enable(0);
  408. }
  409. #ifdef CONFIG_HOTPLUG_CPU
  410. static void __cpuinit uv_heartbeat_disable(int cpu)
  411. {
  412. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  413. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  414. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  415. }
  416. uv_set_cpu_scir_bits(cpu, 0xff);
  417. }
  418. /*
  419. * cpu hotplug notifier
  420. */
  421. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  422. unsigned long action, void *hcpu)
  423. {
  424. long cpu = (long)hcpu;
  425. switch (action) {
  426. case CPU_ONLINE:
  427. uv_heartbeat_enable(cpu);
  428. break;
  429. case CPU_DOWN_PREPARE:
  430. uv_heartbeat_disable(cpu);
  431. break;
  432. default:
  433. break;
  434. }
  435. return NOTIFY_OK;
  436. }
  437. static __init void uv_scir_register_cpu_notifier(void)
  438. {
  439. hotcpu_notifier(uv_scir_cpu_notify, 0);
  440. }
  441. #else /* !CONFIG_HOTPLUG_CPU */
  442. static __init void uv_scir_register_cpu_notifier(void)
  443. {
  444. }
  445. static __init int uv_init_heartbeat(void)
  446. {
  447. int cpu;
  448. if (is_uv_system())
  449. for_each_online_cpu(cpu)
  450. uv_heartbeat_enable(cpu);
  451. return 0;
  452. }
  453. late_initcall(uv_init_heartbeat);
  454. #endif /* !CONFIG_HOTPLUG_CPU */
  455. /*
  456. * Called on each cpu to initialize the per_cpu UV data area.
  457. * FIXME: hotplug not supported yet
  458. */
  459. void __cpuinit uv_cpu_init(void)
  460. {
  461. /* CPU 0 initilization will be done via uv_system_init. */
  462. if (!uv_blade_info)
  463. return;
  464. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  465. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  466. set_x2apic_extra_bits(uv_hub_info->pnode);
  467. }
  468. void __init uv_system_init(void)
  469. {
  470. union uvh_si_addr_map_config_u m_n_config;
  471. union uvh_node_id_u node_id;
  472. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  473. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
  474. int gnode_extra, max_pnode = 0;
  475. unsigned long mmr_base, present, paddr;
  476. unsigned short pnode_mask;
  477. map_low_mmrs();
  478. m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
  479. m_val = m_n_config.s.m_skt;
  480. n_val = m_n_config.s.n_skt;
  481. mmr_base =
  482. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  483. ~UV_MMR_ENABLE;
  484. pnode_mask = (1 << n_val) - 1;
  485. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  486. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  487. gnode_upper = ((unsigned long)gnode_extra << m_val);
  488. printk(KERN_DEBUG "UV: N %d, M %d, gnode_upper 0x%lx, gnode_extra 0x%x\n",
  489. n_val, m_val, gnode_upper, gnode_extra);
  490. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  491. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  492. uv_possible_blades +=
  493. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  494. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  495. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  496. uv_blade_info = kmalloc(bytes, GFP_KERNEL);
  497. BUG_ON(!uv_blade_info);
  498. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  499. uv_blade_info[blade].memory_nid = -1;
  500. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  501. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  502. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  503. BUG_ON(!uv_node_to_blade);
  504. memset(uv_node_to_blade, 255, bytes);
  505. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  506. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  507. BUG_ON(!uv_cpu_to_blade);
  508. memset(uv_cpu_to_blade, 255, bytes);
  509. blade = 0;
  510. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  511. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  512. for (j = 0; j < 64; j++) {
  513. if (!test_bit(j, &present))
  514. continue;
  515. uv_blade_info[blade].pnode = (i * 64 + j);
  516. uv_blade_info[blade].nr_possible_cpus = 0;
  517. uv_blade_info[blade].nr_online_cpus = 0;
  518. blade++;
  519. }
  520. }
  521. uv_bios_init();
  522. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id,
  523. &sn_coherency_id, &sn_region_size);
  524. uv_rtc_init();
  525. for_each_present_cpu(cpu) {
  526. int apicid = per_cpu(x86_cpu_to_apicid, cpu);
  527. nid = cpu_to_node(cpu);
  528. pnode = uv_apicid_to_pnode(apicid);
  529. blade = boot_pnode_to_blade(pnode);
  530. lcpu = uv_blade_info[blade].nr_possible_cpus;
  531. uv_blade_info[blade].nr_possible_cpus++;
  532. /* Any node on the blade, else will contain -1. */
  533. uv_blade_info[blade].memory_nid = nid;
  534. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  535. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  536. uv_cpu_hub_info(cpu)->m_val = m_val;
  537. uv_cpu_hub_info(cpu)->n_val = n_val;
  538. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  539. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  540. uv_cpu_hub_info(cpu)->pnode = pnode;
  541. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  542. uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
  543. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  544. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  545. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  546. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  547. uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
  548. uv_node_to_blade[nid] = blade;
  549. uv_cpu_to_blade[cpu] = blade;
  550. max_pnode = max(pnode, max_pnode);
  551. printk(KERN_DEBUG "UV: cpu %d, apicid 0x%x, pnode %d, nid %d, lcpu %d, blade %d\n",
  552. cpu, apicid, pnode, nid, lcpu, blade);
  553. }
  554. /* Add blade/pnode info for nodes without cpus */
  555. for_each_online_node(nid) {
  556. if (uv_node_to_blade[nid] >= 0)
  557. continue;
  558. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  559. paddr = uv_soc_phys_ram_to_gpa(paddr);
  560. pnode = (paddr >> m_val) & pnode_mask;
  561. blade = boot_pnode_to_blade(pnode);
  562. uv_node_to_blade[nid] = blade;
  563. max_pnode = max(pnode, max_pnode);
  564. }
  565. map_gru_high(max_pnode);
  566. map_mmr_high(max_pnode);
  567. map_mmioh_high(max_pnode);
  568. uv_cpu_init();
  569. uv_scir_register_cpu_notifier();
  570. proc_mkdir("sgi_uv", NULL);
  571. }