Kconfig 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252
  1. #
  2. # For a description of the syntax of this configuration file,
  3. # see Documentation/kbuild/kconfig-language.txt.
  4. #
  5. mainmenu "Blackfin Kernel Configuration"
  6. config MMU
  7. def_bool n
  8. config FPU
  9. def_bool n
  10. config RWSEM_GENERIC_SPINLOCK
  11. def_bool y
  12. config RWSEM_XCHGADD_ALGORITHM
  13. def_bool n
  14. config BLACKFIN
  15. def_bool y
  16. select HAVE_IDE
  17. select HAVE_KERNEL_GZIP
  18. select HAVE_KERNEL_BZIP2
  19. select HAVE_KERNEL_LZMA
  20. select HAVE_OPROFILE
  21. select ARCH_WANT_OPTIONAL_GPIOLIB
  22. config GENERIC_BUG
  23. def_bool y
  24. depends on BUG
  25. config ZONE_DMA
  26. def_bool y
  27. config GENERIC_FIND_NEXT_BIT
  28. def_bool y
  29. config GENERIC_HWEIGHT
  30. def_bool y
  31. config GENERIC_HARDIRQS
  32. def_bool y
  33. config GENERIC_IRQ_PROBE
  34. def_bool y
  35. config GENERIC_GPIO
  36. def_bool y
  37. config FORCE_MAX_ZONEORDER
  38. int
  39. default "14"
  40. config GENERIC_CALIBRATE_DELAY
  41. def_bool y
  42. config STACKTRACE_SUPPORT
  43. def_bool y
  44. config TRACE_IRQFLAGS_SUPPORT
  45. def_bool y
  46. source "init/Kconfig"
  47. source "kernel/Kconfig.preempt"
  48. source "kernel/Kconfig.freezer"
  49. menu "Blackfin Processor Options"
  50. comment "Processor and Board Settings"
  51. choice
  52. prompt "CPU"
  53. default BF533
  54. config BF512
  55. bool "BF512"
  56. help
  57. BF512 Processor Support.
  58. config BF514
  59. bool "BF514"
  60. help
  61. BF514 Processor Support.
  62. config BF516
  63. bool "BF516"
  64. help
  65. BF516 Processor Support.
  66. config BF518
  67. bool "BF518"
  68. help
  69. BF518 Processor Support.
  70. config BF522
  71. bool "BF522"
  72. help
  73. BF522 Processor Support.
  74. config BF523
  75. bool "BF523"
  76. help
  77. BF523 Processor Support.
  78. config BF524
  79. bool "BF524"
  80. help
  81. BF524 Processor Support.
  82. config BF525
  83. bool "BF525"
  84. help
  85. BF525 Processor Support.
  86. config BF526
  87. bool "BF526"
  88. help
  89. BF526 Processor Support.
  90. config BF527
  91. bool "BF527"
  92. help
  93. BF527 Processor Support.
  94. config BF531
  95. bool "BF531"
  96. help
  97. BF531 Processor Support.
  98. config BF532
  99. bool "BF532"
  100. help
  101. BF532 Processor Support.
  102. config BF533
  103. bool "BF533"
  104. help
  105. BF533 Processor Support.
  106. config BF534
  107. bool "BF534"
  108. help
  109. BF534 Processor Support.
  110. config BF536
  111. bool "BF536"
  112. help
  113. BF536 Processor Support.
  114. config BF537
  115. bool "BF537"
  116. help
  117. BF537 Processor Support.
  118. config BF538
  119. bool "BF538"
  120. help
  121. BF538 Processor Support.
  122. config BF539
  123. bool "BF539"
  124. help
  125. BF539 Processor Support.
  126. config BF542
  127. bool "BF542"
  128. help
  129. BF542 Processor Support.
  130. config BF542M
  131. bool "BF542m"
  132. help
  133. BF542 Processor Support.
  134. config BF544
  135. bool "BF544"
  136. help
  137. BF544 Processor Support.
  138. config BF544M
  139. bool "BF544m"
  140. help
  141. BF544 Processor Support.
  142. config BF547
  143. bool "BF547"
  144. help
  145. BF547 Processor Support.
  146. config BF547M
  147. bool "BF547m"
  148. help
  149. BF547 Processor Support.
  150. config BF548
  151. bool "BF548"
  152. help
  153. BF548 Processor Support.
  154. config BF548M
  155. bool "BF548m"
  156. help
  157. BF548 Processor Support.
  158. config BF549
  159. bool "BF549"
  160. help
  161. BF549 Processor Support.
  162. config BF549M
  163. bool "BF549m"
  164. help
  165. BF549 Processor Support.
  166. config BF561
  167. bool "BF561"
  168. help
  169. BF561 Processor Support.
  170. endchoice
  171. config SMP
  172. depends on BF561
  173. select GENERIC_TIME
  174. bool "Symmetric multi-processing support"
  175. ---help---
  176. This enables support for systems with more than one CPU,
  177. like the dual core BF561. If you have a system with only one
  178. CPU, say N. If you have a system with more than one CPU, say Y.
  179. If you don't know what to do here, say N.
  180. config NR_CPUS
  181. int
  182. depends on SMP
  183. default 2 if BF561
  184. config IRQ_PER_CPU
  185. bool
  186. depends on SMP
  187. default y
  188. config BF_REV_MIN
  189. int
  190. default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
  191. default 2 if (BF537 || BF536 || BF534)
  192. default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
  193. default 4 if (BF538 || BF539)
  194. config BF_REV_MAX
  195. int
  196. default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
  197. default 3 if (BF537 || BF536 || BF534 || BF54xM)
  198. default 5 if (BF561 || BF538 || BF539)
  199. default 6 if (BF533 || BF532 || BF531)
  200. choice
  201. prompt "Silicon Rev"
  202. default BF_REV_0_0 if (BF51x || BF52x)
  203. default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
  204. default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
  205. config BF_REV_0_0
  206. bool "0.0"
  207. depends on (BF51x || BF52x || (BF54x && !BF54xM))
  208. config BF_REV_0_1
  209. bool "0.1"
  210. depends on (BF52x || (BF54x && !BF54xM))
  211. config BF_REV_0_2
  212. bool "0.2"
  213. depends on (BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
  214. config BF_REV_0_3
  215. bool "0.3"
  216. depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
  217. config BF_REV_0_4
  218. bool "0.4"
  219. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  220. config BF_REV_0_5
  221. bool "0.5"
  222. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  223. config BF_REV_0_6
  224. bool "0.6"
  225. depends on (BF533 || BF532 || BF531)
  226. config BF_REV_ANY
  227. bool "any"
  228. config BF_REV_NONE
  229. bool "none"
  230. endchoice
  231. config BF51x
  232. bool
  233. depends on (BF512 || BF514 || BF516 || BF518)
  234. default y
  235. config BF52x
  236. bool
  237. depends on (BF522 || BF523 || BF524 || BF525 || BF526 || BF527)
  238. default y
  239. config BF53x
  240. bool
  241. depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
  242. default y
  243. config BF54xM
  244. bool
  245. depends on (BF542M || BF544M || BF547M || BF548M || BF549M)
  246. default y
  247. config BF54x
  248. bool
  249. depends on (BF542 || BF544 || BF547 || BF548 || BF549 || BF54xM)
  250. default y
  251. config MEM_GENERIC_BOARD
  252. bool
  253. depends on GENERIC_BOARD
  254. default y
  255. config MEM_MT48LC64M4A2FB_7E
  256. bool
  257. depends on (BFIN533_STAMP)
  258. default y
  259. config MEM_MT48LC16M16A2TG_75
  260. bool
  261. depends on (BFIN533_EZKIT || BFIN561_EZKIT \
  262. || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM \
  263. || H8606_HVSISTEMAS || BFIN527_BLUETECHNIX_CM)
  264. default y
  265. config MEM_MT48LC32M8A2_75
  266. bool
  267. depends on (BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
  268. default y
  269. config MEM_MT48LC8M32B2B5_7
  270. bool
  271. depends on (BFIN561_BLUETECHNIX_CM)
  272. default y
  273. config MEM_MT48LC32M16A2TG_75
  274. bool
  275. depends on (BFIN527_EZKIT || BFIN532_IP0X || BLACKSTAMP || BFIN526_EZBRD)
  276. default y
  277. config MEM_MT48LC32M8A2_75
  278. bool
  279. depends on (BFIN518F_EZBRD)
  280. default y
  281. source "arch/blackfin/mach-bf518/Kconfig"
  282. source "arch/blackfin/mach-bf527/Kconfig"
  283. source "arch/blackfin/mach-bf533/Kconfig"
  284. source "arch/blackfin/mach-bf561/Kconfig"
  285. source "arch/blackfin/mach-bf537/Kconfig"
  286. source "arch/blackfin/mach-bf538/Kconfig"
  287. source "arch/blackfin/mach-bf548/Kconfig"
  288. menu "Board customizations"
  289. config CMDLINE_BOOL
  290. bool "Default bootloader kernel arguments"
  291. config CMDLINE
  292. string "Initial kernel command string"
  293. depends on CMDLINE_BOOL
  294. default "console=ttyBF0,57600"
  295. help
  296. If you don't have a boot loader capable of passing a command line string
  297. to the kernel, you may specify one here. As a minimum, you should specify
  298. the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
  299. config BOOT_LOAD
  300. hex "Kernel load address for booting"
  301. default "0x1000"
  302. range 0x1000 0x20000000
  303. help
  304. This option allows you to set the load address of the kernel.
  305. This can be useful if you are on a board which has a small amount
  306. of memory or you wish to reserve some memory at the beginning of
  307. the address space.
  308. Note that you need to keep this value above 4k (0x1000) as this
  309. memory region is used to capture NULL pointer references as well
  310. as some core kernel functions.
  311. config ROM_BASE
  312. hex "Kernel ROM Base"
  313. depends on ROMKERNEL
  314. default "0x20040000"
  315. range 0x20000000 0x20400000 if !(BF54x || BF561)
  316. range 0x20000000 0x30000000 if (BF54x || BF561)
  317. help
  318. comment "Clock/PLL Setup"
  319. config CLKIN_HZ
  320. int "Frequency of the crystal on the board in Hz"
  321. default "11059200" if BFIN533_STAMP
  322. default "27000000" if BFIN533_EZKIT
  323. default "25000000" if (BFIN537_STAMP || BFIN527_EZKIT || H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN538_EZKIT || BFIN518F-EZBRD)
  324. default "30000000" if BFIN561_EZKIT
  325. default "24576000" if PNAV10
  326. default "10000000" if BFIN532_IP0X
  327. help
  328. The frequency of CLKIN crystal oscillator on the board in Hz.
  329. Warning: This value should match the crystal on the board. Otherwise,
  330. peripherals won't work properly.
  331. config BFIN_KERNEL_CLOCK
  332. bool "Re-program Clocks while Kernel boots?"
  333. default n
  334. help
  335. This option decides if kernel clocks are re-programed from the
  336. bootloader settings. If the clocks are not set, the SDRAM settings
  337. are also not changed, and the Bootloader does 100% of the hardware
  338. configuration.
  339. config PLL_BYPASS
  340. bool "Bypass PLL"
  341. depends on BFIN_KERNEL_CLOCK
  342. default n
  343. config CLKIN_HALF
  344. bool "Half Clock In"
  345. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  346. default n
  347. help
  348. If this is set the clock will be divided by 2, before it goes to the PLL.
  349. config VCO_MULT
  350. int "VCO Multiplier"
  351. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  352. range 1 64
  353. default "22" if BFIN533_EZKIT
  354. default "45" if BFIN533_STAMP
  355. default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
  356. default "22" if BFIN533_BLUETECHNIX_CM
  357. default "20" if (BFIN537_BLUETECHNIX_CM || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
  358. default "20" if BFIN561_EZKIT
  359. default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
  360. help
  361. This controls the frequency of the on-chip PLL. This can be between 1 and 64.
  362. PLL Frequency = (Crystal Frequency) * (this setting)
  363. choice
  364. prompt "Core Clock Divider"
  365. depends on BFIN_KERNEL_CLOCK
  366. default CCLK_DIV_1
  367. help
  368. This sets the frequency of the core. It can be 1, 2, 4 or 8
  369. Core Frequency = (PLL frequency) / (this setting)
  370. config CCLK_DIV_1
  371. bool "1"
  372. config CCLK_DIV_2
  373. bool "2"
  374. config CCLK_DIV_4
  375. bool "4"
  376. config CCLK_DIV_8
  377. bool "8"
  378. endchoice
  379. config SCLK_DIV
  380. int "System Clock Divider"
  381. depends on BFIN_KERNEL_CLOCK
  382. range 1 15
  383. default 5
  384. help
  385. This sets the frequency of the system clock (including SDRAM or DDR).
  386. This can be between 1 and 15
  387. System Clock = (PLL frequency) / (this setting)
  388. choice
  389. prompt "DDR SDRAM Chip Type"
  390. depends on BFIN_KERNEL_CLOCK
  391. depends on BF54x
  392. default MEM_MT46V32M16_5B
  393. config MEM_MT46V32M16_6T
  394. bool "MT46V32M16_6T"
  395. config MEM_MT46V32M16_5B
  396. bool "MT46V32M16_5B"
  397. endchoice
  398. choice
  399. prompt "DDR/SDRAM Timing"
  400. depends on BFIN_KERNEL_CLOCK
  401. default BFIN_KERNEL_CLOCK_MEMINIT_CALC
  402. help
  403. This option allows you to specify Blackfin SDRAM/DDR Timing parameters
  404. The calculated SDRAM timing parameters may not be 100%
  405. accurate - This option is therefore marked experimental.
  406. config BFIN_KERNEL_CLOCK_MEMINIT_CALC
  407. bool "Calculate Timings (EXPERIMENTAL)"
  408. depends on EXPERIMENTAL
  409. config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  410. bool "Provide accurate Timings based on target SCLK"
  411. help
  412. Please consult the Blackfin Hardware Reference Manuals as well
  413. as the memory device datasheet.
  414. http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
  415. endchoice
  416. menu "Memory Init Control"
  417. depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  418. config MEM_DDRCTL0
  419. depends on BF54x
  420. hex "DDRCTL0"
  421. default 0x0
  422. config MEM_DDRCTL1
  423. depends on BF54x
  424. hex "DDRCTL1"
  425. default 0x0
  426. config MEM_DDRCTL2
  427. depends on BF54x
  428. hex "DDRCTL2"
  429. default 0x0
  430. config MEM_EBIU_DDRQUE
  431. depends on BF54x
  432. hex "DDRQUE"
  433. default 0x0
  434. config MEM_SDRRC
  435. depends on !BF54x
  436. hex "SDRRC"
  437. default 0x0
  438. config MEM_SDGCTL
  439. depends on !BF54x
  440. hex "SDGCTL"
  441. default 0x0
  442. endmenu
  443. #
  444. # Max & Min Speeds for various Chips
  445. #
  446. config MAX_VCO_HZ
  447. int
  448. default 400000000 if BF512
  449. default 400000000 if BF514
  450. default 400000000 if BF516
  451. default 400000000 if BF518
  452. default 600000000 if BF522
  453. default 400000000 if BF523
  454. default 400000000 if BF524
  455. default 600000000 if BF525
  456. default 400000000 if BF526
  457. default 600000000 if BF527
  458. default 400000000 if BF531
  459. default 400000000 if BF532
  460. default 750000000 if BF533
  461. default 500000000 if BF534
  462. default 400000000 if BF536
  463. default 600000000 if BF537
  464. default 533333333 if BF538
  465. default 533333333 if BF539
  466. default 600000000 if BF542
  467. default 533333333 if BF544
  468. default 600000000 if BF547
  469. default 600000000 if BF548
  470. default 533333333 if BF549
  471. default 600000000 if BF561
  472. config MIN_VCO_HZ
  473. int
  474. default 50000000
  475. config MAX_SCLK_HZ
  476. int
  477. default 133333333
  478. config MIN_SCLK_HZ
  479. int
  480. default 27000000
  481. comment "Kernel Timer/Scheduler"
  482. source kernel/Kconfig.hz
  483. config GENERIC_TIME
  484. bool "Generic time"
  485. default y
  486. config GENERIC_CLOCKEVENTS
  487. bool "Generic clock events"
  488. depends on GENERIC_TIME
  489. default y
  490. choice
  491. prompt "Kernel Tick Source"
  492. depends on GENERIC_CLOCKEVENTS
  493. default TICKSOURCE_CORETMR
  494. config TICKSOURCE_GPTMR0
  495. bool "Gptimer0 (SCLK domain)"
  496. select BFIN_GPTIMERS
  497. depends on !IPIPE
  498. config TICKSOURCE_CORETMR
  499. bool "Core timer (CCLK domain)"
  500. endchoice
  501. config CYCLES_CLOCKSOURCE
  502. bool "Use 'CYCLES' as a clocksource"
  503. depends on GENERIC_CLOCKEVENTS
  504. depends on !BFIN_SCRATCH_REG_CYCLES
  505. depends on !SMP
  506. help
  507. If you say Y here, you will enable support for using the 'cycles'
  508. registers as a clock source. Doing so means you will be unable to
  509. safely write to the 'cycles' register during runtime. You will
  510. still be able to read it (such as for performance monitoring), but
  511. writing the registers will most likely crash the kernel.
  512. config GPTMR0_CLOCKSOURCE
  513. bool "Use GPTimer0 as a clocksource (higher rating)"
  514. depends on GENERIC_CLOCKEVENTS
  515. depends on !TICKSOURCE_GPTMR0
  516. source kernel/time/Kconfig
  517. comment "Misc"
  518. choice
  519. prompt "Blackfin Exception Scratch Register"
  520. default BFIN_SCRATCH_REG_RETN
  521. help
  522. Select the resource to reserve for the Exception handler:
  523. - RETN: Non-Maskable Interrupt (NMI)
  524. - RETE: Exception Return (JTAG/ICE)
  525. - CYCLES: Performance counter
  526. If you are unsure, please select "RETN".
  527. config BFIN_SCRATCH_REG_RETN
  528. bool "RETN"
  529. help
  530. Use the RETN register in the Blackfin exception handler
  531. as a stack scratch register. This means you cannot
  532. safely use NMI on the Blackfin while running Linux, but
  533. you can debug the system with a JTAG ICE and use the
  534. CYCLES performance registers.
  535. If you are unsure, please select "RETN".
  536. config BFIN_SCRATCH_REG_RETE
  537. bool "RETE"
  538. help
  539. Use the RETE register in the Blackfin exception handler
  540. as a stack scratch register. This means you cannot
  541. safely use a JTAG ICE while debugging a Blackfin board,
  542. but you can safely use the CYCLES performance registers
  543. and the NMI.
  544. If you are unsure, please select "RETN".
  545. config BFIN_SCRATCH_REG_CYCLES
  546. bool "CYCLES"
  547. help
  548. Use the CYCLES register in the Blackfin exception handler
  549. as a stack scratch register. This means you cannot
  550. safely use the CYCLES performance registers on a Blackfin
  551. board at anytime, but you can debug the system with a JTAG
  552. ICE and use the NMI.
  553. If you are unsure, please select "RETN".
  554. endchoice
  555. endmenu
  556. menu "Blackfin Kernel Optimizations"
  557. depends on !SMP
  558. comment "Memory Optimizations"
  559. config I_ENTRY_L1
  560. bool "Locate interrupt entry code in L1 Memory"
  561. default y
  562. help
  563. If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
  564. into L1 instruction memory. (less latency)
  565. config EXCPT_IRQ_SYSC_L1
  566. bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
  567. default y
  568. help
  569. If enabled, the entire ASM lowlevel exception and interrupt entry code
  570. (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
  571. (less latency)
  572. config DO_IRQ_L1
  573. bool "Locate frequently called do_irq dispatcher function in L1 Memory"
  574. default y
  575. help
  576. If enabled, the frequently called do_irq dispatcher function is linked
  577. into L1 instruction memory. (less latency)
  578. config CORE_TIMER_IRQ_L1
  579. bool "Locate frequently called timer_interrupt() function in L1 Memory"
  580. default y
  581. help
  582. If enabled, the frequently called timer_interrupt() function is linked
  583. into L1 instruction memory. (less latency)
  584. config IDLE_L1
  585. bool "Locate frequently idle function in L1 Memory"
  586. default y
  587. help
  588. If enabled, the frequently called idle function is linked
  589. into L1 instruction memory. (less latency)
  590. config SCHEDULE_L1
  591. bool "Locate kernel schedule function in L1 Memory"
  592. default y
  593. help
  594. If enabled, the frequently called kernel schedule is linked
  595. into L1 instruction memory. (less latency)
  596. config ARITHMETIC_OPS_L1
  597. bool "Locate kernel owned arithmetic functions in L1 Memory"
  598. default y
  599. help
  600. If enabled, arithmetic functions are linked
  601. into L1 instruction memory. (less latency)
  602. config ACCESS_OK_L1
  603. bool "Locate access_ok function in L1 Memory"
  604. default y
  605. help
  606. If enabled, the access_ok function is linked
  607. into L1 instruction memory. (less latency)
  608. config MEMSET_L1
  609. bool "Locate memset function in L1 Memory"
  610. default y
  611. help
  612. If enabled, the memset function is linked
  613. into L1 instruction memory. (less latency)
  614. config MEMCPY_L1
  615. bool "Locate memcpy function in L1 Memory"
  616. default y
  617. help
  618. If enabled, the memcpy function is linked
  619. into L1 instruction memory. (less latency)
  620. config SYS_BFIN_SPINLOCK_L1
  621. bool "Locate sys_bfin_spinlock function in L1 Memory"
  622. default y
  623. help
  624. If enabled, sys_bfin_spinlock function is linked
  625. into L1 instruction memory. (less latency)
  626. config IP_CHECKSUM_L1
  627. bool "Locate IP Checksum function in L1 Memory"
  628. default n
  629. help
  630. If enabled, the IP Checksum function is linked
  631. into L1 instruction memory. (less latency)
  632. config CACHELINE_ALIGNED_L1
  633. bool "Locate cacheline_aligned data to L1 Data Memory"
  634. default y if !BF54x
  635. default n if BF54x
  636. depends on !BF531
  637. help
  638. If enabled, cacheline_aligned data is linked
  639. into L1 data memory. (less latency)
  640. config SYSCALL_TAB_L1
  641. bool "Locate Syscall Table L1 Data Memory"
  642. default n
  643. depends on !BF531
  644. help
  645. If enabled, the Syscall LUT is linked
  646. into L1 data memory. (less latency)
  647. config CPLB_SWITCH_TAB_L1
  648. bool "Locate CPLB Switch Tables L1 Data Memory"
  649. default n
  650. depends on !BF531
  651. help
  652. If enabled, the CPLB Switch Tables are linked
  653. into L1 data memory. (less latency)
  654. config APP_STACK_L1
  655. bool "Support locating application stack in L1 Scratch Memory"
  656. default y
  657. help
  658. If enabled the application stack can be located in L1
  659. scratch memory (less latency).
  660. Currently only works with FLAT binaries.
  661. config EXCEPTION_L1_SCRATCH
  662. bool "Locate exception stack in L1 Scratch Memory"
  663. default n
  664. depends on !APP_STACK_L1
  665. help
  666. Whenever an exception occurs, use the L1 Scratch memory for
  667. stack storage. You cannot place the stacks of FLAT binaries
  668. in L1 when using this option.
  669. If you don't use L1 Scratch, then you should say Y here.
  670. comment "Speed Optimizations"
  671. config BFIN_INS_LOWOVERHEAD
  672. bool "ins[bwl] low overhead, higher interrupt latency"
  673. default y
  674. help
  675. Reads on the Blackfin are speculative. In Blackfin terms, this means
  676. they can be interrupted at any time (even after they have been issued
  677. on to the external bus), and re-issued after the interrupt occurs.
  678. For memory - this is not a big deal, since memory does not change if
  679. it sees a read.
  680. If a FIFO is sitting on the end of the read, it will see two reads,
  681. when the core only sees one since the FIFO receives both the read
  682. which is cancelled (and not delivered to the core) and the one which
  683. is re-issued (which is delivered to the core).
  684. To solve this, interrupts are turned off before reads occur to
  685. I/O space. This option controls which the overhead/latency of
  686. controlling interrupts during this time
  687. "n" turns interrupts off every read
  688. (higher overhead, but lower interrupt latency)
  689. "y" turns interrupts off every loop
  690. (low overhead, but longer interrupt latency)
  691. default behavior is to leave this set to on (type "Y"). If you are experiencing
  692. interrupt latency issues, it is safe and OK to turn this off.
  693. endmenu
  694. choice
  695. prompt "Kernel executes from"
  696. help
  697. Choose the memory type that the kernel will be running in.
  698. config RAMKERNEL
  699. bool "RAM"
  700. help
  701. The kernel will be resident in RAM when running.
  702. config ROMKERNEL
  703. bool "ROM"
  704. help
  705. The kernel will be resident in FLASH/ROM when running.
  706. endchoice
  707. source "mm/Kconfig"
  708. config BFIN_GPTIMERS
  709. tristate "Enable Blackfin General Purpose Timers API"
  710. default n
  711. help
  712. Enable support for the General Purpose Timers API. If you
  713. are unsure, say N.
  714. To compile this driver as a module, choose M here: the module
  715. will be called gptimers.ko.
  716. choice
  717. prompt "Uncached DMA region"
  718. default DMA_UNCACHED_1M
  719. config DMA_UNCACHED_4M
  720. bool "Enable 4M DMA region"
  721. config DMA_UNCACHED_2M
  722. bool "Enable 2M DMA region"
  723. config DMA_UNCACHED_1M
  724. bool "Enable 1M DMA region"
  725. config DMA_UNCACHED_NONE
  726. bool "Disable DMA region"
  727. endchoice
  728. comment "Cache Support"
  729. config BFIN_ICACHE
  730. bool "Enable ICACHE"
  731. config BFIN_DCACHE
  732. bool "Enable DCACHE"
  733. config BFIN_DCACHE_BANKA
  734. bool "Enable only 16k BankA DCACHE - BankB is SRAM"
  735. depends on BFIN_DCACHE && !BF531
  736. default n
  737. config BFIN_ICACHE_LOCK
  738. bool "Enable Instruction Cache Locking"
  739. choice
  740. prompt "External memory cache policy"
  741. depends on BFIN_DCACHE
  742. default BFIN_WB if !SMP
  743. default BFIN_WT if SMP
  744. config BFIN_WB
  745. bool "Write back"
  746. depends on !SMP
  747. help
  748. Write Back Policy:
  749. Cached data will be written back to SDRAM only when needed.
  750. This can give a nice increase in performance, but beware of
  751. broken drivers that do not properly invalidate/flush their
  752. cache.
  753. Write Through Policy:
  754. Cached data will always be written back to SDRAM when the
  755. cache is updated. This is a completely safe setting, but
  756. performance is worse than Write Back.
  757. If you are unsure of the options and you want to be safe,
  758. then go with Write Through.
  759. config BFIN_WT
  760. bool "Write through"
  761. help
  762. Write Back Policy:
  763. Cached data will be written back to SDRAM only when needed.
  764. This can give a nice increase in performance, but beware of
  765. broken drivers that do not properly invalidate/flush their
  766. cache.
  767. Write Through Policy:
  768. Cached data will always be written back to SDRAM when the
  769. cache is updated. This is a completely safe setting, but
  770. performance is worse than Write Back.
  771. If you are unsure of the options and you want to be safe,
  772. then go with Write Through.
  773. endchoice
  774. choice
  775. prompt "L2 SRAM cache policy"
  776. depends on (BF54x || BF561)
  777. default BFIN_L2_WT
  778. config BFIN_L2_WB
  779. bool "Write back"
  780. depends on !SMP
  781. config BFIN_L2_WT
  782. bool "Write through"
  783. depends on !SMP
  784. config BFIN_L2_NOT_CACHED
  785. bool "Not cached"
  786. endchoice
  787. config MPU
  788. bool "Enable the memory protection unit (EXPERIMENTAL)"
  789. default n
  790. help
  791. Use the processor's MPU to protect applications from accessing
  792. memory they do not own. This comes at a performance penalty
  793. and is recommended only for debugging.
  794. comment "Asynchronous Memory Configuration"
  795. menu "EBIU_AMGCTL Global Control"
  796. config C_AMCKEN
  797. bool "Enable CLKOUT"
  798. default y
  799. config C_CDPRIO
  800. bool "DMA has priority over core for ext. accesses"
  801. default n
  802. config C_B0PEN
  803. depends on BF561
  804. bool "Bank 0 16 bit packing enable"
  805. default y
  806. config C_B1PEN
  807. depends on BF561
  808. bool "Bank 1 16 bit packing enable"
  809. default y
  810. config C_B2PEN
  811. depends on BF561
  812. bool "Bank 2 16 bit packing enable"
  813. default y
  814. config C_B3PEN
  815. depends on BF561
  816. bool "Bank 3 16 bit packing enable"
  817. default n
  818. choice
  819. prompt "Enable Asynchronous Memory Banks"
  820. default C_AMBEN_ALL
  821. config C_AMBEN
  822. bool "Disable All Banks"
  823. config C_AMBEN_B0
  824. bool "Enable Bank 0"
  825. config C_AMBEN_B0_B1
  826. bool "Enable Bank 0 & 1"
  827. config C_AMBEN_B0_B1_B2
  828. bool "Enable Bank 0 & 1 & 2"
  829. config C_AMBEN_ALL
  830. bool "Enable All Banks"
  831. endchoice
  832. endmenu
  833. menu "EBIU_AMBCTL Control"
  834. config BANK_0
  835. hex "Bank 0 (AMBCTL0.L)"
  836. default 0x7BB0
  837. help
  838. These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
  839. used to control the Asynchronous Memory Bank 0 settings.
  840. config BANK_1
  841. hex "Bank 1 (AMBCTL0.H)"
  842. default 0x7BB0
  843. default 0x5558 if BF54x
  844. help
  845. These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
  846. used to control the Asynchronous Memory Bank 1 settings.
  847. config BANK_2
  848. hex "Bank 2 (AMBCTL1.L)"
  849. default 0x7BB0
  850. help
  851. These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
  852. used to control the Asynchronous Memory Bank 2 settings.
  853. config BANK_3
  854. hex "Bank 3 (AMBCTL1.H)"
  855. default 0x99B3
  856. help
  857. These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
  858. used to control the Asynchronous Memory Bank 3 settings.
  859. endmenu
  860. config EBIU_MBSCTLVAL
  861. hex "EBIU Bank Select Control Register"
  862. depends on BF54x
  863. default 0
  864. config EBIU_MODEVAL
  865. hex "Flash Memory Mode Control Register"
  866. depends on BF54x
  867. default 1
  868. config EBIU_FCTLVAL
  869. hex "Flash Memory Bank Control Register"
  870. depends on BF54x
  871. default 6
  872. endmenu
  873. #############################################################################
  874. menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
  875. config PCI
  876. bool "PCI support"
  877. depends on BROKEN
  878. help
  879. Support for PCI bus.
  880. source "drivers/pci/Kconfig"
  881. config HOTPLUG
  882. bool "Support for hot-pluggable device"
  883. help
  884. Say Y here if you want to plug devices into your computer while
  885. the system is running, and be able to use them quickly. In many
  886. cases, the devices can likewise be unplugged at any time too.
  887. One well known example of this is PCMCIA- or PC-cards, credit-card
  888. size devices such as network cards, modems or hard drives which are
  889. plugged into slots found on all modern laptop computers. Another
  890. example, used on modern desktops as well as laptops, is USB.
  891. Enable HOTPLUG and build a modular kernel. Get agent software
  892. (from <http://linux-hotplug.sourceforge.net/>) and install it.
  893. Then your kernel will automatically call out to a user mode "policy
  894. agent" (/sbin/hotplug) to load modules and set up software needed
  895. to use devices as you hotplug them.
  896. source "drivers/pcmcia/Kconfig"
  897. source "drivers/pci/hotplug/Kconfig"
  898. endmenu
  899. menu "Executable file formats"
  900. source "fs/Kconfig.binfmt"
  901. endmenu
  902. menu "Power management options"
  903. source "kernel/power/Kconfig"
  904. config ARCH_SUSPEND_POSSIBLE
  905. def_bool y
  906. depends on !SMP
  907. choice
  908. prompt "Standby Power Saving Mode"
  909. depends on PM
  910. default PM_BFIN_SLEEP_DEEPER
  911. config PM_BFIN_SLEEP_DEEPER
  912. bool "Sleep Deeper"
  913. help
  914. Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
  915. power dissipation by disabling the clock to the processor core (CCLK).
  916. Furthermore, Standby sets the internal power supply voltage (VDDINT)
  917. to 0.85 V to provide the greatest power savings, while preserving the
  918. processor state.
  919. The PLL and system clock (SCLK) continue to operate at a very low
  920. frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
  921. the SDRAM is put into Self Refresh Mode. Typically an external event
  922. such as GPIO interrupt or RTC activity wakes up the processor.
  923. Various Peripherals such as UART, SPORT, PPI may not function as
  924. normal during Sleep Deeper, due to the reduced SCLK frequency.
  925. When in the sleep mode, system DMA access to L1 memory is not supported.
  926. If unsure, select "Sleep Deeper".
  927. config PM_BFIN_SLEEP
  928. bool "Sleep"
  929. help
  930. Sleep Mode (High Power Savings) - The sleep mode reduces power
  931. dissipation by disabling the clock to the processor core (CCLK).
  932. The PLL and system clock (SCLK), however, continue to operate in
  933. this mode. Typically an external event or RTC activity will wake
  934. up the processor. When in the sleep mode, system DMA access to L1
  935. memory is not supported.
  936. If unsure, select "Sleep Deeper".
  937. endchoice
  938. config PM_WAKEUP_BY_GPIO
  939. bool "Allow Wakeup from Standby by GPIO"
  940. depends on PM && !BF54x
  941. config PM_WAKEUP_GPIO_NUMBER
  942. int "GPIO number"
  943. range 0 47
  944. depends on PM_WAKEUP_BY_GPIO
  945. default 2
  946. choice
  947. prompt "GPIO Polarity"
  948. depends on PM_WAKEUP_BY_GPIO
  949. default PM_WAKEUP_GPIO_POLAR_H
  950. config PM_WAKEUP_GPIO_POLAR_H
  951. bool "Active High"
  952. config PM_WAKEUP_GPIO_POLAR_L
  953. bool "Active Low"
  954. config PM_WAKEUP_GPIO_POLAR_EDGE_F
  955. bool "Falling EDGE"
  956. config PM_WAKEUP_GPIO_POLAR_EDGE_R
  957. bool "Rising EDGE"
  958. config PM_WAKEUP_GPIO_POLAR_EDGE_B
  959. bool "Both EDGE"
  960. endchoice
  961. comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
  962. depends on PM
  963. config PM_BFIN_WAKE_PH6
  964. bool "Allow Wake-Up from on-chip PHY or PH6 GP"
  965. depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
  966. default n
  967. help
  968. Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
  969. config PM_BFIN_WAKE_GP
  970. bool "Allow Wake-Up from GPIOs"
  971. depends on PM && BF54x
  972. default n
  973. help
  974. Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
  975. (all processors, except ADSP-BF549). This option sets
  976. the general-purpose wake-up enable (GPWE) control bit to enable
  977. wake-up upon detection of an active low signal on the /GPW (PH7) pin.
  978. On ADSP-BF549 this option enables the the same functionality on the
  979. /MRXON pin also PH7.
  980. endmenu
  981. menu "CPU Frequency scaling"
  982. source "drivers/cpufreq/Kconfig"
  983. config BFIN_CPU_FREQ
  984. bool
  985. depends on CPU_FREQ
  986. select CPU_FREQ_TABLE
  987. default y
  988. config CPU_VOLTAGE
  989. bool "CPU Voltage scaling"
  990. depends on EXPERIMENTAL
  991. depends on CPU_FREQ
  992. default n
  993. help
  994. Say Y here if you want CPU voltage scaling according to the CPU frequency.
  995. This option violates the PLL BYPASS recommendation in the Blackfin Processor
  996. manuals. There is a theoretical risk that during VDDINT transitions
  997. the PLL may unlock.
  998. endmenu
  999. source "net/Kconfig"
  1000. source "drivers/Kconfig"
  1001. source "fs/Kconfig"
  1002. source "arch/blackfin/Kconfig.debug"
  1003. source "security/Kconfig"
  1004. source "crypto/Kconfig"
  1005. source "lib/Kconfig"