pm3fb.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370
  1. /*
  2. * linux/drivers/video/pm3fb.c -- 3DLabs Permedia3 frame buffer device
  3. *
  4. * Copyright (C) 2001 Romain Dolbeau <romain@dolbeau.org>.
  5. *
  6. * Ported to 2.6 kernel on 1 May 2007 by Krzysztof Helt <krzysztof.h1@wp.pl>
  7. * based on pm2fb.c
  8. *
  9. * Based on code written by:
  10. * Sven Luther, <luther@dpt-info.u-strasbg.fr>
  11. * Alan Hourihane, <alanh@fairlite.demon.co.uk>
  12. * Russell King, <rmk@arm.linux.org.uk>
  13. * Based on linux/drivers/video/skeletonfb.c:
  14. * Copyright (C) 1997 Geert Uytterhoeven
  15. * Based on linux/driver/video/pm2fb.c:
  16. * Copyright (C) 1998-1999 Ilario Nardinocchi (nardinoc@CS.UniBO.IT)
  17. * Copyright (C) 1999 Jakub Jelinek (jakub@redhat.com)
  18. *
  19. * This file is subject to the terms and conditions of the GNU General Public
  20. * License. See the file COPYING in the main directory of this archive for
  21. * more details.
  22. *
  23. */
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/errno.h>
  27. #include <linux/string.h>
  28. #include <linux/mm.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/fb.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <video/pm3fb.h>
  35. #if !defined(CONFIG_PCI)
  36. #error "Only generic PCI cards supported."
  37. #endif
  38. #undef PM3FB_MASTER_DEBUG
  39. #ifdef PM3FB_MASTER_DEBUG
  40. #define DPRINTK(a,b...) printk(KERN_DEBUG "pm3fb: %s: " a, __FUNCTION__ , ## b)
  41. #else
  42. #define DPRINTK(a,b...)
  43. #endif
  44. #define PM3_PIXMAP_SIZE (2048 * 4)
  45. /*
  46. * Driver data
  47. */
  48. static char *mode_option __devinitdata;
  49. /*
  50. * This structure defines the hardware state of the graphics card. Normally
  51. * you place this in a header file in linux/include/video. This file usually
  52. * also includes register information. That allows other driver subsystems
  53. * and userland applications the ability to use the same header file to
  54. * avoid duplicate work and easy porting of software.
  55. */
  56. struct pm3_par {
  57. unsigned char __iomem *v_regs;/* virtual address of p_regs */
  58. u32 video; /* video flags before blanking */
  59. u32 base; /* screen base (xoffset+yoffset) in 128 bits unit */
  60. u32 palette[16];
  61. };
  62. /*
  63. * Here we define the default structs fb_fix_screeninfo and fb_var_screeninfo
  64. * if we don't use modedb. If we do use modedb see pm3fb_init how to use it
  65. * to get a fb_var_screeninfo. Otherwise define a default var as well.
  66. */
  67. static struct fb_fix_screeninfo pm3fb_fix __devinitdata = {
  68. .id = "Permedia3",
  69. .type = FB_TYPE_PACKED_PIXELS,
  70. .visual = FB_VISUAL_PSEUDOCOLOR,
  71. .xpanstep = 1,
  72. .ypanstep = 1,
  73. .ywrapstep = 0,
  74. .accel = FB_ACCEL_3DLABS_PERMEDIA3,
  75. };
  76. /*
  77. * Utility functions
  78. */
  79. static inline u32 PM3_READ_REG(struct pm3_par *par, s32 off)
  80. {
  81. return fb_readl(par->v_regs + off);
  82. }
  83. static inline void PM3_WRITE_REG(struct pm3_par *par, s32 off, u32 v)
  84. {
  85. fb_writel(v, par->v_regs + off);
  86. }
  87. static inline void PM3_WAIT(struct pm3_par *par, u32 n)
  88. {
  89. while (PM3_READ_REG(par, PM3InFIFOSpace) < n);
  90. }
  91. static inline void PM3_WRITE_DAC_REG(struct pm3_par *par, unsigned r, u8 v)
  92. {
  93. PM3_WAIT(par, 3);
  94. PM3_WRITE_REG(par, PM3RD_IndexHigh, (r >> 8) & 0xff);
  95. PM3_WRITE_REG(par, PM3RD_IndexLow, r & 0xff);
  96. wmb();
  97. PM3_WRITE_REG(par, PM3RD_IndexedData, v);
  98. wmb();
  99. }
  100. static inline void pm3fb_set_color(struct pm3_par *par, unsigned char regno,
  101. unsigned char r, unsigned char g, unsigned char b)
  102. {
  103. PM3_WAIT(par, 4);
  104. PM3_WRITE_REG(par, PM3RD_PaletteWriteAddress, regno);
  105. wmb();
  106. PM3_WRITE_REG(par, PM3RD_PaletteData, r);
  107. wmb();
  108. PM3_WRITE_REG(par, PM3RD_PaletteData, g);
  109. wmb();
  110. PM3_WRITE_REG(par, PM3RD_PaletteData, b);
  111. wmb();
  112. }
  113. static void pm3fb_clear_colormap(struct pm3_par *par,
  114. unsigned char r, unsigned char g, unsigned char b)
  115. {
  116. int i;
  117. for (i = 0; i < 256 ; i++)
  118. pm3fb_set_color(par, i, r, g, b);
  119. }
  120. /* Calculating various clock parameter */
  121. static void pm3fb_calculate_clock(unsigned long reqclock,
  122. unsigned char *prescale,
  123. unsigned char *feedback,
  124. unsigned char *postscale)
  125. {
  126. int f, pre, post;
  127. unsigned long freq;
  128. long freqerr = 1000;
  129. long currerr;
  130. for (f = 1; f < 256; f++) {
  131. for (pre = 1; pre < 256; pre++) {
  132. for (post = 0; post < 5; post++) {
  133. freq = ((2*PM3_REF_CLOCK * f) >> post) / pre;
  134. currerr = (reqclock > freq)
  135. ? reqclock - freq
  136. : freq - reqclock;
  137. if (currerr < freqerr) {
  138. freqerr = currerr;
  139. *feedback = f;
  140. *prescale = pre;
  141. *postscale = post;
  142. }
  143. }
  144. }
  145. }
  146. }
  147. static inline int pm3fb_depth(const struct fb_var_screeninfo *var)
  148. {
  149. if ( var->bits_per_pixel == 16 )
  150. return var->red.length + var->green.length
  151. + var->blue.length;
  152. return var->bits_per_pixel;
  153. }
  154. static inline int pm3fb_shift_bpp(unsigned bpp, int v)
  155. {
  156. switch (bpp) {
  157. case 8:
  158. return (v >> 4);
  159. case 16:
  160. return (v >> 3);
  161. case 32:
  162. return (v >> 2);
  163. }
  164. DPRINTK("Unsupported depth %u\n", bpp);
  165. return 0;
  166. }
  167. /* acceleration */
  168. static int pm3fb_sync(struct fb_info *info)
  169. {
  170. struct pm3_par *par = info->par;
  171. PM3_WAIT(par, 2);
  172. PM3_WRITE_REG(par, PM3FilterMode, PM3FilterModeSync);
  173. PM3_WRITE_REG(par, PM3Sync, 0);
  174. mb();
  175. do {
  176. while ((PM3_READ_REG(par, PM3OutFIFOWords)) == 0);
  177. rmb();
  178. } while ((PM3_READ_REG(par, PM3OutputFifo)) != PM3Sync_Tag);
  179. return 0;
  180. }
  181. static void pm3fb_init_engine(struct fb_info *info)
  182. {
  183. struct pm3_par *par = info->par;
  184. const u32 width = (info->var.xres_virtual + 7) & ~7;
  185. PM3_WAIT(par, 50);
  186. PM3_WRITE_REG(par, PM3FilterMode, PM3FilterModeSync);
  187. PM3_WRITE_REG(par, PM3StatisticMode, 0x0);
  188. PM3_WRITE_REG(par, PM3DeltaMode, 0x0);
  189. PM3_WRITE_REG(par, PM3RasterizerMode, 0x0);
  190. PM3_WRITE_REG(par, PM3ScissorMode, 0x0);
  191. PM3_WRITE_REG(par, PM3LineStippleMode, 0x0);
  192. PM3_WRITE_REG(par, PM3AreaStippleMode, 0x0);
  193. PM3_WRITE_REG(par, PM3GIDMode, 0x0);
  194. PM3_WRITE_REG(par, PM3DepthMode, 0x0);
  195. PM3_WRITE_REG(par, PM3StencilMode, 0x0);
  196. PM3_WRITE_REG(par, PM3StencilData, 0x0);
  197. PM3_WRITE_REG(par, PM3ColorDDAMode, 0x0);
  198. PM3_WRITE_REG(par, PM3TextureCoordMode, 0x0);
  199. PM3_WRITE_REG(par, PM3TextureIndexMode0, 0x0);
  200. PM3_WRITE_REG(par, PM3TextureIndexMode1, 0x0);
  201. PM3_WRITE_REG(par, PM3TextureReadMode, 0x0);
  202. PM3_WRITE_REG(par, PM3LUTMode, 0x0);
  203. PM3_WRITE_REG(par, PM3TextureFilterMode, 0x0);
  204. PM3_WRITE_REG(par, PM3TextureCompositeMode, 0x0);
  205. PM3_WRITE_REG(par, PM3TextureApplicationMode, 0x0);
  206. PM3_WRITE_REG(par, PM3TextureCompositeColorMode1, 0x0);
  207. PM3_WRITE_REG(par, PM3TextureCompositeAlphaMode1, 0x0);
  208. PM3_WRITE_REG(par, PM3TextureCompositeColorMode0, 0x0);
  209. PM3_WRITE_REG(par, PM3TextureCompositeAlphaMode0, 0x0);
  210. PM3_WRITE_REG(par, PM3FogMode, 0x0);
  211. PM3_WRITE_REG(par, PM3ChromaTestMode, 0x0);
  212. PM3_WRITE_REG(par, PM3AlphaTestMode, 0x0);
  213. PM3_WRITE_REG(par, PM3AntialiasMode, 0x0);
  214. PM3_WRITE_REG(par, PM3YUVMode, 0x0);
  215. PM3_WRITE_REG(par, PM3AlphaBlendColorMode, 0x0);
  216. PM3_WRITE_REG(par, PM3AlphaBlendAlphaMode, 0x0);
  217. PM3_WRITE_REG(par, PM3DitherMode, 0x0);
  218. PM3_WRITE_REG(par, PM3LogicalOpMode, 0x0);
  219. PM3_WRITE_REG(par, PM3RouterMode, 0x0);
  220. PM3_WRITE_REG(par, PM3Window, 0x0);
  221. PM3_WRITE_REG(par, PM3Config2D, 0x0);
  222. PM3_WRITE_REG(par, PM3SpanColorMask, 0xffffffff);
  223. PM3_WRITE_REG(par, PM3XBias, 0x0);
  224. PM3_WRITE_REG(par, PM3YBias, 0x0);
  225. PM3_WRITE_REG(par, PM3DeltaControl, 0x0);
  226. PM3_WRITE_REG(par, PM3BitMaskPattern, 0xffffffff);
  227. PM3_WRITE_REG(par, PM3FBDestReadEnables,
  228. PM3FBDestReadEnables_E(0xff) |
  229. PM3FBDestReadEnables_R(0xff) |
  230. PM3FBDestReadEnables_ReferenceAlpha(0xff));
  231. PM3_WRITE_REG(par, PM3FBDestReadBufferAddr0, 0x0);
  232. PM3_WRITE_REG(par, PM3FBDestReadBufferOffset0, 0x0);
  233. PM3_WRITE_REG(par, PM3FBDestReadBufferWidth0,
  234. PM3FBDestReadBufferWidth_Width(width));
  235. PM3_WRITE_REG(par, PM3FBDestReadMode,
  236. PM3FBDestReadMode_ReadEnable |
  237. PM3FBDestReadMode_Enable0);
  238. PM3_WRITE_REG(par, PM3FBSourceReadBufferAddr, 0x0);
  239. PM3_WRITE_REG(par, PM3FBSourceReadBufferOffset, 0x0);
  240. PM3_WRITE_REG(par, PM3FBSourceReadBufferWidth,
  241. PM3FBSourceReadBufferWidth_Width(width));
  242. PM3_WRITE_REG(par, PM3FBSourceReadMode,
  243. PM3FBSourceReadMode_Blocking |
  244. PM3FBSourceReadMode_ReadEnable);
  245. PM3_WAIT(par, 2);
  246. {
  247. /* invert bits in bitmask */
  248. unsigned long rm = 1 | (3 << 7);
  249. switch (info->var.bits_per_pixel) {
  250. case 8:
  251. PM3_WRITE_REG(par, PM3PixelSize,
  252. PM3PixelSize_GLOBAL_8BIT);
  253. #ifdef __BIG_ENDIAN
  254. rm |= 3 << 15;
  255. #endif
  256. break;
  257. case 16:
  258. PM3_WRITE_REG(par, PM3PixelSize,
  259. PM3PixelSize_GLOBAL_16BIT);
  260. #ifdef __BIG_ENDIAN
  261. rm |= 2 << 15;
  262. #endif
  263. break;
  264. case 32:
  265. PM3_WRITE_REG(par, PM3PixelSize,
  266. PM3PixelSize_GLOBAL_32BIT);
  267. break;
  268. default:
  269. DPRINTK(1, "Unsupported depth %d\n",
  270. info->var.bits_per_pixel);
  271. break;
  272. }
  273. PM3_WRITE_REG(par, PM3RasterizerMode, rm);
  274. }
  275. PM3_WAIT(par, 20);
  276. PM3_WRITE_REG(par, PM3FBSoftwareWriteMask, 0xffffffff);
  277. PM3_WRITE_REG(par, PM3FBHardwareWriteMask, 0xffffffff);
  278. PM3_WRITE_REG(par, PM3FBWriteMode,
  279. PM3FBWriteMode_WriteEnable |
  280. PM3FBWriteMode_OpaqueSpan |
  281. PM3FBWriteMode_Enable0);
  282. PM3_WRITE_REG(par, PM3FBWriteBufferAddr0, 0x0);
  283. PM3_WRITE_REG(par, PM3FBWriteBufferOffset0, 0x0);
  284. PM3_WRITE_REG(par, PM3FBWriteBufferWidth0,
  285. PM3FBWriteBufferWidth_Width(width));
  286. PM3_WRITE_REG(par, PM3SizeOfFramebuffer, 0x0);
  287. {
  288. /* size in lines of FB */
  289. unsigned long sofb = info->screen_size /
  290. info->fix.line_length;
  291. if (sofb > 4095)
  292. PM3_WRITE_REG(par, PM3SizeOfFramebuffer, 4095);
  293. else
  294. PM3_WRITE_REG(par, PM3SizeOfFramebuffer, sofb);
  295. switch (info->var.bits_per_pixel) {
  296. case 8:
  297. PM3_WRITE_REG(par, PM3DitherMode,
  298. (1 << 10) | (2 << 3));
  299. break;
  300. case 16:
  301. PM3_WRITE_REG(par, PM3DitherMode,
  302. (1 << 10) | (1 << 3));
  303. break;
  304. case 32:
  305. PM3_WRITE_REG(par, PM3DitherMode,
  306. (1 << 10) | (0 << 3));
  307. break;
  308. default:
  309. DPRINTK(1, "Unsupported depth %d\n",
  310. info->current_par->depth);
  311. break;
  312. }
  313. }
  314. PM3_WRITE_REG(par, PM3dXDom, 0x0);
  315. PM3_WRITE_REG(par, PM3dXSub, 0x0);
  316. PM3_WRITE_REG(par, PM3dY, (1 << 16));
  317. PM3_WRITE_REG(par, PM3StartXDom, 0x0);
  318. PM3_WRITE_REG(par, PM3StartXSub, 0x0);
  319. PM3_WRITE_REG(par, PM3StartY, 0x0);
  320. PM3_WRITE_REG(par, PM3Count, 0x0);
  321. /* Disable LocalBuffer. better safe than sorry */
  322. PM3_WRITE_REG(par, PM3LBDestReadMode, 0x0);
  323. PM3_WRITE_REG(par, PM3LBDestReadEnables, 0x0);
  324. PM3_WRITE_REG(par, PM3LBSourceReadMode, 0x0);
  325. PM3_WRITE_REG(par, PM3LBWriteMode, 0x0);
  326. pm3fb_sync(info);
  327. }
  328. static void pm3fb_fillrect (struct fb_info *info,
  329. const struct fb_fillrect *region)
  330. {
  331. struct pm3_par *par = info->par;
  332. struct fb_fillrect modded;
  333. int vxres, vyres;
  334. u32 color = (info->fix.visual == FB_VISUAL_TRUECOLOR) ?
  335. ((u32*)info->pseudo_palette)[region->color] : region->color;
  336. if (info->state != FBINFO_STATE_RUNNING)
  337. return;
  338. if ((info->flags & FBINFO_HWACCEL_DISABLED) ||
  339. region->rop != ROP_COPY ) {
  340. cfb_fillrect(info, region);
  341. return;
  342. }
  343. vxres = info->var.xres_virtual;
  344. vyres = info->var.yres_virtual;
  345. memcpy(&modded, region, sizeof(struct fb_fillrect));
  346. if(!modded.width || !modded.height ||
  347. modded.dx >= vxres || modded.dy >= vyres)
  348. return;
  349. if(modded.dx + modded.width > vxres)
  350. modded.width = vxres - modded.dx;
  351. if(modded.dy + modded.height > vyres)
  352. modded.height = vyres - modded.dy;
  353. if(info->var.bits_per_pixel == 8)
  354. color |= color << 8;
  355. if(info->var.bits_per_pixel <= 16)
  356. color |= color << 16;
  357. PM3_WAIT(par, 4);
  358. /* ROP Ox3 is GXcopy */
  359. PM3_WRITE_REG(par, PM3Config2D,
  360. PM3Config2D_UseConstantSource |
  361. PM3Config2D_ForegroundROPEnable |
  362. (PM3Config2D_ForegroundROP(0x3)) |
  363. PM3Config2D_FBWriteEnable);
  364. PM3_WRITE_REG(par, PM3ForegroundColor, color);
  365. PM3_WRITE_REG(par, PM3RectanglePosition,
  366. (PM3RectanglePosition_XOffset(modded.dx)) |
  367. (PM3RectanglePosition_YOffset(modded.dy)));
  368. PM3_WRITE_REG(par, PM3Render2D,
  369. PM3Render2D_XPositive |
  370. PM3Render2D_YPositive |
  371. PM3Render2D_Operation_Normal |
  372. PM3Render2D_SpanOperation |
  373. (PM3Render2D_Width(modded.width)) |
  374. (PM3Render2D_Height(modded.height)));
  375. }
  376. static void pm3fb_copyarea(struct fb_info *info,
  377. const struct fb_copyarea *area)
  378. {
  379. struct pm3_par *par = info->par;
  380. struct fb_copyarea modded;
  381. u32 vxres, vyres;
  382. int x_align, o_x, o_y;
  383. if (info->state != FBINFO_STATE_RUNNING)
  384. return;
  385. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  386. cfb_copyarea(info, area);
  387. return;
  388. }
  389. memcpy(&modded, area, sizeof(struct fb_copyarea));
  390. vxres = info->var.xres_virtual;
  391. vyres = info->var.yres_virtual;
  392. if(!modded.width || !modded.height ||
  393. modded.sx >= vxres || modded.sy >= vyres ||
  394. modded.dx >= vxres || modded.dy >= vyres)
  395. return;
  396. if(modded.sx + modded.width > vxres)
  397. modded.width = vxres - modded.sx;
  398. if(modded.dx + modded.width > vxres)
  399. modded.width = vxres - modded.dx;
  400. if(modded.sy + modded.height > vyres)
  401. modded.height = vyres - modded.sy;
  402. if(modded.dy + modded.height > vyres)
  403. modded.height = vyres - modded.dy;
  404. o_x = modded.sx - modded.dx; /*(sx > dx ) ? (sx - dx) : (dx - sx); */
  405. o_y = modded.sy - modded.dy; /*(sy > dy ) ? (sy - dy) : (dy - sy); */
  406. x_align = (modded.sx & 0x1f);
  407. PM3_WAIT(par, 6);
  408. PM3_WRITE_REG(par, PM3Config2D,
  409. PM3Config2D_UserScissorEnable |
  410. PM3Config2D_ForegroundROPEnable |
  411. PM3Config2D_Blocking |
  412. (PM3Config2D_ForegroundROP(0x3)) | /* Ox3 is GXcopy */
  413. PM3Config2D_FBWriteEnable);
  414. PM3_WRITE_REG(par, PM3ScissorMinXY,
  415. ((modded.dy & 0x0fff) << 16) | (modded.dx & 0x0fff));
  416. PM3_WRITE_REG(par, PM3ScissorMaxXY,
  417. (((modded.dy + modded.height) & 0x0fff) << 16) |
  418. ((modded.dx + modded.width) & 0x0fff));
  419. PM3_WRITE_REG(par, PM3FBSourceReadBufferOffset,
  420. PM3FBSourceReadBufferOffset_XOffset(o_x) |
  421. PM3FBSourceReadBufferOffset_YOffset(o_y));
  422. PM3_WRITE_REG(par, PM3RectanglePosition,
  423. (PM3RectanglePosition_XOffset(modded.dx - x_align)) |
  424. (PM3RectanglePosition_YOffset(modded.dy)));
  425. PM3_WRITE_REG(par, PM3Render2D,
  426. ((modded.sx > modded.dx) ? PM3Render2D_XPositive : 0) |
  427. ((modded.sy > modded.dy) ? PM3Render2D_YPositive : 0) |
  428. PM3Render2D_Operation_Normal |
  429. PM3Render2D_SpanOperation |
  430. PM3Render2D_FBSourceReadEnable |
  431. (PM3Render2D_Width(modded.width + x_align)) |
  432. (PM3Render2D_Height(modded.height)));
  433. }
  434. static void pm3fb_imageblit(struct fb_info *info, const struct fb_image *image)
  435. {
  436. struct pm3_par *par = info->par;
  437. u32 height = image->height;
  438. u32 fgx, bgx;
  439. const u32 *src = (const u32*)image->data;
  440. switch (info->fix.visual) {
  441. case FB_VISUAL_PSEUDOCOLOR:
  442. fgx = image->fg_color;
  443. bgx = image->bg_color;
  444. break;
  445. case FB_VISUAL_TRUECOLOR:
  446. default:
  447. fgx = par->palette[image->fg_color];
  448. bgx = par->palette[image->bg_color];
  449. break;
  450. }
  451. if (image->depth != 1) {
  452. return cfb_imageblit(info, image);
  453. }
  454. if (info->var.bits_per_pixel == 8) {
  455. fgx |= fgx << 8;
  456. bgx |= bgx << 8;
  457. }
  458. if (info->var.bits_per_pixel <= 16) {
  459. fgx |= fgx << 16;
  460. bgx |= bgx << 16;
  461. }
  462. PM3_WAIT(par, 7);
  463. PM3_WRITE_REG(par, PM3ForegroundColor, fgx);
  464. PM3_WRITE_REG(par, PM3BackgroundColor, bgx);
  465. /* ROP Ox3 is GXcopy */
  466. PM3_WRITE_REG(par, PM3Config2D,
  467. PM3Config2D_UserScissorEnable |
  468. PM3Config2D_UseConstantSource |
  469. PM3Config2D_ForegroundROPEnable |
  470. (PM3Config2D_ForegroundROP(0x3)) |
  471. PM3Config2D_OpaqueSpan |
  472. PM3Config2D_FBWriteEnable);
  473. PM3_WRITE_REG(par, PM3ScissorMinXY,
  474. ((image->dy & 0x0fff) << 16) | (image->dx & 0x0fff));
  475. PM3_WRITE_REG(par, PM3ScissorMaxXY,
  476. (((image->dy + image->height) & 0x0fff) << 16) |
  477. ((image->dx + image->width) & 0x0fff));
  478. PM3_WRITE_REG(par, PM3RectanglePosition,
  479. (PM3RectanglePosition_XOffset(image->dx)) |
  480. (PM3RectanglePosition_YOffset(image->dy)));
  481. PM3_WRITE_REG(par, PM3Render2D,
  482. PM3Render2D_XPositive |
  483. PM3Render2D_YPositive |
  484. PM3Render2D_Operation_SyncOnBitMask |
  485. PM3Render2D_SpanOperation |
  486. (PM3Render2D_Width(image->width)) |
  487. (PM3Render2D_Height(image->height)));
  488. while (height--) {
  489. int width = ((image->width + 7) >> 3)
  490. + info->pixmap.scan_align - 1;
  491. width >>= 2;
  492. while (width >= PM3_FIFO_SIZE) {
  493. int i = PM3_FIFO_SIZE - 1;
  494. PM3_WAIT(par, PM3_FIFO_SIZE);
  495. while (i--) {
  496. PM3_WRITE_REG(par, PM3BitMaskPattern, *src);
  497. src++;
  498. }
  499. width -= PM3_FIFO_SIZE - 1;
  500. }
  501. PM3_WAIT(par, width + 1);
  502. while (width--) {
  503. PM3_WRITE_REG(par, PM3BitMaskPattern, *src);
  504. src++;
  505. }
  506. }
  507. }
  508. /* end of acceleration functions */
  509. /* write the mode to registers */
  510. static void pm3fb_write_mode(struct fb_info *info)
  511. {
  512. struct pm3_par *par = info->par;
  513. char tempsync = 0x00, tempmisc = 0x00;
  514. const u32 hsstart = info->var.right_margin;
  515. const u32 hsend = hsstart + info->var.hsync_len;
  516. const u32 hbend = hsend + info->var.left_margin;
  517. const u32 xres = (info->var.xres + 31) & ~31;
  518. const u32 htotal = xres + hbend;
  519. const u32 vsstart = info->var.lower_margin;
  520. const u32 vsend = vsstart + info->var.vsync_len;
  521. const u32 vbend = vsend + info->var.upper_margin;
  522. const u32 vtotal = info->var.yres + vbend;
  523. const u32 width = (info->var.xres_virtual + 7) & ~7;
  524. const unsigned bpp = info->var.bits_per_pixel;
  525. PM3_WAIT(par, 20);
  526. PM3_WRITE_REG(par, PM3MemBypassWriteMask, 0xffffffff);
  527. PM3_WRITE_REG(par, PM3Aperture0, 0x00000000);
  528. PM3_WRITE_REG(par, PM3Aperture1, 0x00000000);
  529. PM3_WRITE_REG(par, PM3FIFODis, 0x00000007);
  530. PM3_WRITE_REG(par, PM3HTotal,
  531. pm3fb_shift_bpp(bpp, htotal - 1));
  532. PM3_WRITE_REG(par, PM3HsEnd,
  533. pm3fb_shift_bpp(bpp, hsend));
  534. PM3_WRITE_REG(par, PM3HsStart,
  535. pm3fb_shift_bpp(bpp, hsstart));
  536. PM3_WRITE_REG(par, PM3HbEnd,
  537. pm3fb_shift_bpp(bpp, hbend));
  538. PM3_WRITE_REG(par, PM3HgEnd,
  539. pm3fb_shift_bpp(bpp, hbend));
  540. PM3_WRITE_REG(par, PM3ScreenStride,
  541. pm3fb_shift_bpp(bpp, width));
  542. PM3_WRITE_REG(par, PM3VTotal, vtotal - 1);
  543. PM3_WRITE_REG(par, PM3VsEnd, vsend - 1);
  544. PM3_WRITE_REG(par, PM3VsStart, vsstart - 1);
  545. PM3_WRITE_REG(par, PM3VbEnd, vbend);
  546. switch (bpp) {
  547. case 8:
  548. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  549. PM3ByApertureMode_PIXELSIZE_8BIT);
  550. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  551. PM3ByApertureMode_PIXELSIZE_8BIT);
  552. break;
  553. case 16:
  554. #ifndef __BIG_ENDIAN
  555. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  556. PM3ByApertureMode_PIXELSIZE_16BIT);
  557. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  558. PM3ByApertureMode_PIXELSIZE_16BIT);
  559. #else
  560. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  561. PM3ByApertureMode_PIXELSIZE_16BIT |
  562. PM3ByApertureMode_BYTESWAP_BADC);
  563. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  564. PM3ByApertureMode_PIXELSIZE_16BIT |
  565. PM3ByApertureMode_BYTESWAP_BADC);
  566. #endif /* ! __BIG_ENDIAN */
  567. break;
  568. case 32:
  569. #ifndef __BIG_ENDIAN
  570. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  571. PM3ByApertureMode_PIXELSIZE_32BIT);
  572. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  573. PM3ByApertureMode_PIXELSIZE_32BIT);
  574. #else
  575. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  576. PM3ByApertureMode_PIXELSIZE_32BIT |
  577. PM3ByApertureMode_BYTESWAP_DCBA);
  578. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  579. PM3ByApertureMode_PIXELSIZE_32BIT |
  580. PM3ByApertureMode_BYTESWAP_DCBA);
  581. #endif /* ! __BIG_ENDIAN */
  582. break;
  583. default:
  584. DPRINTK("Unsupported depth %d\n", bpp);
  585. break;
  586. }
  587. /*
  588. * Oxygen VX1 - it appears that setting PM3VideoControl and
  589. * then PM3RD_SyncControl to the same SYNC settings undoes
  590. * any net change - they seem to xor together. Only set the
  591. * sync options in PM3RD_SyncControl. --rmk
  592. */
  593. {
  594. unsigned int video = par->video;
  595. video &= ~(PM3VideoControl_HSYNC_MASK |
  596. PM3VideoControl_VSYNC_MASK);
  597. video |= PM3VideoControl_HSYNC_ACTIVE_HIGH |
  598. PM3VideoControl_VSYNC_ACTIVE_HIGH;
  599. PM3_WRITE_REG(par, PM3VideoControl, video);
  600. }
  601. PM3_WRITE_REG(par, PM3VClkCtl,
  602. (PM3_READ_REG(par, PM3VClkCtl) & 0xFFFFFFFC));
  603. PM3_WRITE_REG(par, PM3ScreenBase, par->base);
  604. PM3_WRITE_REG(par, PM3ChipConfig,
  605. (PM3_READ_REG(par, PM3ChipConfig) & 0xFFFFFFFD));
  606. wmb();
  607. {
  608. unsigned char uninitialized_var(m); /* ClkPreScale */
  609. unsigned char uninitialized_var(n); /* ClkFeedBackScale */
  610. unsigned char uninitialized_var(p); /* ClkPostScale */
  611. unsigned long pixclock = PICOS2KHZ(info->var.pixclock);
  612. (void)pm3fb_calculate_clock(pixclock, &m, &n, &p);
  613. DPRINTK("Pixclock: %ld, Pre: %d, Feedback: %d, Post: %d\n",
  614. pixclock, (int) m, (int) n, (int) p);
  615. PM3_WRITE_DAC_REG(par, PM3RD_DClk0PreScale, m);
  616. PM3_WRITE_DAC_REG(par, PM3RD_DClk0FeedbackScale, n);
  617. PM3_WRITE_DAC_REG(par, PM3RD_DClk0PostScale, p);
  618. }
  619. /*
  620. PM3_WRITE_DAC_REG(par, PM3RD_IndexControl, 0x00);
  621. */
  622. /*
  623. PM3_SLOW_WRITE_REG(par, PM3RD_IndexControl, 0x00);
  624. */
  625. if ((par->video & PM3VideoControl_HSYNC_MASK) ==
  626. PM3VideoControl_HSYNC_ACTIVE_HIGH)
  627. tempsync |= PM3RD_SyncControl_HSYNC_ACTIVE_HIGH;
  628. if ((par->video & PM3VideoControl_VSYNC_MASK) ==
  629. PM3VideoControl_VSYNC_ACTIVE_HIGH)
  630. tempsync |= PM3RD_SyncControl_VSYNC_ACTIVE_HIGH;
  631. PM3_WRITE_DAC_REG(par, PM3RD_SyncControl, tempsync);
  632. DPRINTK("PM3RD_SyncControl: %d\n", tempsync);
  633. PM3_WRITE_DAC_REG(par, PM3RD_DACControl, 0x00);
  634. switch (pm3fb_depth(&info->var)) {
  635. case 8:
  636. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  637. PM3RD_PixelSize_8_BIT_PIXELS);
  638. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  639. PM3RD_ColorFormat_CI8_COLOR |
  640. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW);
  641. tempmisc |= PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  642. break;
  643. case 12:
  644. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  645. PM3RD_PixelSize_16_BIT_PIXELS);
  646. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  647. PM3RD_ColorFormat_4444_COLOR |
  648. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
  649. PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
  650. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  651. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  652. break;
  653. case 15:
  654. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  655. PM3RD_PixelSize_16_BIT_PIXELS);
  656. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  657. PM3RD_ColorFormat_5551_FRONT_COLOR |
  658. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
  659. PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
  660. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  661. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  662. break;
  663. case 16:
  664. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  665. PM3RD_PixelSize_16_BIT_PIXELS);
  666. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  667. PM3RD_ColorFormat_565_FRONT_COLOR |
  668. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
  669. PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
  670. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  671. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  672. break;
  673. case 32:
  674. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  675. PM3RD_PixelSize_32_BIT_PIXELS);
  676. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  677. PM3RD_ColorFormat_8888_COLOR |
  678. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW);
  679. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  680. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  681. break;
  682. }
  683. PM3_WRITE_DAC_REG(par, PM3RD_MiscControl, tempmisc);
  684. }
  685. /*
  686. * hardware independent functions
  687. */
  688. static int pm3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  689. {
  690. u32 lpitch;
  691. unsigned bpp = var->red.length + var->green.length
  692. + var->blue.length + var->transp.length;
  693. if ( bpp != var->bits_per_pixel ) {
  694. /* set predefined mode for bits_per_pixel settings */
  695. switch(var->bits_per_pixel) {
  696. case 8:
  697. var->red.length = var->green.length = var->blue.length = 8;
  698. var->red.offset = var->green.offset = var->blue.offset = 0;
  699. var->transp.offset = 0;
  700. var->transp.length = 0;
  701. break;
  702. case 16:
  703. var->red.length = var->blue.length = 5;
  704. var->green.length = 6;
  705. var->transp.length = 0;
  706. break;
  707. case 32:
  708. var->red.length = var->green.length = var->blue.length = 8;
  709. var->transp.length = 8;
  710. break;
  711. default:
  712. DPRINTK("depth not supported: %u\n", var->bits_per_pixel);
  713. return -EINVAL;
  714. }
  715. }
  716. /* it is assumed BGRA order */
  717. if (var->bits_per_pixel > 8 )
  718. {
  719. var->blue.offset = 0;
  720. var->green.offset = var->blue.length;
  721. var->red.offset = var->green.offset + var->green.length;
  722. var->transp.offset = var->red.offset + var->red.length;
  723. }
  724. var->height = var->width = -1;
  725. if (var->xres != var->xres_virtual) {
  726. DPRINTK("virtual x resolution != physical x resolution not supported\n");
  727. return -EINVAL;
  728. }
  729. if (var->yres > var->yres_virtual) {
  730. DPRINTK("virtual y resolution < physical y resolution not possible\n");
  731. return -EINVAL;
  732. }
  733. if (var->xoffset) {
  734. DPRINTK("xoffset not supported\n");
  735. return -EINVAL;
  736. }
  737. if ((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) {
  738. DPRINTK("interlace not supported\n");
  739. return -EINVAL;
  740. }
  741. var->xres = (var->xres + 31) & ~31; /* could sometimes be 8 */
  742. lpitch = var->xres * ((var->bits_per_pixel + 7)>>3);
  743. if (var->xres < 200 || var->xres > 2048) {
  744. DPRINTK("width not supported: %u\n", var->xres);
  745. return -EINVAL;
  746. }
  747. if (var->yres < 200 || var->yres > 4095) {
  748. DPRINTK("height not supported: %u\n", var->yres);
  749. return -EINVAL;
  750. }
  751. if (lpitch * var->yres_virtual > info->fix.smem_len) {
  752. DPRINTK("no memory for screen (%ux%ux%u)\n",
  753. var->xres, var->yres_virtual, var->bits_per_pixel);
  754. return -EINVAL;
  755. }
  756. if (PICOS2KHZ(var->pixclock) > PM3_MAX_PIXCLOCK) {
  757. DPRINTK("pixclock too high (%ldKHz)\n", PICOS2KHZ(var->pixclock));
  758. return -EINVAL;
  759. }
  760. var->accel_flags = 0; /* Can't mmap if this is on */
  761. DPRINTK("Checking graphics mode at %dx%d depth %d\n",
  762. var->xres, var->yres, var->bits_per_pixel);
  763. return 0;
  764. }
  765. static int pm3fb_set_par(struct fb_info *info)
  766. {
  767. struct pm3_par *par = info->par;
  768. const u32 xres = (info->var.xres + 31) & ~31;
  769. const unsigned bpp = info->var.bits_per_pixel;
  770. par->base = pm3fb_shift_bpp(bpp,(info->var.yoffset * xres)
  771. + info->var.xoffset);
  772. par->video = 0;
  773. if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
  774. par->video |= PM3VideoControl_HSYNC_ACTIVE_HIGH;
  775. else
  776. par->video |= PM3VideoControl_HSYNC_ACTIVE_LOW;
  777. if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
  778. par->video |= PM3VideoControl_VSYNC_ACTIVE_HIGH;
  779. else
  780. par->video |= PM3VideoControl_VSYNC_ACTIVE_LOW;
  781. if ((info->var.vmode & FB_VMODE_MASK) == FB_VMODE_DOUBLE)
  782. par->video |= PM3VideoControl_LINE_DOUBLE_ON;
  783. else
  784. par->video |= PM3VideoControl_LINE_DOUBLE_OFF;
  785. if ((info->var.activate & FB_ACTIVATE_MASK) == FB_ACTIVATE_NOW)
  786. par->video |= PM3VideoControl_ENABLE;
  787. else {
  788. par->video &= ~PM3VideoControl_ENABLE;
  789. DPRINTK("PM3Video disabled\n");
  790. }
  791. switch (bpp) {
  792. case 8:
  793. par->video |= PM3VideoControl_PIXELSIZE_8BIT;
  794. break;
  795. case 16:
  796. par->video |= PM3VideoControl_PIXELSIZE_16BIT;
  797. break;
  798. case 32:
  799. par->video |= PM3VideoControl_PIXELSIZE_32BIT;
  800. break;
  801. default:
  802. DPRINTK("Unsupported depth\n");
  803. break;
  804. }
  805. info->fix.visual =
  806. (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  807. info->fix.line_length = ((info->var.xres_virtual + 7) & ~7)
  808. * bpp / 8;
  809. /* pm3fb_clear_memory(info, 0);*/
  810. pm3fb_clear_colormap(par, 0, 0, 0);
  811. PM3_WRITE_DAC_REG(par, PM3RD_CursorMode, 0);
  812. pm3fb_init_engine(info);
  813. pm3fb_write_mode(info);
  814. return 0;
  815. }
  816. static int pm3fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  817. unsigned blue, unsigned transp,
  818. struct fb_info *info)
  819. {
  820. struct pm3_par *par = info->par;
  821. if (regno >= 256) /* no. of hw registers */
  822. return -EINVAL;
  823. /* grayscale works only partially under directcolor */
  824. if (info->var.grayscale) {
  825. /* grayscale = 0.30*R + 0.59*G + 0.11*B */
  826. red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
  827. }
  828. /* Directcolor:
  829. * var->{color}.offset contains start of bitfield
  830. * var->{color}.length contains length of bitfield
  831. * {hardwarespecific} contains width of DAC
  832. * pseudo_palette[X] is programmed to (X << red.offset) |
  833. * (X << green.offset) |
  834. * (X << blue.offset)
  835. * RAMDAC[X] is programmed to (red, green, blue)
  836. * color depth = SUM(var->{color}.length)
  837. *
  838. * Pseudocolor:
  839. * var->{color}.offset is 0
  840. * var->{color}.length contains width of DAC or the number of unique
  841. * colors available (color depth)
  842. * pseudo_palette is not used
  843. * RAMDAC[X] is programmed to (red, green, blue)
  844. * color depth = var->{color}.length
  845. */
  846. /*
  847. * This is the point where the color is converted to something that
  848. * is acceptable by the hardware.
  849. */
  850. #define CNVT_TOHW(val,width) ((((val)<<(width))+0x7FFF-(val))>>16)
  851. red = CNVT_TOHW(red, info->var.red.length);
  852. green = CNVT_TOHW(green, info->var.green.length);
  853. blue = CNVT_TOHW(blue, info->var.blue.length);
  854. transp = CNVT_TOHW(transp, info->var.transp.length);
  855. #undef CNVT_TOHW
  856. if (info->fix.visual == FB_VISUAL_TRUECOLOR ||
  857. info->fix.visual == FB_VISUAL_DIRECTCOLOR) {
  858. u32 v;
  859. if (regno >= 16)
  860. return -EINVAL;
  861. v = (red << info->var.red.offset) |
  862. (green << info->var.green.offset) |
  863. (blue << info->var.blue.offset) |
  864. (transp << info->var.transp.offset);
  865. switch (info->var.bits_per_pixel) {
  866. case 8:
  867. break;
  868. case 16:
  869. case 32:
  870. ((u32*)(info->pseudo_palette))[regno] = v;
  871. break;
  872. }
  873. return 0;
  874. }
  875. else if (info->fix.visual == FB_VISUAL_PSEUDOCOLOR)
  876. pm3fb_set_color(par, regno, red, green, blue);
  877. return 0;
  878. }
  879. static int pm3fb_pan_display(struct fb_var_screeninfo *var,
  880. struct fb_info *info)
  881. {
  882. struct pm3_par *par = info->par;
  883. const u32 xres = (var->xres + 31) & ~31;
  884. par->base = pm3fb_shift_bpp(var->bits_per_pixel,
  885. (var->yoffset * xres)
  886. + var->xoffset);
  887. PM3_WAIT(par, 1);
  888. PM3_WRITE_REG(par, PM3ScreenBase, par->base);
  889. return 0;
  890. }
  891. static int pm3fb_blank(int blank_mode, struct fb_info *info)
  892. {
  893. struct pm3_par *par = info->par;
  894. u32 video = par->video;
  895. /*
  896. * Oxygen VX1 - it appears that setting PM3VideoControl and
  897. * then PM3RD_SyncControl to the same SYNC settings undoes
  898. * any net change - they seem to xor together. Only set the
  899. * sync options in PM3RD_SyncControl. --rmk
  900. */
  901. video &= ~(PM3VideoControl_HSYNC_MASK |
  902. PM3VideoControl_VSYNC_MASK);
  903. video |= PM3VideoControl_HSYNC_ACTIVE_HIGH |
  904. PM3VideoControl_VSYNC_ACTIVE_HIGH;
  905. switch (blank_mode) {
  906. case FB_BLANK_UNBLANK:
  907. video |= PM3VideoControl_ENABLE;
  908. break;
  909. case FB_BLANK_NORMAL:
  910. video &= ~(PM3VideoControl_ENABLE);
  911. break;
  912. case FB_BLANK_HSYNC_SUSPEND:
  913. video &= ~(PM3VideoControl_HSYNC_MASK |
  914. PM3VideoControl_BLANK_ACTIVE_LOW);
  915. break;
  916. case FB_BLANK_VSYNC_SUSPEND:
  917. video &= ~(PM3VideoControl_VSYNC_MASK |
  918. PM3VideoControl_BLANK_ACTIVE_LOW);
  919. break;
  920. case FB_BLANK_POWERDOWN:
  921. video &= ~(PM3VideoControl_HSYNC_MASK |
  922. PM3VideoControl_VSYNC_MASK |
  923. PM3VideoControl_BLANK_ACTIVE_LOW);
  924. break;
  925. default:
  926. DPRINTK("Unsupported blanking %d\n", blank_mode);
  927. return 1;
  928. }
  929. PM3_WAIT(par, 1);
  930. PM3_WRITE_REG(par,PM3VideoControl, video);
  931. return 0;
  932. }
  933. /*
  934. * Frame buffer operations
  935. */
  936. static struct fb_ops pm3fb_ops = {
  937. .owner = THIS_MODULE,
  938. .fb_check_var = pm3fb_check_var,
  939. .fb_set_par = pm3fb_set_par,
  940. .fb_setcolreg = pm3fb_setcolreg,
  941. .fb_pan_display = pm3fb_pan_display,
  942. .fb_fillrect = pm3fb_fillrect,
  943. .fb_copyarea = pm3fb_copyarea,
  944. .fb_imageblit = pm3fb_imageblit,
  945. .fb_blank = pm3fb_blank,
  946. .fb_sync = pm3fb_sync,
  947. };
  948. /* ------------------------------------------------------------------------- */
  949. /*
  950. * Initialization
  951. */
  952. /* mmio register are already mapped when this function is called */
  953. /* the pm3fb_fix.smem_start is also set */
  954. static unsigned long pm3fb_size_memory(struct pm3_par *par)
  955. {
  956. unsigned long memsize = 0, tempBypass, i, temp1, temp2;
  957. unsigned char __iomem *screen_mem;
  958. pm3fb_fix.smem_len = 64 * 1024l * 1024; /* request full aperture size */
  959. /* Linear frame buffer - request region and map it. */
  960. if (!request_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len,
  961. "pm3fb smem")) {
  962. printk(KERN_WARNING "pm3fb: Can't reserve smem.\n");
  963. return 0;
  964. }
  965. screen_mem =
  966. ioremap_nocache(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  967. if (!screen_mem) {
  968. printk(KERN_WARNING "pm3fb: Can't ioremap smem area.\n");
  969. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  970. return 0;
  971. }
  972. /* TODO: card-specific stuff, *before* accessing *any* FB memory */
  973. /* For Appian Jeronimo 2000 board second head */
  974. tempBypass = PM3_READ_REG(par, PM3MemBypassWriteMask);
  975. DPRINTK("PM3MemBypassWriteMask was: 0x%08lx\n", tempBypass);
  976. PM3_WAIT(par, 1);
  977. PM3_WRITE_REG(par, PM3MemBypassWriteMask, 0xFFFFFFFF);
  978. /* pm3 split up memory, replicates, and do a lot of nasty stuff IMHO ;-) */
  979. for (i = 0; i < 32; i++) {
  980. fb_writel(i * 0x00345678,
  981. (screen_mem + (i * 1048576)));
  982. mb();
  983. temp1 = fb_readl((screen_mem + (i * 1048576)));
  984. /* Let's check for wrapover, write will fail at 16MB boundary */
  985. if (temp1 == (i * 0x00345678))
  986. memsize = i;
  987. else
  988. break;
  989. }
  990. DPRINTK("First detect pass already got %ld MB\n", memsize + 1);
  991. if (memsize + 1 == i) {
  992. for (i = 0; i < 32; i++) {
  993. /* Clear first 32MB ; 0 is 0, no need to byteswap */
  994. writel(0x0000000, (screen_mem + (i * 1048576)));
  995. }
  996. wmb();
  997. for (i = 32; i < 64; i++) {
  998. fb_writel(i * 0x00345678,
  999. (screen_mem + (i * 1048576)));
  1000. mb();
  1001. temp1 =
  1002. fb_readl((screen_mem + (i * 1048576)));
  1003. temp2 =
  1004. fb_readl((screen_mem + ((i - 32) * 1048576)));
  1005. /* different value, different RAM... */
  1006. if ((temp1 == (i * 0x00345678)) && (temp2 == 0))
  1007. memsize = i;
  1008. else
  1009. break;
  1010. }
  1011. }
  1012. DPRINTK("Second detect pass got %ld MB\n", memsize + 1);
  1013. PM3_WAIT(par, 1);
  1014. PM3_WRITE_REG(par, PM3MemBypassWriteMask, tempBypass);
  1015. iounmap(screen_mem);
  1016. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1017. memsize = 1048576 * (memsize + 1);
  1018. DPRINTK("Returning 0x%08lx bytes\n", memsize);
  1019. return memsize;
  1020. }
  1021. static int __devinit pm3fb_probe(struct pci_dev *dev,
  1022. const struct pci_device_id *ent)
  1023. {
  1024. struct fb_info *info;
  1025. struct pm3_par *par;
  1026. struct device* device = &dev->dev; /* for pci drivers */
  1027. int err, retval = -ENXIO;
  1028. err = pci_enable_device(dev);
  1029. if (err) {
  1030. printk(KERN_WARNING "pm3fb: Can't enable PCI dev: %d\n", err);
  1031. return err;
  1032. }
  1033. /*
  1034. * Dynamically allocate info and par
  1035. */
  1036. info = framebuffer_alloc(sizeof(struct pm3_par), device);
  1037. if (!info)
  1038. return -ENOMEM;
  1039. par = info->par;
  1040. /*
  1041. * Here we set the screen_base to the virtual memory address
  1042. * for the framebuffer.
  1043. */
  1044. pm3fb_fix.mmio_start = pci_resource_start(dev, 0);
  1045. pm3fb_fix.mmio_len = PM3_REGS_SIZE;
  1046. #if defined(__BIG_ENDIAN)
  1047. pm3fb_fix.mmio_start += PM3_REGS_SIZE;
  1048. DPRINTK("Adjusting register base for big-endian.\n");
  1049. #endif
  1050. /* Registers - request region and map it. */
  1051. if (!request_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len,
  1052. "pm3fb regbase")) {
  1053. printk(KERN_WARNING "pm3fb: Can't reserve regbase.\n");
  1054. goto err_exit_neither;
  1055. }
  1056. par->v_regs =
  1057. ioremap_nocache(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
  1058. if (!par->v_regs) {
  1059. printk(KERN_WARNING "pm3fb: Can't remap %s register area.\n",
  1060. pm3fb_fix.id);
  1061. release_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
  1062. goto err_exit_neither;
  1063. }
  1064. /* Linear frame buffer - request region and map it. */
  1065. pm3fb_fix.smem_start = pci_resource_start(dev, 1);
  1066. pm3fb_fix.smem_len = pm3fb_size_memory(par);
  1067. if (!pm3fb_fix.smem_len)
  1068. {
  1069. printk(KERN_WARNING "pm3fb: Can't find memory on board.\n");
  1070. goto err_exit_mmio;
  1071. }
  1072. if (!request_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len,
  1073. "pm3fb smem")) {
  1074. printk(KERN_WARNING "pm3fb: Can't reserve smem.\n");
  1075. goto err_exit_mmio;
  1076. }
  1077. info->screen_base =
  1078. ioremap_nocache(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1079. if (!info->screen_base) {
  1080. printk(KERN_WARNING "pm3fb: Can't ioremap smem area.\n");
  1081. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1082. goto err_exit_mmio;
  1083. }
  1084. info->screen_size = pm3fb_fix.smem_len;
  1085. info->fbops = &pm3fb_ops;
  1086. par->video = PM3_READ_REG(par, PM3VideoControl);
  1087. info->fix = pm3fb_fix;
  1088. info->pseudo_palette = par->palette;
  1089. info->flags = FBINFO_DEFAULT |
  1090. FBINFO_HWACCEL_XPAN |
  1091. FBINFO_HWACCEL_YPAN |
  1092. FBINFO_HWACCEL_COPYAREA |
  1093. FBINFO_HWACCEL_IMAGEBLIT |
  1094. FBINFO_HWACCEL_FILLRECT;
  1095. info->pixmap.addr = kmalloc(PM3_PIXMAP_SIZE, GFP_KERNEL);
  1096. if (!info->pixmap.addr) {
  1097. retval = -ENOMEM;
  1098. goto err_exit_pixmap;
  1099. }
  1100. info->pixmap.size = PM3_PIXMAP_SIZE;
  1101. info->pixmap.buf_align = 4;
  1102. info->pixmap.scan_align = 4;
  1103. info->pixmap.access_align = 32;
  1104. info->pixmap.flags = FB_PIXMAP_SYSTEM;
  1105. /*
  1106. * This should give a reasonable default video mode. The following is
  1107. * done when we can set a video mode.
  1108. */
  1109. if (!mode_option)
  1110. mode_option = "640x480@60";
  1111. retval = fb_find_mode(&info->var, info, mode_option, NULL, 0, NULL, 8);
  1112. if (!retval || retval == 4) {
  1113. retval = -EINVAL;
  1114. goto err_exit_both;
  1115. }
  1116. if (fb_alloc_cmap(&info->cmap, 256, 0) < 0) {
  1117. retval = -ENOMEM;
  1118. goto err_exit_both;
  1119. }
  1120. /*
  1121. * For drivers that can...
  1122. */
  1123. pm3fb_check_var(&info->var, info);
  1124. if (register_framebuffer(info) < 0) {
  1125. retval = -EINVAL;
  1126. goto err_exit_all;
  1127. }
  1128. printk(KERN_INFO "fb%d: %s frame buffer device\n", info->node,
  1129. info->fix.id);
  1130. pci_set_drvdata(dev, info);
  1131. return 0;
  1132. err_exit_all:
  1133. fb_dealloc_cmap(&info->cmap);
  1134. err_exit_both:
  1135. kfree(info->pixmap.addr);
  1136. err_exit_pixmap:
  1137. iounmap(info->screen_base);
  1138. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1139. err_exit_mmio:
  1140. iounmap(par->v_regs);
  1141. release_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
  1142. err_exit_neither:
  1143. framebuffer_release(info);
  1144. return retval;
  1145. }
  1146. /*
  1147. * Cleanup
  1148. */
  1149. static void __devexit pm3fb_remove(struct pci_dev *dev)
  1150. {
  1151. struct fb_info *info = pci_get_drvdata(dev);
  1152. if (info) {
  1153. struct fb_fix_screeninfo *fix = &info->fix;
  1154. struct pm3_par *par = info->par;
  1155. unregister_framebuffer(info);
  1156. fb_dealloc_cmap(&info->cmap);
  1157. iounmap(info->screen_base);
  1158. release_mem_region(fix->smem_start, fix->smem_len);
  1159. iounmap(par->v_regs);
  1160. release_mem_region(fix->mmio_start, fix->mmio_len);
  1161. pci_set_drvdata(dev, NULL);
  1162. kfree(info->pixmap.addr);
  1163. framebuffer_release(info);
  1164. }
  1165. }
  1166. static struct pci_device_id pm3fb_id_table[] = {
  1167. { PCI_VENDOR_ID_3DLABS, 0x0a,
  1168. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  1169. { 0, }
  1170. };
  1171. /* For PCI drivers */
  1172. static struct pci_driver pm3fb_driver = {
  1173. .name = "pm3fb",
  1174. .id_table = pm3fb_id_table,
  1175. .probe = pm3fb_probe,
  1176. .remove = __devexit_p(pm3fb_remove),
  1177. };
  1178. MODULE_DEVICE_TABLE(pci, pm3fb_id_table);
  1179. static int __init pm3fb_init(void)
  1180. {
  1181. #ifndef MODULE
  1182. if (fb_get_options("pm3fb", NULL))
  1183. return -ENODEV;
  1184. #endif
  1185. return pci_register_driver(&pm3fb_driver);
  1186. }
  1187. static void __exit pm3fb_exit(void)
  1188. {
  1189. pci_unregister_driver(&pm3fb_driver);
  1190. }
  1191. module_init(pm3fb_init);
  1192. module_exit(pm3fb_exit);
  1193. MODULE_LICENSE("GPL");