clock44xx_data.c 79 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009 Texas Instruments, Inc.
  5. * Copyright (C) 2009 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/list.h>
  23. #include <linux/clk.h>
  24. #include <plat/control.h>
  25. #include <plat/clkdev_omap.h>
  26. #include "clock.h"
  27. #include "clock44xx.h"
  28. #include "cm.h"
  29. #include "cm-regbits-44xx.h"
  30. #include "prm.h"
  31. #include "prm-regbits-44xx.h"
  32. /* Root clocks */
  33. static struct clk extalt_clkin_ck = {
  34. .name = "extalt_clkin_ck",
  35. .rate = 59000000,
  36. .ops = &clkops_null,
  37. .flags = ALWAYS_ENABLED,
  38. };
  39. static struct clk pad_clks_ck = {
  40. .name = "pad_clks_ck",
  41. .rate = 12000000,
  42. .ops = &clkops_null,
  43. .flags = ALWAYS_ENABLED,
  44. };
  45. static struct clk pad_slimbus_core_clks_ck = {
  46. .name = "pad_slimbus_core_clks_ck",
  47. .rate = 12000000,
  48. .ops = &clkops_null,
  49. .flags = ALWAYS_ENABLED,
  50. };
  51. static struct clk secure_32k_clk_src_ck = {
  52. .name = "secure_32k_clk_src_ck",
  53. .rate = 32768,
  54. .ops = &clkops_null,
  55. .flags = ALWAYS_ENABLED,
  56. };
  57. static struct clk slimbus_clk = {
  58. .name = "slimbus_clk",
  59. .rate = 12000000,
  60. .ops = &clkops_null,
  61. .flags = ALWAYS_ENABLED,
  62. };
  63. static struct clk sys_32k_ck = {
  64. .name = "sys_32k_ck",
  65. .rate = 32768,
  66. .ops = &clkops_null,
  67. .flags = ALWAYS_ENABLED,
  68. };
  69. static struct clk virt_12000000_ck = {
  70. .name = "virt_12000000_ck",
  71. .ops = &clkops_null,
  72. .rate = 12000000,
  73. };
  74. static struct clk virt_13000000_ck = {
  75. .name = "virt_13000000_ck",
  76. .ops = &clkops_null,
  77. .rate = 13000000,
  78. };
  79. static struct clk virt_16800000_ck = {
  80. .name = "virt_16800000_ck",
  81. .ops = &clkops_null,
  82. .rate = 16800000,
  83. };
  84. static struct clk virt_19200000_ck = {
  85. .name = "virt_19200000_ck",
  86. .ops = &clkops_null,
  87. .rate = 19200000,
  88. };
  89. static struct clk virt_26000000_ck = {
  90. .name = "virt_26000000_ck",
  91. .ops = &clkops_null,
  92. .rate = 26000000,
  93. };
  94. static struct clk virt_27000000_ck = {
  95. .name = "virt_27000000_ck",
  96. .ops = &clkops_null,
  97. .rate = 27000000,
  98. };
  99. static struct clk virt_38400000_ck = {
  100. .name = "virt_38400000_ck",
  101. .ops = &clkops_null,
  102. .rate = 38400000,
  103. };
  104. static const struct clksel_rate div_1_0_rates[] = {
  105. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  106. { .div = 0 },
  107. };
  108. static const struct clksel_rate div_1_1_rates[] = {
  109. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  110. { .div = 0 },
  111. };
  112. static const struct clksel_rate div_1_2_rates[] = {
  113. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  114. { .div = 0 },
  115. };
  116. static const struct clksel_rate div_1_3_rates[] = {
  117. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  118. { .div = 0 },
  119. };
  120. static const struct clksel_rate div_1_4_rates[] = {
  121. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  122. { .div = 0 },
  123. };
  124. static const struct clksel_rate div_1_5_rates[] = {
  125. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  126. { .div = 0 },
  127. };
  128. static const struct clksel_rate div_1_6_rates[] = {
  129. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  130. { .div = 0 },
  131. };
  132. static const struct clksel_rate div_1_7_rates[] = {
  133. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  134. { .div = 0 },
  135. };
  136. static const struct clksel sys_clkin_sel[] = {
  137. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  138. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  139. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  140. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  141. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  142. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  143. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  144. { .parent = NULL },
  145. };
  146. static struct clk sys_clkin_ck = {
  147. .name = "sys_clkin_ck",
  148. .rate = 38400000,
  149. .clksel = sys_clkin_sel,
  150. .init = &omap2_init_clksel_parent,
  151. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  152. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  153. .ops = &clkops_null,
  154. .recalc = &omap2_clksel_recalc,
  155. .flags = ALWAYS_ENABLED,
  156. };
  157. static struct clk utmi_phy_clkout_ck = {
  158. .name = "utmi_phy_clkout_ck",
  159. .rate = 12000000,
  160. .ops = &clkops_null,
  161. .flags = ALWAYS_ENABLED,
  162. };
  163. static struct clk xclk60mhsp1_ck = {
  164. .name = "xclk60mhsp1_ck",
  165. .rate = 12000000,
  166. .ops = &clkops_null,
  167. .flags = ALWAYS_ENABLED,
  168. };
  169. static struct clk xclk60mhsp2_ck = {
  170. .name = "xclk60mhsp2_ck",
  171. .rate = 12000000,
  172. .ops = &clkops_null,
  173. .flags = ALWAYS_ENABLED,
  174. };
  175. static struct clk xclk60motg_ck = {
  176. .name = "xclk60motg_ck",
  177. .rate = 60000000,
  178. .ops = &clkops_null,
  179. .flags = ALWAYS_ENABLED,
  180. };
  181. /* Module clocks and DPLL outputs */
  182. static const struct clksel_rate div2_1to2_rates[] = {
  183. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  184. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  185. { .div = 0 },
  186. };
  187. static const struct clksel dpll_sys_ref_clk_div[] = {
  188. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  189. { .parent = NULL },
  190. };
  191. static struct clk dpll_sys_ref_clk = {
  192. .name = "dpll_sys_ref_clk",
  193. .parent = &sys_clkin_ck,
  194. .clksel = dpll_sys_ref_clk_div,
  195. .clksel_reg = OMAP4430_CM_DPLL_SYS_REF_CLKSEL,
  196. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  197. .ops = &clkops_null,
  198. .recalc = &omap2_clksel_recalc,
  199. .round_rate = &omap2_clksel_round_rate,
  200. .set_rate = &omap2_clksel_set_rate,
  201. };
  202. static const struct clksel abe_dpll_refclk_mux_sel[] = {
  203. { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
  204. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  205. { .parent = NULL },
  206. };
  207. static struct clk abe_dpll_refclk_mux_ck = {
  208. .name = "abe_dpll_refclk_mux_ck",
  209. .parent = &dpll_sys_ref_clk,
  210. .clksel = abe_dpll_refclk_mux_sel,
  211. .init = &omap2_init_clksel_parent,
  212. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  213. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  214. .ops = &clkops_null,
  215. .recalc = &omap2_clksel_recalc,
  216. };
  217. /* DPLL_ABE */
  218. static struct dpll_data dpll_abe_dd = {
  219. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  220. .clk_bypass = &sys_clkin_ck,
  221. .clk_ref = &abe_dpll_refclk_mux_ck,
  222. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  223. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  224. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  225. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  226. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  227. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  228. .enable_mask = OMAP4430_DPLL_EN_MASK,
  229. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  230. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  231. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  232. .max_divider = OMAP4430_MAX_DPLL_DIV,
  233. .min_divider = 1,
  234. };
  235. static struct clk dpll_abe_ck = {
  236. .name = "dpll_abe_ck",
  237. .parent = &abe_dpll_refclk_mux_ck,
  238. .dpll_data = &dpll_abe_dd,
  239. .init = &omap2_init_dpll_parent,
  240. .ops = &omap4_clkops_noncore_dpll_ops,
  241. .recalc = &omap3_dpll_recalc,
  242. .round_rate = &omap2_dpll_round_rate,
  243. .set_rate = &omap3_noncore_dpll_set_rate,
  244. };
  245. static struct clk dpll_abe_m2x2_ck = {
  246. .name = "dpll_abe_m2x2_ck",
  247. .parent = &dpll_abe_ck,
  248. .ops = &clkops_null,
  249. .recalc = &followparent_recalc,
  250. };
  251. static struct clk abe_24m_fclk = {
  252. .name = "abe_24m_fclk",
  253. .parent = &dpll_abe_m2x2_ck,
  254. .ops = &clkops_null,
  255. .recalc = &followparent_recalc,
  256. };
  257. static const struct clksel_rate div3_1to4_rates[] = {
  258. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  259. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  260. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  261. { .div = 0 },
  262. };
  263. static const struct clksel abe_clk_div[] = {
  264. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  265. { .parent = NULL },
  266. };
  267. static struct clk abe_clk = {
  268. .name = "abe_clk",
  269. .parent = &dpll_abe_m2x2_ck,
  270. .clksel = abe_clk_div,
  271. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  272. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  273. .ops = &clkops_null,
  274. .recalc = &omap2_clksel_recalc,
  275. .round_rate = &omap2_clksel_round_rate,
  276. .set_rate = &omap2_clksel_set_rate,
  277. };
  278. static const struct clksel aess_fclk_div[] = {
  279. { .parent = &abe_clk, .rates = div2_1to2_rates },
  280. { .parent = NULL },
  281. };
  282. static struct clk aess_fclk = {
  283. .name = "aess_fclk",
  284. .parent = &abe_clk,
  285. .clksel = aess_fclk_div,
  286. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  287. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  288. .ops = &clkops_null,
  289. .recalc = &omap2_clksel_recalc,
  290. .round_rate = &omap2_clksel_round_rate,
  291. .set_rate = &omap2_clksel_set_rate,
  292. };
  293. static const struct clksel_rate div31_1to31_rates[] = {
  294. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  295. { .div = 2, .val = 2, .flags = RATE_IN_4430 },
  296. { .div = 3, .val = 3, .flags = RATE_IN_4430 },
  297. { .div = 4, .val = 4, .flags = RATE_IN_4430 },
  298. { .div = 5, .val = 5, .flags = RATE_IN_4430 },
  299. { .div = 6, .val = 6, .flags = RATE_IN_4430 },
  300. { .div = 7, .val = 7, .flags = RATE_IN_4430 },
  301. { .div = 8, .val = 8, .flags = RATE_IN_4430 },
  302. { .div = 9, .val = 9, .flags = RATE_IN_4430 },
  303. { .div = 10, .val = 10, .flags = RATE_IN_4430 },
  304. { .div = 11, .val = 11, .flags = RATE_IN_4430 },
  305. { .div = 12, .val = 12, .flags = RATE_IN_4430 },
  306. { .div = 13, .val = 13, .flags = RATE_IN_4430 },
  307. { .div = 14, .val = 14, .flags = RATE_IN_4430 },
  308. { .div = 15, .val = 15, .flags = RATE_IN_4430 },
  309. { .div = 16, .val = 16, .flags = RATE_IN_4430 },
  310. { .div = 17, .val = 17, .flags = RATE_IN_4430 },
  311. { .div = 18, .val = 18, .flags = RATE_IN_4430 },
  312. { .div = 19, .val = 19, .flags = RATE_IN_4430 },
  313. { .div = 20, .val = 20, .flags = RATE_IN_4430 },
  314. { .div = 21, .val = 21, .flags = RATE_IN_4430 },
  315. { .div = 22, .val = 22, .flags = RATE_IN_4430 },
  316. { .div = 23, .val = 23, .flags = RATE_IN_4430 },
  317. { .div = 24, .val = 24, .flags = RATE_IN_4430 },
  318. { .div = 25, .val = 25, .flags = RATE_IN_4430 },
  319. { .div = 26, .val = 26, .flags = RATE_IN_4430 },
  320. { .div = 27, .val = 27, .flags = RATE_IN_4430 },
  321. { .div = 28, .val = 28, .flags = RATE_IN_4430 },
  322. { .div = 29, .val = 29, .flags = RATE_IN_4430 },
  323. { .div = 30, .val = 30, .flags = RATE_IN_4430 },
  324. { .div = 31, .val = 31, .flags = RATE_IN_4430 },
  325. { .div = 0 },
  326. };
  327. static const struct clksel dpll_abe_m3_div[] = {
  328. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  329. { .parent = NULL },
  330. };
  331. static struct clk dpll_abe_m3_ck = {
  332. .name = "dpll_abe_m3_ck",
  333. .parent = &dpll_abe_ck,
  334. .clksel = dpll_abe_m3_div,
  335. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  336. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  337. .ops = &clkops_null,
  338. .recalc = &omap2_clksel_recalc,
  339. .round_rate = &omap2_clksel_round_rate,
  340. .set_rate = &omap2_clksel_set_rate,
  341. };
  342. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  343. { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
  344. { .parent = &dpll_abe_m3_ck, .rates = div_1_1_rates },
  345. { .parent = NULL },
  346. };
  347. static struct clk core_hsd_byp_clk_mux_ck = {
  348. .name = "core_hsd_byp_clk_mux_ck",
  349. .parent = &dpll_sys_ref_clk,
  350. .clksel = core_hsd_byp_clk_mux_sel,
  351. .init = &omap2_init_clksel_parent,
  352. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  353. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  354. .ops = &clkops_null,
  355. .recalc = &omap2_clksel_recalc,
  356. };
  357. /* DPLL_CORE */
  358. static struct dpll_data dpll_core_dd = {
  359. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  360. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  361. .clk_ref = &dpll_sys_ref_clk,
  362. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  363. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  364. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  365. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  366. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  367. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  368. .enable_mask = OMAP4430_DPLL_EN_MASK,
  369. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  370. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  371. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  372. .max_divider = OMAP4430_MAX_DPLL_DIV,
  373. .min_divider = 1,
  374. };
  375. static struct clk dpll_core_ck = {
  376. .name = "dpll_core_ck",
  377. .parent = &dpll_sys_ref_clk,
  378. .dpll_data = &dpll_core_dd,
  379. .init = &omap2_init_dpll_parent,
  380. .ops = &clkops_null,
  381. .recalc = &omap3_dpll_recalc,
  382. };
  383. static const struct clksel dpll_core_m6_div[] = {
  384. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  385. { .parent = NULL },
  386. };
  387. static struct clk dpll_core_m6_ck = {
  388. .name = "dpll_core_m6_ck",
  389. .parent = &dpll_core_ck,
  390. .clksel = dpll_core_m6_div,
  391. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  392. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  393. .ops = &clkops_null,
  394. .recalc = &omap2_clksel_recalc,
  395. .round_rate = &omap2_clksel_round_rate,
  396. .set_rate = &omap2_clksel_set_rate,
  397. };
  398. static const struct clksel dbgclk_mux_sel[] = {
  399. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  400. { .parent = &dpll_core_m6_ck, .rates = div_1_1_rates },
  401. { .parent = NULL },
  402. };
  403. static struct clk dbgclk_mux_ck = {
  404. .name = "dbgclk_mux_ck",
  405. .parent = &sys_clkin_ck,
  406. .ops = &clkops_null,
  407. .recalc = &followparent_recalc,
  408. };
  409. static struct clk dpll_core_m2_ck = {
  410. .name = "dpll_core_m2_ck",
  411. .parent = &dpll_core_ck,
  412. .clksel = dpll_core_m6_div,
  413. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  414. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  415. .ops = &clkops_null,
  416. .recalc = &omap2_clksel_recalc,
  417. .round_rate = &omap2_clksel_round_rate,
  418. .set_rate = &omap2_clksel_set_rate,
  419. };
  420. static struct clk ddrphy_ck = {
  421. .name = "ddrphy_ck",
  422. .parent = &dpll_core_m2_ck,
  423. .ops = &clkops_null,
  424. .recalc = &followparent_recalc,
  425. };
  426. static struct clk dpll_core_m5_ck = {
  427. .name = "dpll_core_m5_ck",
  428. .parent = &dpll_core_ck,
  429. .clksel = dpll_core_m6_div,
  430. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  431. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  432. .ops = &clkops_null,
  433. .recalc = &omap2_clksel_recalc,
  434. .round_rate = &omap2_clksel_round_rate,
  435. .set_rate = &omap2_clksel_set_rate,
  436. };
  437. static const struct clksel div_core_div[] = {
  438. { .parent = &dpll_core_m5_ck, .rates = div2_1to2_rates },
  439. { .parent = NULL },
  440. };
  441. static struct clk div_core_ck = {
  442. .name = "div_core_ck",
  443. .parent = &dpll_core_m5_ck,
  444. .clksel = div_core_div,
  445. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  446. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  447. .ops = &clkops_null,
  448. .recalc = &omap2_clksel_recalc,
  449. .round_rate = &omap2_clksel_round_rate,
  450. .set_rate = &omap2_clksel_set_rate,
  451. };
  452. static const struct clksel_rate div4_1to8_rates[] = {
  453. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  454. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  455. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  456. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  457. { .div = 0 },
  458. };
  459. static const struct clksel div_iva_hs_clk_div[] = {
  460. { .parent = &dpll_core_m5_ck, .rates = div4_1to8_rates },
  461. { .parent = NULL },
  462. };
  463. static struct clk div_iva_hs_clk = {
  464. .name = "div_iva_hs_clk",
  465. .parent = &dpll_core_m5_ck,
  466. .clksel = div_iva_hs_clk_div,
  467. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  468. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  469. .ops = &clkops_null,
  470. .recalc = &omap2_clksel_recalc,
  471. .round_rate = &omap2_clksel_round_rate,
  472. .set_rate = &omap2_clksel_set_rate,
  473. };
  474. static struct clk div_mpu_hs_clk = {
  475. .name = "div_mpu_hs_clk",
  476. .parent = &dpll_core_m5_ck,
  477. .clksel = div_iva_hs_clk_div,
  478. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  479. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  480. .ops = &clkops_null,
  481. .recalc = &omap2_clksel_recalc,
  482. .round_rate = &omap2_clksel_round_rate,
  483. .set_rate = &omap2_clksel_set_rate,
  484. };
  485. static struct clk dpll_core_m4_ck = {
  486. .name = "dpll_core_m4_ck",
  487. .parent = &dpll_core_ck,
  488. .clksel = dpll_core_m6_div,
  489. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  490. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  491. .ops = &clkops_null,
  492. .recalc = &omap2_clksel_recalc,
  493. .round_rate = &omap2_clksel_round_rate,
  494. .set_rate = &omap2_clksel_set_rate,
  495. };
  496. static struct clk dll_clk_div_ck = {
  497. .name = "dll_clk_div_ck",
  498. .parent = &dpll_core_m4_ck,
  499. .ops = &clkops_null,
  500. .recalc = &followparent_recalc,
  501. };
  502. static struct clk dpll_abe_m2_ck = {
  503. .name = "dpll_abe_m2_ck",
  504. .parent = &dpll_abe_ck,
  505. .clksel = dpll_abe_m3_div,
  506. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  507. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  508. .ops = &clkops_null,
  509. .recalc = &omap2_clksel_recalc,
  510. .round_rate = &omap2_clksel_round_rate,
  511. .set_rate = &omap2_clksel_set_rate,
  512. };
  513. static struct clk dpll_core_m3_ck = {
  514. .name = "dpll_core_m3_ck",
  515. .parent = &dpll_core_ck,
  516. .clksel = dpll_core_m6_div,
  517. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  518. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  519. .ops = &clkops_null,
  520. .recalc = &omap2_clksel_recalc,
  521. .round_rate = &omap2_clksel_round_rate,
  522. .set_rate = &omap2_clksel_set_rate,
  523. };
  524. static struct clk dpll_core_m7_ck = {
  525. .name = "dpll_core_m7_ck",
  526. .parent = &dpll_core_ck,
  527. .clksel = dpll_core_m6_div,
  528. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  529. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  530. .ops = &clkops_null,
  531. .recalc = &omap2_clksel_recalc,
  532. .round_rate = &omap2_clksel_round_rate,
  533. .set_rate = &omap2_clksel_set_rate,
  534. };
  535. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  536. { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
  537. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  538. { .parent = NULL },
  539. };
  540. static struct clk iva_hsd_byp_clk_mux_ck = {
  541. .name = "iva_hsd_byp_clk_mux_ck",
  542. .parent = &dpll_sys_ref_clk,
  543. .ops = &clkops_null,
  544. .recalc = &followparent_recalc,
  545. };
  546. /* DPLL_IVA */
  547. static struct dpll_data dpll_iva_dd = {
  548. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  549. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  550. .clk_ref = &dpll_sys_ref_clk,
  551. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  552. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  553. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  554. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  555. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  556. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  557. .enable_mask = OMAP4430_DPLL_EN_MASK,
  558. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  559. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  560. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  561. .max_divider = OMAP4430_MAX_DPLL_DIV,
  562. .min_divider = 1,
  563. };
  564. static struct clk dpll_iva_ck = {
  565. .name = "dpll_iva_ck",
  566. .parent = &dpll_sys_ref_clk,
  567. .dpll_data = &dpll_iva_dd,
  568. .init = &omap2_init_dpll_parent,
  569. .ops = &omap4_clkops_noncore_dpll_ops,
  570. .recalc = &omap3_dpll_recalc,
  571. .round_rate = &omap2_dpll_round_rate,
  572. .set_rate = &omap3_noncore_dpll_set_rate,
  573. };
  574. static const struct clksel dpll_iva_m4_div[] = {
  575. { .parent = &dpll_iva_ck, .rates = div31_1to31_rates },
  576. { .parent = NULL },
  577. };
  578. static struct clk dpll_iva_m4_ck = {
  579. .name = "dpll_iva_m4_ck",
  580. .parent = &dpll_iva_ck,
  581. .clksel = dpll_iva_m4_div,
  582. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  583. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  584. .ops = &clkops_null,
  585. .recalc = &omap2_clksel_recalc,
  586. .round_rate = &omap2_clksel_round_rate,
  587. .set_rate = &omap2_clksel_set_rate,
  588. };
  589. static struct clk dpll_iva_m5_ck = {
  590. .name = "dpll_iva_m5_ck",
  591. .parent = &dpll_iva_ck,
  592. .clksel = dpll_iva_m4_div,
  593. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  594. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  595. .ops = &clkops_null,
  596. .recalc = &omap2_clksel_recalc,
  597. .round_rate = &omap2_clksel_round_rate,
  598. .set_rate = &omap2_clksel_set_rate,
  599. };
  600. /* DPLL_MPU */
  601. static struct dpll_data dpll_mpu_dd = {
  602. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  603. .clk_bypass = &div_mpu_hs_clk,
  604. .clk_ref = &dpll_sys_ref_clk,
  605. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  606. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  607. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  608. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  609. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  610. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  611. .enable_mask = OMAP4430_DPLL_EN_MASK,
  612. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  613. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  614. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  615. .max_divider = OMAP4430_MAX_DPLL_DIV,
  616. .min_divider = 1,
  617. };
  618. static struct clk dpll_mpu_ck = {
  619. .name = "dpll_mpu_ck",
  620. .parent = &dpll_sys_ref_clk,
  621. .dpll_data = &dpll_mpu_dd,
  622. .init = &omap2_init_dpll_parent,
  623. .ops = &omap4_clkops_noncore_dpll_ops,
  624. .recalc = &omap3_dpll_recalc,
  625. .round_rate = &omap2_dpll_round_rate,
  626. .set_rate = &omap3_noncore_dpll_set_rate,
  627. };
  628. static const struct clksel dpll_mpu_m2_div[] = {
  629. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  630. { .parent = NULL },
  631. };
  632. static struct clk dpll_mpu_m2_ck = {
  633. .name = "dpll_mpu_m2_ck",
  634. .parent = &dpll_mpu_ck,
  635. .clksel = dpll_mpu_m2_div,
  636. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  637. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  638. .ops = &clkops_null,
  639. .recalc = &omap2_clksel_recalc,
  640. .round_rate = &omap2_clksel_round_rate,
  641. .set_rate = &omap2_clksel_set_rate,
  642. };
  643. static struct clk per_hs_clk_div_ck = {
  644. .name = "per_hs_clk_div_ck",
  645. .parent = &dpll_abe_m3_ck,
  646. .ops = &clkops_null,
  647. .recalc = &followparent_recalc,
  648. };
  649. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  650. { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
  651. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  652. { .parent = NULL },
  653. };
  654. static struct clk per_hsd_byp_clk_mux_ck = {
  655. .name = "per_hsd_byp_clk_mux_ck",
  656. .parent = &dpll_sys_ref_clk,
  657. .clksel = per_hsd_byp_clk_mux_sel,
  658. .init = &omap2_init_clksel_parent,
  659. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  660. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  661. .ops = &clkops_null,
  662. .recalc = &omap2_clksel_recalc,
  663. };
  664. /* DPLL_PER */
  665. static struct dpll_data dpll_per_dd = {
  666. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  667. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  668. .clk_ref = &dpll_sys_ref_clk,
  669. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  670. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  671. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  672. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  673. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  674. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  675. .enable_mask = OMAP4430_DPLL_EN_MASK,
  676. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  677. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  678. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  679. .max_divider = OMAP4430_MAX_DPLL_DIV,
  680. .min_divider = 1,
  681. };
  682. static struct clk dpll_per_ck = {
  683. .name = "dpll_per_ck",
  684. .parent = &dpll_sys_ref_clk,
  685. .dpll_data = &dpll_per_dd,
  686. .init = &omap2_init_dpll_parent,
  687. .ops = &omap4_clkops_noncore_dpll_ops,
  688. .recalc = &omap3_dpll_recalc,
  689. .round_rate = &omap2_dpll_round_rate,
  690. .set_rate = &omap3_noncore_dpll_set_rate,
  691. };
  692. static const struct clksel dpll_per_m2_div[] = {
  693. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  694. { .parent = NULL },
  695. };
  696. static struct clk dpll_per_m2_ck = {
  697. .name = "dpll_per_m2_ck",
  698. .parent = &dpll_per_ck,
  699. .clksel = dpll_per_m2_div,
  700. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  701. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  702. .ops = &clkops_null,
  703. .recalc = &omap2_clksel_recalc,
  704. .round_rate = &omap2_clksel_round_rate,
  705. .set_rate = &omap2_clksel_set_rate,
  706. };
  707. static struct clk dpll_per_m2x2_ck = {
  708. .name = "dpll_per_m2x2_ck",
  709. .parent = &dpll_per_ck,
  710. .ops = &clkops_null,
  711. .recalc = &followparent_recalc,
  712. };
  713. static struct clk dpll_per_m3_ck = {
  714. .name = "dpll_per_m3_ck",
  715. .parent = &dpll_per_ck,
  716. .clksel = dpll_per_m2_div,
  717. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  718. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  719. .ops = &clkops_null,
  720. .recalc = &omap2_clksel_recalc,
  721. .round_rate = &omap2_clksel_round_rate,
  722. .set_rate = &omap2_clksel_set_rate,
  723. };
  724. static struct clk dpll_per_m4_ck = {
  725. .name = "dpll_per_m4_ck",
  726. .parent = &dpll_per_ck,
  727. .clksel = dpll_per_m2_div,
  728. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  729. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  730. .ops = &clkops_null,
  731. .recalc = &omap2_clksel_recalc,
  732. .round_rate = &omap2_clksel_round_rate,
  733. .set_rate = &omap2_clksel_set_rate,
  734. };
  735. static struct clk dpll_per_m5_ck = {
  736. .name = "dpll_per_m5_ck",
  737. .parent = &dpll_per_ck,
  738. .clksel = dpll_per_m2_div,
  739. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  740. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  741. .ops = &clkops_null,
  742. .recalc = &omap2_clksel_recalc,
  743. .round_rate = &omap2_clksel_round_rate,
  744. .set_rate = &omap2_clksel_set_rate,
  745. };
  746. static struct clk dpll_per_m6_ck = {
  747. .name = "dpll_per_m6_ck",
  748. .parent = &dpll_per_ck,
  749. .clksel = dpll_per_m2_div,
  750. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  751. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  752. .ops = &clkops_null,
  753. .recalc = &omap2_clksel_recalc,
  754. .round_rate = &omap2_clksel_round_rate,
  755. .set_rate = &omap2_clksel_set_rate,
  756. };
  757. static struct clk dpll_per_m7_ck = {
  758. .name = "dpll_per_m7_ck",
  759. .parent = &dpll_per_ck,
  760. .clksel = dpll_per_m2_div,
  761. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  762. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  763. .ops = &clkops_null,
  764. .recalc = &omap2_clksel_recalc,
  765. .round_rate = &omap2_clksel_round_rate,
  766. .set_rate = &omap2_clksel_set_rate,
  767. };
  768. /* DPLL_UNIPRO */
  769. static struct dpll_data dpll_unipro_dd = {
  770. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_UNIPRO,
  771. .clk_bypass = &dpll_sys_ref_clk,
  772. .clk_ref = &dpll_sys_ref_clk,
  773. .control_reg = OMAP4430_CM_CLKMODE_DPLL_UNIPRO,
  774. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  775. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_UNIPRO,
  776. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_UNIPRO,
  777. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  778. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  779. .enable_mask = OMAP4430_DPLL_EN_MASK,
  780. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  781. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  782. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  783. .max_divider = OMAP4430_MAX_DPLL_DIV,
  784. .min_divider = 1,
  785. };
  786. static struct clk dpll_unipro_ck = {
  787. .name = "dpll_unipro_ck",
  788. .parent = &dpll_sys_ref_clk,
  789. .dpll_data = &dpll_unipro_dd,
  790. .init = &omap2_init_dpll_parent,
  791. .ops = &omap4_clkops_noncore_dpll_ops,
  792. .recalc = &omap3_dpll_recalc,
  793. .round_rate = &omap2_dpll_round_rate,
  794. .set_rate = &omap3_noncore_dpll_set_rate,
  795. };
  796. static const struct clksel dpll_unipro_m2x2_div[] = {
  797. { .parent = &dpll_unipro_ck, .rates = div31_1to31_rates },
  798. { .parent = NULL },
  799. };
  800. static struct clk dpll_unipro_m2x2_ck = {
  801. .name = "dpll_unipro_m2x2_ck",
  802. .parent = &dpll_unipro_ck,
  803. .clksel = dpll_unipro_m2x2_div,
  804. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_UNIPRO,
  805. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  806. .ops = &clkops_null,
  807. .recalc = &omap2_clksel_recalc,
  808. .round_rate = &omap2_clksel_round_rate,
  809. .set_rate = &omap2_clksel_set_rate,
  810. };
  811. static struct clk usb_hs_clk_div_ck = {
  812. .name = "usb_hs_clk_div_ck",
  813. .parent = &dpll_abe_m3_ck,
  814. .ops = &clkops_null,
  815. .recalc = &followparent_recalc,
  816. };
  817. /* DPLL_USB */
  818. static struct dpll_data dpll_usb_dd = {
  819. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  820. .clk_bypass = &usb_hs_clk_div_ck,
  821. .clk_ref = &dpll_sys_ref_clk,
  822. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  823. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  824. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  825. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  826. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  827. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  828. .enable_mask = OMAP4430_DPLL_EN_MASK,
  829. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  830. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  831. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  832. .max_divider = OMAP4430_MAX_DPLL_DIV,
  833. .min_divider = 1,
  834. .flags = DPLL_J_TYPE | DPLL_NO_DCO_SEL
  835. };
  836. static struct clk dpll_usb_ck = {
  837. .name = "dpll_usb_ck",
  838. .parent = &dpll_sys_ref_clk,
  839. .dpll_data = &dpll_usb_dd,
  840. .init = &omap2_init_dpll_parent,
  841. .ops = &omap4_clkops_noncore_dpll_ops,
  842. .recalc = &omap3_dpll_recalc,
  843. .round_rate = &omap2_dpll_round_rate,
  844. .set_rate = &omap3_noncore_dpll_set_rate,
  845. };
  846. static struct clk dpll_usb_clkdcoldo_ck = {
  847. .name = "dpll_usb_clkdcoldo_ck",
  848. .parent = &dpll_usb_ck,
  849. .ops = &clkops_null,
  850. .recalc = &followparent_recalc,
  851. };
  852. static const struct clksel dpll_usb_m2_div[] = {
  853. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  854. { .parent = NULL },
  855. };
  856. static struct clk dpll_usb_m2_ck = {
  857. .name = "dpll_usb_m2_ck",
  858. .parent = &dpll_usb_ck,
  859. .clksel = dpll_usb_m2_div,
  860. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  861. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  862. .ops = &clkops_null,
  863. .recalc = &omap2_clksel_recalc,
  864. .round_rate = &omap2_clksel_round_rate,
  865. .set_rate = &omap2_clksel_set_rate,
  866. };
  867. static const struct clksel ducati_clk_mux_sel[] = {
  868. { .parent = &div_core_ck, .rates = div_1_0_rates },
  869. { .parent = &dpll_per_m6_ck, .rates = div_1_1_rates },
  870. { .parent = NULL },
  871. };
  872. static struct clk ducati_clk_mux_ck = {
  873. .name = "ducati_clk_mux_ck",
  874. .parent = &div_core_ck,
  875. .clksel = ducati_clk_mux_sel,
  876. .init = &omap2_init_clksel_parent,
  877. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  878. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  879. .ops = &clkops_null,
  880. .recalc = &omap2_clksel_recalc,
  881. };
  882. static struct clk func_12m_fclk = {
  883. .name = "func_12m_fclk",
  884. .parent = &dpll_per_m2x2_ck,
  885. .ops = &clkops_null,
  886. .recalc = &followparent_recalc,
  887. };
  888. static struct clk func_24m_clk = {
  889. .name = "func_24m_clk",
  890. .parent = &dpll_per_m2_ck,
  891. .ops = &clkops_null,
  892. .recalc = &followparent_recalc,
  893. };
  894. static struct clk func_24mc_fclk = {
  895. .name = "func_24mc_fclk",
  896. .parent = &dpll_per_m2x2_ck,
  897. .ops = &clkops_null,
  898. .recalc = &followparent_recalc,
  899. };
  900. static const struct clksel_rate div2_4to8_rates[] = {
  901. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  902. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  903. { .div = 0 },
  904. };
  905. static const struct clksel func_48m_fclk_div[] = {
  906. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  907. { .parent = NULL },
  908. };
  909. static struct clk func_48m_fclk = {
  910. .name = "func_48m_fclk",
  911. .parent = &dpll_per_m2x2_ck,
  912. .clksel = func_48m_fclk_div,
  913. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  914. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  915. .ops = &clkops_null,
  916. .recalc = &omap2_clksel_recalc,
  917. .round_rate = &omap2_clksel_round_rate,
  918. .set_rate = &omap2_clksel_set_rate,
  919. };
  920. static struct clk func_48mc_fclk = {
  921. .name = "func_48mc_fclk",
  922. .parent = &dpll_per_m2x2_ck,
  923. .ops = &clkops_null,
  924. .recalc = &followparent_recalc,
  925. };
  926. static const struct clksel_rate div2_2to4_rates[] = {
  927. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  928. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  929. { .div = 0 },
  930. };
  931. static const struct clksel func_64m_fclk_div[] = {
  932. { .parent = &dpll_per_m4_ck, .rates = div2_2to4_rates },
  933. { .parent = NULL },
  934. };
  935. static struct clk func_64m_fclk = {
  936. .name = "func_64m_fclk",
  937. .parent = &dpll_per_m4_ck,
  938. .clksel = func_64m_fclk_div,
  939. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  940. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  941. .ops = &clkops_null,
  942. .recalc = &omap2_clksel_recalc,
  943. .round_rate = &omap2_clksel_round_rate,
  944. .set_rate = &omap2_clksel_set_rate,
  945. };
  946. static const struct clksel func_96m_fclk_div[] = {
  947. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  948. { .parent = NULL },
  949. };
  950. static struct clk func_96m_fclk = {
  951. .name = "func_96m_fclk",
  952. .parent = &dpll_per_m2x2_ck,
  953. .clksel = func_96m_fclk_div,
  954. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  955. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  956. .ops = &clkops_null,
  957. .recalc = &omap2_clksel_recalc,
  958. .round_rate = &omap2_clksel_round_rate,
  959. .set_rate = &omap2_clksel_set_rate,
  960. };
  961. static const struct clksel hsmmc6_fclk_sel[] = {
  962. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  963. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  964. { .parent = NULL },
  965. };
  966. static struct clk hsmmc6_fclk = {
  967. .name = "hsmmc6_fclk",
  968. .parent = &func_64m_fclk,
  969. .ops = &clkops_null,
  970. .recalc = &followparent_recalc,
  971. };
  972. static const struct clksel_rate div2_1to8_rates[] = {
  973. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  974. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  975. { .div = 0 },
  976. };
  977. static const struct clksel init_60m_fclk_div[] = {
  978. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  979. { .parent = NULL },
  980. };
  981. static struct clk init_60m_fclk = {
  982. .name = "init_60m_fclk",
  983. .parent = &dpll_usb_m2_ck,
  984. .clksel = init_60m_fclk_div,
  985. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  986. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  987. .ops = &clkops_null,
  988. .recalc = &omap2_clksel_recalc,
  989. .round_rate = &omap2_clksel_round_rate,
  990. .set_rate = &omap2_clksel_set_rate,
  991. };
  992. static const struct clksel l3_div_div[] = {
  993. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  994. { .parent = NULL },
  995. };
  996. static struct clk l3_div_ck = {
  997. .name = "l3_div_ck",
  998. .parent = &div_core_ck,
  999. .clksel = l3_div_div,
  1000. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1001. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  1002. .ops = &clkops_null,
  1003. .recalc = &omap2_clksel_recalc,
  1004. .round_rate = &omap2_clksel_round_rate,
  1005. .set_rate = &omap2_clksel_set_rate,
  1006. };
  1007. static const struct clksel l4_div_div[] = {
  1008. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  1009. { .parent = NULL },
  1010. };
  1011. static struct clk l4_div_ck = {
  1012. .name = "l4_div_ck",
  1013. .parent = &l3_div_ck,
  1014. .clksel = l4_div_div,
  1015. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1016. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1017. .ops = &clkops_null,
  1018. .recalc = &omap2_clksel_recalc,
  1019. .round_rate = &omap2_clksel_round_rate,
  1020. .set_rate = &omap2_clksel_set_rate,
  1021. };
  1022. static struct clk lp_clk_div_ck = {
  1023. .name = "lp_clk_div_ck",
  1024. .parent = &dpll_abe_m2x2_ck,
  1025. .ops = &clkops_null,
  1026. .recalc = &followparent_recalc,
  1027. };
  1028. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1029. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1030. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1031. { .parent = NULL },
  1032. };
  1033. static struct clk l4_wkup_clk_mux_ck = {
  1034. .name = "l4_wkup_clk_mux_ck",
  1035. .parent = &sys_clkin_ck,
  1036. .clksel = l4_wkup_clk_mux_sel,
  1037. .init = &omap2_init_clksel_parent,
  1038. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1039. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1040. .ops = &clkops_null,
  1041. .recalc = &omap2_clksel_recalc,
  1042. };
  1043. static const struct clksel per_abe_nc_fclk_div[] = {
  1044. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1045. { .parent = NULL },
  1046. };
  1047. static struct clk per_abe_nc_fclk = {
  1048. .name = "per_abe_nc_fclk",
  1049. .parent = &dpll_abe_m2_ck,
  1050. .clksel = per_abe_nc_fclk_div,
  1051. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1052. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1053. .ops = &clkops_null,
  1054. .recalc = &omap2_clksel_recalc,
  1055. .round_rate = &omap2_clksel_round_rate,
  1056. .set_rate = &omap2_clksel_set_rate,
  1057. };
  1058. static const struct clksel mcasp2_fclk_sel[] = {
  1059. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1060. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1061. { .parent = NULL },
  1062. };
  1063. static struct clk mcasp2_fclk = {
  1064. .name = "mcasp2_fclk",
  1065. .parent = &func_96m_fclk,
  1066. .ops = &clkops_null,
  1067. .recalc = &followparent_recalc,
  1068. };
  1069. static struct clk mcasp3_fclk = {
  1070. .name = "mcasp3_fclk",
  1071. .parent = &func_96m_fclk,
  1072. .ops = &clkops_null,
  1073. .recalc = &followparent_recalc,
  1074. };
  1075. static struct clk ocp_abe_iclk = {
  1076. .name = "ocp_abe_iclk",
  1077. .parent = &aess_fclk,
  1078. .ops = &clkops_null,
  1079. .recalc = &followparent_recalc,
  1080. };
  1081. static struct clk per_abe_24m_fclk = {
  1082. .name = "per_abe_24m_fclk",
  1083. .parent = &dpll_abe_m2_ck,
  1084. .ops = &clkops_null,
  1085. .recalc = &followparent_recalc,
  1086. };
  1087. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1088. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1089. { .parent = &dpll_core_m6_ck, .rates = div_1_1_rates },
  1090. { .parent = &dpll_per_m7_ck, .rates = div_1_2_rates },
  1091. { .parent = NULL },
  1092. };
  1093. static struct clk pmd_stm_clock_mux_ck = {
  1094. .name = "pmd_stm_clock_mux_ck",
  1095. .parent = &sys_clkin_ck,
  1096. .ops = &clkops_null,
  1097. .recalc = &followparent_recalc,
  1098. };
  1099. static struct clk pmd_trace_clk_mux_ck = {
  1100. .name = "pmd_trace_clk_mux_ck",
  1101. .parent = &sys_clkin_ck,
  1102. .ops = &clkops_null,
  1103. .recalc = &followparent_recalc,
  1104. };
  1105. static struct clk syc_clk_div_ck = {
  1106. .name = "syc_clk_div_ck",
  1107. .parent = &sys_clkin_ck,
  1108. .clksel = dpll_sys_ref_clk_div,
  1109. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1110. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1111. .ops = &clkops_null,
  1112. .recalc = &omap2_clksel_recalc,
  1113. .round_rate = &omap2_clksel_round_rate,
  1114. .set_rate = &omap2_clksel_set_rate,
  1115. };
  1116. /* Leaf clocks controlled by modules */
  1117. static struct clk aes1_ck = {
  1118. .name = "aes1_ck",
  1119. .ops = &clkops_omap2_dflt,
  1120. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1121. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1122. .clkdm_name = "l4_secure_clkdm",
  1123. .parent = &l3_div_ck,
  1124. .recalc = &followparent_recalc,
  1125. };
  1126. static struct clk aes2_ck = {
  1127. .name = "aes2_ck",
  1128. .ops = &clkops_omap2_dflt,
  1129. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1130. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1131. .clkdm_name = "l4_secure_clkdm",
  1132. .parent = &l3_div_ck,
  1133. .recalc = &followparent_recalc,
  1134. };
  1135. static struct clk aess_ck = {
  1136. .name = "aess_ck",
  1137. .ops = &clkops_omap2_dflt,
  1138. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1139. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1140. .clkdm_name = "abe_clkdm",
  1141. .parent = &aess_fclk,
  1142. .recalc = &followparent_recalc,
  1143. };
  1144. static struct clk cust_efuse_ck = {
  1145. .name = "cust_efuse_ck",
  1146. .ops = &clkops_omap2_dflt,
  1147. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1148. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1149. .clkdm_name = "l4_cefuse_clkdm",
  1150. .parent = &sys_clkin_ck,
  1151. .recalc = &followparent_recalc,
  1152. };
  1153. static struct clk des3des_ck = {
  1154. .name = "des3des_ck",
  1155. .ops = &clkops_omap2_dflt,
  1156. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1157. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1158. .clkdm_name = "l4_secure_clkdm",
  1159. .parent = &l4_div_ck,
  1160. .recalc = &followparent_recalc,
  1161. };
  1162. static const struct clksel dmic_sync_mux_sel[] = {
  1163. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1164. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1165. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1166. { .parent = NULL },
  1167. };
  1168. static struct clk dmic_sync_mux_ck = {
  1169. .name = "dmic_sync_mux_ck",
  1170. .parent = &abe_24m_fclk,
  1171. .clksel = dmic_sync_mux_sel,
  1172. .init = &omap2_init_clksel_parent,
  1173. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1174. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1175. .ops = &clkops_null,
  1176. .recalc = &omap2_clksel_recalc,
  1177. };
  1178. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1179. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1180. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1181. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1182. { .parent = NULL },
  1183. };
  1184. /* Merged func_dmic_abe_gfclk into dmic_ck */
  1185. static struct clk dmic_ck = {
  1186. .name = "dmic_ck",
  1187. .parent = &dmic_sync_mux_ck,
  1188. .clksel = func_dmic_abe_gfclk_sel,
  1189. .init = &omap2_init_clksel_parent,
  1190. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1191. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1192. .ops = &clkops_omap2_dflt,
  1193. .recalc = &omap2_clksel_recalc,
  1194. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1195. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1196. .clkdm_name = "abe_clkdm",
  1197. };
  1198. static struct clk dss_ck = {
  1199. .name = "dss_ck",
  1200. .ops = &clkops_omap2_dflt,
  1201. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1202. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1203. .clkdm_name = "l3_dss_clkdm",
  1204. .parent = &l3_div_ck,
  1205. .recalc = &followparent_recalc,
  1206. };
  1207. static struct clk ducati_ck = {
  1208. .name = "ducati_ck",
  1209. .ops = &clkops_omap2_dflt,
  1210. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1211. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1212. .clkdm_name = "ducati_clkdm",
  1213. .parent = &ducati_clk_mux_ck,
  1214. .recalc = &followparent_recalc,
  1215. };
  1216. static struct clk emif1_ck = {
  1217. .name = "emif1_ck",
  1218. .ops = &clkops_omap2_dflt,
  1219. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1220. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1221. .clkdm_name = "l3_emif_clkdm",
  1222. .parent = &ddrphy_ck,
  1223. .recalc = &followparent_recalc,
  1224. };
  1225. static struct clk emif2_ck = {
  1226. .name = "emif2_ck",
  1227. .ops = &clkops_omap2_dflt,
  1228. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1229. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1230. .clkdm_name = "l3_emif_clkdm",
  1231. .parent = &ddrphy_ck,
  1232. .recalc = &followparent_recalc,
  1233. };
  1234. static const struct clksel fdif_fclk_div[] = {
  1235. { .parent = &dpll_per_m4_ck, .rates = div3_1to4_rates },
  1236. { .parent = NULL },
  1237. };
  1238. /* Merged fdif_fclk into fdif_ck */
  1239. static struct clk fdif_ck = {
  1240. .name = "fdif_ck",
  1241. .parent = &dpll_per_m4_ck,
  1242. .clksel = fdif_fclk_div,
  1243. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1244. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1245. .ops = &clkops_omap2_dflt,
  1246. .recalc = &omap2_clksel_recalc,
  1247. .round_rate = &omap2_clksel_round_rate,
  1248. .set_rate = &omap2_clksel_set_rate,
  1249. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1250. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1251. .clkdm_name = "iss_clkdm",
  1252. };
  1253. static const struct clksel per_sgx_fclk_div[] = {
  1254. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1255. { .parent = NULL },
  1256. };
  1257. static struct clk per_sgx_fclk = {
  1258. .name = "per_sgx_fclk",
  1259. .parent = &dpll_per_m2x2_ck,
  1260. .clksel = per_sgx_fclk_div,
  1261. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1262. .clksel_mask = OMAP4430_CLKSEL_PER_192M_MASK,
  1263. .ops = &clkops_null,
  1264. .recalc = &omap2_clksel_recalc,
  1265. .round_rate = &omap2_clksel_round_rate,
  1266. .set_rate = &omap2_clksel_set_rate,
  1267. };
  1268. static const struct clksel sgx_clk_mux_sel[] = {
  1269. { .parent = &dpll_core_m7_ck, .rates = div_1_0_rates },
  1270. { .parent = &per_sgx_fclk, .rates = div_1_1_rates },
  1271. { .parent = NULL },
  1272. };
  1273. /* Merged sgx_clk_mux into gfx_ck */
  1274. static struct clk gfx_ck = {
  1275. .name = "gfx_ck",
  1276. .parent = &dpll_core_m7_ck,
  1277. .clksel = sgx_clk_mux_sel,
  1278. .init = &omap2_init_clksel_parent,
  1279. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1280. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1281. .ops = &clkops_omap2_dflt,
  1282. .recalc = &omap2_clksel_recalc,
  1283. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1284. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1285. .clkdm_name = "l3_gfx_clkdm",
  1286. };
  1287. static struct clk gpio1_ck = {
  1288. .name = "gpio1_ck",
  1289. .ops = &clkops_omap2_dflt,
  1290. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1291. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1292. .clkdm_name = "l4_wkup_clkdm",
  1293. .parent = &l4_wkup_clk_mux_ck,
  1294. .recalc = &followparent_recalc,
  1295. };
  1296. static struct clk gpio2_ck = {
  1297. .name = "gpio2_ck",
  1298. .ops = &clkops_omap2_dflt,
  1299. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1300. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1301. .clkdm_name = "l4_per_clkdm",
  1302. .parent = &l4_div_ck,
  1303. .recalc = &followparent_recalc,
  1304. };
  1305. static struct clk gpio3_ck = {
  1306. .name = "gpio3_ck",
  1307. .ops = &clkops_omap2_dflt,
  1308. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1309. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1310. .clkdm_name = "l4_per_clkdm",
  1311. .parent = &l4_div_ck,
  1312. .recalc = &followparent_recalc,
  1313. };
  1314. static struct clk gpio4_ck = {
  1315. .name = "gpio4_ck",
  1316. .ops = &clkops_omap2_dflt,
  1317. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1318. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1319. .clkdm_name = "l4_per_clkdm",
  1320. .parent = &l4_div_ck,
  1321. .recalc = &followparent_recalc,
  1322. };
  1323. static struct clk gpio5_ck = {
  1324. .name = "gpio5_ck",
  1325. .ops = &clkops_omap2_dflt,
  1326. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1327. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1328. .clkdm_name = "l4_per_clkdm",
  1329. .parent = &l4_div_ck,
  1330. .recalc = &followparent_recalc,
  1331. };
  1332. static struct clk gpio6_ck = {
  1333. .name = "gpio6_ck",
  1334. .ops = &clkops_omap2_dflt,
  1335. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1336. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1337. .clkdm_name = "l4_per_clkdm",
  1338. .parent = &l4_div_ck,
  1339. .recalc = &followparent_recalc,
  1340. };
  1341. static struct clk gpmc_ck = {
  1342. .name = "gpmc_ck",
  1343. .ops = &clkops_omap2_dflt,
  1344. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1345. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1346. .clkdm_name = "l3_2_clkdm",
  1347. .parent = &l3_div_ck,
  1348. .recalc = &followparent_recalc,
  1349. };
  1350. static const struct clksel dmt1_clk_mux_sel[] = {
  1351. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1352. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  1353. { .parent = NULL },
  1354. };
  1355. /* Merged dmt1_clk_mux into gptimer1_ck */
  1356. static struct clk gptimer1_ck = {
  1357. .name = "gptimer1_ck",
  1358. .parent = &sys_clkin_ck,
  1359. .clksel = dmt1_clk_mux_sel,
  1360. .init = &omap2_init_clksel_parent,
  1361. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  1362. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1363. .ops = &clkops_omap2_dflt,
  1364. .recalc = &omap2_clksel_recalc,
  1365. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  1366. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1367. .clkdm_name = "l4_wkup_clkdm",
  1368. };
  1369. /* Merged cm2_dm10_mux into gptimer10_ck */
  1370. static struct clk gptimer10_ck = {
  1371. .name = "gptimer10_ck",
  1372. .parent = &sys_clkin_ck,
  1373. .clksel = dmt1_clk_mux_sel,
  1374. .init = &omap2_init_clksel_parent,
  1375. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  1376. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1377. .ops = &clkops_omap2_dflt,
  1378. .recalc = &omap2_clksel_recalc,
  1379. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  1380. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1381. .clkdm_name = "l4_per_clkdm",
  1382. };
  1383. /* Merged cm2_dm11_mux into gptimer11_ck */
  1384. static struct clk gptimer11_ck = {
  1385. .name = "gptimer11_ck",
  1386. .parent = &sys_clkin_ck,
  1387. .clksel = dmt1_clk_mux_sel,
  1388. .init = &omap2_init_clksel_parent,
  1389. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  1390. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1391. .ops = &clkops_omap2_dflt,
  1392. .recalc = &omap2_clksel_recalc,
  1393. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  1394. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1395. .clkdm_name = "l4_per_clkdm",
  1396. };
  1397. /* Merged cm2_dm2_mux into gptimer2_ck */
  1398. static struct clk gptimer2_ck = {
  1399. .name = "gptimer2_ck",
  1400. .parent = &sys_clkin_ck,
  1401. .clksel = dmt1_clk_mux_sel,
  1402. .init = &omap2_init_clksel_parent,
  1403. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1404. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1405. .ops = &clkops_omap2_dflt,
  1406. .recalc = &omap2_clksel_recalc,
  1407. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1408. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1409. .clkdm_name = "l4_per_clkdm",
  1410. };
  1411. /* Merged cm2_dm3_mux into gptimer3_ck */
  1412. static struct clk gptimer3_ck = {
  1413. .name = "gptimer3_ck",
  1414. .parent = &sys_clkin_ck,
  1415. .clksel = dmt1_clk_mux_sel,
  1416. .init = &omap2_init_clksel_parent,
  1417. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1418. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1419. .ops = &clkops_omap2_dflt,
  1420. .recalc = &omap2_clksel_recalc,
  1421. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1422. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1423. .clkdm_name = "l4_per_clkdm",
  1424. };
  1425. /* Merged cm2_dm4_mux into gptimer4_ck */
  1426. static struct clk gptimer4_ck = {
  1427. .name = "gptimer4_ck",
  1428. .parent = &sys_clkin_ck,
  1429. .clksel = dmt1_clk_mux_sel,
  1430. .init = &omap2_init_clksel_parent,
  1431. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1432. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1433. .ops = &clkops_omap2_dflt,
  1434. .recalc = &omap2_clksel_recalc,
  1435. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1436. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1437. .clkdm_name = "l4_per_clkdm",
  1438. };
  1439. static const struct clksel timer5_sync_mux_sel[] = {
  1440. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  1441. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  1442. { .parent = NULL },
  1443. };
  1444. /* Merged timer5_sync_mux into gptimer5_ck */
  1445. static struct clk gptimer5_ck = {
  1446. .name = "gptimer5_ck",
  1447. .parent = &syc_clk_div_ck,
  1448. .clksel = timer5_sync_mux_sel,
  1449. .init = &omap2_init_clksel_parent,
  1450. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  1451. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1452. .ops = &clkops_omap2_dflt,
  1453. .recalc = &omap2_clksel_recalc,
  1454. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  1455. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1456. .clkdm_name = "abe_clkdm",
  1457. };
  1458. /* Merged timer6_sync_mux into gptimer6_ck */
  1459. static struct clk gptimer6_ck = {
  1460. .name = "gptimer6_ck",
  1461. .parent = &syc_clk_div_ck,
  1462. .clksel = timer5_sync_mux_sel,
  1463. .init = &omap2_init_clksel_parent,
  1464. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  1465. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1466. .ops = &clkops_omap2_dflt,
  1467. .recalc = &omap2_clksel_recalc,
  1468. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  1469. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1470. .clkdm_name = "abe_clkdm",
  1471. };
  1472. /* Merged timer7_sync_mux into gptimer7_ck */
  1473. static struct clk gptimer7_ck = {
  1474. .name = "gptimer7_ck",
  1475. .parent = &syc_clk_div_ck,
  1476. .clksel = timer5_sync_mux_sel,
  1477. .init = &omap2_init_clksel_parent,
  1478. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  1479. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1480. .ops = &clkops_omap2_dflt,
  1481. .recalc = &omap2_clksel_recalc,
  1482. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  1483. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1484. .clkdm_name = "abe_clkdm",
  1485. };
  1486. /* Merged timer8_sync_mux into gptimer8_ck */
  1487. static struct clk gptimer8_ck = {
  1488. .name = "gptimer8_ck",
  1489. .parent = &syc_clk_div_ck,
  1490. .clksel = timer5_sync_mux_sel,
  1491. .init = &omap2_init_clksel_parent,
  1492. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  1493. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1494. .ops = &clkops_omap2_dflt,
  1495. .recalc = &omap2_clksel_recalc,
  1496. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  1497. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1498. .clkdm_name = "abe_clkdm",
  1499. };
  1500. /* Merged cm2_dm9_mux into gptimer9_ck */
  1501. static struct clk gptimer9_ck = {
  1502. .name = "gptimer9_ck",
  1503. .parent = &sys_clkin_ck,
  1504. .clksel = dmt1_clk_mux_sel,
  1505. .init = &omap2_init_clksel_parent,
  1506. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1507. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1508. .ops = &clkops_omap2_dflt,
  1509. .recalc = &omap2_clksel_recalc,
  1510. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1511. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1512. .clkdm_name = "l4_per_clkdm",
  1513. };
  1514. static struct clk hdq1w_ck = {
  1515. .name = "hdq1w_ck",
  1516. .ops = &clkops_omap2_dflt,
  1517. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1518. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1519. .clkdm_name = "l4_per_clkdm",
  1520. .parent = &func_12m_fclk,
  1521. .recalc = &followparent_recalc,
  1522. };
  1523. /* Merged hsi_fclk into hsi_ck */
  1524. static struct clk hsi_ck = {
  1525. .name = "hsi_ck",
  1526. .parent = &dpll_per_m2x2_ck,
  1527. .clksel = per_sgx_fclk_div,
  1528. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1529. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1530. .ops = &clkops_omap2_dflt,
  1531. .recalc = &omap2_clksel_recalc,
  1532. .round_rate = &omap2_clksel_round_rate,
  1533. .set_rate = &omap2_clksel_set_rate,
  1534. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1535. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1536. .clkdm_name = "l3_init_clkdm",
  1537. };
  1538. static struct clk i2c1_ck = {
  1539. .name = "i2c1_ck",
  1540. .ops = &clkops_omap2_dflt,
  1541. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1542. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1543. .clkdm_name = "l4_per_clkdm",
  1544. .parent = &func_96m_fclk,
  1545. .recalc = &followparent_recalc,
  1546. };
  1547. static struct clk i2c2_ck = {
  1548. .name = "i2c2_ck",
  1549. .ops = &clkops_omap2_dflt,
  1550. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1551. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1552. .clkdm_name = "l4_per_clkdm",
  1553. .parent = &func_96m_fclk,
  1554. .recalc = &followparent_recalc,
  1555. };
  1556. static struct clk i2c3_ck = {
  1557. .name = "i2c3_ck",
  1558. .ops = &clkops_omap2_dflt,
  1559. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1560. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1561. .clkdm_name = "l4_per_clkdm",
  1562. .parent = &func_96m_fclk,
  1563. .recalc = &followparent_recalc,
  1564. };
  1565. static struct clk i2c4_ck = {
  1566. .name = "i2c4_ck",
  1567. .ops = &clkops_omap2_dflt,
  1568. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1569. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1570. .clkdm_name = "l4_per_clkdm",
  1571. .parent = &func_96m_fclk,
  1572. .recalc = &followparent_recalc,
  1573. };
  1574. static struct clk iss_ck = {
  1575. .name = "iss_ck",
  1576. .ops = &clkops_omap2_dflt,
  1577. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1578. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1579. .clkdm_name = "iss_clkdm",
  1580. .parent = &ducati_clk_mux_ck,
  1581. .recalc = &followparent_recalc,
  1582. };
  1583. static struct clk ivahd_ck = {
  1584. .name = "ivahd_ck",
  1585. .ops = &clkops_omap2_dflt,
  1586. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1587. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1588. .clkdm_name = "ivahd_clkdm",
  1589. .parent = &dpll_iva_m5_ck,
  1590. .recalc = &followparent_recalc,
  1591. };
  1592. static struct clk keyboard_ck = {
  1593. .name = "keyboard_ck",
  1594. .ops = &clkops_omap2_dflt,
  1595. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1596. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1597. .clkdm_name = "l4_wkup_clkdm",
  1598. .parent = &sys_32k_ck,
  1599. .recalc = &followparent_recalc,
  1600. };
  1601. static struct clk l3_instr_interconnect_ck = {
  1602. .name = "l3_instr_interconnect_ck",
  1603. .ops = &clkops_omap2_dflt,
  1604. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1605. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1606. .clkdm_name = "l3_instr_clkdm",
  1607. .parent = &l3_div_ck,
  1608. .recalc = &followparent_recalc,
  1609. };
  1610. static struct clk l3_interconnect_3_ck = {
  1611. .name = "l3_interconnect_3_ck",
  1612. .ops = &clkops_omap2_dflt,
  1613. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1614. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1615. .clkdm_name = "l3_instr_clkdm",
  1616. .parent = &l3_div_ck,
  1617. .recalc = &followparent_recalc,
  1618. };
  1619. static struct clk mcasp_sync_mux_ck = {
  1620. .name = "mcasp_sync_mux_ck",
  1621. .parent = &abe_24m_fclk,
  1622. .clksel = dmic_sync_mux_sel,
  1623. .init = &omap2_init_clksel_parent,
  1624. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1625. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1626. .ops = &clkops_null,
  1627. .recalc = &omap2_clksel_recalc,
  1628. };
  1629. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1630. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1631. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1632. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1633. { .parent = NULL },
  1634. };
  1635. /* Merged func_mcasp_abe_gfclk into mcasp_ck */
  1636. static struct clk mcasp_ck = {
  1637. .name = "mcasp_ck",
  1638. .parent = &mcasp_sync_mux_ck,
  1639. .clksel = func_mcasp_abe_gfclk_sel,
  1640. .init = &omap2_init_clksel_parent,
  1641. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1642. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1643. .ops = &clkops_omap2_dflt,
  1644. .recalc = &omap2_clksel_recalc,
  1645. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1646. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1647. .clkdm_name = "abe_clkdm",
  1648. };
  1649. static struct clk mcbsp1_sync_mux_ck = {
  1650. .name = "mcbsp1_sync_mux_ck",
  1651. .parent = &abe_24m_fclk,
  1652. .clksel = dmic_sync_mux_sel,
  1653. .init = &omap2_init_clksel_parent,
  1654. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1655. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1656. .ops = &clkops_null,
  1657. .recalc = &omap2_clksel_recalc,
  1658. };
  1659. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1660. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1661. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1662. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1663. { .parent = NULL },
  1664. };
  1665. /* Merged func_mcbsp1_gfclk into mcbsp1_ck */
  1666. static struct clk mcbsp1_ck = {
  1667. .name = "mcbsp1_ck",
  1668. .parent = &mcbsp1_sync_mux_ck,
  1669. .clksel = func_mcbsp1_gfclk_sel,
  1670. .init = &omap2_init_clksel_parent,
  1671. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1672. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1673. .ops = &clkops_omap2_dflt,
  1674. .recalc = &omap2_clksel_recalc,
  1675. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1676. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1677. .clkdm_name = "abe_clkdm",
  1678. };
  1679. static struct clk mcbsp2_sync_mux_ck = {
  1680. .name = "mcbsp2_sync_mux_ck",
  1681. .parent = &abe_24m_fclk,
  1682. .clksel = dmic_sync_mux_sel,
  1683. .init = &omap2_init_clksel_parent,
  1684. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1685. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1686. .ops = &clkops_null,
  1687. .recalc = &omap2_clksel_recalc,
  1688. };
  1689. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1690. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1691. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1692. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1693. { .parent = NULL },
  1694. };
  1695. /* Merged func_mcbsp2_gfclk into mcbsp2_ck */
  1696. static struct clk mcbsp2_ck = {
  1697. .name = "mcbsp2_ck",
  1698. .parent = &mcbsp2_sync_mux_ck,
  1699. .clksel = func_mcbsp2_gfclk_sel,
  1700. .init = &omap2_init_clksel_parent,
  1701. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1702. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1703. .ops = &clkops_omap2_dflt,
  1704. .recalc = &omap2_clksel_recalc,
  1705. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1706. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1707. .clkdm_name = "abe_clkdm",
  1708. };
  1709. static struct clk mcbsp3_sync_mux_ck = {
  1710. .name = "mcbsp3_sync_mux_ck",
  1711. .parent = &abe_24m_fclk,
  1712. .clksel = dmic_sync_mux_sel,
  1713. .init = &omap2_init_clksel_parent,
  1714. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1715. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1716. .ops = &clkops_null,
  1717. .recalc = &omap2_clksel_recalc,
  1718. };
  1719. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1720. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1721. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1722. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1723. { .parent = NULL },
  1724. };
  1725. /* Merged func_mcbsp3_gfclk into mcbsp3_ck */
  1726. static struct clk mcbsp3_ck = {
  1727. .name = "mcbsp3_ck",
  1728. .parent = &mcbsp3_sync_mux_ck,
  1729. .clksel = func_mcbsp3_gfclk_sel,
  1730. .init = &omap2_init_clksel_parent,
  1731. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1732. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1733. .ops = &clkops_omap2_dflt,
  1734. .recalc = &omap2_clksel_recalc,
  1735. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1736. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1737. .clkdm_name = "abe_clkdm",
  1738. };
  1739. static struct clk mcbsp4_sync_mux_ck = {
  1740. .name = "mcbsp4_sync_mux_ck",
  1741. .parent = &func_96m_fclk,
  1742. .clksel = mcasp2_fclk_sel,
  1743. .init = &omap2_init_clksel_parent,
  1744. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1745. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1746. .ops = &clkops_null,
  1747. .recalc = &omap2_clksel_recalc,
  1748. };
  1749. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1750. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1751. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1752. { .parent = NULL },
  1753. };
  1754. /* Merged per_mcbsp4_gfclk into mcbsp4_ck */
  1755. static struct clk mcbsp4_ck = {
  1756. .name = "mcbsp4_ck",
  1757. .parent = &mcbsp4_sync_mux_ck,
  1758. .clksel = per_mcbsp4_gfclk_sel,
  1759. .init = &omap2_init_clksel_parent,
  1760. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1761. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1762. .ops = &clkops_omap2_dflt,
  1763. .recalc = &omap2_clksel_recalc,
  1764. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1765. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1766. .clkdm_name = "l4_per_clkdm",
  1767. };
  1768. static struct clk mcspi1_ck = {
  1769. .name = "mcspi1_ck",
  1770. .ops = &clkops_omap2_dflt,
  1771. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1772. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1773. .clkdm_name = "l4_per_clkdm",
  1774. .parent = &func_48m_fclk,
  1775. .recalc = &followparent_recalc,
  1776. };
  1777. static struct clk mcspi2_ck = {
  1778. .name = "mcspi2_ck",
  1779. .ops = &clkops_omap2_dflt,
  1780. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1781. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1782. .clkdm_name = "l4_per_clkdm",
  1783. .parent = &func_48m_fclk,
  1784. .recalc = &followparent_recalc,
  1785. };
  1786. static struct clk mcspi3_ck = {
  1787. .name = "mcspi3_ck",
  1788. .ops = &clkops_omap2_dflt,
  1789. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1790. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1791. .clkdm_name = "l4_per_clkdm",
  1792. .parent = &func_48m_fclk,
  1793. .recalc = &followparent_recalc,
  1794. };
  1795. static struct clk mcspi4_ck = {
  1796. .name = "mcspi4_ck",
  1797. .ops = &clkops_omap2_dflt,
  1798. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1799. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1800. .clkdm_name = "l4_per_clkdm",
  1801. .parent = &func_48m_fclk,
  1802. .recalc = &followparent_recalc,
  1803. };
  1804. /* Merged hsmmc1_fclk into mmc1_ck */
  1805. static struct clk mmc1_ck = {
  1806. .name = "mmc1_ck",
  1807. .parent = &func_64m_fclk,
  1808. .clksel = hsmmc6_fclk_sel,
  1809. .init = &omap2_init_clksel_parent,
  1810. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1811. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1812. .ops = &clkops_omap2_dflt,
  1813. .recalc = &omap2_clksel_recalc,
  1814. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1815. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1816. .clkdm_name = "l3_init_clkdm",
  1817. };
  1818. /* Merged hsmmc2_fclk into mmc2_ck */
  1819. static struct clk mmc2_ck = {
  1820. .name = "mmc2_ck",
  1821. .parent = &func_64m_fclk,
  1822. .clksel = hsmmc6_fclk_sel,
  1823. .init = &omap2_init_clksel_parent,
  1824. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1825. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1826. .ops = &clkops_omap2_dflt,
  1827. .recalc = &omap2_clksel_recalc,
  1828. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1829. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1830. .clkdm_name = "l3_init_clkdm",
  1831. };
  1832. static struct clk mmc3_ck = {
  1833. .name = "mmc3_ck",
  1834. .ops = &clkops_omap2_dflt,
  1835. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1836. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1837. .clkdm_name = "l4_per_clkdm",
  1838. .parent = &func_48m_fclk,
  1839. .recalc = &followparent_recalc,
  1840. };
  1841. static struct clk mmc4_ck = {
  1842. .name = "mmc4_ck",
  1843. .ops = &clkops_omap2_dflt,
  1844. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1845. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1846. .clkdm_name = "l4_per_clkdm",
  1847. .parent = &func_48m_fclk,
  1848. .recalc = &followparent_recalc,
  1849. };
  1850. static struct clk mmc5_ck = {
  1851. .name = "mmc5_ck",
  1852. .ops = &clkops_omap2_dflt,
  1853. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1854. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1855. .clkdm_name = "l4_per_clkdm",
  1856. .parent = &func_48m_fclk,
  1857. .recalc = &followparent_recalc,
  1858. };
  1859. static struct clk ocp_wp1_ck = {
  1860. .name = "ocp_wp1_ck",
  1861. .ops = &clkops_omap2_dflt,
  1862. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1863. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1864. .clkdm_name = "l3_instr_clkdm",
  1865. .parent = &l3_div_ck,
  1866. .recalc = &followparent_recalc,
  1867. };
  1868. static struct clk pdm_ck = {
  1869. .name = "pdm_ck",
  1870. .ops = &clkops_omap2_dflt,
  1871. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1872. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1873. .clkdm_name = "abe_clkdm",
  1874. .parent = &pad_clks_ck,
  1875. .recalc = &followparent_recalc,
  1876. };
  1877. static struct clk pkaeip29_ck = {
  1878. .name = "pkaeip29_ck",
  1879. .ops = &clkops_omap2_dflt,
  1880. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1881. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1882. .clkdm_name = "l4_secure_clkdm",
  1883. .parent = &l4_div_ck,
  1884. .recalc = &followparent_recalc,
  1885. };
  1886. static struct clk rng_ck = {
  1887. .name = "rng_ck",
  1888. .ops = &clkops_omap2_dflt,
  1889. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1890. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1891. .clkdm_name = "l4_secure_clkdm",
  1892. .parent = &l4_div_ck,
  1893. .recalc = &followparent_recalc,
  1894. };
  1895. static struct clk sha2md51_ck = {
  1896. .name = "sha2md51_ck",
  1897. .ops = &clkops_omap2_dflt,
  1898. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1899. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1900. .clkdm_name = "l4_secure_clkdm",
  1901. .parent = &l3_div_ck,
  1902. .recalc = &followparent_recalc,
  1903. };
  1904. static struct clk sl2_ck = {
  1905. .name = "sl2_ck",
  1906. .ops = &clkops_omap2_dflt,
  1907. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1908. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1909. .clkdm_name = "ivahd_clkdm",
  1910. .parent = &dpll_iva_m5_ck,
  1911. .recalc = &followparent_recalc,
  1912. };
  1913. static struct clk slimbus1_ck = {
  1914. .name = "slimbus1_ck",
  1915. .ops = &clkops_omap2_dflt,
  1916. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1917. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1918. .clkdm_name = "abe_clkdm",
  1919. .parent = &ocp_abe_iclk,
  1920. .recalc = &followparent_recalc,
  1921. };
  1922. static struct clk slimbus2_ck = {
  1923. .name = "slimbus2_ck",
  1924. .ops = &clkops_omap2_dflt,
  1925. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1926. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1927. .clkdm_name = "l4_per_clkdm",
  1928. .parent = &l4_div_ck,
  1929. .recalc = &followparent_recalc,
  1930. };
  1931. static struct clk sr_core_ck = {
  1932. .name = "sr_core_ck",
  1933. .ops = &clkops_omap2_dflt,
  1934. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  1935. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1936. .clkdm_name = "l4_ao_clkdm",
  1937. .parent = &l4_wkup_clk_mux_ck,
  1938. .recalc = &followparent_recalc,
  1939. };
  1940. static struct clk sr_iva_ck = {
  1941. .name = "sr_iva_ck",
  1942. .ops = &clkops_omap2_dflt,
  1943. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  1944. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1945. .clkdm_name = "l4_ao_clkdm",
  1946. .parent = &l4_wkup_clk_mux_ck,
  1947. .recalc = &followparent_recalc,
  1948. };
  1949. static struct clk sr_mpu_ck = {
  1950. .name = "sr_mpu_ck",
  1951. .ops = &clkops_omap2_dflt,
  1952. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  1953. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1954. .clkdm_name = "l4_ao_clkdm",
  1955. .parent = &l4_wkup_clk_mux_ck,
  1956. .recalc = &followparent_recalc,
  1957. };
  1958. static struct clk tesla_ck = {
  1959. .name = "tesla_ck",
  1960. .ops = &clkops_omap2_dflt,
  1961. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1962. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1963. .clkdm_name = "tesla_clkdm",
  1964. .parent = &dpll_iva_m4_ck,
  1965. .recalc = &followparent_recalc,
  1966. };
  1967. static struct clk uart1_ck = {
  1968. .name = "uart1_ck",
  1969. .ops = &clkops_omap2_dflt,
  1970. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  1971. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1972. .clkdm_name = "l4_per_clkdm",
  1973. .parent = &func_48m_fclk,
  1974. .recalc = &followparent_recalc,
  1975. };
  1976. static struct clk uart2_ck = {
  1977. .name = "uart2_ck",
  1978. .ops = &clkops_omap2_dflt,
  1979. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  1980. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1981. .clkdm_name = "l4_per_clkdm",
  1982. .parent = &func_48m_fclk,
  1983. .recalc = &followparent_recalc,
  1984. };
  1985. static struct clk uart3_ck = {
  1986. .name = "uart3_ck",
  1987. .ops = &clkops_omap2_dflt,
  1988. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  1989. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1990. .clkdm_name = "l4_per_clkdm",
  1991. .parent = &func_48m_fclk,
  1992. .recalc = &followparent_recalc,
  1993. };
  1994. static struct clk uart4_ck = {
  1995. .name = "uart4_ck",
  1996. .ops = &clkops_omap2_dflt,
  1997. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  1998. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1999. .clkdm_name = "l4_per_clkdm",
  2000. .parent = &func_48m_fclk,
  2001. .recalc = &followparent_recalc,
  2002. };
  2003. static struct clk unipro1_ck = {
  2004. .name = "unipro1_ck",
  2005. .ops = &clkops_omap2_dflt,
  2006. .enable_reg = OMAP4430_CM_L3INIT_UNIPRO1_CLKCTRL,
  2007. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2008. .clkdm_name = "l3_init_clkdm",
  2009. .parent = &func_96m_fclk,
  2010. .recalc = &followparent_recalc,
  2011. };
  2012. static struct clk usb_host_ck = {
  2013. .name = "usb_host_ck",
  2014. .ops = &clkops_omap2_dflt,
  2015. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2016. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2017. .clkdm_name = "l3_init_clkdm",
  2018. .parent = &init_60m_fclk,
  2019. .recalc = &followparent_recalc,
  2020. };
  2021. static struct clk usb_host_fs_ck = {
  2022. .name = "usb_host_fs_ck",
  2023. .ops = &clkops_omap2_dflt,
  2024. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2025. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2026. .clkdm_name = "l3_init_clkdm",
  2027. .parent = &func_48mc_fclk,
  2028. .recalc = &followparent_recalc,
  2029. };
  2030. static struct clk usb_otg_ck = {
  2031. .name = "usb_otg_ck",
  2032. .ops = &clkops_omap2_dflt,
  2033. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2034. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2035. .clkdm_name = "l3_init_clkdm",
  2036. .parent = &l3_div_ck,
  2037. .recalc = &followparent_recalc,
  2038. };
  2039. static struct clk usb_tll_ck = {
  2040. .name = "usb_tll_ck",
  2041. .ops = &clkops_omap2_dflt,
  2042. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2043. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2044. .clkdm_name = "l3_init_clkdm",
  2045. .parent = &l4_div_ck,
  2046. .recalc = &followparent_recalc,
  2047. };
  2048. static struct clk usbphyocp2scp_ck = {
  2049. .name = "usbphyocp2scp_ck",
  2050. .ops = &clkops_omap2_dflt,
  2051. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  2052. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2053. .clkdm_name = "l3_init_clkdm",
  2054. .parent = &l4_div_ck,
  2055. .recalc = &followparent_recalc,
  2056. };
  2057. static struct clk usim_ck = {
  2058. .name = "usim_ck",
  2059. .ops = &clkops_omap2_dflt,
  2060. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2061. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2062. .clkdm_name = "l4_wkup_clkdm",
  2063. .parent = &sys_32k_ck,
  2064. .recalc = &followparent_recalc,
  2065. };
  2066. static struct clk wdt2_ck = {
  2067. .name = "wdt2_ck",
  2068. .ops = &clkops_omap2_dflt,
  2069. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2070. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2071. .clkdm_name = "l4_wkup_clkdm",
  2072. .parent = &sys_32k_ck,
  2073. .recalc = &followparent_recalc,
  2074. };
  2075. static struct clk wdt3_ck = {
  2076. .name = "wdt3_ck",
  2077. .ops = &clkops_omap2_dflt,
  2078. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2079. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2080. .clkdm_name = "abe_clkdm",
  2081. .parent = &sys_32k_ck,
  2082. .recalc = &followparent_recalc,
  2083. };
  2084. /* Remaining optional clocks */
  2085. static const struct clksel otg_60m_gfclk_sel[] = {
  2086. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2087. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2088. { .parent = NULL },
  2089. };
  2090. static struct clk otg_60m_gfclk_ck = {
  2091. .name = "otg_60m_gfclk_ck",
  2092. .parent = &utmi_phy_clkout_ck,
  2093. .clksel = otg_60m_gfclk_sel,
  2094. .init = &omap2_init_clksel_parent,
  2095. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2096. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2097. .ops = &clkops_null,
  2098. .recalc = &omap2_clksel_recalc,
  2099. };
  2100. static const struct clksel stm_clk_div_div[] = {
  2101. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2102. { .parent = NULL },
  2103. };
  2104. static struct clk stm_clk_div_ck = {
  2105. .name = "stm_clk_div_ck",
  2106. .parent = &pmd_stm_clock_mux_ck,
  2107. .clksel = stm_clk_div_div,
  2108. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2109. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2110. .ops = &clkops_null,
  2111. .recalc = &omap2_clksel_recalc,
  2112. .round_rate = &omap2_clksel_round_rate,
  2113. .set_rate = &omap2_clksel_set_rate,
  2114. };
  2115. static const struct clksel trace_clk_div_div[] = {
  2116. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2117. { .parent = NULL },
  2118. };
  2119. static struct clk trace_clk_div_ck = {
  2120. .name = "trace_clk_div_ck",
  2121. .parent = &pmd_trace_clk_mux_ck,
  2122. .clksel = trace_clk_div_div,
  2123. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2124. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2125. .ops = &clkops_null,
  2126. .recalc = &omap2_clksel_recalc,
  2127. .round_rate = &omap2_clksel_round_rate,
  2128. .set_rate = &omap2_clksel_set_rate,
  2129. };
  2130. static const struct clksel_rate div2_14to18_rates[] = {
  2131. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2132. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2133. { .div = 0 },
  2134. };
  2135. static const struct clksel usim_fclk_div[] = {
  2136. { .parent = &dpll_per_m4_ck, .rates = div2_14to18_rates },
  2137. { .parent = NULL },
  2138. };
  2139. static struct clk usim_fclk = {
  2140. .name = "usim_fclk",
  2141. .parent = &dpll_per_m4_ck,
  2142. .clksel = usim_fclk_div,
  2143. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2144. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2145. .ops = &clkops_null,
  2146. .recalc = &omap2_clksel_recalc,
  2147. .round_rate = &omap2_clksel_round_rate,
  2148. .set_rate = &omap2_clksel_set_rate,
  2149. };
  2150. static const struct clksel utmi_p1_gfclk_sel[] = {
  2151. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2152. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2153. { .parent = NULL },
  2154. };
  2155. static struct clk utmi_p1_gfclk_ck = {
  2156. .name = "utmi_p1_gfclk_ck",
  2157. .parent = &init_60m_fclk,
  2158. .clksel = utmi_p1_gfclk_sel,
  2159. .init = &omap2_init_clksel_parent,
  2160. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2161. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2162. .ops = &clkops_null,
  2163. .recalc = &omap2_clksel_recalc,
  2164. };
  2165. static const struct clksel utmi_p2_gfclk_sel[] = {
  2166. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2167. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2168. { .parent = NULL },
  2169. };
  2170. static struct clk utmi_p2_gfclk_ck = {
  2171. .name = "utmi_p2_gfclk_ck",
  2172. .parent = &init_60m_fclk,
  2173. .clksel = utmi_p2_gfclk_sel,
  2174. .init = &omap2_init_clksel_parent,
  2175. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2176. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2177. .ops = &clkops_null,
  2178. .recalc = &omap2_clksel_recalc,
  2179. };
  2180. /*
  2181. * clkdev
  2182. */
  2183. static struct omap_clk omap44xx_clks[] = {
  2184. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2185. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2186. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2187. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2188. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2189. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2190. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2191. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2192. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2193. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2194. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2195. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2196. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2197. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2198. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2199. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2200. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2201. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2202. CLK(NULL, "dpll_sys_ref_clk", &dpll_sys_ref_clk, CK_443X),
  2203. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2204. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2205. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2206. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2207. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2208. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2209. CLK(NULL, "dpll_abe_m3_ck", &dpll_abe_m3_ck, CK_443X),
  2210. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2211. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2212. CLK(NULL, "dpll_core_m6_ck", &dpll_core_m6_ck, CK_443X),
  2213. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2214. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2215. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2216. CLK(NULL, "dpll_core_m5_ck", &dpll_core_m5_ck, CK_443X),
  2217. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2218. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2219. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2220. CLK(NULL, "dpll_core_m4_ck", &dpll_core_m4_ck, CK_443X),
  2221. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2222. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2223. CLK(NULL, "dpll_core_m3_ck", &dpll_core_m3_ck, CK_443X),
  2224. CLK(NULL, "dpll_core_m7_ck", &dpll_core_m7_ck, CK_443X),
  2225. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2226. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2227. CLK(NULL, "dpll_iva_m4_ck", &dpll_iva_m4_ck, CK_443X),
  2228. CLK(NULL, "dpll_iva_m5_ck", &dpll_iva_m5_ck, CK_443X),
  2229. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2230. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2231. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2232. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2233. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2234. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2235. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2236. CLK(NULL, "dpll_per_m3_ck", &dpll_per_m3_ck, CK_443X),
  2237. CLK(NULL, "dpll_per_m4_ck", &dpll_per_m4_ck, CK_443X),
  2238. CLK(NULL, "dpll_per_m5_ck", &dpll_per_m5_ck, CK_443X),
  2239. CLK(NULL, "dpll_per_m6_ck", &dpll_per_m6_ck, CK_443X),
  2240. CLK(NULL, "dpll_per_m7_ck", &dpll_per_m7_ck, CK_443X),
  2241. CLK(NULL, "dpll_unipro_ck", &dpll_unipro_ck, CK_443X),
  2242. CLK(NULL, "dpll_unipro_m2x2_ck", &dpll_unipro_m2x2_ck, CK_443X),
  2243. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2244. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2245. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2246. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2247. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2248. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2249. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2250. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2251. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2252. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2253. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2254. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2255. CLK(NULL, "hsmmc6_fclk", &hsmmc6_fclk, CK_443X),
  2256. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2257. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2258. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2259. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2260. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2261. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2262. CLK(NULL, "mcasp2_fclk", &mcasp2_fclk, CK_443X),
  2263. CLK(NULL, "mcasp3_fclk", &mcasp3_fclk, CK_443X),
  2264. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2265. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2266. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2267. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2268. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2269. CLK(NULL, "aes1_ck", &aes1_ck, CK_443X),
  2270. CLK(NULL, "aes2_ck", &aes2_ck, CK_443X),
  2271. CLK(NULL, "aess_ck", &aess_ck, CK_443X),
  2272. CLK(NULL, "cust_efuse_ck", &cust_efuse_ck, CK_443X),
  2273. CLK(NULL, "des3des_ck", &des3des_ck, CK_443X),
  2274. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2275. CLK(NULL, "dmic_ck", &dmic_ck, CK_443X),
  2276. CLK(NULL, "dss_ck", &dss_ck, CK_443X),
  2277. CLK(NULL, "ducati_ck", &ducati_ck, CK_443X),
  2278. CLK(NULL, "emif1_ck", &emif1_ck, CK_443X),
  2279. CLK(NULL, "emif2_ck", &emif2_ck, CK_443X),
  2280. CLK(NULL, "fdif_ck", &fdif_ck, CK_443X),
  2281. CLK(NULL, "per_sgx_fclk", &per_sgx_fclk, CK_443X),
  2282. CLK(NULL, "gfx_ck", &gfx_ck, CK_443X),
  2283. CLK(NULL, "gpio1_ck", &gpio1_ck, CK_443X),
  2284. CLK(NULL, "gpio2_ck", &gpio2_ck, CK_443X),
  2285. CLK(NULL, "gpio3_ck", &gpio3_ck, CK_443X),
  2286. CLK(NULL, "gpio4_ck", &gpio4_ck, CK_443X),
  2287. CLK(NULL, "gpio5_ck", &gpio5_ck, CK_443X),
  2288. CLK(NULL, "gpio6_ck", &gpio6_ck, CK_443X),
  2289. CLK(NULL, "gpmc_ck", &gpmc_ck, CK_443X),
  2290. CLK(NULL, "gptimer1_ck", &gptimer1_ck, CK_443X),
  2291. CLK(NULL, "gptimer10_ck", &gptimer10_ck, CK_443X),
  2292. CLK(NULL, "gptimer11_ck", &gptimer11_ck, CK_443X),
  2293. CLK(NULL, "gptimer2_ck", &gptimer2_ck, CK_443X),
  2294. CLK(NULL, "gptimer3_ck", &gptimer3_ck, CK_443X),
  2295. CLK(NULL, "gptimer4_ck", &gptimer4_ck, CK_443X),
  2296. CLK(NULL, "gptimer5_ck", &gptimer5_ck, CK_443X),
  2297. CLK(NULL, "gptimer6_ck", &gptimer6_ck, CK_443X),
  2298. CLK(NULL, "gptimer7_ck", &gptimer7_ck, CK_443X),
  2299. CLK(NULL, "gptimer8_ck", &gptimer8_ck, CK_443X),
  2300. CLK(NULL, "gptimer9_ck", &gptimer9_ck, CK_443X),
  2301. CLK("omap2_hdq.0", "ick", &hdq1w_ck, CK_443X),
  2302. CLK(NULL, "hsi_ck", &hsi_ck, CK_443X),
  2303. CLK("i2c_omap.1", "ick", &i2c1_ck, CK_443X),
  2304. CLK("i2c_omap.2", "ick", &i2c2_ck, CK_443X),
  2305. CLK("i2c_omap.3", "ick", &i2c3_ck, CK_443X),
  2306. CLK("i2c_omap.4", "ick", &i2c4_ck, CK_443X),
  2307. CLK(NULL, "iss_ck", &iss_ck, CK_443X),
  2308. CLK(NULL, "ivahd_ck", &ivahd_ck, CK_443X),
  2309. CLK(NULL, "keyboard_ck", &keyboard_ck, CK_443X),
  2310. CLK(NULL, "l3_instr_interconnect_ck", &l3_instr_interconnect_ck, CK_443X),
  2311. CLK(NULL, "l3_interconnect_3_ck", &l3_interconnect_3_ck, CK_443X),
  2312. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2313. CLK(NULL, "mcasp_ck", &mcasp_ck, CK_443X),
  2314. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2315. CLK("omap-mcbsp.1", "fck", &mcbsp1_ck, CK_443X),
  2316. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2317. CLK("omap-mcbsp.2", "fck", &mcbsp2_ck, CK_443X),
  2318. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2319. CLK("omap-mcbsp.3", "fck", &mcbsp3_ck, CK_443X),
  2320. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2321. CLK("omap-mcbsp.4", "fck", &mcbsp4_ck, CK_443X),
  2322. CLK("omap2_mcspi.1", "fck", &mcspi1_ck, CK_443X),
  2323. CLK("omap2_mcspi.2", "fck", &mcspi2_ck, CK_443X),
  2324. CLK("omap2_mcspi.3", "fck", &mcspi3_ck, CK_443X),
  2325. CLK("omap2_mcspi.4", "fck", &mcspi4_ck, CK_443X),
  2326. CLK("mmci-omap-hs.0", "fck", &mmc1_ck, CK_443X),
  2327. CLK("mmci-omap-hs.1", "fck", &mmc2_ck, CK_443X),
  2328. CLK("mmci-omap-hs.2", "fck", &mmc3_ck, CK_443X),
  2329. CLK("mmci-omap-hs.3", "fck", &mmc4_ck, CK_443X),
  2330. CLK("mmci-omap-hs.4", "fck", &mmc5_ck, CK_443X),
  2331. CLK(NULL, "ocp_wp1_ck", &ocp_wp1_ck, CK_443X),
  2332. CLK(NULL, "pdm_ck", &pdm_ck, CK_443X),
  2333. CLK(NULL, "pkaeip29_ck", &pkaeip29_ck, CK_443X),
  2334. CLK("omap_rng", "ick", &rng_ck, CK_443X),
  2335. CLK(NULL, "sha2md51_ck", &sha2md51_ck, CK_443X),
  2336. CLK(NULL, "sl2_ck", &sl2_ck, CK_443X),
  2337. CLK(NULL, "slimbus1_ck", &slimbus1_ck, CK_443X),
  2338. CLK(NULL, "slimbus2_ck", &slimbus2_ck, CK_443X),
  2339. CLK(NULL, "sr_core_ck", &sr_core_ck, CK_443X),
  2340. CLK(NULL, "sr_iva_ck", &sr_iva_ck, CK_443X),
  2341. CLK(NULL, "sr_mpu_ck", &sr_mpu_ck, CK_443X),
  2342. CLK(NULL, "tesla_ck", &tesla_ck, CK_443X),
  2343. CLK(NULL, "uart1_ck", &uart1_ck, CK_443X),
  2344. CLK(NULL, "uart2_ck", &uart2_ck, CK_443X),
  2345. CLK(NULL, "uart3_ck", &uart3_ck, CK_443X),
  2346. CLK(NULL, "uart4_ck", &uart4_ck, CK_443X),
  2347. CLK(NULL, "unipro1_ck", &unipro1_ck, CK_443X),
  2348. CLK(NULL, "usb_host_ck", &usb_host_ck, CK_443X),
  2349. CLK(NULL, "usb_host_fs_ck", &usb_host_fs_ck, CK_443X),
  2350. CLK("musb_hdrc", "ick", &usb_otg_ck, CK_443X),
  2351. CLK(NULL, "usb_tll_ck", &usb_tll_ck, CK_443X),
  2352. CLK(NULL, "usbphyocp2scp_ck", &usbphyocp2scp_ck, CK_443X),
  2353. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  2354. CLK("omap_wdt", "fck", &wdt2_ck, CK_443X),
  2355. CLK(NULL, "wdt3_ck", &wdt3_ck, CK_443X),
  2356. CLK(NULL, "otg_60m_gfclk_ck", &otg_60m_gfclk_ck, CK_443X),
  2357. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  2358. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  2359. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  2360. CLK(NULL, "utmi_p1_gfclk_ck", &utmi_p1_gfclk_ck, CK_443X),
  2361. CLK(NULL, "utmi_p2_gfclk_ck", &utmi_p2_gfclk_ck, CK_443X),
  2362. };
  2363. int __init omap4xxx_clk_init(void)
  2364. {
  2365. struct omap_clk *c;
  2366. u32 cpu_clkflg;
  2367. if (cpu_is_omap44xx()) {
  2368. cpu_mask = RATE_IN_4430;
  2369. cpu_clkflg = CK_443X;
  2370. }
  2371. clk_init(&omap2_clk_functions);
  2372. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2373. c++)
  2374. clk_preinit(c->lk.clk);
  2375. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2376. c++)
  2377. if (c->cpu & cpu_clkflg) {
  2378. clkdev_add(&c->lk);
  2379. clk_register(c->lk.clk);
  2380. omap2_init_clk_clkdm(c->lk.clk);
  2381. }
  2382. recalculate_root_clocks();
  2383. /*
  2384. * Only enable those clocks we will need, let the drivers
  2385. * enable other clocks as necessary
  2386. */
  2387. clk_enable_init_clocks();
  2388. return 0;
  2389. }