s2io.h 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075
  1. /************************************************************************
  2. * s2io.h: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
  3. * Copyright(c) 2002-2007 Neterion Inc.
  4. * This software may be used and distributed according to the terms of
  5. * the GNU General Public License (GPL), incorporated herein by reference.
  6. * Drivers based on or derived from this code fall under the GPL and must
  7. * retain the authorship, copyright and license notice. This file is not
  8. * a complete program and may only be used when the entire operating
  9. * system is licensed under the GPL.
  10. * See the file COPYING in this distribution for more information.
  11. ************************************************************************/
  12. #ifndef _S2IO_H
  13. #define _S2IO_H
  14. #define TBD 0
  15. #define BIT(loc) (0x8000000000000000ULL >> (loc))
  16. #define vBIT(val, loc, sz) (((u64)val) << (64-loc-sz))
  17. #define INV(d) ((d&0xff)<<24) | (((d>>8)&0xff)<<16) | (((d>>16)&0xff)<<8)| ((d>>24)&0xff)
  18. #ifndef BOOL
  19. #define BOOL int
  20. #endif
  21. #ifndef TRUE
  22. #define TRUE 1
  23. #define FALSE 0
  24. #endif
  25. #undef SUCCESS
  26. #define SUCCESS 0
  27. #define FAILURE -1
  28. #define S2IO_MINUS_ONE 0xFFFFFFFFFFFFFFFFULL
  29. #define S2IO_MAX_PCI_CONFIG_SPACE_REINIT 100
  30. #define S2IO_BIT_RESET 1
  31. #define S2IO_BIT_SET 2
  32. #define CHECKBIT(value, nbit) (value & (1 << nbit))
  33. /* Maximum time to flicker LED when asked to identify NIC using ethtool */
  34. #define MAX_FLICKER_TIME 60000 /* 60 Secs */
  35. /* Maximum outstanding splits to be configured into xena. */
  36. enum {
  37. XENA_ONE_SPLIT_TRANSACTION = 0,
  38. XENA_TWO_SPLIT_TRANSACTION = 1,
  39. XENA_THREE_SPLIT_TRANSACTION = 2,
  40. XENA_FOUR_SPLIT_TRANSACTION = 3,
  41. XENA_EIGHT_SPLIT_TRANSACTION = 4,
  42. XENA_TWELVE_SPLIT_TRANSACTION = 5,
  43. XENA_SIXTEEN_SPLIT_TRANSACTION = 6,
  44. XENA_THIRTYTWO_SPLIT_TRANSACTION = 7
  45. };
  46. #define XENA_MAX_OUTSTANDING_SPLITS(n) (n << 4)
  47. /* OS concerned variables and constants */
  48. #define WATCH_DOG_TIMEOUT 15*HZ
  49. #define EFILL 0x1234
  50. #define ALIGN_SIZE 127
  51. #define PCIX_COMMAND_REGISTER 0x62
  52. /*
  53. * Debug related variables.
  54. */
  55. /* different debug levels. */
  56. #define ERR_DBG 0
  57. #define INIT_DBG 1
  58. #define INFO_DBG 2
  59. #define TX_DBG 3
  60. #define INTR_DBG 4
  61. /* Global variable that defines the present debug level of the driver. */
  62. static int debug_level = ERR_DBG;
  63. /* DEBUG message print. */
  64. #define DBG_PRINT(dbg_level, args...) if(!(debug_level<dbg_level)) printk(args)
  65. #ifndef DMA_ERROR_CODE
  66. #define DMA_ERROR_CODE (~(dma_addr_t)0x0)
  67. #endif
  68. /* Protocol assist features of the NIC */
  69. #define L3_CKSUM_OK 0xFFFF
  70. #define L4_CKSUM_OK 0xFFFF
  71. #define S2IO_JUMBO_SIZE 9600
  72. /* Driver statistics maintained by driver */
  73. struct swStat {
  74. unsigned long long single_ecc_errs;
  75. unsigned long long double_ecc_errs;
  76. unsigned long long parity_err_cnt;
  77. unsigned long long serious_err_cnt;
  78. unsigned long long soft_reset_cnt;
  79. unsigned long long fifo_full_cnt;
  80. unsigned long long ring_full_cnt;
  81. /* LRO statistics */
  82. unsigned long long clubbed_frms_cnt;
  83. unsigned long long sending_both;
  84. unsigned long long outof_sequence_pkts;
  85. unsigned long long flush_max_pkts;
  86. unsigned long long sum_avg_pkts_aggregated;
  87. unsigned long long num_aggregations;
  88. /* Other statistics */
  89. unsigned long long mem_alloc_fail_cnt;
  90. unsigned long long pci_map_fail_cnt;
  91. unsigned long long watchdog_timer_cnt;
  92. unsigned long long mem_allocated;
  93. unsigned long long mem_freed;
  94. unsigned long long link_up_cnt;
  95. unsigned long long link_down_cnt;
  96. unsigned long long link_up_time;
  97. unsigned long long link_down_time;
  98. /* Transfer Code statistics */
  99. unsigned long long tx_buf_abort_cnt;
  100. unsigned long long tx_desc_abort_cnt;
  101. unsigned long long tx_parity_err_cnt;
  102. unsigned long long tx_link_loss_cnt;
  103. unsigned long long tx_list_proc_err_cnt;
  104. unsigned long long rx_parity_err_cnt;
  105. unsigned long long rx_abort_cnt;
  106. unsigned long long rx_parity_abort_cnt;
  107. unsigned long long rx_rda_fail_cnt;
  108. unsigned long long rx_unkn_prot_cnt;
  109. unsigned long long rx_fcs_err_cnt;
  110. unsigned long long rx_buf_size_err_cnt;
  111. unsigned long long rx_rxd_corrupt_cnt;
  112. unsigned long long rx_unkn_err_cnt;
  113. };
  114. /* Xpak releated alarm and warnings */
  115. struct xpakStat {
  116. u64 alarm_transceiver_temp_high;
  117. u64 alarm_transceiver_temp_low;
  118. u64 alarm_laser_bias_current_high;
  119. u64 alarm_laser_bias_current_low;
  120. u64 alarm_laser_output_power_high;
  121. u64 alarm_laser_output_power_low;
  122. u64 warn_transceiver_temp_high;
  123. u64 warn_transceiver_temp_low;
  124. u64 warn_laser_bias_current_high;
  125. u64 warn_laser_bias_current_low;
  126. u64 warn_laser_output_power_high;
  127. u64 warn_laser_output_power_low;
  128. u64 xpak_regs_stat;
  129. u32 xpak_timer_count;
  130. };
  131. /* The statistics block of Xena */
  132. struct stat_block {
  133. /* Tx MAC statistics counters. */
  134. __le32 tmac_data_octets;
  135. __le32 tmac_frms;
  136. __le64 tmac_drop_frms;
  137. __le32 tmac_bcst_frms;
  138. __le32 tmac_mcst_frms;
  139. __le64 tmac_pause_ctrl_frms;
  140. __le32 tmac_ucst_frms;
  141. __le32 tmac_ttl_octets;
  142. __le32 tmac_any_err_frms;
  143. __le32 tmac_nucst_frms;
  144. __le64 tmac_ttl_less_fb_octets;
  145. __le64 tmac_vld_ip_octets;
  146. __le32 tmac_drop_ip;
  147. __le32 tmac_vld_ip;
  148. __le32 tmac_rst_tcp;
  149. __le32 tmac_icmp;
  150. __le64 tmac_tcp;
  151. __le32 reserved_0;
  152. __le32 tmac_udp;
  153. /* Rx MAC Statistics counters. */
  154. __le32 rmac_data_octets;
  155. __le32 rmac_vld_frms;
  156. __le64 rmac_fcs_err_frms;
  157. __le64 rmac_drop_frms;
  158. __le32 rmac_vld_bcst_frms;
  159. __le32 rmac_vld_mcst_frms;
  160. __le32 rmac_out_rng_len_err_frms;
  161. __le32 rmac_in_rng_len_err_frms;
  162. __le64 rmac_long_frms;
  163. __le64 rmac_pause_ctrl_frms;
  164. __le64 rmac_unsup_ctrl_frms;
  165. __le32 rmac_accepted_ucst_frms;
  166. __le32 rmac_ttl_octets;
  167. __le32 rmac_discarded_frms;
  168. __le32 rmac_accepted_nucst_frms;
  169. __le32 reserved_1;
  170. __le32 rmac_drop_events;
  171. __le64 rmac_ttl_less_fb_octets;
  172. __le64 rmac_ttl_frms;
  173. __le64 reserved_2;
  174. __le32 rmac_usized_frms;
  175. __le32 reserved_3;
  176. __le32 rmac_frag_frms;
  177. __le32 rmac_osized_frms;
  178. __le32 reserved_4;
  179. __le32 rmac_jabber_frms;
  180. __le64 rmac_ttl_64_frms;
  181. __le64 rmac_ttl_65_127_frms;
  182. __le64 reserved_5;
  183. __le64 rmac_ttl_128_255_frms;
  184. __le64 rmac_ttl_256_511_frms;
  185. __le64 reserved_6;
  186. __le64 rmac_ttl_512_1023_frms;
  187. __le64 rmac_ttl_1024_1518_frms;
  188. __le32 rmac_ip;
  189. __le32 reserved_7;
  190. __le64 rmac_ip_octets;
  191. __le32 rmac_drop_ip;
  192. __le32 rmac_hdr_err_ip;
  193. __le32 reserved_8;
  194. __le32 rmac_icmp;
  195. __le64 rmac_tcp;
  196. __le32 rmac_err_drp_udp;
  197. __le32 rmac_udp;
  198. __le64 rmac_xgmii_err_sym;
  199. __le64 rmac_frms_q0;
  200. __le64 rmac_frms_q1;
  201. __le64 rmac_frms_q2;
  202. __le64 rmac_frms_q3;
  203. __le64 rmac_frms_q4;
  204. __le64 rmac_frms_q5;
  205. __le64 rmac_frms_q6;
  206. __le64 rmac_frms_q7;
  207. __le16 rmac_full_q3;
  208. __le16 rmac_full_q2;
  209. __le16 rmac_full_q1;
  210. __le16 rmac_full_q0;
  211. __le16 rmac_full_q7;
  212. __le16 rmac_full_q6;
  213. __le16 rmac_full_q5;
  214. __le16 rmac_full_q4;
  215. __le32 reserved_9;
  216. __le32 rmac_pause_cnt;
  217. __le64 rmac_xgmii_data_err_cnt;
  218. __le64 rmac_xgmii_ctrl_err_cnt;
  219. __le32 rmac_err_tcp;
  220. __le32 rmac_accepted_ip;
  221. /* PCI/PCI-X Read transaction statistics. */
  222. __le32 new_rd_req_cnt;
  223. __le32 rd_req_cnt;
  224. __le32 rd_rtry_cnt;
  225. __le32 new_rd_req_rtry_cnt;
  226. /* PCI/PCI-X Write/Read transaction statistics. */
  227. __le32 wr_req_cnt;
  228. __le32 wr_rtry_rd_ack_cnt;
  229. __le32 new_wr_req_rtry_cnt;
  230. __le32 new_wr_req_cnt;
  231. __le32 wr_disc_cnt;
  232. __le32 wr_rtry_cnt;
  233. /* PCI/PCI-X Write / DMA Transaction statistics. */
  234. __le32 txp_wr_cnt;
  235. __le32 rd_rtry_wr_ack_cnt;
  236. __le32 txd_wr_cnt;
  237. __le32 txd_rd_cnt;
  238. __le32 rxd_wr_cnt;
  239. __le32 rxd_rd_cnt;
  240. __le32 rxf_wr_cnt;
  241. __le32 txf_rd_cnt;
  242. /* Tx MAC statistics overflow counters. */
  243. __le32 tmac_data_octets_oflow;
  244. __le32 tmac_frms_oflow;
  245. __le32 tmac_bcst_frms_oflow;
  246. __le32 tmac_mcst_frms_oflow;
  247. __le32 tmac_ucst_frms_oflow;
  248. __le32 tmac_ttl_octets_oflow;
  249. __le32 tmac_any_err_frms_oflow;
  250. __le32 tmac_nucst_frms_oflow;
  251. __le64 tmac_vlan_frms;
  252. __le32 tmac_drop_ip_oflow;
  253. __le32 tmac_vld_ip_oflow;
  254. __le32 tmac_rst_tcp_oflow;
  255. __le32 tmac_icmp_oflow;
  256. __le32 tpa_unknown_protocol;
  257. __le32 tmac_udp_oflow;
  258. __le32 reserved_10;
  259. __le32 tpa_parse_failure;
  260. /* Rx MAC Statistics overflow counters. */
  261. __le32 rmac_data_octets_oflow;
  262. __le32 rmac_vld_frms_oflow;
  263. __le32 rmac_vld_bcst_frms_oflow;
  264. __le32 rmac_vld_mcst_frms_oflow;
  265. __le32 rmac_accepted_ucst_frms_oflow;
  266. __le32 rmac_ttl_octets_oflow;
  267. __le32 rmac_discarded_frms_oflow;
  268. __le32 rmac_accepted_nucst_frms_oflow;
  269. __le32 rmac_usized_frms_oflow;
  270. __le32 rmac_drop_events_oflow;
  271. __le32 rmac_frag_frms_oflow;
  272. __le32 rmac_osized_frms_oflow;
  273. __le32 rmac_ip_oflow;
  274. __le32 rmac_jabber_frms_oflow;
  275. __le32 rmac_icmp_oflow;
  276. __le32 rmac_drop_ip_oflow;
  277. __le32 rmac_err_drp_udp_oflow;
  278. __le32 rmac_udp_oflow;
  279. __le32 reserved_11;
  280. __le32 rmac_pause_cnt_oflow;
  281. __le64 rmac_ttl_1519_4095_frms;
  282. __le64 rmac_ttl_4096_8191_frms;
  283. __le64 rmac_ttl_8192_max_frms;
  284. __le64 rmac_ttl_gt_max_frms;
  285. __le64 rmac_osized_alt_frms;
  286. __le64 rmac_jabber_alt_frms;
  287. __le64 rmac_gt_max_alt_frms;
  288. __le64 rmac_vlan_frms;
  289. __le32 rmac_len_discard;
  290. __le32 rmac_fcs_discard;
  291. __le32 rmac_pf_discard;
  292. __le32 rmac_da_discard;
  293. __le32 rmac_red_discard;
  294. __le32 rmac_rts_discard;
  295. __le32 reserved_12;
  296. __le32 rmac_ingm_full_discard;
  297. __le32 reserved_13;
  298. __le32 rmac_accepted_ip_oflow;
  299. __le32 reserved_14;
  300. __le32 link_fault_cnt;
  301. u8 buffer[20];
  302. struct swStat sw_stat;
  303. struct xpakStat xpak_stat;
  304. };
  305. /* Default value for 'vlan_strip_tag' configuration parameter */
  306. #define NO_STRIP_IN_PROMISC 2
  307. /*
  308. * Structures representing different init time configuration
  309. * parameters of the NIC.
  310. */
  311. #define MAX_TX_FIFOS 8
  312. #define MAX_RX_RINGS 8
  313. #define MAX_RX_DESC_1 (MAX_RX_RINGS * MAX_RX_BLOCKS_PER_RING * 127 )
  314. #define MAX_RX_DESC_2 (MAX_RX_RINGS * MAX_RX_BLOCKS_PER_RING * 85 )
  315. #define MAX_RX_DESC_3 (MAX_RX_RINGS * MAX_RX_BLOCKS_PER_RING * 85 )
  316. #define MAX_TX_DESC (MAX_AVAILABLE_TXDS)
  317. /* FIFO mappings for all possible number of fifos configured */
  318. static int fifo_map[][MAX_TX_FIFOS] = {
  319. {0, 0, 0, 0, 0, 0, 0, 0},
  320. {0, 0, 0, 0, 1, 1, 1, 1},
  321. {0, 0, 0, 1, 1, 1, 2, 2},
  322. {0, 0, 1, 1, 2, 2, 3, 3},
  323. {0, 0, 1, 1, 2, 2, 3, 4},
  324. {0, 0, 1, 1, 2, 3, 4, 5},
  325. {0, 0, 1, 2, 3, 4, 5, 6},
  326. {0, 1, 2, 3, 4, 5, 6, 7},
  327. };
  328. /* Maintains Per FIFO related information. */
  329. struct tx_fifo_config {
  330. #define MAX_AVAILABLE_TXDS 8192
  331. u32 fifo_len; /* specifies len of FIFO upto 8192, ie no of TxDLs */
  332. /* Priority definition */
  333. #define TX_FIFO_PRI_0 0 /*Highest */
  334. #define TX_FIFO_PRI_1 1
  335. #define TX_FIFO_PRI_2 2
  336. #define TX_FIFO_PRI_3 3
  337. #define TX_FIFO_PRI_4 4
  338. #define TX_FIFO_PRI_5 5
  339. #define TX_FIFO_PRI_6 6
  340. #define TX_FIFO_PRI_7 7 /*lowest */
  341. u8 fifo_priority; /* specifies pointer level for FIFO */
  342. /* user should not set twos fifos with same pri */
  343. u8 f_no_snoop;
  344. #define NO_SNOOP_TXD 0x01
  345. #define NO_SNOOP_TXD_BUFFER 0x02
  346. };
  347. /* Maintains per Ring related information */
  348. struct rx_ring_config {
  349. u32 num_rxd; /*No of RxDs per Rx Ring */
  350. #define RX_RING_PRI_0 0 /* highest */
  351. #define RX_RING_PRI_1 1
  352. #define RX_RING_PRI_2 2
  353. #define RX_RING_PRI_3 3
  354. #define RX_RING_PRI_4 4
  355. #define RX_RING_PRI_5 5
  356. #define RX_RING_PRI_6 6
  357. #define RX_RING_PRI_7 7 /* lowest */
  358. u8 ring_priority; /*Specifies service priority of ring */
  359. /* OSM should not set any two rings with same priority */
  360. u8 ring_org; /*Organization of ring */
  361. #define RING_ORG_BUFF1 0x01
  362. #define RX_RING_ORG_BUFF3 0x03
  363. #define RX_RING_ORG_BUFF5 0x05
  364. u8 f_no_snoop;
  365. #define NO_SNOOP_RXD 0x01
  366. #define NO_SNOOP_RXD_BUFFER 0x02
  367. };
  368. /* This structure provides contains values of the tunable parameters
  369. * of the H/W
  370. */
  371. struct config_param {
  372. /* Tx Side */
  373. u32 tx_fifo_num; /*Number of Tx FIFOs */
  374. u8 fifo_mapping[MAX_TX_FIFOS];
  375. struct tx_fifo_config tx_cfg[MAX_TX_FIFOS]; /*Per-Tx FIFO config */
  376. u32 max_txds; /*Max no. of Tx buffer descriptor per TxDL */
  377. u64 tx_intr_type;
  378. #define INTA 0
  379. #define MSI_X 2
  380. u8 intr_type;
  381. u8 napi;
  382. /* Specifies if Tx Intr is UTILZ or PER_LIST type. */
  383. /* Rx Side */
  384. u32 rx_ring_num; /*Number of receive rings */
  385. #define MAX_RX_BLOCKS_PER_RING 150
  386. struct rx_ring_config rx_cfg[MAX_RX_RINGS]; /*Per-Rx Ring config */
  387. u8 bimodal; /*Flag for setting bimodal interrupts*/
  388. #define HEADER_ETHERNET_II_802_3_SIZE 14
  389. #define HEADER_802_2_SIZE 3
  390. #define HEADER_SNAP_SIZE 5
  391. #define HEADER_VLAN_SIZE 4
  392. #define MIN_MTU 46
  393. #define MAX_PYLD 1500
  394. #define MAX_MTU (MAX_PYLD+18)
  395. #define MAX_MTU_VLAN (MAX_PYLD+22)
  396. #define MAX_PYLD_JUMBO 9600
  397. #define MAX_MTU_JUMBO (MAX_PYLD_JUMBO+18)
  398. #define MAX_MTU_JUMBO_VLAN (MAX_PYLD_JUMBO+22)
  399. u16 bus_speed;
  400. };
  401. /* Structure representing MAC Addrs */
  402. struct mac_addr {
  403. u8 mac_addr[ETH_ALEN];
  404. };
  405. /* Structure that represent every FIFO element in the BAR1
  406. * Address location.
  407. */
  408. struct TxFIFO_element {
  409. u64 TxDL_Pointer;
  410. u64 List_Control;
  411. #define TX_FIFO_LAST_TXD_NUM( val) vBIT(val,0,8)
  412. #define TX_FIFO_FIRST_LIST BIT(14)
  413. #define TX_FIFO_LAST_LIST BIT(15)
  414. #define TX_FIFO_FIRSTNLAST_LIST vBIT(3,14,2)
  415. #define TX_FIFO_SPECIAL_FUNC BIT(23)
  416. #define TX_FIFO_DS_NO_SNOOP BIT(31)
  417. #define TX_FIFO_BUFF_NO_SNOOP BIT(30)
  418. };
  419. /* Tx descriptor structure */
  420. struct TxD {
  421. u64 Control_1;
  422. /* bit mask */
  423. #define TXD_LIST_OWN_XENA BIT(7)
  424. #define TXD_T_CODE (BIT(12)|BIT(13)|BIT(14)|BIT(15))
  425. #define TXD_T_CODE_OK(val) (|(val & TXD_T_CODE))
  426. #define GET_TXD_T_CODE(val) ((val & TXD_T_CODE)<<12)
  427. #define TXD_GATHER_CODE (BIT(22) | BIT(23))
  428. #define TXD_GATHER_CODE_FIRST BIT(22)
  429. #define TXD_GATHER_CODE_LAST BIT(23)
  430. #define TXD_TCP_LSO_EN BIT(30)
  431. #define TXD_UDP_COF_EN BIT(31)
  432. #define TXD_UFO_EN BIT(31) | BIT(30)
  433. #define TXD_TCP_LSO_MSS(val) vBIT(val,34,14)
  434. #define TXD_UFO_MSS(val) vBIT(val,34,14)
  435. #define TXD_BUFFER0_SIZE(val) vBIT(val,48,16)
  436. u64 Control_2;
  437. #define TXD_TX_CKO_CONTROL (BIT(5)|BIT(6)|BIT(7))
  438. #define TXD_TX_CKO_IPV4_EN BIT(5)
  439. #define TXD_TX_CKO_TCP_EN BIT(6)
  440. #define TXD_TX_CKO_UDP_EN BIT(7)
  441. #define TXD_VLAN_ENABLE BIT(15)
  442. #define TXD_VLAN_TAG(val) vBIT(val,16,16)
  443. #define TXD_INT_NUMBER(val) vBIT(val,34,6)
  444. #define TXD_INT_TYPE_PER_LIST BIT(47)
  445. #define TXD_INT_TYPE_UTILZ BIT(46)
  446. #define TXD_SET_MARKER vBIT(0x6,0,4)
  447. u64 Buffer_Pointer;
  448. u64 Host_Control; /* reserved for host */
  449. };
  450. /* Structure to hold the phy and virt addr of every TxDL. */
  451. struct list_info_hold {
  452. dma_addr_t list_phy_addr;
  453. void *list_virt_addr;
  454. };
  455. /* Rx descriptor structure for 1 buffer mode */
  456. struct RxD_t {
  457. u64 Host_Control; /* reserved for host */
  458. u64 Control_1;
  459. #define RXD_OWN_XENA BIT(7)
  460. #define RXD_T_CODE (BIT(12)|BIT(13)|BIT(14)|BIT(15))
  461. #define RXD_FRAME_PROTO vBIT(0xFFFF,24,8)
  462. #define RXD_FRAME_PROTO_IPV4 BIT(27)
  463. #define RXD_FRAME_PROTO_IPV6 BIT(28)
  464. #define RXD_FRAME_IP_FRAG BIT(29)
  465. #define RXD_FRAME_PROTO_TCP BIT(30)
  466. #define RXD_FRAME_PROTO_UDP BIT(31)
  467. #define TCP_OR_UDP_FRAME (RXD_FRAME_PROTO_TCP | RXD_FRAME_PROTO_UDP)
  468. #define RXD_GET_L3_CKSUM(val) ((u16)(val>> 16) & 0xFFFF)
  469. #define RXD_GET_L4_CKSUM(val) ((u16)(val) & 0xFFFF)
  470. u64 Control_2;
  471. #define THE_RXD_MARK 0x3
  472. #define SET_RXD_MARKER vBIT(THE_RXD_MARK, 0, 2)
  473. #define GET_RXD_MARKER(ctrl) ((ctrl & SET_RXD_MARKER) >> 62)
  474. #define MASK_VLAN_TAG vBIT(0xFFFF,48,16)
  475. #define SET_VLAN_TAG(val) vBIT(val,48,16)
  476. #define SET_NUM_TAG(val) vBIT(val,16,32)
  477. };
  478. /* Rx descriptor structure for 1 buffer mode */
  479. struct RxD1 {
  480. struct RxD_t h;
  481. #define MASK_BUFFER0_SIZE_1 vBIT(0x3FFF,2,14)
  482. #define SET_BUFFER0_SIZE_1(val) vBIT(val,2,14)
  483. #define RXD_GET_BUFFER0_SIZE_1(_Control_2) \
  484. (u16)((_Control_2 & MASK_BUFFER0_SIZE_1) >> 48)
  485. u64 Buffer0_ptr;
  486. };
  487. /* Rx descriptor structure for 3 or 2 buffer mode */
  488. struct RxD3 {
  489. struct RxD_t h;
  490. #define MASK_BUFFER0_SIZE_3 vBIT(0xFF,2,14)
  491. #define MASK_BUFFER1_SIZE_3 vBIT(0xFFFF,16,16)
  492. #define MASK_BUFFER2_SIZE_3 vBIT(0xFFFF,32,16)
  493. #define SET_BUFFER0_SIZE_3(val) vBIT(val,8,8)
  494. #define SET_BUFFER1_SIZE_3(val) vBIT(val,16,16)
  495. #define SET_BUFFER2_SIZE_3(val) vBIT(val,32,16)
  496. #define RXD_GET_BUFFER0_SIZE_3(Control_2) \
  497. (u8)((Control_2 & MASK_BUFFER0_SIZE_3) >> 48)
  498. #define RXD_GET_BUFFER1_SIZE_3(Control_2) \
  499. (u16)((Control_2 & MASK_BUFFER1_SIZE_3) >> 32)
  500. #define RXD_GET_BUFFER2_SIZE_3(Control_2) \
  501. (u16)((Control_2 & MASK_BUFFER2_SIZE_3) >> 16)
  502. #define BUF0_LEN 40
  503. #define BUF1_LEN 1
  504. u64 Buffer0_ptr;
  505. u64 Buffer1_ptr;
  506. u64 Buffer2_ptr;
  507. };
  508. /* Structure that represents the Rx descriptor block which contains
  509. * 128 Rx descriptors.
  510. */
  511. struct RxD_block {
  512. #define MAX_RXDS_PER_BLOCK_1 127
  513. struct RxD1 rxd[MAX_RXDS_PER_BLOCK_1];
  514. u64 reserved_0;
  515. #define END_OF_BLOCK 0xFEFFFFFFFFFFFFFFULL
  516. u64 reserved_1; /* 0xFEFFFFFFFFFFFFFF to mark last
  517. * Rxd in this blk */
  518. u64 reserved_2_pNext_RxD_block; /* Logical ptr to next */
  519. u64 pNext_RxD_Blk_physical; /* Buff0_ptr.In a 32 bit arch
  520. * the upper 32 bits should
  521. * be 0 */
  522. };
  523. #define SIZE_OF_BLOCK 4096
  524. #define RXD_MODE_1 0 /* One Buffer mode */
  525. #define RXD_MODE_3B 1 /* Two Buffer mode */
  526. /* Structure to hold virtual addresses of Buf0 and Buf1 in
  527. * 2buf mode. */
  528. struct buffAdd {
  529. void *ba_0_org;
  530. void *ba_1_org;
  531. void *ba_0;
  532. void *ba_1;
  533. };
  534. /* Structure which stores all the MAC control parameters */
  535. /* This structure stores the offset of the RxD in the ring
  536. * from which the Rx Interrupt processor can start picking
  537. * up the RxDs for processing.
  538. */
  539. struct rx_curr_get_info {
  540. u32 block_index;
  541. u32 offset;
  542. u32 ring_len;
  543. };
  544. struct rx_curr_put_info {
  545. u32 block_index;
  546. u32 offset;
  547. u32 ring_len;
  548. };
  549. /* This structure stores the offset of the TxDl in the FIFO
  550. * from which the Tx Interrupt processor can start picking
  551. * up the TxDLs for send complete interrupt processing.
  552. */
  553. struct tx_curr_get_info {
  554. u32 offset;
  555. u32 fifo_len;
  556. };
  557. struct tx_curr_put_info {
  558. u32 offset;
  559. u32 fifo_len;
  560. };
  561. struct rxd_info {
  562. void *virt_addr;
  563. dma_addr_t dma_addr;
  564. };
  565. /* Structure that holds the Phy and virt addresses of the Blocks */
  566. struct rx_block_info {
  567. void *block_virt_addr;
  568. dma_addr_t block_dma_addr;
  569. struct rxd_info *rxds;
  570. };
  571. /* Ring specific structure */
  572. struct ring_info {
  573. /* The ring number */
  574. int ring_no;
  575. /*
  576. * Place holders for the virtual and physical addresses of
  577. * all the Rx Blocks
  578. */
  579. struct rx_block_info rx_blocks[MAX_RX_BLOCKS_PER_RING];
  580. int block_count;
  581. int pkt_cnt;
  582. /*
  583. * Put pointer info which indictes which RxD has to be replenished
  584. * with a new buffer.
  585. */
  586. struct rx_curr_put_info rx_curr_put_info;
  587. /*
  588. * Get pointer info which indictes which is the last RxD that was
  589. * processed by the driver.
  590. */
  591. struct rx_curr_get_info rx_curr_get_info;
  592. /* Index to the absolute position of the put pointer of Rx ring */
  593. int put_pos;
  594. /* Buffer Address store. */
  595. struct buffAdd **ba;
  596. struct s2io_nic *nic;
  597. };
  598. /* Fifo specific structure */
  599. struct fifo_info {
  600. /* FIFO number */
  601. int fifo_no;
  602. /* Maximum TxDs per TxDL */
  603. int max_txds;
  604. /* Place holder of all the TX List's Phy and Virt addresses. */
  605. struct list_info_hold *list_info;
  606. /*
  607. * Current offset within the tx FIFO where driver would write
  608. * new Tx frame
  609. */
  610. struct tx_curr_put_info tx_curr_put_info;
  611. /*
  612. * Current offset within tx FIFO from where the driver would start freeing
  613. * the buffers
  614. */
  615. struct tx_curr_get_info tx_curr_get_info;
  616. struct s2io_nic *nic;
  617. };
  618. /* Information related to the Tx and Rx FIFOs and Rings of Xena
  619. * is maintained in this structure.
  620. */
  621. struct mac_info {
  622. /* tx side stuff */
  623. /* logical pointer of start of each Tx FIFO */
  624. struct TxFIFO_element __iomem *tx_FIFO_start[MAX_TX_FIFOS];
  625. /* Fifo specific structure */
  626. struct fifo_info fifos[MAX_TX_FIFOS];
  627. /* Save virtual address of TxD page with zero DMA addr(if any) */
  628. void *zerodma_virt_addr;
  629. /* rx side stuff */
  630. /* Ring specific structure */
  631. struct ring_info rings[MAX_RX_RINGS];
  632. u16 rmac_pause_time;
  633. u16 mc_pause_threshold_q0q3;
  634. u16 mc_pause_threshold_q4q7;
  635. void *stats_mem; /* orignal pointer to allocated mem */
  636. dma_addr_t stats_mem_phy; /* Physical address of the stat block */
  637. u32 stats_mem_sz;
  638. struct stat_block *stats_info; /* Logical address of the stat block */
  639. };
  640. /* structure representing the user defined MAC addresses */
  641. struct usr_addr {
  642. char addr[ETH_ALEN];
  643. int usage_cnt;
  644. };
  645. /* Default Tunable parameters of the NIC. */
  646. #define DEFAULT_FIFO_0_LEN 4096
  647. #define DEFAULT_FIFO_1_7_LEN 512
  648. #define SMALL_BLK_CNT 30
  649. #define LARGE_BLK_CNT 100
  650. /*
  651. * Structure to keep track of the MSI-X vectors and the corresponding
  652. * argument registered against each vector
  653. */
  654. #define MAX_REQUESTED_MSI_X 17
  655. struct s2io_msix_entry
  656. {
  657. u16 vector;
  658. u16 entry;
  659. void *arg;
  660. u8 type;
  661. #define MSIX_FIFO_TYPE 1
  662. #define MSIX_RING_TYPE 2
  663. u8 in_use;
  664. #define MSIX_REGISTERED_SUCCESS 0xAA
  665. };
  666. struct msix_info_st {
  667. u64 addr;
  668. u64 data;
  669. };
  670. /* Data structure to represent a LRO session */
  671. struct lro {
  672. struct sk_buff *parent;
  673. struct sk_buff *last_frag;
  674. u8 *l2h;
  675. struct iphdr *iph;
  676. struct tcphdr *tcph;
  677. u32 tcp_next_seq;
  678. __be32 tcp_ack;
  679. int total_len;
  680. int frags_len;
  681. int sg_num;
  682. int in_use;
  683. __be16 window;
  684. u32 cur_tsval;
  685. u32 cur_tsecr;
  686. u8 saw_ts;
  687. };
  688. /* Structure representing one instance of the NIC */
  689. struct s2io_nic {
  690. int rxd_mode;
  691. /*
  692. * Count of packets to be processed in a given iteration, it will be indicated
  693. * by the quota field of the device structure when NAPI is enabled.
  694. */
  695. int pkts_to_process;
  696. struct net_device *dev;
  697. struct napi_struct napi;
  698. struct mac_info mac_control;
  699. struct config_param config;
  700. struct pci_dev *pdev;
  701. void __iomem *bar0;
  702. void __iomem *bar1;
  703. #define MAX_MAC_SUPPORTED 16
  704. #define MAX_SUPPORTED_MULTICASTS MAX_MAC_SUPPORTED
  705. struct mac_addr def_mac_addr[MAX_MAC_SUPPORTED];
  706. struct net_device_stats stats;
  707. int high_dma_flag;
  708. int device_enabled_once;
  709. char name[60];
  710. struct tasklet_struct task;
  711. volatile unsigned long tasklet_status;
  712. /* Timer that handles I/O errors/exceptions */
  713. struct timer_list alarm_timer;
  714. /* Space to back up the PCI config space */
  715. u32 config_space[256 / sizeof(u32)];
  716. atomic_t rx_bufs_left[MAX_RX_RINGS];
  717. spinlock_t tx_lock;
  718. spinlock_t put_lock;
  719. #define PROMISC 1
  720. #define ALL_MULTI 2
  721. #define MAX_ADDRS_SUPPORTED 64
  722. u16 usr_addr_count;
  723. u16 mc_addr_count;
  724. struct usr_addr usr_addrs[MAX_ADDRS_SUPPORTED];
  725. u16 m_cast_flg;
  726. u16 all_multi_pos;
  727. u16 promisc_flg;
  728. /* Id timer, used to blink NIC to physically identify NIC. */
  729. struct timer_list id_timer;
  730. /* Restart timer, used to restart NIC if the device is stuck and
  731. * a schedule task that will set the correct Link state once the
  732. * NIC's PHY has stabilized after a state change.
  733. */
  734. struct work_struct rst_timer_task;
  735. struct work_struct set_link_task;
  736. /* Flag that can be used to turn on or turn off the Rx checksum
  737. * offload feature.
  738. */
  739. int rx_csum;
  740. /* after blink, the adapter must be restored with original
  741. * values.
  742. */
  743. u64 adapt_ctrl_org;
  744. /* Last known link state. */
  745. u16 last_link_state;
  746. #define LINK_DOWN 1
  747. #define LINK_UP 2
  748. int task_flag;
  749. unsigned long long start_time;
  750. #define CARD_DOWN 1
  751. #define CARD_UP 2
  752. atomic_t card_state;
  753. volatile unsigned long link_state;
  754. struct vlan_group *vlgrp;
  755. #define MSIX_FLG 0xA5
  756. struct msix_entry *entries;
  757. int msi_detected;
  758. wait_queue_head_t msi_wait;
  759. struct s2io_msix_entry *s2io_entries;
  760. char desc[MAX_REQUESTED_MSI_X][25];
  761. int avail_msix_vectors; /* No. of MSI-X vectors granted by system */
  762. struct msix_info_st msix_info[0x3f];
  763. #define XFRAME_I_DEVICE 1
  764. #define XFRAME_II_DEVICE 2
  765. u8 device_type;
  766. #define MAX_LRO_SESSIONS 32
  767. struct lro lro0_n[MAX_LRO_SESSIONS];
  768. unsigned long clubbed_frms_cnt;
  769. unsigned long sending_both;
  770. u8 lro;
  771. u16 lro_max_aggr_per_sess;
  772. #define INTA 0
  773. #define MSI_X 2
  774. u8 intr_type;
  775. spinlock_t rx_lock;
  776. atomic_t isr_cnt;
  777. u64 *ufo_in_band_v;
  778. #define VPD_STRING_LEN 80
  779. u8 product_name[VPD_STRING_LEN];
  780. u8 serial_num[VPD_STRING_LEN];
  781. };
  782. #define RESET_ERROR 1;
  783. #define CMD_ERROR 2;
  784. /* OS related system calls */
  785. #ifndef readq
  786. static inline u64 readq(void __iomem *addr)
  787. {
  788. u64 ret = 0;
  789. ret = readl(addr + 4);
  790. ret <<= 32;
  791. ret |= readl(addr);
  792. return ret;
  793. }
  794. #endif
  795. #ifndef writeq
  796. static inline void writeq(u64 val, void __iomem *addr)
  797. {
  798. writel((u32) (val), addr);
  799. writel((u32) (val >> 32), (addr + 4));
  800. }
  801. #endif
  802. /*
  803. * Some registers have to be written in a particular order to
  804. * expect correct hardware operation. The macro SPECIAL_REG_WRITE
  805. * is used to perform such ordered writes. Defines UF (Upper First)
  806. * and LF (Lower First) will be used to specify the required write order.
  807. */
  808. #define UF 1
  809. #define LF 2
  810. static inline void SPECIAL_REG_WRITE(u64 val, void __iomem *addr, int order)
  811. {
  812. u32 ret;
  813. if (order == LF) {
  814. writel((u32) (val), addr);
  815. ret = readl(addr);
  816. writel((u32) (val >> 32), (addr + 4));
  817. ret = readl(addr + 4);
  818. } else {
  819. writel((u32) (val >> 32), (addr + 4));
  820. ret = readl(addr + 4);
  821. writel((u32) (val), addr);
  822. ret = readl(addr);
  823. }
  824. }
  825. /* Interrupt related values of Xena */
  826. #define ENABLE_INTRS 1
  827. #define DISABLE_INTRS 2
  828. /* Highest level interrupt blocks */
  829. #define TX_PIC_INTR (0x0001<<0)
  830. #define TX_DMA_INTR (0x0001<<1)
  831. #define TX_MAC_INTR (0x0001<<2)
  832. #define TX_XGXS_INTR (0x0001<<3)
  833. #define TX_TRAFFIC_INTR (0x0001<<4)
  834. #define RX_PIC_INTR (0x0001<<5)
  835. #define RX_DMA_INTR (0x0001<<6)
  836. #define RX_MAC_INTR (0x0001<<7)
  837. #define RX_XGXS_INTR (0x0001<<8)
  838. #define RX_TRAFFIC_INTR (0x0001<<9)
  839. #define MC_INTR (0x0001<<10)
  840. #define ENA_ALL_INTRS ( TX_PIC_INTR | \
  841. TX_DMA_INTR | \
  842. TX_MAC_INTR | \
  843. TX_XGXS_INTR | \
  844. TX_TRAFFIC_INTR | \
  845. RX_PIC_INTR | \
  846. RX_DMA_INTR | \
  847. RX_MAC_INTR | \
  848. RX_XGXS_INTR | \
  849. RX_TRAFFIC_INTR | \
  850. MC_INTR )
  851. /* Interrupt masks for the general interrupt mask register */
  852. #define DISABLE_ALL_INTRS 0xFFFFFFFFFFFFFFFFULL
  853. #define TXPIC_INT_M BIT(0)
  854. #define TXDMA_INT_M BIT(1)
  855. #define TXMAC_INT_M BIT(2)
  856. #define TXXGXS_INT_M BIT(3)
  857. #define TXTRAFFIC_INT_M BIT(8)
  858. #define PIC_RX_INT_M BIT(32)
  859. #define RXDMA_INT_M BIT(33)
  860. #define RXMAC_INT_M BIT(34)
  861. #define MC_INT_M BIT(35)
  862. #define RXXGXS_INT_M BIT(36)
  863. #define RXTRAFFIC_INT_M BIT(40)
  864. /* PIC level Interrupts TODO*/
  865. /* DMA level Inressupts */
  866. #define TXDMA_PFC_INT_M BIT(0)
  867. #define TXDMA_PCC_INT_M BIT(2)
  868. /* PFC block interrupts */
  869. #define PFC_MISC_ERR_1 BIT(0) /* Interrupt to indicate FIFO full */
  870. /* PCC block interrupts. */
  871. #define PCC_FB_ECC_ERR vBIT(0xff, 16, 8) /* Interrupt to indicate
  872. PCC_FB_ECC Error. */
  873. #define RXD_GET_VLAN_TAG(Control_2) (u16)(Control_2 & MASK_VLAN_TAG)
  874. /*
  875. * Prototype declaration.
  876. */
  877. static int __devinit s2io_init_nic(struct pci_dev *pdev,
  878. const struct pci_device_id *pre);
  879. static void __devexit s2io_rem_nic(struct pci_dev *pdev);
  880. static int init_shared_mem(struct s2io_nic *sp);
  881. static void free_shared_mem(struct s2io_nic *sp);
  882. static int init_nic(struct s2io_nic *nic);
  883. static void rx_intr_handler(struct ring_info *ring_data);
  884. static void tx_intr_handler(struct fifo_info *fifo_data);
  885. static void alarm_intr_handler(struct s2io_nic *sp);
  886. static int s2io_starter(void);
  887. static void s2io_closer(void);
  888. static void s2io_tx_watchdog(struct net_device *dev);
  889. static void s2io_tasklet(unsigned long dev_addr);
  890. static void s2io_set_multicast(struct net_device *dev);
  891. static int rx_osm_handler(struct ring_info *ring_data, struct RxD_t * rxdp);
  892. static void s2io_link(struct s2io_nic * sp, int link);
  893. static void s2io_reset(struct s2io_nic * sp);
  894. static int s2io_poll(struct napi_struct *napi, int budget);
  895. static void s2io_init_pci(struct s2io_nic * sp);
  896. static int s2io_set_mac_addr(struct net_device *dev, u8 * addr);
  897. static void s2io_alarm_handle(unsigned long data);
  898. static irqreturn_t
  899. s2io_msix_ring_handle(int irq, void *dev_id);
  900. static irqreturn_t
  901. s2io_msix_fifo_handle(int irq, void *dev_id);
  902. static irqreturn_t s2io_isr(int irq, void *dev_id);
  903. static int verify_xena_quiescence(struct s2io_nic *sp);
  904. static const struct ethtool_ops netdev_ethtool_ops;
  905. static void s2io_set_link(struct work_struct *work);
  906. static int s2io_set_swapper(struct s2io_nic * sp);
  907. static void s2io_card_down(struct s2io_nic *nic);
  908. static int s2io_card_up(struct s2io_nic *nic);
  909. static int wait_for_cmd_complete(void __iomem *addr, u64 busy_bit,
  910. int bit_state);
  911. static int s2io_add_isr(struct s2io_nic * sp);
  912. static void s2io_rem_isr(struct s2io_nic * sp);
  913. static void restore_xmsi_data(struct s2io_nic *nic);
  914. static int
  915. s2io_club_tcp_session(u8 *buffer, u8 **tcp, u32 *tcp_len, struct lro **lro,
  916. struct RxD_t *rxdp, struct s2io_nic *sp);
  917. static void clear_lro_session(struct lro *lro);
  918. static void queue_rx_frame(struct sk_buff *skb);
  919. static void update_L3L4_header(struct s2io_nic *sp, struct lro *lro);
  920. static void lro_append_pkt(struct s2io_nic *sp, struct lro *lro,
  921. struct sk_buff *skb, u32 tcp_len);
  922. static int rts_ds_steer(struct s2io_nic *nic, u8 ds_codepoint, u8 ring);
  923. static pci_ers_result_t s2io_io_error_detected(struct pci_dev *pdev,
  924. pci_channel_state_t state);
  925. static pci_ers_result_t s2io_io_slot_reset(struct pci_dev *pdev);
  926. static void s2io_io_resume(struct pci_dev *pdev);
  927. #define s2io_tcp_mss(skb) skb_shinfo(skb)->gso_size
  928. #define s2io_udp_mss(skb) skb_shinfo(skb)->gso_size
  929. #define s2io_offload_type(skb) skb_shinfo(skb)->gso_type
  930. #define S2IO_PARM_INT(X, def_val) \
  931. static unsigned int X = def_val;\
  932. module_param(X , uint, 0);
  933. #endif /* _S2IO_H */