i915_drv.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include "drm_crtc_helper.h"
  37. static int i915_modeset = -1;
  38. module_param_named(modeset, i915_modeset, int, 0400);
  39. unsigned int i915_fbpercrtc = 0;
  40. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  41. int i915_panel_ignore_lid = 0;
  42. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  43. unsigned int i915_powersave = 1;
  44. module_param_named(powersave, i915_powersave, int, 0600);
  45. unsigned int i915_semaphores = 1;
  46. module_param_named(semaphores, i915_semaphores, int, 0600);
  47. unsigned int i915_enable_rc6 = 0;
  48. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
  49. unsigned int i915_lvds_downclock = 0;
  50. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  51. unsigned int i915_panel_use_ssc = 1;
  52. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  53. int i915_vbt_sdvo_panel_type = -1;
  54. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  55. static bool i915_try_reset = true;
  56. module_param_named(reset, i915_try_reset, bool, 0600);
  57. static struct drm_driver driver;
  58. extern int intel_agp_enabled;
  59. #define INTEL_VGA_DEVICE(id, info) { \
  60. .class = PCI_CLASS_DISPLAY_VGA << 8, \
  61. .class_mask = 0xff0000, \
  62. .vendor = 0x8086, \
  63. .device = id, \
  64. .subvendor = PCI_ANY_ID, \
  65. .subdevice = PCI_ANY_ID, \
  66. .driver_data = (unsigned long) info }
  67. static const struct intel_device_info intel_i830_info = {
  68. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  69. .has_overlay = 1, .overlay_needs_physical = 1,
  70. };
  71. static const struct intel_device_info intel_845g_info = {
  72. .gen = 2,
  73. .has_overlay = 1, .overlay_needs_physical = 1,
  74. };
  75. static const struct intel_device_info intel_i85x_info = {
  76. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  77. .cursor_needs_physical = 1,
  78. .has_overlay = 1, .overlay_needs_physical = 1,
  79. };
  80. static const struct intel_device_info intel_i865g_info = {
  81. .gen = 2,
  82. .has_overlay = 1, .overlay_needs_physical = 1,
  83. };
  84. static const struct intel_device_info intel_i915g_info = {
  85. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  86. .has_overlay = 1, .overlay_needs_physical = 1,
  87. };
  88. static const struct intel_device_info intel_i915gm_info = {
  89. .gen = 3, .is_mobile = 1,
  90. .cursor_needs_physical = 1,
  91. .has_overlay = 1, .overlay_needs_physical = 1,
  92. .supports_tv = 1,
  93. };
  94. static const struct intel_device_info intel_i945g_info = {
  95. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  96. .has_overlay = 1, .overlay_needs_physical = 1,
  97. };
  98. static const struct intel_device_info intel_i945gm_info = {
  99. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  100. .has_hotplug = 1, .cursor_needs_physical = 1,
  101. .has_overlay = 1, .overlay_needs_physical = 1,
  102. .supports_tv = 1,
  103. };
  104. static const struct intel_device_info intel_i965g_info = {
  105. .gen = 4, .is_broadwater = 1,
  106. .has_hotplug = 1,
  107. .has_overlay = 1,
  108. };
  109. static const struct intel_device_info intel_i965gm_info = {
  110. .gen = 4, .is_crestline = 1,
  111. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  112. .has_overlay = 1,
  113. .supports_tv = 1,
  114. };
  115. static const struct intel_device_info intel_g33_info = {
  116. .gen = 3, .is_g33 = 1,
  117. .need_gfx_hws = 1, .has_hotplug = 1,
  118. .has_overlay = 1,
  119. };
  120. static const struct intel_device_info intel_g45_info = {
  121. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  122. .has_pipe_cxsr = 1, .has_hotplug = 1,
  123. .has_bsd_ring = 1,
  124. };
  125. static const struct intel_device_info intel_gm45_info = {
  126. .gen = 4, .is_g4x = 1,
  127. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  128. .has_pipe_cxsr = 1, .has_hotplug = 1,
  129. .supports_tv = 1,
  130. .has_bsd_ring = 1,
  131. };
  132. static const struct intel_device_info intel_pineview_info = {
  133. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  134. .need_gfx_hws = 1, .has_hotplug = 1,
  135. .has_overlay = 1,
  136. };
  137. static const struct intel_device_info intel_ironlake_d_info = {
  138. .gen = 5,
  139. .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
  140. .has_bsd_ring = 1,
  141. };
  142. static const struct intel_device_info intel_ironlake_m_info = {
  143. .gen = 5, .is_mobile = 1,
  144. .need_gfx_hws = 1, .has_hotplug = 1,
  145. .has_fbc = 0, /* disabled due to buggy hardware */
  146. .has_bsd_ring = 1,
  147. };
  148. static const struct intel_device_info intel_sandybridge_d_info = {
  149. .gen = 6,
  150. .need_gfx_hws = 1, .has_hotplug = 1,
  151. .has_bsd_ring = 1,
  152. .has_blt_ring = 1,
  153. };
  154. static const struct intel_device_info intel_sandybridge_m_info = {
  155. .gen = 6, .is_mobile = 1,
  156. .need_gfx_hws = 1, .has_hotplug = 1,
  157. .has_fbc = 1,
  158. .has_bsd_ring = 1,
  159. .has_blt_ring = 1,
  160. };
  161. static const struct intel_device_info intel_ivybridge_d_info = {
  162. .is_ivybridge = 1, .gen = 7,
  163. .need_gfx_hws = 1, .has_hotplug = 1,
  164. .has_bsd_ring = 1,
  165. .has_blt_ring = 1,
  166. };
  167. static const struct intel_device_info intel_ivybridge_m_info = {
  168. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  169. .need_gfx_hws = 1, .has_hotplug = 1,
  170. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  171. .has_bsd_ring = 1,
  172. .has_blt_ring = 1,
  173. };
  174. static const struct pci_device_id pciidlist[] = { /* aka */
  175. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  176. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  177. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  178. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  179. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  180. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  181. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  182. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  183. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  184. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  185. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  186. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  187. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  188. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  189. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  190. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  191. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  192. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  193. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  194. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  195. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  196. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  197. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  198. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  199. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  200. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  201. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  202. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  203. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  204. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  205. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  206. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  207. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  208. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  209. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  210. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  211. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  212. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  213. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  214. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  215. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  216. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  217. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  218. {0, 0, 0}
  219. };
  220. #if defined(CONFIG_DRM_I915_KMS)
  221. MODULE_DEVICE_TABLE(pci, pciidlist);
  222. #endif
  223. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  224. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  225. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  226. void intel_detect_pch (struct drm_device *dev)
  227. {
  228. struct drm_i915_private *dev_priv = dev->dev_private;
  229. struct pci_dev *pch;
  230. /*
  231. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  232. * make graphics device passthrough work easy for VMM, that only
  233. * need to expose ISA bridge to let driver know the real hardware
  234. * underneath. This is a requirement from virtualization team.
  235. */
  236. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  237. if (pch) {
  238. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  239. int id;
  240. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  241. if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  242. dev_priv->pch_type = PCH_CPT;
  243. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  244. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  245. /* PantherPoint is CPT compatible */
  246. dev_priv->pch_type = PCH_CPT;
  247. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  248. }
  249. }
  250. pci_dev_put(pch);
  251. }
  252. }
  253. static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  254. {
  255. int count;
  256. count = 0;
  257. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  258. udelay(10);
  259. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  260. POSTING_READ(FORCEWAKE);
  261. count = 0;
  262. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  263. udelay(10);
  264. }
  265. /*
  266. * Generally this is called implicitly by the register read function. However,
  267. * if some sequence requires the GT to not power down then this function should
  268. * be called at the beginning of the sequence followed by a call to
  269. * gen6_gt_force_wake_put() at the end of the sequence.
  270. */
  271. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  272. {
  273. WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
  274. /* Forcewake is atomic in case we get in here without the lock */
  275. if (atomic_add_return(1, &dev_priv->forcewake_count) == 1)
  276. __gen6_gt_force_wake_get(dev_priv);
  277. }
  278. static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  279. {
  280. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  281. POSTING_READ(FORCEWAKE);
  282. }
  283. /*
  284. * see gen6_gt_force_wake_get()
  285. */
  286. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  287. {
  288. WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
  289. if (atomic_dec_and_test(&dev_priv->forcewake_count))
  290. __gen6_gt_force_wake_put(dev_priv);
  291. }
  292. void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  293. {
  294. int loop = 500;
  295. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  296. while (fifo < 20 && loop--) {
  297. udelay(10);
  298. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  299. }
  300. }
  301. static int i915_drm_freeze(struct drm_device *dev)
  302. {
  303. struct drm_i915_private *dev_priv = dev->dev_private;
  304. drm_kms_helper_poll_disable(dev);
  305. pci_save_state(dev->pdev);
  306. /* If KMS is active, we do the leavevt stuff here */
  307. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  308. int error = i915_gem_idle(dev);
  309. if (error) {
  310. dev_err(&dev->pdev->dev,
  311. "GEM idle failed, resume might fail\n");
  312. return error;
  313. }
  314. drm_irq_uninstall(dev);
  315. }
  316. i915_save_state(dev);
  317. intel_opregion_fini(dev);
  318. /* Modeset on resume, not lid events */
  319. dev_priv->modeset_on_lid = 0;
  320. return 0;
  321. }
  322. int i915_suspend(struct drm_device *dev, pm_message_t state)
  323. {
  324. int error;
  325. if (!dev || !dev->dev_private) {
  326. DRM_ERROR("dev: %p\n", dev);
  327. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  328. return -ENODEV;
  329. }
  330. if (state.event == PM_EVENT_PRETHAW)
  331. return 0;
  332. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  333. return 0;
  334. error = i915_drm_freeze(dev);
  335. if (error)
  336. return error;
  337. if (state.event == PM_EVENT_SUSPEND) {
  338. /* Shut down the device */
  339. pci_disable_device(dev->pdev);
  340. pci_set_power_state(dev->pdev, PCI_D3hot);
  341. }
  342. return 0;
  343. }
  344. static int i915_drm_thaw(struct drm_device *dev)
  345. {
  346. struct drm_i915_private *dev_priv = dev->dev_private;
  347. int error = 0;
  348. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  349. mutex_lock(&dev->struct_mutex);
  350. i915_gem_restore_gtt_mappings(dev);
  351. mutex_unlock(&dev->struct_mutex);
  352. }
  353. i915_restore_state(dev);
  354. intel_opregion_setup(dev);
  355. /* KMS EnterVT equivalent */
  356. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  357. mutex_lock(&dev->struct_mutex);
  358. dev_priv->mm.suspended = 0;
  359. error = i915_gem_init_ringbuffer(dev);
  360. mutex_unlock(&dev->struct_mutex);
  361. drm_mode_config_reset(dev);
  362. drm_irq_install(dev);
  363. /* Resume the modeset for every activated CRTC */
  364. drm_helper_resume_force_mode(dev);
  365. if (IS_IRONLAKE_M(dev))
  366. ironlake_enable_rc6(dev);
  367. }
  368. intel_opregion_init(dev);
  369. dev_priv->modeset_on_lid = 0;
  370. return error;
  371. }
  372. int i915_resume(struct drm_device *dev)
  373. {
  374. int ret;
  375. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  376. return 0;
  377. if (pci_enable_device(dev->pdev))
  378. return -EIO;
  379. pci_set_master(dev->pdev);
  380. ret = i915_drm_thaw(dev);
  381. if (ret)
  382. return ret;
  383. drm_kms_helper_poll_enable(dev);
  384. return 0;
  385. }
  386. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  387. {
  388. struct drm_i915_private *dev_priv = dev->dev_private;
  389. if (IS_I85X(dev))
  390. return -ENODEV;
  391. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  392. POSTING_READ(D_STATE);
  393. if (IS_I830(dev) || IS_845G(dev)) {
  394. I915_WRITE(DEBUG_RESET_I830,
  395. DEBUG_RESET_DISPLAY |
  396. DEBUG_RESET_RENDER |
  397. DEBUG_RESET_FULL);
  398. POSTING_READ(DEBUG_RESET_I830);
  399. msleep(1);
  400. I915_WRITE(DEBUG_RESET_I830, 0);
  401. POSTING_READ(DEBUG_RESET_I830);
  402. }
  403. msleep(1);
  404. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  405. POSTING_READ(D_STATE);
  406. return 0;
  407. }
  408. static int i965_reset_complete(struct drm_device *dev)
  409. {
  410. u8 gdrst;
  411. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  412. return gdrst & 0x1;
  413. }
  414. static int i965_do_reset(struct drm_device *dev, u8 flags)
  415. {
  416. u8 gdrst;
  417. /*
  418. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  419. * well as the reset bit (GR/bit 0). Setting the GR bit
  420. * triggers the reset; when done, the hardware will clear it.
  421. */
  422. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  423. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  424. return wait_for(i965_reset_complete(dev), 500);
  425. }
  426. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  427. {
  428. struct drm_i915_private *dev_priv = dev->dev_private;
  429. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  430. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  431. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  432. }
  433. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  434. {
  435. struct drm_i915_private *dev_priv = dev->dev_private;
  436. I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
  437. return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  438. }
  439. /**
  440. * i965_reset - reset chip after a hang
  441. * @dev: drm device to reset
  442. * @flags: reset domains
  443. *
  444. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  445. * reset or otherwise an error code.
  446. *
  447. * Procedure is fairly simple:
  448. * - reset the chip using the reset reg
  449. * - re-init context state
  450. * - re-init hardware status page
  451. * - re-init ring buffer
  452. * - re-init interrupt state
  453. * - re-init display
  454. */
  455. int i915_reset(struct drm_device *dev, u8 flags)
  456. {
  457. drm_i915_private_t *dev_priv = dev->dev_private;
  458. /*
  459. * We really should only reset the display subsystem if we actually
  460. * need to
  461. */
  462. bool need_display = true;
  463. int ret;
  464. if (!i915_try_reset)
  465. return 0;
  466. if (!mutex_trylock(&dev->struct_mutex))
  467. return -EBUSY;
  468. i915_gem_reset(dev);
  469. ret = -ENODEV;
  470. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  471. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  472. } else switch (INTEL_INFO(dev)->gen) {
  473. case 6:
  474. ret = gen6_do_reset(dev, flags);
  475. break;
  476. case 5:
  477. ret = ironlake_do_reset(dev, flags);
  478. break;
  479. case 4:
  480. ret = i965_do_reset(dev, flags);
  481. break;
  482. case 2:
  483. ret = i8xx_do_reset(dev, flags);
  484. break;
  485. }
  486. dev_priv->last_gpu_reset = get_seconds();
  487. if (ret) {
  488. DRM_ERROR("Failed to reset chip.\n");
  489. mutex_unlock(&dev->struct_mutex);
  490. return ret;
  491. }
  492. /* Ok, now get things going again... */
  493. /*
  494. * Everything depends on having the GTT running, so we need to start
  495. * there. Fortunately we don't need to do this unless we reset the
  496. * chip at a PCI level.
  497. *
  498. * Next we need to restore the context, but we don't use those
  499. * yet either...
  500. *
  501. * Ring buffer needs to be re-initialized in the KMS case, or if X
  502. * was running at the time of the reset (i.e. we weren't VT
  503. * switched away).
  504. */
  505. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  506. !dev_priv->mm.suspended) {
  507. dev_priv->mm.suspended = 0;
  508. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  509. if (HAS_BSD(dev))
  510. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  511. if (HAS_BLT(dev))
  512. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  513. mutex_unlock(&dev->struct_mutex);
  514. drm_irq_uninstall(dev);
  515. drm_mode_config_reset(dev);
  516. drm_irq_install(dev);
  517. mutex_lock(&dev->struct_mutex);
  518. }
  519. mutex_unlock(&dev->struct_mutex);
  520. /*
  521. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  522. * need to retrain the display link and cannot just restore the register
  523. * values.
  524. */
  525. if (need_display) {
  526. mutex_lock(&dev->mode_config.mutex);
  527. drm_helper_resume_force_mode(dev);
  528. mutex_unlock(&dev->mode_config.mutex);
  529. }
  530. return 0;
  531. }
  532. static int __devinit
  533. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  534. {
  535. /* Only bind to function 0 of the device. Early generations
  536. * used function 1 as a placeholder for multi-head. This causes
  537. * us confusion instead, especially on the systems where both
  538. * functions have the same PCI-ID!
  539. */
  540. if (PCI_FUNC(pdev->devfn))
  541. return -ENODEV;
  542. return drm_get_pci_dev(pdev, ent, &driver);
  543. }
  544. static void
  545. i915_pci_remove(struct pci_dev *pdev)
  546. {
  547. struct drm_device *dev = pci_get_drvdata(pdev);
  548. drm_put_dev(dev);
  549. }
  550. static int i915_pm_suspend(struct device *dev)
  551. {
  552. struct pci_dev *pdev = to_pci_dev(dev);
  553. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  554. int error;
  555. if (!drm_dev || !drm_dev->dev_private) {
  556. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  557. return -ENODEV;
  558. }
  559. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  560. return 0;
  561. error = i915_drm_freeze(drm_dev);
  562. if (error)
  563. return error;
  564. pci_disable_device(pdev);
  565. pci_set_power_state(pdev, PCI_D3hot);
  566. return 0;
  567. }
  568. static int i915_pm_resume(struct device *dev)
  569. {
  570. struct pci_dev *pdev = to_pci_dev(dev);
  571. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  572. return i915_resume(drm_dev);
  573. }
  574. static int i915_pm_freeze(struct device *dev)
  575. {
  576. struct pci_dev *pdev = to_pci_dev(dev);
  577. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  578. if (!drm_dev || !drm_dev->dev_private) {
  579. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  580. return -ENODEV;
  581. }
  582. return i915_drm_freeze(drm_dev);
  583. }
  584. static int i915_pm_thaw(struct device *dev)
  585. {
  586. struct pci_dev *pdev = to_pci_dev(dev);
  587. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  588. return i915_drm_thaw(drm_dev);
  589. }
  590. static int i915_pm_poweroff(struct device *dev)
  591. {
  592. struct pci_dev *pdev = to_pci_dev(dev);
  593. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  594. return i915_drm_freeze(drm_dev);
  595. }
  596. static const struct dev_pm_ops i915_pm_ops = {
  597. .suspend = i915_pm_suspend,
  598. .resume = i915_pm_resume,
  599. .freeze = i915_pm_freeze,
  600. .thaw = i915_pm_thaw,
  601. .poweroff = i915_pm_poweroff,
  602. .restore = i915_pm_resume,
  603. };
  604. static struct vm_operations_struct i915_gem_vm_ops = {
  605. .fault = i915_gem_fault,
  606. .open = drm_gem_vm_open,
  607. .close = drm_gem_vm_close,
  608. };
  609. static struct drm_driver driver = {
  610. /* don't use mtrr's here, the Xserver or user space app should
  611. * deal with them for intel hardware.
  612. */
  613. .driver_features =
  614. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  615. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  616. .load = i915_driver_load,
  617. .unload = i915_driver_unload,
  618. .open = i915_driver_open,
  619. .lastclose = i915_driver_lastclose,
  620. .preclose = i915_driver_preclose,
  621. .postclose = i915_driver_postclose,
  622. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  623. .suspend = i915_suspend,
  624. .resume = i915_resume,
  625. .device_is_agp = i915_driver_device_is_agp,
  626. .enable_vblank = i915_enable_vblank,
  627. .disable_vblank = i915_disable_vblank,
  628. .get_vblank_timestamp = i915_get_vblank_timestamp,
  629. .get_scanout_position = i915_get_crtc_scanoutpos,
  630. .irq_preinstall = i915_driver_irq_preinstall,
  631. .irq_postinstall = i915_driver_irq_postinstall,
  632. .irq_uninstall = i915_driver_irq_uninstall,
  633. .irq_handler = i915_driver_irq_handler,
  634. .reclaim_buffers = drm_core_reclaim_buffers,
  635. .master_create = i915_master_create,
  636. .master_destroy = i915_master_destroy,
  637. #if defined(CONFIG_DEBUG_FS)
  638. .debugfs_init = i915_debugfs_init,
  639. .debugfs_cleanup = i915_debugfs_cleanup,
  640. #endif
  641. .gem_init_object = i915_gem_init_object,
  642. .gem_free_object = i915_gem_free_object,
  643. .gem_vm_ops = &i915_gem_vm_ops,
  644. .dumb_create = i915_gem_dumb_create,
  645. .dumb_map_offset = i915_gem_mmap_gtt,
  646. .dumb_destroy = i915_gem_dumb_destroy,
  647. .ioctls = i915_ioctls,
  648. .fops = {
  649. .owner = THIS_MODULE,
  650. .open = drm_open,
  651. .release = drm_release,
  652. .unlocked_ioctl = drm_ioctl,
  653. .mmap = drm_gem_mmap,
  654. .poll = drm_poll,
  655. .fasync = drm_fasync,
  656. .read = drm_read,
  657. #ifdef CONFIG_COMPAT
  658. .compat_ioctl = i915_compat_ioctl,
  659. #endif
  660. .llseek = noop_llseek,
  661. },
  662. .name = DRIVER_NAME,
  663. .desc = DRIVER_DESC,
  664. .date = DRIVER_DATE,
  665. .major = DRIVER_MAJOR,
  666. .minor = DRIVER_MINOR,
  667. .patchlevel = DRIVER_PATCHLEVEL,
  668. };
  669. static struct pci_driver i915_pci_driver = {
  670. .name = DRIVER_NAME,
  671. .id_table = pciidlist,
  672. .probe = i915_pci_probe,
  673. .remove = i915_pci_remove,
  674. .driver.pm = &i915_pm_ops,
  675. };
  676. static int __init i915_init(void)
  677. {
  678. if (!intel_agp_enabled) {
  679. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  680. return -ENODEV;
  681. }
  682. driver.num_ioctls = i915_max_ioctl;
  683. /*
  684. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  685. * explicitly disabled with the module pararmeter.
  686. *
  687. * Otherwise, just follow the parameter (defaulting to off).
  688. *
  689. * Allow optional vga_text_mode_force boot option to override
  690. * the default behavior.
  691. */
  692. #if defined(CONFIG_DRM_I915_KMS)
  693. if (i915_modeset != 0)
  694. driver.driver_features |= DRIVER_MODESET;
  695. #endif
  696. if (i915_modeset == 1)
  697. driver.driver_features |= DRIVER_MODESET;
  698. #ifdef CONFIG_VGA_CONSOLE
  699. if (vgacon_text_force() && i915_modeset == -1)
  700. driver.driver_features &= ~DRIVER_MODESET;
  701. #endif
  702. if (!(driver.driver_features & DRIVER_MODESET))
  703. driver.get_vblank_timestamp = NULL;
  704. return drm_pci_init(&driver, &i915_pci_driver);
  705. }
  706. static void __exit i915_exit(void)
  707. {
  708. drm_pci_exit(&driver, &i915_pci_driver);
  709. }
  710. module_init(i915_init);
  711. module_exit(i915_exit);
  712. MODULE_AUTHOR(DRIVER_AUTHOR);
  713. MODULE_DESCRIPTION(DRIVER_DESC);
  714. MODULE_LICENSE("GPL and additional rights");