summit_32.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562
  1. /*
  2. * IBM Summit-Specific Code
  3. *
  4. * Written By: Matthew Dobson, IBM Corporation
  5. *
  6. * Copyright (c) 2003 IBM Corp.
  7. *
  8. * All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or (at
  13. * your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but
  16. * WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  18. * NON INFRINGEMENT. See the GNU General Public License for more
  19. * details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. * Send feedback to <colpatch@us.ibm.com>
  26. *
  27. */
  28. #define pr_fmt(fmt) "summit: %s: " fmt, __func__
  29. #include <linux/mm.h>
  30. #include <linux/init.h>
  31. #include <asm/io.h>
  32. #include <asm/bios_ebda.h>
  33. /*
  34. * APIC driver for the IBM "Summit" chipset.
  35. */
  36. #include <linux/threads.h>
  37. #include <linux/cpumask.h>
  38. #include <asm/mpspec.h>
  39. #include <asm/apic.h>
  40. #include <asm/smp.h>
  41. #include <asm/fixmap.h>
  42. #include <asm/apicdef.h>
  43. #include <asm/ipi.h>
  44. #include <linux/kernel.h>
  45. #include <linux/string.h>
  46. #include <linux/gfp.h>
  47. #include <linux/smp.h>
  48. static unsigned summit_get_apic_id(unsigned long x)
  49. {
  50. return (x >> 24) & 0xFF;
  51. }
  52. static inline void summit_send_IPI_mask(const struct cpumask *mask, int vector)
  53. {
  54. default_send_IPI_mask_sequence_logical(mask, vector);
  55. }
  56. static void summit_send_IPI_allbutself(int vector)
  57. {
  58. default_send_IPI_mask_allbutself_logical(cpu_online_mask, vector);
  59. }
  60. static void summit_send_IPI_all(int vector)
  61. {
  62. summit_send_IPI_mask(cpu_online_mask, vector);
  63. }
  64. #include <asm/tsc.h>
  65. extern int use_cyclone;
  66. #ifdef CONFIG_X86_SUMMIT_NUMA
  67. static void setup_summit(void);
  68. #else
  69. static inline void setup_summit(void) {}
  70. #endif
  71. static int summit_mps_oem_check(struct mpc_table *mpc, char *oem,
  72. char *productid)
  73. {
  74. if (!strncmp(oem, "IBM ENSW", 8) &&
  75. (!strncmp(productid, "VIGIL SMP", 9)
  76. || !strncmp(productid, "EXA", 3)
  77. || !strncmp(productid, "RUTHLESS SMP", 12))){
  78. mark_tsc_unstable("Summit based system");
  79. use_cyclone = 1; /*enable cyclone-timer*/
  80. setup_summit();
  81. return 1;
  82. }
  83. return 0;
  84. }
  85. /* Hook from generic ACPI tables.c */
  86. static int summit_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  87. {
  88. if (!strncmp(oem_id, "IBM", 3) &&
  89. (!strncmp(oem_table_id, "SERVIGIL", 8)
  90. || !strncmp(oem_table_id, "EXA", 3))){
  91. mark_tsc_unstable("Summit based system");
  92. use_cyclone = 1; /*enable cyclone-timer*/
  93. setup_summit();
  94. return 1;
  95. }
  96. return 0;
  97. }
  98. struct rio_table_hdr {
  99. unsigned char version; /* Version number of this data structure */
  100. /* Version 3 adds chassis_num & WP_index */
  101. unsigned char num_scal_dev; /* # of Scalability devices (Twisters for Vigil) */
  102. unsigned char num_rio_dev; /* # of RIO I/O devices (Cyclones and Winnipegs) */
  103. } __attribute__((packed));
  104. struct scal_detail {
  105. unsigned char node_id; /* Scalability Node ID */
  106. unsigned long CBAR; /* Address of 1MB register space */
  107. unsigned char port0node; /* Node ID port connected to: 0xFF=None */
  108. unsigned char port0port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  109. unsigned char port1node; /* Node ID port connected to: 0xFF = None */
  110. unsigned char port1port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  111. unsigned char port2node; /* Node ID port connected to: 0xFF = None */
  112. unsigned char port2port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  113. unsigned char chassis_num; /* 1 based Chassis number (1 = boot node) */
  114. } __attribute__((packed));
  115. struct rio_detail {
  116. unsigned char node_id; /* RIO Node ID */
  117. unsigned long BBAR; /* Address of 1MB register space */
  118. unsigned char type; /* Type of device */
  119. unsigned char owner_id; /* For WPEG: Node ID of Cyclone that owns this WPEG*/
  120. /* For CYC: Node ID of Twister that owns this CYC */
  121. unsigned char port0node; /* Node ID port connected to: 0xFF=None */
  122. unsigned char port0port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  123. unsigned char port1node; /* Node ID port connected to: 0xFF=None */
  124. unsigned char port1port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  125. unsigned char first_slot; /* For WPEG: Lowest slot number below this WPEG */
  126. /* For CYC: 0 */
  127. unsigned char status; /* For WPEG: Bit 0 = 1 : the XAPIC is used */
  128. /* = 0 : the XAPIC is not used, ie:*/
  129. /* ints fwded to another XAPIC */
  130. /* Bits1:7 Reserved */
  131. /* For CYC: Bits0:7 Reserved */
  132. unsigned char WP_index; /* For WPEG: WPEG instance index - lower ones have */
  133. /* lower slot numbers/PCI bus numbers */
  134. /* For CYC: No meaning */
  135. unsigned char chassis_num; /* 1 based Chassis number */
  136. /* For LookOut WPEGs this field indicates the */
  137. /* Expansion Chassis #, enumerated from Boot */
  138. /* Node WPEG external port, then Boot Node CYC */
  139. /* external port, then Next Vigil chassis WPEG */
  140. /* external port, etc. */
  141. /* Shared Lookouts have only 1 chassis number (the */
  142. /* first one assigned) */
  143. } __attribute__((packed));
  144. typedef enum {
  145. CompatTwister = 0, /* Compatibility Twister */
  146. AltTwister = 1, /* Alternate Twister of internal 8-way */
  147. CompatCyclone = 2, /* Compatibility Cyclone */
  148. AltCyclone = 3, /* Alternate Cyclone of internal 8-way */
  149. CompatWPEG = 4, /* Compatibility WPEG */
  150. AltWPEG = 5, /* Second Planar WPEG */
  151. LookOutAWPEG = 6, /* LookOut WPEG */
  152. LookOutBWPEG = 7, /* LookOut WPEG */
  153. } node_type;
  154. static inline int is_WPEG(struct rio_detail *rio){
  155. return (rio->type == CompatWPEG || rio->type == AltWPEG ||
  156. rio->type == LookOutAWPEG || rio->type == LookOutBWPEG);
  157. }
  158. #define SUMMIT_APIC_DFR_VALUE (APIC_DFR_CLUSTER)
  159. static const struct cpumask *summit_target_cpus(void)
  160. {
  161. /* CPU_MASK_ALL (0xff) has undefined behaviour with
  162. * dest_LowestPrio mode logical clustered apic interrupt routing
  163. * Just start on cpu 0. IRQ balancing will spread load
  164. */
  165. return cpumask_of(0);
  166. }
  167. static unsigned long summit_check_apicid_used(physid_mask_t *map, int apicid)
  168. {
  169. return 0;
  170. }
  171. /* we don't use the phys_cpu_present_map to indicate apicid presence */
  172. static unsigned long summit_check_apicid_present(int bit)
  173. {
  174. return 1;
  175. }
  176. static int summit_early_logical_apicid(int cpu)
  177. {
  178. int count = 0;
  179. u8 my_id = early_per_cpu(x86_cpu_to_apicid, cpu);
  180. u8 my_cluster = APIC_CLUSTER(my_id);
  181. #ifdef CONFIG_SMP
  182. u8 lid;
  183. int i;
  184. /* Create logical APIC IDs by counting CPUs already in cluster. */
  185. for (count = 0, i = nr_cpu_ids; --i >= 0; ) {
  186. lid = early_per_cpu(x86_cpu_to_logical_apicid, i);
  187. if (lid != BAD_APICID && APIC_CLUSTER(lid) == my_cluster)
  188. ++count;
  189. }
  190. #endif
  191. /* We only have a 4 wide bitmap in cluster mode. If a deranged
  192. * BIOS puts 5 CPUs in one APIC cluster, we're hosed. */
  193. BUG_ON(count >= XAPIC_DEST_CPUS_SHIFT);
  194. return my_cluster | (1UL << count);
  195. }
  196. static void summit_init_apic_ldr(void)
  197. {
  198. int cpu = smp_processor_id();
  199. unsigned long id = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
  200. unsigned long val;
  201. apic_write(APIC_DFR, SUMMIT_APIC_DFR_VALUE);
  202. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  203. val |= SET_APIC_LOGICAL_ID(id);
  204. apic_write(APIC_LDR, val);
  205. }
  206. static int summit_apic_id_registered(void)
  207. {
  208. return 1;
  209. }
  210. static void summit_setup_apic_routing(void)
  211. {
  212. pr_info("Enabling APIC mode: Summit. Using %d I/O APICs\n",
  213. nr_ioapics);
  214. }
  215. static int summit_cpu_present_to_apicid(int mps_cpu)
  216. {
  217. if (mps_cpu < nr_cpu_ids)
  218. return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
  219. else
  220. return BAD_APICID;
  221. }
  222. static void summit_ioapic_phys_id_map(physid_mask_t *phys_id_map, physid_mask_t *retmap)
  223. {
  224. /* For clustered we don't have a good way to do this yet - hack */
  225. physids_promote(0x0FL, retmap);
  226. }
  227. static void summit_apicid_to_cpu_present(int apicid, physid_mask_t *retmap)
  228. {
  229. physid_set_mask_of_physid(0, retmap);
  230. }
  231. static int summit_check_phys_apicid_present(int physical_apicid)
  232. {
  233. return 1;
  234. }
  235. static unsigned int summit_cpu_mask_to_apicid(const struct cpumask *cpumask)
  236. {
  237. unsigned int round = 0;
  238. int cpu, apicid = 0;
  239. /*
  240. * The cpus in the mask must all be on the apic cluster.
  241. */
  242. for_each_cpu(cpu, cpumask) {
  243. int new_apicid = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
  244. if (round && APIC_CLUSTER(apicid) != APIC_CLUSTER(new_apicid)) {
  245. pr_err("Not a valid mask!\n");
  246. return BAD_APICID;
  247. }
  248. apicid |= new_apicid;
  249. round++;
  250. }
  251. return apicid;
  252. }
  253. static unsigned int summit_cpu_mask_to_apicid_and(const struct cpumask *inmask,
  254. const struct cpumask *andmask)
  255. {
  256. int apicid = early_per_cpu(x86_cpu_to_logical_apicid, 0);
  257. cpumask_var_t cpumask;
  258. if (!alloc_cpumask_var(&cpumask, GFP_ATOMIC))
  259. return apicid;
  260. cpumask_and(cpumask, inmask, andmask);
  261. cpumask_and(cpumask, cpumask, cpu_online_mask);
  262. apicid = summit_cpu_mask_to_apicid(cpumask);
  263. free_cpumask_var(cpumask);
  264. return apicid;
  265. }
  266. /*
  267. * cpuid returns the value latched in the HW at reset, not the APIC ID
  268. * register's value. For any box whose BIOS changes APIC IDs, like
  269. * clustered APIC systems, we must use hard_smp_processor_id.
  270. *
  271. * See Intel's IA-32 SW Dev's Manual Vol2 under CPUID.
  272. */
  273. static int summit_phys_pkg_id(int cpuid_apic, int index_msb)
  274. {
  275. return hard_smp_processor_id() >> index_msb;
  276. }
  277. static int probe_summit(void)
  278. {
  279. /* probed later in mptable/ACPI hooks */
  280. return 0;
  281. }
  282. static void summit_vector_allocation_domain(int cpu, struct cpumask *retmask)
  283. {
  284. /* Careful. Some cpus do not strictly honor the set of cpus
  285. * specified in the interrupt destination when using lowest
  286. * priority interrupt delivery mode.
  287. *
  288. * In particular there was a hyperthreading cpu observed to
  289. * deliver interrupts to the wrong hyperthread when only one
  290. * hyperthread was specified in the interrupt desitination.
  291. */
  292. cpumask_clear(retmask);
  293. cpumask_bits(retmask)[0] = APIC_ALL_CPUS;
  294. }
  295. #ifdef CONFIG_X86_SUMMIT_NUMA
  296. static struct rio_table_hdr *rio_table_hdr;
  297. static struct scal_detail *scal_devs[MAX_NUMNODES];
  298. static struct rio_detail *rio_devs[MAX_NUMNODES*4];
  299. #ifndef CONFIG_X86_NUMAQ
  300. static int mp_bus_id_to_node[MAX_MP_BUSSES];
  301. #endif
  302. static int setup_pci_node_map_for_wpeg(int wpeg_num, int last_bus)
  303. {
  304. int twister = 0, node = 0;
  305. int i, bus, num_buses;
  306. for (i = 0; i < rio_table_hdr->num_rio_dev; i++) {
  307. if (rio_devs[i]->node_id == rio_devs[wpeg_num]->owner_id) {
  308. twister = rio_devs[i]->owner_id;
  309. break;
  310. }
  311. }
  312. if (i == rio_table_hdr->num_rio_dev) {
  313. pr_err("Couldn't find owner Cyclone for Winnipeg!\n");
  314. return last_bus;
  315. }
  316. for (i = 0; i < rio_table_hdr->num_scal_dev; i++) {
  317. if (scal_devs[i]->node_id == twister) {
  318. node = scal_devs[i]->node_id;
  319. break;
  320. }
  321. }
  322. if (i == rio_table_hdr->num_scal_dev) {
  323. pr_err("Couldn't find owner Twister for Cyclone!\n");
  324. return last_bus;
  325. }
  326. switch (rio_devs[wpeg_num]->type) {
  327. case CompatWPEG:
  328. /*
  329. * The Compatibility Winnipeg controls the 2 legacy buses,
  330. * the 66MHz PCI bus [2 slots] and the 2 "extra" buses in case
  331. * a PCI-PCI bridge card is used in either slot: total 5 buses.
  332. */
  333. num_buses = 5;
  334. break;
  335. case AltWPEG:
  336. /*
  337. * The Alternate Winnipeg controls the 2 133MHz buses [1 slot
  338. * each], their 2 "extra" buses, the 100MHz bus [2 slots] and
  339. * the "extra" buses for each of those slots: total 7 buses.
  340. */
  341. num_buses = 7;
  342. break;
  343. case LookOutAWPEG:
  344. case LookOutBWPEG:
  345. /*
  346. * A Lookout Winnipeg controls 3 100MHz buses [2 slots each]
  347. * & the "extra" buses for each of those slots: total 9 buses.
  348. */
  349. num_buses = 9;
  350. break;
  351. default:
  352. pr_info("Unsupported Winnipeg type!\n");
  353. return last_bus;
  354. }
  355. for (bus = last_bus; bus < last_bus + num_buses; bus++)
  356. mp_bus_id_to_node[bus] = node;
  357. return bus;
  358. }
  359. static int build_detail_arrays(void)
  360. {
  361. unsigned long ptr;
  362. int i, scal_detail_size, rio_detail_size;
  363. if (rio_table_hdr->num_scal_dev > MAX_NUMNODES) {
  364. pr_warn("MAX_NUMNODES too low! Defined as %d, but system has %d nodes\n",
  365. MAX_NUMNODES, rio_table_hdr->num_scal_dev);
  366. return 0;
  367. }
  368. switch (rio_table_hdr->version) {
  369. default:
  370. pr_warn("Invalid Rio Grande Table Version: %d\n",
  371. rio_table_hdr->version);
  372. return 0;
  373. case 2:
  374. scal_detail_size = 11;
  375. rio_detail_size = 13;
  376. break;
  377. case 3:
  378. scal_detail_size = 12;
  379. rio_detail_size = 15;
  380. break;
  381. }
  382. ptr = (unsigned long)rio_table_hdr + 3;
  383. for (i = 0; i < rio_table_hdr->num_scal_dev; i++, ptr += scal_detail_size)
  384. scal_devs[i] = (struct scal_detail *)ptr;
  385. for (i = 0; i < rio_table_hdr->num_rio_dev; i++, ptr += rio_detail_size)
  386. rio_devs[i] = (struct rio_detail *)ptr;
  387. return 1;
  388. }
  389. void setup_summit(void)
  390. {
  391. unsigned long ptr;
  392. unsigned short offset;
  393. int i, next_wpeg, next_bus = 0;
  394. /* The pointer to the EBDA is stored in the word @ phys 0x40E(40:0E) */
  395. ptr = get_bios_ebda();
  396. ptr = (unsigned long)phys_to_virt(ptr);
  397. rio_table_hdr = NULL;
  398. offset = 0x180;
  399. while (offset) {
  400. /* The block id is stored in the 2nd word */
  401. if (*((unsigned short *)(ptr + offset + 2)) == 0x4752) {
  402. /* set the pointer past the offset & block id */
  403. rio_table_hdr = (struct rio_table_hdr *)(ptr + offset + 4);
  404. break;
  405. }
  406. /* The next offset is stored in the 1st word. 0 means no more */
  407. offset = *((unsigned short *)(ptr + offset));
  408. }
  409. if (!rio_table_hdr) {
  410. pr_err("Unable to locate Rio Grande Table in EBDA - bailing!\n");
  411. return;
  412. }
  413. if (!build_detail_arrays())
  414. return;
  415. /* The first Winnipeg we're looking for has an index of 0 */
  416. next_wpeg = 0;
  417. do {
  418. for (i = 0; i < rio_table_hdr->num_rio_dev; i++) {
  419. if (is_WPEG(rio_devs[i]) && rio_devs[i]->WP_index == next_wpeg) {
  420. /* It's the Winnipeg we're looking for! */
  421. next_bus = setup_pci_node_map_for_wpeg(i, next_bus);
  422. next_wpeg++;
  423. break;
  424. }
  425. }
  426. /*
  427. * If we go through all Rio devices and don't find one with
  428. * the next index, it means we've found all the Winnipegs,
  429. * and thus all the PCI buses.
  430. */
  431. if (i == rio_table_hdr->num_rio_dev)
  432. next_wpeg = 0;
  433. } while (next_wpeg != 0);
  434. }
  435. #endif
  436. static struct apic apic_summit = {
  437. .name = "summit",
  438. .probe = probe_summit,
  439. .acpi_madt_oem_check = summit_acpi_madt_oem_check,
  440. .apic_id_valid = default_apic_id_valid,
  441. .apic_id_registered = summit_apic_id_registered,
  442. .irq_delivery_mode = dest_LowestPrio,
  443. /* logical delivery broadcast to all CPUs: */
  444. .irq_dest_mode = 1,
  445. .target_cpus = summit_target_cpus,
  446. .disable_esr = 1,
  447. .dest_logical = APIC_DEST_LOGICAL,
  448. .check_apicid_used = summit_check_apicid_used,
  449. .check_apicid_present = summit_check_apicid_present,
  450. .vector_allocation_domain = summit_vector_allocation_domain,
  451. .init_apic_ldr = summit_init_apic_ldr,
  452. .ioapic_phys_id_map = summit_ioapic_phys_id_map,
  453. .setup_apic_routing = summit_setup_apic_routing,
  454. .multi_timer_check = NULL,
  455. .cpu_present_to_apicid = summit_cpu_present_to_apicid,
  456. .apicid_to_cpu_present = summit_apicid_to_cpu_present,
  457. .setup_portio_remap = NULL,
  458. .check_phys_apicid_present = summit_check_phys_apicid_present,
  459. .enable_apic_mode = NULL,
  460. .phys_pkg_id = summit_phys_pkg_id,
  461. .mps_oem_check = summit_mps_oem_check,
  462. .get_apic_id = summit_get_apic_id,
  463. .set_apic_id = NULL,
  464. .apic_id_mask = 0xFF << 24,
  465. .cpu_mask_to_apicid = summit_cpu_mask_to_apicid,
  466. .cpu_mask_to_apicid_and = summit_cpu_mask_to_apicid_and,
  467. .send_IPI_mask = summit_send_IPI_mask,
  468. .send_IPI_mask_allbutself = NULL,
  469. .send_IPI_allbutself = summit_send_IPI_allbutself,
  470. .send_IPI_all = summit_send_IPI_all,
  471. .send_IPI_self = default_send_IPI_self,
  472. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  473. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  474. .wait_for_init_deassert = default_wait_for_init_deassert,
  475. .smp_callin_clear_local_apic = NULL,
  476. .inquire_remote_apic = default_inquire_remote_apic,
  477. .read = native_apic_mem_read,
  478. .write = native_apic_mem_write,
  479. .eoi_write = native_apic_mem_write,
  480. .icr_read = native_apic_icr_read,
  481. .icr_write = native_apic_icr_write,
  482. .wait_icr_idle = native_apic_wait_icr_idle,
  483. .safe_wait_icr_idle = native_safe_apic_wait_icr_idle,
  484. .x86_32_early_logical_apicid = summit_early_logical_apicid,
  485. };
  486. apic_driver(apic_summit);