netxen_nic_hw.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. *
  29. *
  30. * Source file for NIC routines to access the Phantom hardware
  31. *
  32. */
  33. #include "netxen_nic.h"
  34. #include "netxen_nic_hw.h"
  35. #include "netxen_nic_phan_reg.h"
  36. /* PCI Windowing for DDR regions. */
  37. #define ADDR_IN_RANGE(addr, low, high) \
  38. (((addr) <= (high)) && ((addr) >= (low)))
  39. #define NETXEN_FLASH_BASE (BOOTLD_START)
  40. #define NETXEN_PHANTOM_MEM_BASE (NETXEN_FLASH_BASE)
  41. #define NETXEN_MAX_MTU 8000 + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE
  42. #define NETXEN_MIN_MTU 64
  43. #define NETXEN_ETH_FCS_SIZE 4
  44. #define NETXEN_ENET_HEADER_SIZE 14
  45. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  46. #define NETXEN_FIRMWARE_LEN ((16 * 1024) / 4)
  47. #define NETXEN_NIU_HDRSIZE (0x1 << 6)
  48. #define NETXEN_NIU_TLRSIZE (0x1 << 5)
  49. #define lower32(x) ((u32)((x) & 0xffffffff))
  50. #define upper32(x) \
  51. ((u32)(((unsigned long long)(x) >> 32) & 0xffffffff))
  52. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  53. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  54. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  55. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  56. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  57. unsigned long netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  58. unsigned long long addr);
  59. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  60. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  61. {
  62. struct netxen_port *port = netdev_priv(netdev);
  63. struct netxen_adapter *adapter = port->adapter;
  64. struct sockaddr *addr = p;
  65. if (netif_running(netdev))
  66. return -EBUSY;
  67. if (!is_valid_ether_addr(addr->sa_data))
  68. return -EADDRNOTAVAIL;
  69. DPRINTK(INFO, "valid ether addr\n");
  70. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  71. if (adapter->macaddr_set)
  72. adapter->macaddr_set(port, addr->sa_data);
  73. return 0;
  74. }
  75. /*
  76. * netxen_nic_set_multi - Multicast
  77. */
  78. void netxen_nic_set_multi(struct net_device *netdev)
  79. {
  80. struct netxen_port *port = netdev_priv(netdev);
  81. struct netxen_adapter *adapter = port->adapter;
  82. struct dev_mc_list *mc_ptr;
  83. __le32 netxen_mac_addr_cntl_data = 0;
  84. mc_ptr = netdev->mc_list;
  85. if (netdev->flags & IFF_PROMISC) {
  86. if (adapter->set_promisc)
  87. adapter->set_promisc(adapter,
  88. port->portnum,
  89. NETXEN_NIU_PROMISC_MODE);
  90. } else {
  91. if (adapter->unset_promisc &&
  92. adapter->ahw.boardcfg.board_type
  93. != NETXEN_BRDTYPE_P2_SB31_10G_IMEZ)
  94. adapter->unset_promisc(adapter,
  95. port->portnum,
  96. NETXEN_NIU_NON_PROMISC_MODE);
  97. }
  98. if (adapter->ahw.board_type == NETXEN_NIC_XGBE) {
  99. netxen_nic_mcr_set_mode_select(netxen_mac_addr_cntl_data, 0x03);
  100. netxen_nic_mcr_set_id_pool0(netxen_mac_addr_cntl_data, 0x00);
  101. netxen_nic_mcr_set_id_pool1(netxen_mac_addr_cntl_data, 0x00);
  102. netxen_nic_mcr_set_id_pool2(netxen_mac_addr_cntl_data, 0x00);
  103. netxen_nic_mcr_set_id_pool3(netxen_mac_addr_cntl_data, 0x00);
  104. netxen_nic_mcr_set_enable_xtnd0(netxen_mac_addr_cntl_data);
  105. netxen_nic_mcr_set_enable_xtnd1(netxen_mac_addr_cntl_data);
  106. netxen_nic_mcr_set_enable_xtnd2(netxen_mac_addr_cntl_data);
  107. netxen_nic_mcr_set_enable_xtnd3(netxen_mac_addr_cntl_data);
  108. } else {
  109. netxen_nic_mcr_set_mode_select(netxen_mac_addr_cntl_data, 0x00);
  110. netxen_nic_mcr_set_id_pool0(netxen_mac_addr_cntl_data, 0x00);
  111. netxen_nic_mcr_set_id_pool1(netxen_mac_addr_cntl_data, 0x01);
  112. netxen_nic_mcr_set_id_pool2(netxen_mac_addr_cntl_data, 0x02);
  113. netxen_nic_mcr_set_id_pool3(netxen_mac_addr_cntl_data, 0x03);
  114. }
  115. writel(netxen_mac_addr_cntl_data,
  116. NETXEN_CRB_NORMALIZE(adapter, NETXEN_MAC_ADDR_CNTL_REG));
  117. if (adapter->ahw.board_type == NETXEN_NIC_XGBE) {
  118. writel(netxen_mac_addr_cntl_data,
  119. NETXEN_CRB_NORMALIZE(adapter,
  120. NETXEN_MULTICAST_ADDR_HI_0));
  121. } else {
  122. writel(netxen_mac_addr_cntl_data,
  123. NETXEN_CRB_NORMALIZE(adapter,
  124. NETXEN_MULTICAST_ADDR_HI_1));
  125. }
  126. netxen_mac_addr_cntl_data = 0;
  127. writel(netxen_mac_addr_cntl_data,
  128. NETXEN_CRB_NORMALIZE(adapter, NETXEN_NIU_GB_DROP_WRONGADDR));
  129. }
  130. /*
  131. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  132. * @returns 0 on success, negative on failure
  133. */
  134. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  135. {
  136. struct netxen_port *port = netdev_priv(netdev);
  137. struct netxen_adapter *adapter = port->adapter;
  138. int eff_mtu = mtu + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE;
  139. if ((eff_mtu > NETXEN_MAX_MTU) || (eff_mtu < NETXEN_MIN_MTU)) {
  140. printk(KERN_ERR "%s: %s %d is not supported.\n",
  141. netxen_nic_driver_name, netdev->name, mtu);
  142. return -EINVAL;
  143. }
  144. if (adapter->set_mtu)
  145. adapter->set_mtu(port, mtu);
  146. netdev->mtu = mtu;
  147. return 0;
  148. }
  149. /*
  150. * check if the firmware has been downloaded and ready to run and
  151. * setup the address for the descriptors in the adapter
  152. */
  153. int netxen_nic_hw_resources(struct netxen_adapter *adapter)
  154. {
  155. struct netxen_hardware_context *hw = &adapter->ahw;
  156. u32 state = 0;
  157. void *addr;
  158. int loops = 0, err = 0;
  159. int ctx, ring;
  160. u32 card_cmdring = 0;
  161. struct netxen_recv_context *recv_ctx;
  162. struct netxen_rcv_desc_ctx *rcv_desc;
  163. DPRINTK(INFO, "crb_base: %lx %x", NETXEN_PCI_CRBSPACE,
  164. PCI_OFFSET_SECOND_RANGE(adapter, NETXEN_PCI_CRBSPACE));
  165. DPRINTK(INFO, "cam base: %lx %x", NETXEN_CRB_CAM,
  166. pci_base_offset(adapter, NETXEN_CRB_CAM));
  167. DPRINTK(INFO, "cam RAM: %lx %x", NETXEN_CAM_RAM_BASE,
  168. pci_base_offset(adapter, NETXEN_CAM_RAM_BASE));
  169. /* Window 1 call */
  170. card_cmdring = readl(NETXEN_CRB_NORMALIZE(adapter, CRB_CMDPEG_CMDRING));
  171. DPRINTK(INFO, "Command Peg sends 0x%x for cmdring base\n",
  172. card_cmdring);
  173. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  174. DPRINTK(INFO, "Command Peg ready..waiting for rcv peg\n");
  175. loops = 0;
  176. state = 0;
  177. /* Window 1 call */
  178. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  179. recv_crb_registers[ctx].
  180. crb_rcvpeg_state));
  181. while (state != PHAN_PEG_RCV_INITIALIZED && loops < 20) {
  182. udelay(100);
  183. /* Window 1 call */
  184. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  185. recv_crb_registers
  186. [ctx].
  187. crb_rcvpeg_state));
  188. loops++;
  189. }
  190. if (loops >= 20) {
  191. printk(KERN_ERR "Rcv Peg initialization not complete:"
  192. "%x.\n", state);
  193. err = -EIO;
  194. return err;
  195. }
  196. }
  197. DPRINTK(INFO, "Recieve Peg ready too. starting stuff\n");
  198. addr = netxen_alloc(adapter->ahw.pdev,
  199. sizeof(struct netxen_ring_ctx) +
  200. sizeof(uint32_t),
  201. (dma_addr_t *) & adapter->ctx_desc_phys_addr,
  202. &adapter->ctx_desc_pdev);
  203. printk("ctx_desc_phys_addr: 0x%llx\n",
  204. (u64) adapter->ctx_desc_phys_addr);
  205. if (addr == NULL) {
  206. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  207. err = -ENOMEM;
  208. return err;
  209. }
  210. memset(addr, 0, sizeof(struct netxen_ring_ctx));
  211. adapter->ctx_desc = (struct netxen_ring_ctx *)addr;
  212. adapter->ctx_desc->cmd_consumer_offset = adapter->ctx_desc_phys_addr
  213. + sizeof(struct netxen_ring_ctx);
  214. adapter->cmd_consumer = (uint32_t *) (((char *)addr) +
  215. sizeof(struct netxen_ring_ctx));
  216. addr = pci_alloc_consistent(adapter->ahw.pdev,
  217. sizeof(struct cmd_desc_type0) *
  218. adapter->max_tx_desc_count,
  219. (dma_addr_t *) & hw->cmd_desc_phys_addr);
  220. printk("cmd_desc_phys_addr: 0x%llx\n", (u64) hw->cmd_desc_phys_addr);
  221. if (addr == NULL) {
  222. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  223. netxen_free_hw_resources(adapter);
  224. return -ENOMEM;
  225. }
  226. adapter->ctx_desc->cmd_ring_addr_lo =
  227. hw->cmd_desc_phys_addr & 0xffffffffUL;
  228. adapter->ctx_desc->cmd_ring_addr_hi =
  229. ((u64) hw->cmd_desc_phys_addr >> 32);
  230. adapter->ctx_desc->cmd_ring_size = adapter->max_tx_desc_count;
  231. hw->cmd_desc_head = (struct cmd_desc_type0 *)addr;
  232. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  233. recv_ctx = &adapter->recv_ctx[ctx];
  234. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  235. rcv_desc = &recv_ctx->rcv_desc[ring];
  236. addr = netxen_alloc(adapter->ahw.pdev,
  237. RCV_DESC_RINGSIZE,
  238. &rcv_desc->phys_addr,
  239. &rcv_desc->phys_pdev);
  240. if (addr == NULL) {
  241. DPRINTK(ERR, "bad return from "
  242. "pci_alloc_consistent\n");
  243. netxen_free_hw_resources(adapter);
  244. err = -ENOMEM;
  245. return err;
  246. }
  247. rcv_desc->desc_head = (struct rcv_desc *)addr;
  248. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_addr_lo =
  249. rcv_desc->phys_addr & 0xffffffffUL;
  250. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_addr_hi =
  251. ((u64) rcv_desc->phys_addr >> 32);
  252. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_size =
  253. rcv_desc->max_rx_desc_count;
  254. }
  255. addr = netxen_alloc(adapter->ahw.pdev, STATUS_DESC_RINGSIZE,
  256. &recv_ctx->rcv_status_desc_phys_addr,
  257. &recv_ctx->rcv_status_desc_pdev);
  258. if (addr == NULL) {
  259. DPRINTK(ERR, "bad return from"
  260. " pci_alloc_consistent\n");
  261. netxen_free_hw_resources(adapter);
  262. err = -ENOMEM;
  263. return err;
  264. }
  265. recv_ctx->rcv_status_desc_head = (struct status_desc *)addr;
  266. adapter->ctx_desc->sts_ring_addr_lo =
  267. recv_ctx->rcv_status_desc_phys_addr & 0xffffffffUL;
  268. adapter->ctx_desc->sts_ring_addr_hi =
  269. ((u64) recv_ctx->rcv_status_desc_phys_addr >> 32);
  270. adapter->ctx_desc->sts_ring_size = adapter->max_rx_desc_count;
  271. }
  272. /* Window = 1 */
  273. writel(lower32(adapter->ctx_desc_phys_addr),
  274. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_LO));
  275. writel(upper32(adapter->ctx_desc_phys_addr),
  276. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_HI));
  277. writel(NETXEN_CTX_SIGNATURE,
  278. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_SIGNATURE_REG));
  279. return err;
  280. }
  281. void netxen_free_hw_resources(struct netxen_adapter *adapter)
  282. {
  283. struct netxen_recv_context *recv_ctx;
  284. struct netxen_rcv_desc_ctx *rcv_desc;
  285. int ctx, ring;
  286. if (adapter->ctx_desc != NULL) {
  287. pci_free_consistent(adapter->ctx_desc_pdev,
  288. sizeof(struct netxen_ring_ctx) +
  289. sizeof(uint32_t),
  290. adapter->ctx_desc,
  291. adapter->ctx_desc_phys_addr);
  292. adapter->ctx_desc = NULL;
  293. }
  294. if (adapter->ahw.cmd_desc_head != NULL) {
  295. pci_free_consistent(adapter->ahw.cmd_desc_pdev,
  296. sizeof(struct cmd_desc_type0) *
  297. adapter->max_tx_desc_count,
  298. adapter->ahw.cmd_desc_head,
  299. adapter->ahw.cmd_desc_phys_addr);
  300. adapter->ahw.cmd_desc_head = NULL;
  301. }
  302. /* Special handling: there are 2 ports on this board */
  303. if (adapter->ahw.boardcfg.board_type == NETXEN_BRDTYPE_P2_SB31_10G_IMEZ) {
  304. adapter->ahw.max_ports = 2;
  305. }
  306. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  307. recv_ctx = &adapter->recv_ctx[ctx];
  308. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  309. rcv_desc = &recv_ctx->rcv_desc[ring];
  310. if (rcv_desc->desc_head != NULL) {
  311. pci_free_consistent(rcv_desc->phys_pdev,
  312. RCV_DESC_RINGSIZE,
  313. rcv_desc->desc_head,
  314. rcv_desc->phys_addr);
  315. rcv_desc->desc_head = NULL;
  316. }
  317. }
  318. if (recv_ctx->rcv_status_desc_head != NULL) {
  319. pci_free_consistent(recv_ctx->rcv_status_desc_pdev,
  320. STATUS_DESC_RINGSIZE,
  321. recv_ctx->rcv_status_desc_head,
  322. recv_ctx->
  323. rcv_status_desc_phys_addr);
  324. recv_ctx->rcv_status_desc_head = NULL;
  325. }
  326. }
  327. }
  328. void netxen_tso_check(struct netxen_adapter *adapter,
  329. struct cmd_desc_type0 *desc, struct sk_buff *skb)
  330. {
  331. if (desc->mss) {
  332. desc->total_hdr_length = sizeof(struct ethhdr) +
  333. ((skb->nh.iph)->ihl * sizeof(u32)) +
  334. ((skb->h.th)->doff * sizeof(u32));
  335. netxen_set_cmd_desc_opcode(desc, TX_TCP_LSO);
  336. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  337. if (skb->nh.iph->protocol == IPPROTO_TCP) {
  338. netxen_set_cmd_desc_opcode(desc, TX_TCP_PKT);
  339. } else if (skb->nh.iph->protocol == IPPROTO_UDP) {
  340. netxen_set_cmd_desc_opcode(desc, TX_UDP_PKT);
  341. } else {
  342. return;
  343. }
  344. }
  345. adapter->stats.xmitcsummed++;
  346. desc->tcp_hdr_offset = skb->h.raw - skb->data;
  347. netxen_set_cmd_desc_totallength(desc,
  348. cpu_to_le32
  349. (netxen_get_cmd_desc_totallength
  350. (desc)));
  351. desc->ip_hdr_offset = skb->nh.raw - skb->data;
  352. }
  353. int netxen_is_flash_supported(struct netxen_adapter *adapter)
  354. {
  355. const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
  356. int addr, val01, val02, i, j;
  357. /* if the flash size less than 4Mb, make huge war cry and die */
  358. for (j = 1; j < 4; j++) {
  359. addr = j * NETXEN_NIC_WINDOW_MARGIN;
  360. for (i = 0; i < (sizeof(locs) / sizeof(locs[0])); i++) {
  361. if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
  362. && netxen_rom_fast_read(adapter, (addr + locs[i]),
  363. &val02) == 0) {
  364. if (val01 == val02)
  365. return -1;
  366. } else
  367. return -1;
  368. }
  369. }
  370. return 0;
  371. }
  372. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  373. int size, u32 * buf)
  374. {
  375. int i, addr;
  376. u32 *ptr32;
  377. addr = base;
  378. ptr32 = buf;
  379. for (i = 0; i < size / sizeof(u32); i++) {
  380. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1)
  381. return -1;
  382. ptr32++;
  383. addr += sizeof(u32);
  384. }
  385. if ((char *)buf + size > (char *)ptr32) {
  386. u32 local;
  387. if (netxen_rom_fast_read(adapter, addr, &local) == -1)
  388. return -1;
  389. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  390. }
  391. return 0;
  392. }
  393. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 mac[])
  394. {
  395. u32 *pmac = (u32 *) & mac[0];
  396. if (netxen_get_flash_block(adapter,
  397. USER_START +
  398. offsetof(struct netxen_new_user_info,
  399. mac_addr),
  400. FLASH_NUM_PORTS * sizeof(u64), pmac) == -1) {
  401. return -1;
  402. }
  403. if (*mac == ~0ULL) {
  404. if (netxen_get_flash_block(adapter,
  405. USER_START_OLD +
  406. offsetof(struct netxen_user_old_info,
  407. mac_addr),
  408. FLASH_NUM_PORTS * sizeof(u64),
  409. pmac) == -1)
  410. return -1;
  411. if (*mac == ~0ULL)
  412. return -1;
  413. }
  414. return 0;
  415. }
  416. /*
  417. * Changes the CRB window to the specified window.
  418. */
  419. void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw)
  420. {
  421. void __iomem *offset;
  422. u32 tmp;
  423. int count = 0;
  424. if (adapter->curr_window == wndw)
  425. return;
  426. /*
  427. * Move the CRB window.
  428. * We need to write to the "direct access" region of PCI
  429. * to avoid a race condition where the window register has
  430. * not been successfully written across CRB before the target
  431. * register address is received by PCI. The direct region bypasses
  432. * the CRB bus.
  433. */
  434. offset =
  435. PCI_OFFSET_SECOND_RANGE(adapter,
  436. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW));
  437. if (wndw & 0x1)
  438. wndw = NETXEN_WINDOW_ONE;
  439. writel(wndw, offset);
  440. /* MUST make sure window is set before we forge on... */
  441. while ((tmp = readl(offset)) != wndw) {
  442. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  443. "registered properly: 0x%08x.\n",
  444. netxen_nic_driver_name, __FUNCTION__, tmp);
  445. mdelay(1);
  446. if (count >= 10)
  447. break;
  448. count++;
  449. }
  450. adapter->curr_window = wndw;
  451. }
  452. void netxen_load_firmware(struct netxen_adapter *adapter)
  453. {
  454. int i;
  455. long data, size = 0;
  456. long flashaddr = NETXEN_FLASH_BASE, memaddr = NETXEN_PHANTOM_MEM_BASE;
  457. u64 off;
  458. void __iomem *addr;
  459. size = NETXEN_FIRMWARE_LEN;
  460. writel(1, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  461. for (i = 0; i < size; i++) {
  462. if (netxen_rom_fast_read(adapter, flashaddr, (int *)&data) != 0) {
  463. DPRINTK(ERR,
  464. "Error in netxen_rom_fast_read(). Will skip"
  465. "loading flash image\n");
  466. return;
  467. }
  468. off = netxen_nic_pci_set_window(adapter, memaddr);
  469. addr = pci_base_offset(adapter, off);
  470. writel(data, addr);
  471. flashaddr += 4;
  472. memaddr += 4;
  473. }
  474. udelay(100);
  475. /* make sure Casper is powered on */
  476. writel(0x3fff,
  477. NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL));
  478. writel(0, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  479. udelay(100);
  480. }
  481. int
  482. netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
  483. int len)
  484. {
  485. void __iomem *addr;
  486. if (ADDR_IN_WINDOW1(off)) {
  487. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  488. } else { /* Window 0 */
  489. addr = pci_base_offset(adapter, off);
  490. netxen_nic_pci_change_crbwindow(adapter, 0);
  491. }
  492. DPRINTK(INFO, "writing to base %lx offset %llx addr %p"
  493. " data %llx len %d\n",
  494. pci_base(adapter, off), off, addr,
  495. *(unsigned long long *)data, len);
  496. if (!addr) {
  497. netxen_nic_pci_change_crbwindow(adapter, 1);
  498. return 1;
  499. }
  500. switch (len) {
  501. case 1:
  502. writeb(*(u8 *) data, addr);
  503. break;
  504. case 2:
  505. writew(*(u16 *) data, addr);
  506. break;
  507. case 4:
  508. writel(*(u32 *) data, addr);
  509. break;
  510. case 8:
  511. writeq(*(u64 *) data, addr);
  512. break;
  513. default:
  514. DPRINTK(INFO,
  515. "writing data %lx to offset %llx, num words=%d\n",
  516. *(unsigned long *)data, off, (len >> 3));
  517. netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
  518. (len >> 3));
  519. break;
  520. }
  521. if (!ADDR_IN_WINDOW1(off))
  522. netxen_nic_pci_change_crbwindow(adapter, 1);
  523. return 0;
  524. }
  525. int
  526. netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
  527. int len)
  528. {
  529. void __iomem *addr;
  530. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  531. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  532. } else { /* Window 0 */
  533. addr = pci_base_offset(adapter, off);
  534. netxen_nic_pci_change_crbwindow(adapter, 0);
  535. }
  536. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  537. pci_base(adapter, off), off, addr);
  538. if (!addr) {
  539. netxen_nic_pci_change_crbwindow(adapter, 1);
  540. return 1;
  541. }
  542. switch (len) {
  543. case 1:
  544. *(u8 *) data = readb(addr);
  545. break;
  546. case 2:
  547. *(u16 *) data = readw(addr);
  548. break;
  549. case 4:
  550. *(u32 *) data = readl(addr);
  551. break;
  552. case 8:
  553. *(u64 *) data = readq(addr);
  554. break;
  555. default:
  556. netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
  557. (len >> 3));
  558. break;
  559. }
  560. DPRINTK(INFO, "read %lx\n", *(unsigned long *)data);
  561. if (!ADDR_IN_WINDOW1(off))
  562. netxen_nic_pci_change_crbwindow(adapter, 1);
  563. return 0;
  564. }
  565. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  566. { /* Only for window 1 */
  567. void __iomem *addr;
  568. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  569. DPRINTK(INFO, "writing to base %lx offset %llx addr %p data %x\n",
  570. pci_base(adapter, off), off, addr, val);
  571. writel(val, addr);
  572. }
  573. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  574. { /* Only for window 1 */
  575. void __iomem *addr;
  576. int val;
  577. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  578. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  579. pci_base(adapter, off), off, addr);
  580. val = readl(addr);
  581. writel(val, addr);
  582. return val;
  583. }
  584. /* Change the window to 0, write and change back to window 1. */
  585. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  586. {
  587. void __iomem *addr;
  588. netxen_nic_pci_change_crbwindow(adapter, 0);
  589. addr = pci_base_offset(adapter, index);
  590. writel(value, addr);
  591. netxen_nic_pci_change_crbwindow(adapter, 1);
  592. }
  593. /* Change the window to 0, read and change back to window 1. */
  594. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value)
  595. {
  596. void __iomem *addr;
  597. addr = pci_base_offset(adapter, index);
  598. netxen_nic_pci_change_crbwindow(adapter, 0);
  599. *value = readl(addr);
  600. netxen_nic_pci_change_crbwindow(adapter, 1);
  601. }
  602. int netxen_pci_set_window_warning_count = 0;
  603. unsigned long
  604. netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  605. unsigned long long addr)
  606. {
  607. static int ddr_mn_window = -1;
  608. static int qdr_sn_window = -1;
  609. int window;
  610. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  611. /* DDR network side */
  612. addr -= NETXEN_ADDR_DDR_NET;
  613. window = (addr >> 25) & 0x3ff;
  614. if (ddr_mn_window != window) {
  615. ddr_mn_window = window;
  616. writel(window, PCI_OFFSET_SECOND_RANGE(adapter,
  617. NETXEN_PCIX_PH_REG
  618. (PCIX_MN_WINDOW)));
  619. /* MUST make sure window is set before we forge on... */
  620. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  621. NETXEN_PCIX_PH_REG
  622. (PCIX_MN_WINDOW)));
  623. }
  624. addr -= (window * NETXEN_WINDOW_ONE);
  625. addr += NETXEN_PCI_DDR_NET;
  626. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  627. addr -= NETXEN_ADDR_OCM0;
  628. addr += NETXEN_PCI_OCM0;
  629. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  630. addr -= NETXEN_ADDR_OCM1;
  631. addr += NETXEN_PCI_OCM1;
  632. } else
  633. if (ADDR_IN_RANGE
  634. (addr, NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX)) {
  635. /* QDR network side */
  636. addr -= NETXEN_ADDR_QDR_NET;
  637. window = (addr >> 22) & 0x3f;
  638. if (qdr_sn_window != window) {
  639. qdr_sn_window = window;
  640. writel((window << 22),
  641. PCI_OFFSET_SECOND_RANGE(adapter,
  642. NETXEN_PCIX_PH_REG
  643. (PCIX_SN_WINDOW)));
  644. /* MUST make sure window is set before we forge on... */
  645. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  646. NETXEN_PCIX_PH_REG
  647. (PCIX_SN_WINDOW)));
  648. }
  649. addr -= (window * 0x400000);
  650. addr += NETXEN_PCI_QDR_NET;
  651. } else {
  652. /*
  653. * peg gdb frequently accesses memory that doesn't exist,
  654. * this limits the chit chat so debugging isn't slowed down.
  655. */
  656. if ((netxen_pci_set_window_warning_count++ < 8)
  657. || (netxen_pci_set_window_warning_count % 64 == 0))
  658. printk("%s: Warning:netxen_nic_pci_set_window()"
  659. " Unknown address range!\n",
  660. netxen_nic_driver_name);
  661. }
  662. return addr;
  663. }
  664. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  665. {
  666. int rv = 0;
  667. int addr = BRDCFG_START;
  668. struct netxen_board_info *boardinfo;
  669. int index;
  670. u32 *ptr32;
  671. boardinfo = &adapter->ahw.boardcfg;
  672. ptr32 = (u32 *) boardinfo;
  673. for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
  674. index++) {
  675. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  676. return -EIO;
  677. }
  678. ptr32++;
  679. addr += sizeof(u32);
  680. }
  681. if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
  682. printk("%s: ERROR reading %s board config."
  683. " Read %x, expected %x\n", netxen_nic_driver_name,
  684. netxen_nic_driver_name,
  685. boardinfo->magic, NETXEN_BDINFO_MAGIC);
  686. rv = -1;
  687. }
  688. if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
  689. printk("%s: Unknown board config version."
  690. " Read %x, expected %x\n", netxen_nic_driver_name,
  691. boardinfo->header_version, NETXEN_BDINFO_VERSION);
  692. rv = -1;
  693. }
  694. DPRINTK(INFO, "Discovered board type:0x%x ", boardinfo->board_type);
  695. switch ((netxen_brdtype_t) boardinfo->board_type) {
  696. case NETXEN_BRDTYPE_P2_SB35_4G:
  697. adapter->ahw.board_type = NETXEN_NIC_GBE;
  698. break;
  699. case NETXEN_BRDTYPE_P2_SB31_10G:
  700. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  701. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  702. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  703. adapter->ahw.board_type = NETXEN_NIC_XGBE;
  704. break;
  705. case NETXEN_BRDTYPE_P1_BD:
  706. case NETXEN_BRDTYPE_P1_SB:
  707. case NETXEN_BRDTYPE_P1_SMAX:
  708. case NETXEN_BRDTYPE_P1_SOCK:
  709. adapter->ahw.board_type = NETXEN_NIC_GBE;
  710. break;
  711. default:
  712. printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
  713. boardinfo->board_type);
  714. break;
  715. }
  716. return rv;
  717. }
  718. /* NIU access sections */
  719. int netxen_nic_set_mtu_gb(struct netxen_port *port, int new_mtu)
  720. {
  721. struct netxen_adapter *adapter = port->adapter;
  722. netxen_nic_write_w0(adapter,
  723. NETXEN_NIU_GB_MAX_FRAME_SIZE(port->portnum),
  724. new_mtu);
  725. return 0;
  726. }
  727. int netxen_nic_set_mtu_xgb(struct netxen_port *port, int new_mtu)
  728. {
  729. struct netxen_adapter *adapter = port->adapter;
  730. new_mtu += NETXEN_NIU_HDRSIZE + NETXEN_NIU_TLRSIZE;
  731. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  732. return 0;
  733. }
  734. void netxen_nic_init_niu_gb(struct netxen_adapter *adapter)
  735. {
  736. int portno;
  737. for (portno = 0; portno < NETXEN_NIU_MAX_GBE_PORTS; portno++)
  738. netxen_niu_gbe_init_port(adapter, portno);
  739. }
  740. void netxen_nic_stop_all_ports(struct netxen_adapter *adapter)
  741. {
  742. int port_nr;
  743. struct netxen_port *port;
  744. for (port_nr = 0; port_nr < adapter->ahw.max_ports; port_nr++) {
  745. port = adapter->port[port_nr];
  746. if (adapter->stop_port)
  747. adapter->stop_port(adapter, port->portnum);
  748. }
  749. }
  750. void
  751. netxen_crb_writelit_adapter(struct netxen_adapter *adapter, unsigned long off,
  752. int data)
  753. {
  754. void __iomem *addr;
  755. if (ADDR_IN_WINDOW1(off)) {
  756. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  757. } else {
  758. netxen_nic_pci_change_crbwindow(adapter, 0);
  759. addr = pci_base_offset(adapter, off);
  760. writel(data, addr);
  761. netxen_nic_pci_change_crbwindow(adapter, 1);
  762. }
  763. }
  764. void netxen_nic_set_link_parameters(struct netxen_port *port)
  765. {
  766. struct netxen_adapter *adapter = port->adapter;
  767. __le32 status;
  768. __le32 autoneg;
  769. __le32 mode;
  770. netxen_nic_read_w0(adapter, NETXEN_NIU_MODE, &mode);
  771. if (netxen_get_niu_enable_ge(mode)) { /* Gb 10/100/1000 Mbps mode */
  772. if (adapter->phy_read
  773. && adapter->
  774. phy_read(adapter, port->portnum,
  775. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  776. &status) == 0) {
  777. if (netxen_get_phy_link(status)) {
  778. switch (netxen_get_phy_speed(status)) {
  779. case 0:
  780. port->link_speed = SPEED_10;
  781. break;
  782. case 1:
  783. port->link_speed = SPEED_100;
  784. break;
  785. case 2:
  786. port->link_speed = SPEED_1000;
  787. break;
  788. default:
  789. port->link_speed = -1;
  790. break;
  791. }
  792. switch (netxen_get_phy_duplex(status)) {
  793. case 0:
  794. port->link_duplex = DUPLEX_HALF;
  795. break;
  796. case 1:
  797. port->link_duplex = DUPLEX_FULL;
  798. break;
  799. default:
  800. port->link_duplex = -1;
  801. break;
  802. }
  803. if (adapter->phy_read
  804. && adapter->
  805. phy_read(adapter, port->portnum,
  806. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  807. &autoneg) != 0)
  808. port->link_autoneg = autoneg;
  809. } else
  810. goto link_down;
  811. } else {
  812. link_down:
  813. port->link_speed = -1;
  814. port->link_duplex = -1;
  815. }
  816. }
  817. }
  818. void netxen_nic_flash_print(struct netxen_adapter *adapter)
  819. {
  820. int valid = 1;
  821. u32 fw_major = 0;
  822. u32 fw_minor = 0;
  823. u32 fw_build = 0;
  824. char brd_name[NETXEN_MAX_SHORT_NAME];
  825. struct netxen_new_user_info user_info;
  826. int i, addr = USER_START;
  827. u32 *ptr32;
  828. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  829. if (board_info->magic != NETXEN_BDINFO_MAGIC) {
  830. printk
  831. ("NetXen Unknown board config, Read 0x%x expected as 0x%x\n",
  832. board_info->magic, NETXEN_BDINFO_MAGIC);
  833. valid = 0;
  834. }
  835. if (board_info->header_version != NETXEN_BDINFO_VERSION) {
  836. printk("NetXen Unknown board config version."
  837. " Read %x, expected %x\n",
  838. board_info->header_version, NETXEN_BDINFO_VERSION);
  839. valid = 0;
  840. }
  841. if (valid) {
  842. ptr32 = (u32 *) & user_info;
  843. for (i = 0;
  844. i < sizeof(struct netxen_new_user_info) / sizeof(u32);
  845. i++) {
  846. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  847. printk("%s: ERROR reading %s board userarea.\n",
  848. netxen_nic_driver_name,
  849. netxen_nic_driver_name);
  850. return;
  851. }
  852. ptr32++;
  853. addr += sizeof(u32);
  854. }
  855. get_brd_name_by_type(board_info->board_type, brd_name);
  856. printk("NetXen %s Board S/N %s Chip id 0x%x\n",
  857. brd_name, user_info.serial_num, board_info->chip_id);
  858. printk("NetXen %s Board #%d, Chip id 0x%x\n",
  859. board_info->board_type == 0x0b ? "XGB" : "GBE",
  860. board_info->board_num, board_info->chip_id);
  861. fw_major = readl(NETXEN_CRB_NORMALIZE(adapter,
  862. NETXEN_FW_VERSION_MAJOR));
  863. fw_minor = readl(NETXEN_CRB_NORMALIZE(adapter,
  864. NETXEN_FW_VERSION_MINOR));
  865. fw_build =
  866. readl(NETXEN_CRB_NORMALIZE(adapter, NETXEN_FW_VERSION_SUB));
  867. printk("NetXen Firmware version %d.%d.%d\n", fw_major, fw_minor,
  868. fw_build);
  869. }
  870. if (fw_major != _NETXEN_NIC_LINUX_MAJOR) {
  871. printk(KERN_ERR "The mismatch in driver version and firmware "
  872. "version major number\n"
  873. "Driver version major number = %d \t"
  874. "Firmware version major number = %d \n",
  875. _NETXEN_NIC_LINUX_MAJOR, fw_major);
  876. adapter->driver_mismatch = 1;
  877. }
  878. if (fw_minor != _NETXEN_NIC_LINUX_MINOR) {
  879. printk(KERN_ERR "The mismatch in driver version and firmware "
  880. "version minor number\n"
  881. "Driver version minor number = %d \t"
  882. "Firmware version minor number = %d \n",
  883. _NETXEN_NIC_LINUX_MINOR, fw_minor);
  884. adapter->driver_mismatch = 1;
  885. }
  886. if (adapter->driver_mismatch)
  887. printk(KERN_INFO "Use the driver with version no %d.%d.xxx\n",
  888. fw_major, fw_minor);
  889. }
  890. int netxen_crb_read_val(struct netxen_adapter *adapter, unsigned long off)
  891. {
  892. int data;
  893. netxen_nic_hw_read_wx(adapter, off, &data, 4);
  894. return data;
  895. }
  896. int netxen_nic_hw_write_ioctl(struct netxen_adapter *adapter, u64 off,
  897. void *data, int len)
  898. {
  899. void *addr;
  900. u64 offset = off;
  901. u8 *mem_ptr = NULL;
  902. unsigned long mem_base;
  903. unsigned long mem_page;
  904. if (ADDR_IN_WINDOW1(off)) {
  905. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  906. if (!addr) {
  907. mem_base = pci_resource_start(adapter->ahw.pdev, 0);
  908. offset = NETXEN_CRB_NORMAL(off);
  909. mem_page = offset & PAGE_MASK;
  910. if (mem_page != ((offset + len - 1) & PAGE_MASK))
  911. mem_ptr =
  912. ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  913. else
  914. mem_ptr =
  915. ioremap(mem_base + mem_page, PAGE_SIZE);
  916. if (mem_ptr == 0UL) {
  917. return 1;
  918. }
  919. addr = mem_ptr;
  920. addr += offset & (PAGE_SIZE - 1);
  921. }
  922. } else {
  923. addr = pci_base_offset(adapter, off);
  924. if (!addr) {
  925. mem_base = pci_resource_start(adapter->ahw.pdev, 0);
  926. mem_page = off & PAGE_MASK;
  927. if (mem_page != ((off + len - 1) & PAGE_MASK))
  928. mem_ptr =
  929. ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  930. else
  931. mem_ptr =
  932. ioremap(mem_base + mem_page, PAGE_SIZE);
  933. if (mem_ptr == 0UL) {
  934. return 1;
  935. }
  936. addr = mem_ptr;
  937. addr += off & (PAGE_SIZE - 1);
  938. }
  939. netxen_nic_pci_change_crbwindow(adapter, 0);
  940. }
  941. switch (len) {
  942. case 1:
  943. writeb(*(u8 *) data, addr);
  944. break;
  945. case 2:
  946. writew(*(u16 *) data, addr);
  947. break;
  948. case 4:
  949. writel(*(u32 *) data, addr);
  950. break;
  951. case 8:
  952. writeq(*(u64 *) data, addr);
  953. break;
  954. default:
  955. DPRINTK(INFO,
  956. "writing data %lx to offset %llx, num words=%d\n",
  957. *(unsigned long *)data, off, (len >> 3));
  958. netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
  959. (len >> 3));
  960. break;
  961. }
  962. if (!ADDR_IN_WINDOW1(off))
  963. netxen_nic_pci_change_crbwindow(adapter, 1);
  964. if (mem_ptr)
  965. iounmap(mem_ptr);
  966. return 0;
  967. }
  968. int netxen_nic_hw_read_ioctl(struct netxen_adapter *adapter, u64 off,
  969. void *data, int len)
  970. {
  971. void *addr;
  972. u64 offset;
  973. u8 *mem_ptr = NULL;
  974. unsigned long mem_base;
  975. unsigned long mem_page;
  976. if (ADDR_IN_WINDOW1(off)) {
  977. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  978. if (!addr) {
  979. mem_base = pci_resource_start(adapter->ahw.pdev, 0);
  980. offset = NETXEN_CRB_NORMAL(off);
  981. mem_page = offset & PAGE_MASK;
  982. if (mem_page != ((offset + len - 1) & PAGE_MASK))
  983. mem_ptr =
  984. ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  985. else
  986. mem_ptr =
  987. ioremap(mem_base + mem_page, PAGE_SIZE);
  988. if (mem_ptr == 0UL) {
  989. *(u8 *) data = 0;
  990. return 1;
  991. }
  992. addr = mem_ptr;
  993. addr += offset & (PAGE_SIZE - 1);
  994. }
  995. } else {
  996. addr = pci_base_offset(adapter, off);
  997. if (!addr) {
  998. mem_base = pci_resource_start(adapter->ahw.pdev, 0);
  999. mem_page = off & PAGE_MASK;
  1000. if (mem_page != ((off + len - 1) & PAGE_MASK))
  1001. mem_ptr =
  1002. ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1003. else
  1004. mem_ptr =
  1005. ioremap(mem_base + mem_page, PAGE_SIZE);
  1006. if (mem_ptr == 0UL)
  1007. return 1;
  1008. addr = mem_ptr;
  1009. addr += off & (PAGE_SIZE - 1);
  1010. }
  1011. netxen_nic_pci_change_crbwindow(adapter, 0);
  1012. }
  1013. switch (len) {
  1014. case 1:
  1015. *(u8 *) data = readb(addr);
  1016. break;
  1017. case 2:
  1018. *(u16 *) data = readw(addr);
  1019. break;
  1020. case 4:
  1021. *(u32 *) data = readl(addr);
  1022. break;
  1023. case 8:
  1024. *(u64 *) data = readq(addr);
  1025. break;
  1026. default:
  1027. netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
  1028. (len >> 3));
  1029. break;
  1030. }
  1031. if (!ADDR_IN_WINDOW1(off))
  1032. netxen_nic_pci_change_crbwindow(adapter, 1);
  1033. if (mem_ptr)
  1034. iounmap(mem_ptr);
  1035. return 0;
  1036. }
  1037. int netxen_nic_pci_mem_write_ioctl(struct netxen_adapter *adapter, u64 off,
  1038. void *data, int size)
  1039. {
  1040. void *addr;
  1041. int ret = 0;
  1042. u8 *mem_ptr = NULL;
  1043. unsigned long mem_base;
  1044. unsigned long mem_page;
  1045. if (data == NULL || off > (128 * 1024 * 1024)) {
  1046. printk(KERN_ERR "%s: data: %p off:%llx\n",
  1047. netxen_nic_driver_name, data, off);
  1048. return 1;
  1049. }
  1050. off = netxen_nic_pci_set_window(adapter, off);
  1051. /* Corner case : Malicious user tried to break the driver by reading
  1052. last few bytes in ranges and tries to read further addresses.
  1053. */
  1054. if (!pci_base(adapter, off + size - 1) && pci_base(adapter, off)) {
  1055. printk(KERN_ERR "%s: Invalid access to memory address range"
  1056. " 0x%llx - 0x%llx\n", netxen_nic_driver_name, off,
  1057. off + size);
  1058. return 1;
  1059. }
  1060. addr = pci_base_offset(adapter, off);
  1061. DPRINTK(INFO, "writing data %llx to offset %llx\n",
  1062. *(unsigned long long *)data, off);
  1063. if (!addr) {
  1064. mem_base = pci_resource_start(adapter->ahw.pdev, 0);
  1065. mem_page = off & PAGE_MASK;
  1066. /* Map two pages whenever user tries to access addresses in two
  1067. consecutive pages.
  1068. */
  1069. if (mem_page != ((off + size - 1) & PAGE_MASK))
  1070. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1071. else
  1072. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1073. if (mem_ptr == 0UL) {
  1074. return 1;
  1075. }
  1076. addr = mem_ptr;
  1077. addr += off & (PAGE_SIZE - 1);
  1078. }
  1079. switch (size) {
  1080. case 1:
  1081. writeb(*(u8 *) data, addr);
  1082. break;
  1083. case 2:
  1084. writew(*(u16 *) data, addr);
  1085. break;
  1086. case 4:
  1087. writel(*(u32 *) data, addr);
  1088. break;
  1089. case 8:
  1090. writeq(*(u64 *) data, addr);
  1091. break;
  1092. default:
  1093. DPRINTK(INFO,
  1094. "writing data %lx to offset %llx, num words=%d\n",
  1095. *(unsigned long *)data, off, (size >> 3));
  1096. netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
  1097. (size >> 3));
  1098. break;
  1099. }
  1100. if (mem_ptr)
  1101. iounmap(mem_ptr);
  1102. DPRINTK(INFO, "wrote %llx\n", *(unsigned long long *)data);
  1103. return ret;
  1104. }
  1105. int netxen_nic_pci_mem_read_ioctl(struct netxen_adapter *adapter,
  1106. u64 off, void *data, int size)
  1107. {
  1108. void *addr;
  1109. int ret = 0;
  1110. u8 *mem_ptr = NULL;
  1111. unsigned long mem_base;
  1112. unsigned long mem_page;
  1113. if (data == NULL || off > (128 * 1024 * 1024)) {
  1114. printk(KERN_ERR "%s: data: %p off:%llx\n",
  1115. netxen_nic_driver_name, data, off);
  1116. return 1;
  1117. }
  1118. off = netxen_nic_pci_set_window(adapter, off);
  1119. /* Corner case : Malicious user tried to break the driver by reading
  1120. last few bytes in ranges and tries to read further addresses.
  1121. */
  1122. if (!pci_base(adapter, off + size - 1) && pci_base(adapter, off)) {
  1123. printk(KERN_ERR "%s: Invalid access to memory address range"
  1124. " 0x%llx - 0x%llx\n", netxen_nic_driver_name, off,
  1125. off + size);
  1126. return 1;
  1127. }
  1128. addr = pci_base_offset(adapter, off);
  1129. if (!addr) {
  1130. mem_base = pci_resource_start(adapter->ahw.pdev, 0);
  1131. mem_page = off & PAGE_MASK;
  1132. /* Map two pages whenever user tries to access addresses in two
  1133. consecutive pages.
  1134. */
  1135. if (mem_page != ((off + size - 1) & PAGE_MASK))
  1136. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1137. else
  1138. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1139. if (mem_ptr == 0UL) {
  1140. *(u8 *) data = 0;
  1141. return 1;
  1142. }
  1143. addr = mem_ptr;
  1144. addr += off & (PAGE_SIZE - 1);
  1145. }
  1146. switch (size) {
  1147. case 1:
  1148. *(u8 *) data = readb(addr);
  1149. break;
  1150. case 2:
  1151. *(u16 *) data = readw(addr);
  1152. break;
  1153. case 4:
  1154. *(u32 *) data = readl(addr);
  1155. break;
  1156. case 8:
  1157. *(u64 *) data = readq(addr);
  1158. break;
  1159. default:
  1160. netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
  1161. (size >> 3));
  1162. break;
  1163. }
  1164. if (mem_ptr)
  1165. iounmap(mem_ptr);
  1166. DPRINTK(INFO, "read %llx\n", *(unsigned long long *)data);
  1167. return ret;
  1168. }