phy_n.c 107 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "radio_2055.h"
  25. #include "radio_2056.h"
  26. #include "main.h"
  27. struct nphy_txgains {
  28. u16 txgm[2];
  29. u16 pga[2];
  30. u16 pad[2];
  31. u16 ipa[2];
  32. };
  33. struct nphy_iqcal_params {
  34. u16 txgm;
  35. u16 pga;
  36. u16 pad;
  37. u16 ipa;
  38. u16 cal_gain;
  39. u16 ncorr[5];
  40. };
  41. struct nphy_iq_est {
  42. s32 iq0_prod;
  43. u32 i0_pwr;
  44. u32 q0_pwr;
  45. s32 iq1_prod;
  46. u32 i1_pwr;
  47. u32 q1_pwr;
  48. };
  49. enum b43_nphy_rf_sequence {
  50. B43_RFSEQ_RX2TX,
  51. B43_RFSEQ_TX2RX,
  52. B43_RFSEQ_RESET2RX,
  53. B43_RFSEQ_UPDATE_GAINH,
  54. B43_RFSEQ_UPDATE_GAINL,
  55. B43_RFSEQ_UPDATE_GAINU,
  56. };
  57. enum b43_nphy_rssi_type {
  58. B43_NPHY_RSSI_X = 0,
  59. B43_NPHY_RSSI_Y,
  60. B43_NPHY_RSSI_Z,
  61. B43_NPHY_RSSI_PWRDET,
  62. B43_NPHY_RSSI_TSSI_I,
  63. B43_NPHY_RSSI_TSSI_Q,
  64. B43_NPHY_RSSI_TBD,
  65. };
  66. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev,
  67. bool enable);
  68. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  69. u8 *events, u8 *delays, u8 length);
  70. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  71. enum b43_nphy_rf_sequence seq);
  72. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  73. u16 value, u8 core, bool off);
  74. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  75. u16 value, u8 core);
  76. static inline bool b43_channel_type_is_40mhz(
  77. enum nl80211_channel_type channel_type)
  78. {
  79. return (channel_type == NL80211_CHAN_HT40MINUS ||
  80. channel_type == NL80211_CHAN_HT40PLUS);
  81. }
  82. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  83. {//TODO
  84. }
  85. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  86. {//TODO
  87. }
  88. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  89. bool ignore_tssi)
  90. {//TODO
  91. return B43_TXPWR_RES_DONE;
  92. }
  93. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  94. const struct b43_nphy_channeltab_entry_rev2 *e)
  95. {
  96. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  97. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  98. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  99. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  100. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  101. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  102. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  103. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  104. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  105. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  106. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  107. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  108. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  109. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  110. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  111. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  112. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  113. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  114. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  115. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  116. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  117. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  118. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  119. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  120. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  121. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  122. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  123. }
  124. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  125. const struct b43_phy_n_sfo_cfg *e)
  126. {
  127. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  128. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  129. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  130. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  131. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  132. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  133. }
  134. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  135. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  136. {
  137. struct b43_phy_n *nphy = dev->phy.n;
  138. u8 i;
  139. u16 tmp;
  140. if (nphy->hang_avoid)
  141. b43_nphy_stay_in_carrier_search(dev, 1);
  142. nphy->txpwrctrl = enable;
  143. if (!enable) {
  144. if (dev->phy.rev >= 3)
  145. ; /* TODO */
  146. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  147. for (i = 0; i < 84; i++)
  148. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  149. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  150. for (i = 0; i < 84; i++)
  151. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  152. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  153. if (dev->phy.rev >= 3)
  154. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  155. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  156. if (dev->phy.rev >= 3) {
  157. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  158. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  159. } else {
  160. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  161. }
  162. if (dev->phy.rev == 2)
  163. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  164. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  165. else if (dev->phy.rev < 2)
  166. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  167. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  168. if (dev->phy.rev < 2 && 0)
  169. ; /* TODO */
  170. } else {
  171. b43err(dev->wl, "enabling tx pwr ctrl not implemented yet\n");
  172. }
  173. if (nphy->hang_avoid)
  174. b43_nphy_stay_in_carrier_search(dev, 0);
  175. }
  176. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  177. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  178. {
  179. struct b43_phy_n *nphy = dev->phy.n;
  180. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  181. u8 txpi[2], bbmult, i;
  182. u16 tmp, radio_gain, dac_gain;
  183. u16 freq = dev->phy.channel_freq;
  184. u32 txgain;
  185. /* u32 gaintbl; rev3+ */
  186. if (nphy->hang_avoid)
  187. b43_nphy_stay_in_carrier_search(dev, 1);
  188. if (dev->phy.rev >= 3) {
  189. txpi[0] = 40;
  190. txpi[1] = 40;
  191. } else if (sprom->revision < 4) {
  192. txpi[0] = 72;
  193. txpi[1] = 72;
  194. } else {
  195. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  196. txpi[0] = sprom->txpid2g[0];
  197. txpi[1] = sprom->txpid2g[1];
  198. } else if (freq >= 4900 && freq < 5100) {
  199. txpi[0] = sprom->txpid5gl[0];
  200. txpi[1] = sprom->txpid5gl[1];
  201. } else if (freq >= 5100 && freq < 5500) {
  202. txpi[0] = sprom->txpid5g[0];
  203. txpi[1] = sprom->txpid5g[1];
  204. } else if (freq >= 5500) {
  205. txpi[0] = sprom->txpid5gh[0];
  206. txpi[1] = sprom->txpid5gh[1];
  207. } else {
  208. txpi[0] = 91;
  209. txpi[1] = 91;
  210. }
  211. }
  212. /*
  213. for (i = 0; i < 2; i++) {
  214. nphy->txpwrindex[i].index_internal = txpi[i];
  215. nphy->txpwrindex[i].index_internal_save = txpi[i];
  216. }
  217. */
  218. for (i = 0; i < 2; i++) {
  219. if (dev->phy.rev >= 3) {
  220. /* FIXME: support 5GHz */
  221. txgain = b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  222. radio_gain = (txgain >> 16) & 0x1FFFF;
  223. } else {
  224. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  225. radio_gain = (txgain >> 16) & 0x1FFF;
  226. }
  227. dac_gain = (txgain >> 8) & 0x3F;
  228. bbmult = txgain & 0xFF;
  229. if (dev->phy.rev >= 3) {
  230. if (i == 0)
  231. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  232. else
  233. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  234. } else {
  235. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  236. }
  237. if (i == 0)
  238. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  239. else
  240. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  241. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D10 + i);
  242. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, radio_gain);
  243. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  244. tmp = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  245. if (i == 0)
  246. tmp = (tmp & 0x00FF) | (bbmult << 8);
  247. else
  248. tmp = (tmp & 0xFF00) | bbmult;
  249. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  250. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, tmp);
  251. if (0)
  252. ; /* TODO */
  253. }
  254. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  255. if (nphy->hang_avoid)
  256. b43_nphy_stay_in_carrier_search(dev, 0);
  257. }
  258. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  259. static void b43_radio_2055_setup(struct b43_wldev *dev,
  260. const struct b43_nphy_channeltab_entry_rev2 *e)
  261. {
  262. B43_WARN_ON(dev->phy.rev >= 3);
  263. b43_chantab_radio_upload(dev, e);
  264. udelay(50);
  265. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  266. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  267. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  268. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  269. udelay(300);
  270. }
  271. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  272. {
  273. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  274. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  275. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  276. B43_NPHY_RFCTL_CMD_CHIP0PU |
  277. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  278. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  279. B43_NPHY_RFCTL_CMD_PORFORCE);
  280. }
  281. static void b43_radio_init2055_post(struct b43_wldev *dev)
  282. {
  283. struct b43_phy_n *nphy = dev->phy.n;
  284. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  285. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  286. int i;
  287. u16 val;
  288. bool workaround = false;
  289. if (sprom->revision < 4)
  290. workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
  291. binfo->type != 0x46D ||
  292. binfo->rev < 0x41);
  293. else
  294. workaround =
  295. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  296. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  297. if (workaround) {
  298. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  299. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  300. }
  301. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  302. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  303. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  304. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  305. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  306. msleep(1);
  307. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  308. for (i = 0; i < 200; i++) {
  309. val = b43_radio_read(dev, B2055_CAL_COUT2);
  310. if (val & 0x80) {
  311. i = 0;
  312. break;
  313. }
  314. udelay(10);
  315. }
  316. if (i)
  317. b43err(dev->wl, "radio post init timeout\n");
  318. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  319. b43_switch_channel(dev, dev->phy.channel);
  320. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  321. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  322. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  323. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  324. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  325. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  326. if (!nphy->gain_boost) {
  327. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  328. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  329. } else {
  330. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  331. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  332. }
  333. udelay(2);
  334. }
  335. /*
  336. * Initialize a Broadcom 2055 N-radio
  337. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  338. */
  339. static void b43_radio_init2055(struct b43_wldev *dev)
  340. {
  341. b43_radio_init2055_pre(dev);
  342. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  343. /* Follow wl, not specs. Do not force uploading all regs */
  344. b2055_upload_inittab(dev, 0, 0);
  345. } else {
  346. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  347. b2055_upload_inittab(dev, ghz5, 0);
  348. }
  349. b43_radio_init2055_post(dev);
  350. }
  351. /*
  352. * Initialize a Broadcom 2056 N-radio
  353. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  354. */
  355. static void b43_radio_init2056(struct b43_wldev *dev)
  356. {
  357. /* TODO */
  358. }
  359. /*
  360. * Upload the N-PHY tables.
  361. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  362. */
  363. static void b43_nphy_tables_init(struct b43_wldev *dev)
  364. {
  365. if (dev->phy.rev < 3)
  366. b43_nphy_rev0_1_2_tables_init(dev);
  367. else
  368. b43_nphy_rev3plus_tables_init(dev);
  369. }
  370. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  371. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  372. {
  373. struct b43_phy_n *nphy = dev->phy.n;
  374. enum ieee80211_band band;
  375. u16 tmp;
  376. if (!enable) {
  377. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  378. B43_NPHY_RFCTL_INTC1);
  379. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  380. B43_NPHY_RFCTL_INTC2);
  381. band = b43_current_band(dev->wl);
  382. if (dev->phy.rev >= 3) {
  383. if (band == IEEE80211_BAND_5GHZ)
  384. tmp = 0x600;
  385. else
  386. tmp = 0x480;
  387. } else {
  388. if (band == IEEE80211_BAND_5GHZ)
  389. tmp = 0x180;
  390. else
  391. tmp = 0x120;
  392. }
  393. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  394. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  395. } else {
  396. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  397. nphy->rfctrl_intc1_save);
  398. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  399. nphy->rfctrl_intc2_save);
  400. }
  401. }
  402. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  403. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  404. {
  405. struct b43_phy_n *nphy = dev->phy.n;
  406. u16 tmp;
  407. enum ieee80211_band band = b43_current_band(dev->wl);
  408. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  409. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  410. if (dev->phy.rev >= 3) {
  411. if (ipa) {
  412. tmp = 4;
  413. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  414. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  415. }
  416. tmp = 1;
  417. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  418. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  419. }
  420. }
  421. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  422. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  423. {
  424. u32 tmslow;
  425. if (dev->phy.type != B43_PHYTYPE_N)
  426. return;
  427. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  428. if (force)
  429. tmslow |= SSB_TMSLOW_FGC;
  430. else
  431. tmslow &= ~SSB_TMSLOW_FGC;
  432. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  433. }
  434. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  435. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  436. {
  437. u16 bbcfg;
  438. b43_nphy_bmac_clock_fgc(dev, 1);
  439. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  440. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  441. udelay(1);
  442. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  443. b43_nphy_bmac_clock_fgc(dev, 0);
  444. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  445. }
  446. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  447. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  448. {
  449. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  450. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  451. if (preamble == 1)
  452. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  453. else
  454. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  455. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  456. }
  457. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  458. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  459. {
  460. struct b43_phy_n *nphy = dev->phy.n;
  461. bool override = false;
  462. u16 chain = 0x33;
  463. if (nphy->txrx_chain == 0) {
  464. chain = 0x11;
  465. override = true;
  466. } else if (nphy->txrx_chain == 1) {
  467. chain = 0x22;
  468. override = true;
  469. }
  470. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  471. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  472. chain);
  473. if (override)
  474. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  475. B43_NPHY_RFSEQMODE_CAOVER);
  476. else
  477. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  478. ~B43_NPHY_RFSEQMODE_CAOVER);
  479. }
  480. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  481. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  482. u16 samps, u8 time, bool wait)
  483. {
  484. int i;
  485. u16 tmp;
  486. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  487. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  488. if (wait)
  489. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  490. else
  491. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  492. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  493. for (i = 1000; i; i--) {
  494. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  495. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  496. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  497. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  498. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  499. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  500. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  501. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  502. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  503. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  504. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  505. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  506. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  507. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  508. return;
  509. }
  510. udelay(10);
  511. }
  512. memset(est, 0, sizeof(*est));
  513. }
  514. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  515. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  516. struct b43_phy_n_iq_comp *pcomp)
  517. {
  518. if (write) {
  519. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  520. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  521. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  522. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  523. } else {
  524. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  525. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  526. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  527. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  528. }
  529. }
  530. #if 0
  531. /* Ready but not used anywhere */
  532. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  533. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  534. {
  535. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  536. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  537. if (core == 0) {
  538. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  539. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  540. } else {
  541. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  542. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  543. }
  544. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  545. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  546. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  547. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  548. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  549. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  550. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  551. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  552. }
  553. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  554. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  555. {
  556. u8 rxval, txval;
  557. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  558. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  559. if (core == 0) {
  560. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  561. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  562. } else {
  563. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  564. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  565. }
  566. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  567. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  568. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  569. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  570. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  571. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  572. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  573. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  574. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  575. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  576. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  577. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  578. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  579. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  580. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  581. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  582. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  583. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  584. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  585. if (core == 0) {
  586. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  587. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  588. } else {
  589. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  590. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  591. }
  592. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  593. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  594. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  595. if (core == 0) {
  596. rxval = 1;
  597. txval = 8;
  598. } else {
  599. rxval = 4;
  600. txval = 2;
  601. }
  602. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  603. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  604. }
  605. #endif
  606. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  607. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  608. {
  609. int i;
  610. s32 iq;
  611. u32 ii;
  612. u32 qq;
  613. int iq_nbits, qq_nbits;
  614. int arsh, brsh;
  615. u16 tmp, a, b;
  616. struct nphy_iq_est est;
  617. struct b43_phy_n_iq_comp old;
  618. struct b43_phy_n_iq_comp new = { };
  619. bool error = false;
  620. if (mask == 0)
  621. return;
  622. b43_nphy_rx_iq_coeffs(dev, false, &old);
  623. b43_nphy_rx_iq_coeffs(dev, true, &new);
  624. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  625. new = old;
  626. for (i = 0; i < 2; i++) {
  627. if (i == 0 && (mask & 1)) {
  628. iq = est.iq0_prod;
  629. ii = est.i0_pwr;
  630. qq = est.q0_pwr;
  631. } else if (i == 1 && (mask & 2)) {
  632. iq = est.iq1_prod;
  633. ii = est.i1_pwr;
  634. qq = est.q1_pwr;
  635. } else {
  636. continue;
  637. }
  638. if (ii + qq < 2) {
  639. error = true;
  640. break;
  641. }
  642. iq_nbits = fls(abs(iq));
  643. qq_nbits = fls(qq);
  644. arsh = iq_nbits - 20;
  645. if (arsh >= 0) {
  646. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  647. tmp = ii >> arsh;
  648. } else {
  649. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  650. tmp = ii << -arsh;
  651. }
  652. if (tmp == 0) {
  653. error = true;
  654. break;
  655. }
  656. a /= tmp;
  657. brsh = qq_nbits - 11;
  658. if (brsh >= 0) {
  659. b = (qq << (31 - qq_nbits));
  660. tmp = ii >> brsh;
  661. } else {
  662. b = (qq << (31 - qq_nbits));
  663. tmp = ii << -brsh;
  664. }
  665. if (tmp == 0) {
  666. error = true;
  667. break;
  668. }
  669. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  670. if (i == 0 && (mask & 0x1)) {
  671. if (dev->phy.rev >= 3) {
  672. new.a0 = a & 0x3FF;
  673. new.b0 = b & 0x3FF;
  674. } else {
  675. new.a0 = b & 0x3FF;
  676. new.b0 = a & 0x3FF;
  677. }
  678. } else if (i == 1 && (mask & 0x2)) {
  679. if (dev->phy.rev >= 3) {
  680. new.a1 = a & 0x3FF;
  681. new.b1 = b & 0x3FF;
  682. } else {
  683. new.a1 = b & 0x3FF;
  684. new.b1 = a & 0x3FF;
  685. }
  686. }
  687. }
  688. if (error)
  689. new = old;
  690. b43_nphy_rx_iq_coeffs(dev, true, &new);
  691. }
  692. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  693. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  694. {
  695. u16 array[4];
  696. int i;
  697. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  698. for (i = 0; i < 4; i++)
  699. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  700. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  701. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  702. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  703. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  704. }
  705. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  706. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  707. const u16 *clip_st)
  708. {
  709. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  710. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  711. }
  712. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  713. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  714. {
  715. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  716. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  717. }
  718. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  719. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  720. {
  721. if (dev->phy.rev >= 3) {
  722. if (!init)
  723. return;
  724. if (0 /* FIXME */) {
  725. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  726. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  727. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  728. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  729. }
  730. } else {
  731. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  732. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  733. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  734. 0xFC00);
  735. b43_write32(dev, B43_MMIO_MACCTL,
  736. b43_read32(dev, B43_MMIO_MACCTL) &
  737. ~B43_MACCTL_GPOUTSMSK);
  738. b43_write16(dev, B43_MMIO_GPIO_MASK,
  739. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  740. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  741. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  742. if (init) {
  743. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  744. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  745. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  746. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  747. }
  748. }
  749. }
  750. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  751. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  752. {
  753. u16 tmp;
  754. if (dev->dev->id.revision == 16)
  755. b43_mac_suspend(dev);
  756. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  757. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  758. B43_NPHY_CLASSCTL_WAITEDEN);
  759. tmp &= ~mask;
  760. tmp |= (val & mask);
  761. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  762. if (dev->dev->id.revision == 16)
  763. b43_mac_enable(dev);
  764. return tmp;
  765. }
  766. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  767. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  768. {
  769. struct b43_phy *phy = &dev->phy;
  770. struct b43_phy_n *nphy = phy->n;
  771. if (enable) {
  772. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  773. if (nphy->deaf_count++ == 0) {
  774. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  775. b43_nphy_classifier(dev, 0x7, 0);
  776. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  777. b43_nphy_write_clip_detection(dev, clip);
  778. }
  779. b43_nphy_reset_cca(dev);
  780. } else {
  781. if (--nphy->deaf_count == 0) {
  782. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  783. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  784. }
  785. }
  786. }
  787. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  788. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  789. {
  790. struct b43_phy_n *nphy = dev->phy.n;
  791. u16 tmp;
  792. if (nphy->hang_avoid)
  793. b43_nphy_stay_in_carrier_search(dev, 1);
  794. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  795. if (tmp & 0x1)
  796. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  797. else if (tmp & 0x2)
  798. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  799. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  800. if (nphy->bb_mult_save & 0x80000000) {
  801. tmp = nphy->bb_mult_save & 0xFFFF;
  802. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  803. nphy->bb_mult_save = 0;
  804. }
  805. if (nphy->hang_avoid)
  806. b43_nphy_stay_in_carrier_search(dev, 0);
  807. }
  808. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  809. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  810. {
  811. struct b43_phy_n *nphy = dev->phy.n;
  812. u8 channel = dev->phy.channel;
  813. int tone[2] = { 57, 58 };
  814. u32 noise[2] = { 0x3FF, 0x3FF };
  815. B43_WARN_ON(dev->phy.rev < 3);
  816. if (nphy->hang_avoid)
  817. b43_nphy_stay_in_carrier_search(dev, 1);
  818. if (nphy->gband_spurwar_en) {
  819. /* TODO: N PHY Adjust Analog Pfbw (7) */
  820. if (channel == 11 && dev->phy.is_40mhz)
  821. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  822. else
  823. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  824. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  825. }
  826. if (nphy->aband_spurwar_en) {
  827. if (channel == 54) {
  828. tone[0] = 0x20;
  829. noise[0] = 0x25F;
  830. } else if (channel == 38 || channel == 102 || channel == 118) {
  831. if (0 /* FIXME */) {
  832. tone[0] = 0x20;
  833. noise[0] = 0x21F;
  834. } else {
  835. tone[0] = 0;
  836. noise[0] = 0;
  837. }
  838. } else if (channel == 134) {
  839. tone[0] = 0x20;
  840. noise[0] = 0x21F;
  841. } else if (channel == 151) {
  842. tone[0] = 0x10;
  843. noise[0] = 0x23F;
  844. } else if (channel == 153 || channel == 161) {
  845. tone[0] = 0x30;
  846. noise[0] = 0x23F;
  847. } else {
  848. tone[0] = 0;
  849. noise[0] = 0;
  850. }
  851. if (!tone[0] && !noise[0])
  852. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  853. else
  854. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  855. }
  856. if (nphy->hang_avoid)
  857. b43_nphy_stay_in_carrier_search(dev, 0);
  858. }
  859. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  860. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  861. {
  862. struct b43_phy_n *nphy = dev->phy.n;
  863. u8 i;
  864. s16 tmp;
  865. u16 data[4];
  866. s16 gain[2];
  867. u16 minmax[2];
  868. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  869. if (nphy->hang_avoid)
  870. b43_nphy_stay_in_carrier_search(dev, 1);
  871. if (nphy->gain_boost) {
  872. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  873. gain[0] = 6;
  874. gain[1] = 6;
  875. } else {
  876. tmp = 40370 - 315 * dev->phy.channel;
  877. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  878. tmp = 23242 - 224 * dev->phy.channel;
  879. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  880. }
  881. } else {
  882. gain[0] = 0;
  883. gain[1] = 0;
  884. }
  885. for (i = 0; i < 2; i++) {
  886. if (nphy->elna_gain_config) {
  887. data[0] = 19 + gain[i];
  888. data[1] = 25 + gain[i];
  889. data[2] = 25 + gain[i];
  890. data[3] = 25 + gain[i];
  891. } else {
  892. data[0] = lna_gain[0] + gain[i];
  893. data[1] = lna_gain[1] + gain[i];
  894. data[2] = lna_gain[2] + gain[i];
  895. data[3] = lna_gain[3] + gain[i];
  896. }
  897. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  898. minmax[i] = 23 + gain[i];
  899. }
  900. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  901. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  902. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  903. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  904. if (nphy->hang_avoid)
  905. b43_nphy_stay_in_carrier_search(dev, 0);
  906. }
  907. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  908. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  909. {
  910. struct b43_phy_n *nphy = dev->phy.n;
  911. u8 i, j;
  912. u8 code;
  913. u16 tmp;
  914. /* TODO: for PHY >= 3
  915. s8 *lna1_gain, *lna2_gain;
  916. u8 *gain_db, *gain_bits;
  917. u16 *rfseq_init;
  918. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  919. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  920. */
  921. u8 rfseq_events[3] = { 6, 8, 7 };
  922. u8 rfseq_delays[3] = { 10, 30, 1 };
  923. if (dev->phy.rev >= 3) {
  924. /* TODO */
  925. } else {
  926. /* Set Clip 2 detect */
  927. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  928. B43_NPHY_C1_CGAINI_CL2DETECT);
  929. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  930. B43_NPHY_C2_CGAINI_CL2DETECT);
  931. /* Set narrowband clip threshold */
  932. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  933. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  934. if (!dev->phy.is_40mhz) {
  935. /* Set dwell lengths */
  936. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  937. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  938. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  939. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  940. }
  941. /* Set wideband clip 2 threshold */
  942. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  943. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  944. 21);
  945. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  946. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  947. 21);
  948. if (!dev->phy.is_40mhz) {
  949. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  950. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  951. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  952. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  953. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  954. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  955. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  956. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  957. }
  958. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  959. if (nphy->gain_boost) {
  960. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  961. dev->phy.is_40mhz)
  962. code = 4;
  963. else
  964. code = 5;
  965. } else {
  966. code = dev->phy.is_40mhz ? 6 : 7;
  967. }
  968. /* Set HPVGA2 index */
  969. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  970. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  971. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  972. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  973. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  974. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  975. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  976. /* specs say about 2 loops, but wl does 4 */
  977. for (i = 0; i < 4; i++)
  978. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  979. (code << 8 | 0x7C));
  980. b43_nphy_adjust_lna_gain_table(dev);
  981. if (nphy->elna_gain_config) {
  982. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  983. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  984. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  985. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  986. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  987. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  988. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  989. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  990. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  991. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  992. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  993. /* specs say about 2 loops, but wl does 4 */
  994. for (i = 0; i < 4; i++)
  995. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  996. (code << 8 | 0x74));
  997. }
  998. if (dev->phy.rev == 2) {
  999. for (i = 0; i < 4; i++) {
  1000. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1001. (0x0400 * i) + 0x0020);
  1002. for (j = 0; j < 21; j++) {
  1003. tmp = j * (i < 2 ? 3 : 1);
  1004. b43_phy_write(dev,
  1005. B43_NPHY_TABLE_DATALO, tmp);
  1006. }
  1007. }
  1008. b43_nphy_set_rf_sequence(dev, 5,
  1009. rfseq_events, rfseq_delays, 3);
  1010. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1011. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1012. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1013. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1014. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1015. 0xFF80, 4);
  1016. }
  1017. }
  1018. }
  1019. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1020. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1021. {
  1022. struct ssb_bus *bus = dev->dev->bus;
  1023. struct b43_phy *phy = &dev->phy;
  1024. struct b43_phy_n *nphy = phy->n;
  1025. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1026. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1027. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1028. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1029. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1030. b43_nphy_classifier(dev, 1, 0);
  1031. else
  1032. b43_nphy_classifier(dev, 1, 1);
  1033. if (nphy->hang_avoid)
  1034. b43_nphy_stay_in_carrier_search(dev, 1);
  1035. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1036. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1037. if (dev->phy.rev >= 3) {
  1038. /* TODO */
  1039. } else {
  1040. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1041. nphy->band5g_pwrgain) {
  1042. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1043. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1044. } else {
  1045. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1046. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1047. }
  1048. /* TODO: convert to b43_ntab_write? */
  1049. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  1050. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  1051. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  1052. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  1053. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  1054. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  1055. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  1056. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  1057. if (dev->phy.rev < 2) {
  1058. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  1059. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  1060. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  1061. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  1062. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  1063. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  1064. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  1065. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  1066. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  1067. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  1068. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  1069. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  1070. }
  1071. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1072. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1073. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1074. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1075. if (bus->sprom.boardflags2_lo & 0x100 &&
  1076. bus->boardinfo.type == 0x8B) {
  1077. delays1[0] = 0x1;
  1078. delays1[5] = 0x14;
  1079. }
  1080. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1081. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1082. b43_nphy_gain_ctrl_workarounds(dev);
  1083. if (dev->phy.rev < 2) {
  1084. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1085. b43_hf_write(dev, b43_hf_read(dev) |
  1086. B43_HF_MLADVW);
  1087. } else if (dev->phy.rev == 2) {
  1088. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1089. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1090. }
  1091. if (dev->phy.rev < 2)
  1092. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1093. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1094. /* Set phase track alpha and beta */
  1095. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1096. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1097. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1098. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1099. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1100. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1101. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1102. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1103. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1104. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1105. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1106. if (dev->phy.rev == 2)
  1107. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1108. B43_NPHY_FINERX2_CGC_DECGC);
  1109. }
  1110. if (nphy->hang_avoid)
  1111. b43_nphy_stay_in_carrier_search(dev, 0);
  1112. }
  1113. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  1114. static int b43_nphy_load_samples(struct b43_wldev *dev,
  1115. struct b43_c32 *samples, u16 len) {
  1116. struct b43_phy_n *nphy = dev->phy.n;
  1117. u16 i;
  1118. u32 *data;
  1119. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  1120. if (!data) {
  1121. b43err(dev->wl, "allocation for samples loading failed\n");
  1122. return -ENOMEM;
  1123. }
  1124. if (nphy->hang_avoid)
  1125. b43_nphy_stay_in_carrier_search(dev, 1);
  1126. for (i = 0; i < len; i++) {
  1127. data[i] = (samples[i].i & 0x3FF << 10);
  1128. data[i] |= samples[i].q & 0x3FF;
  1129. }
  1130. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  1131. kfree(data);
  1132. if (nphy->hang_avoid)
  1133. b43_nphy_stay_in_carrier_search(dev, 0);
  1134. return 0;
  1135. }
  1136. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1137. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1138. bool test)
  1139. {
  1140. int i;
  1141. u16 bw, len, rot, angle;
  1142. struct b43_c32 *samples;
  1143. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1144. len = bw << 3;
  1145. if (test) {
  1146. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1147. bw = 82;
  1148. else
  1149. bw = 80;
  1150. if (dev->phy.is_40mhz)
  1151. bw <<= 1;
  1152. len = bw << 1;
  1153. }
  1154. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1155. if (!samples) {
  1156. b43err(dev->wl, "allocation for samples generation failed\n");
  1157. return 0;
  1158. }
  1159. rot = (((freq * 36) / bw) << 16) / 100;
  1160. angle = 0;
  1161. for (i = 0; i < len; i++) {
  1162. samples[i] = b43_cordic(angle);
  1163. angle += rot;
  1164. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1165. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1166. }
  1167. i = b43_nphy_load_samples(dev, samples, len);
  1168. kfree(samples);
  1169. return (i < 0) ? 0 : len;
  1170. }
  1171. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1172. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1173. u16 wait, bool iqmode, bool dac_test)
  1174. {
  1175. struct b43_phy_n *nphy = dev->phy.n;
  1176. int i;
  1177. u16 seq_mode;
  1178. u32 tmp;
  1179. if (nphy->hang_avoid)
  1180. b43_nphy_stay_in_carrier_search(dev, true);
  1181. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1182. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1183. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1184. }
  1185. if (!dev->phy.is_40mhz)
  1186. tmp = 0x6464;
  1187. else
  1188. tmp = 0x4747;
  1189. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1190. if (nphy->hang_avoid)
  1191. b43_nphy_stay_in_carrier_search(dev, false);
  1192. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1193. if (loops != 0xFFFF)
  1194. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1195. else
  1196. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1197. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1198. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1199. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1200. if (iqmode) {
  1201. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1202. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1203. } else {
  1204. if (dac_test)
  1205. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1206. else
  1207. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1208. }
  1209. for (i = 0; i < 100; i++) {
  1210. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1211. i = 0;
  1212. break;
  1213. }
  1214. udelay(10);
  1215. }
  1216. if (i)
  1217. b43err(dev->wl, "run samples timeout\n");
  1218. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1219. }
  1220. /*
  1221. * Transmits a known value for LO calibration
  1222. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1223. */
  1224. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1225. bool iqmode, bool dac_test)
  1226. {
  1227. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1228. if (samp == 0)
  1229. return -1;
  1230. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1231. return 0;
  1232. }
  1233. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1234. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1235. {
  1236. struct b43_phy_n *nphy = dev->phy.n;
  1237. int i, j;
  1238. u32 tmp;
  1239. u32 cur_real, cur_imag, real_part, imag_part;
  1240. u16 buffer[7];
  1241. if (nphy->hang_avoid)
  1242. b43_nphy_stay_in_carrier_search(dev, true);
  1243. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1244. for (i = 0; i < 2; i++) {
  1245. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1246. (buffer[i * 2 + 1] & 0x3FF);
  1247. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1248. (((i + 26) << 10) | 320));
  1249. for (j = 0; j < 128; j++) {
  1250. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1251. ((tmp >> 16) & 0xFFFF));
  1252. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1253. (tmp & 0xFFFF));
  1254. }
  1255. }
  1256. for (i = 0; i < 2; i++) {
  1257. tmp = buffer[5 + i];
  1258. real_part = (tmp >> 8) & 0xFF;
  1259. imag_part = (tmp & 0xFF);
  1260. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1261. (((i + 26) << 10) | 448));
  1262. if (dev->phy.rev >= 3) {
  1263. cur_real = real_part;
  1264. cur_imag = imag_part;
  1265. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1266. }
  1267. for (j = 0; j < 128; j++) {
  1268. if (dev->phy.rev < 3) {
  1269. cur_real = (real_part * loscale[j] + 128) >> 8;
  1270. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1271. tmp = ((cur_real & 0xFF) << 8) |
  1272. (cur_imag & 0xFF);
  1273. }
  1274. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1275. ((tmp >> 16) & 0xFFFF));
  1276. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1277. (tmp & 0xFFFF));
  1278. }
  1279. }
  1280. if (dev->phy.rev >= 3) {
  1281. b43_shm_write16(dev, B43_SHM_SHARED,
  1282. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1283. b43_shm_write16(dev, B43_SHM_SHARED,
  1284. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1285. }
  1286. if (nphy->hang_avoid)
  1287. b43_nphy_stay_in_carrier_search(dev, false);
  1288. }
  1289. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1290. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1291. u8 *events, u8 *delays, u8 length)
  1292. {
  1293. struct b43_phy_n *nphy = dev->phy.n;
  1294. u8 i;
  1295. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1296. u16 offset1 = cmd << 4;
  1297. u16 offset2 = offset1 + 0x80;
  1298. if (nphy->hang_avoid)
  1299. b43_nphy_stay_in_carrier_search(dev, true);
  1300. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1301. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1302. for (i = length; i < 16; i++) {
  1303. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1304. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1305. }
  1306. if (nphy->hang_avoid)
  1307. b43_nphy_stay_in_carrier_search(dev, false);
  1308. }
  1309. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1310. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1311. enum b43_nphy_rf_sequence seq)
  1312. {
  1313. static const u16 trigger[] = {
  1314. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1315. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1316. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1317. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1318. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1319. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1320. };
  1321. int i;
  1322. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1323. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1324. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1325. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1326. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1327. for (i = 0; i < 200; i++) {
  1328. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1329. goto ok;
  1330. msleep(1);
  1331. }
  1332. b43err(dev->wl, "RF sequence status timeout\n");
  1333. ok:
  1334. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1335. }
  1336. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1337. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1338. u16 value, u8 core, bool off)
  1339. {
  1340. int i;
  1341. u8 index = fls(field);
  1342. u8 addr, en_addr, val_addr;
  1343. /* we expect only one bit set */
  1344. B43_WARN_ON(field & (~(1 << (index - 1))));
  1345. if (dev->phy.rev >= 3) {
  1346. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1347. for (i = 0; i < 2; i++) {
  1348. if (index == 0 || index == 16) {
  1349. b43err(dev->wl,
  1350. "Unsupported RF Ctrl Override call\n");
  1351. return;
  1352. }
  1353. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1354. en_addr = B43_PHY_N((i == 0) ?
  1355. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1356. val_addr = B43_PHY_N((i == 0) ?
  1357. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1358. if (off) {
  1359. b43_phy_mask(dev, en_addr, ~(field));
  1360. b43_phy_mask(dev, val_addr,
  1361. ~(rf_ctrl->val_mask));
  1362. } else {
  1363. if (core == 0 || ((1 << core) & i) != 0) {
  1364. b43_phy_set(dev, en_addr, field);
  1365. b43_phy_maskset(dev, val_addr,
  1366. ~(rf_ctrl->val_mask),
  1367. (value << rf_ctrl->val_shift));
  1368. }
  1369. }
  1370. }
  1371. } else {
  1372. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1373. if (off) {
  1374. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1375. value = 0;
  1376. } else {
  1377. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1378. }
  1379. for (i = 0; i < 2; i++) {
  1380. if (index <= 1 || index == 16) {
  1381. b43err(dev->wl,
  1382. "Unsupported RF Ctrl Override call\n");
  1383. return;
  1384. }
  1385. if (index == 2 || index == 10 ||
  1386. (index >= 13 && index <= 15)) {
  1387. core = 1;
  1388. }
  1389. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1390. addr = B43_PHY_N((i == 0) ?
  1391. rf_ctrl->addr0 : rf_ctrl->addr1);
  1392. if ((core & (1 << i)) != 0)
  1393. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1394. (value << rf_ctrl->shift));
  1395. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1396. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1397. B43_NPHY_RFCTL_CMD_START);
  1398. udelay(1);
  1399. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1400. }
  1401. }
  1402. }
  1403. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1404. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1405. u16 value, u8 core)
  1406. {
  1407. u8 i, j;
  1408. u16 reg, tmp, val;
  1409. B43_WARN_ON(dev->phy.rev < 3);
  1410. B43_WARN_ON(field > 4);
  1411. for (i = 0; i < 2; i++) {
  1412. if ((core == 1 && i == 1) || (core == 2 && !i))
  1413. continue;
  1414. reg = (i == 0) ?
  1415. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1416. b43_phy_mask(dev, reg, 0xFBFF);
  1417. switch (field) {
  1418. case 0:
  1419. b43_phy_write(dev, reg, 0);
  1420. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1421. break;
  1422. case 1:
  1423. if (!i) {
  1424. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1425. 0xFC3F, (value << 6));
  1426. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1427. 0xFFFE, 1);
  1428. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1429. B43_NPHY_RFCTL_CMD_START);
  1430. for (j = 0; j < 100; j++) {
  1431. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1432. j = 0;
  1433. break;
  1434. }
  1435. udelay(10);
  1436. }
  1437. if (j)
  1438. b43err(dev->wl,
  1439. "intc override timeout\n");
  1440. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1441. 0xFFFE);
  1442. } else {
  1443. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1444. 0xFC3F, (value << 6));
  1445. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1446. 0xFFFE, 1);
  1447. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1448. B43_NPHY_RFCTL_CMD_RXTX);
  1449. for (j = 0; j < 100; j++) {
  1450. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1451. j = 0;
  1452. break;
  1453. }
  1454. udelay(10);
  1455. }
  1456. if (j)
  1457. b43err(dev->wl,
  1458. "intc override timeout\n");
  1459. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1460. 0xFFFE);
  1461. }
  1462. break;
  1463. case 2:
  1464. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1465. tmp = 0x0020;
  1466. val = value << 5;
  1467. } else {
  1468. tmp = 0x0010;
  1469. val = value << 4;
  1470. }
  1471. b43_phy_maskset(dev, reg, ~tmp, val);
  1472. break;
  1473. case 3:
  1474. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1475. tmp = 0x0001;
  1476. val = value;
  1477. } else {
  1478. tmp = 0x0004;
  1479. val = value << 2;
  1480. }
  1481. b43_phy_maskset(dev, reg, ~tmp, val);
  1482. break;
  1483. case 4:
  1484. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1485. tmp = 0x0002;
  1486. val = value << 1;
  1487. } else {
  1488. tmp = 0x0008;
  1489. val = value << 3;
  1490. }
  1491. b43_phy_maskset(dev, reg, ~tmp, val);
  1492. break;
  1493. }
  1494. }
  1495. }
  1496. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  1497. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1498. {
  1499. unsigned int i;
  1500. u16 val;
  1501. val = 0x1E1F;
  1502. for (i = 0; i < 16; i++) {
  1503. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1504. val -= 0x202;
  1505. }
  1506. val = 0x3E3F;
  1507. for (i = 0; i < 16; i++) {
  1508. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  1509. val -= 0x202;
  1510. }
  1511. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1512. }
  1513. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1514. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1515. s8 offset, u8 core, u8 rail,
  1516. enum b43_nphy_rssi_type type)
  1517. {
  1518. u16 tmp;
  1519. bool core1or5 = (core == 1) || (core == 5);
  1520. bool core2or5 = (core == 2) || (core == 5);
  1521. offset = clamp_val(offset, -32, 31);
  1522. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1523. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1524. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1525. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1526. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1527. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1528. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1529. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1530. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1531. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1532. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1533. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1534. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1535. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1536. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1537. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1538. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1539. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1540. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1541. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1542. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1543. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1544. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1545. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1546. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1547. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1548. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1549. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1550. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1551. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1552. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1553. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1554. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1555. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1556. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1557. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1558. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1559. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1560. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1561. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1562. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1563. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1564. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1565. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1566. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1567. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1568. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1569. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1570. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1571. }
  1572. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1573. {
  1574. u16 val;
  1575. if (type < 3)
  1576. val = 0;
  1577. else if (type == 6)
  1578. val = 1;
  1579. else if (type == 3)
  1580. val = 2;
  1581. else
  1582. val = 3;
  1583. val = (val << 12) | (val << 14);
  1584. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1585. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1586. if (type < 3) {
  1587. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1588. (type + 1) << 4);
  1589. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1590. (type + 1) << 4);
  1591. }
  1592. if (code == 0) {
  1593. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1594. if (type < 3) {
  1595. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1596. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1597. B43_NPHY_RFCTL_CMD_CORESEL));
  1598. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1599. ~(0x1 << 12 |
  1600. 0x1 << 5 |
  1601. 0x1 << 1 |
  1602. 0x1));
  1603. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1604. ~B43_NPHY_RFCTL_CMD_START);
  1605. udelay(20);
  1606. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1607. }
  1608. } else {
  1609. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1610. if (type < 3) {
  1611. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1612. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1613. B43_NPHY_RFCTL_CMD_CORESEL),
  1614. (B43_NPHY_RFCTL_CMD_RXEN |
  1615. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1616. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1617. (0x1 << 12 |
  1618. 0x1 << 5 |
  1619. 0x1 << 1 |
  1620. 0x1));
  1621. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1622. B43_NPHY_RFCTL_CMD_START);
  1623. udelay(20);
  1624. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1625. }
  1626. }
  1627. }
  1628. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1629. {
  1630. struct b43_phy_n *nphy = dev->phy.n;
  1631. u8 i;
  1632. u16 reg, val;
  1633. if (code == 0) {
  1634. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1635. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1636. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1637. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1638. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1639. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1640. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1641. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1642. } else {
  1643. for (i = 0; i < 2; i++) {
  1644. if ((code == 1 && i == 1) || (code == 2 && !i))
  1645. continue;
  1646. reg = (i == 0) ?
  1647. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1648. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1649. if (type < 3) {
  1650. reg = (i == 0) ?
  1651. B43_NPHY_AFECTL_C1 :
  1652. B43_NPHY_AFECTL_C2;
  1653. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1654. reg = (i == 0) ?
  1655. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1656. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1657. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1658. if (type == 0)
  1659. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1660. else if (type == 1)
  1661. val = 16;
  1662. else
  1663. val = 32;
  1664. b43_phy_set(dev, reg, val);
  1665. reg = (i == 0) ?
  1666. B43_NPHY_TXF_40CO_B1S0 :
  1667. B43_NPHY_TXF_40CO_B32S1;
  1668. b43_phy_set(dev, reg, 0x0020);
  1669. } else {
  1670. if (type == 6)
  1671. val = 0x0100;
  1672. else if (type == 3)
  1673. val = 0x0200;
  1674. else
  1675. val = 0x0300;
  1676. reg = (i == 0) ?
  1677. B43_NPHY_AFECTL_C1 :
  1678. B43_NPHY_AFECTL_C2;
  1679. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1680. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1681. if (type != 3 && type != 6) {
  1682. enum ieee80211_band band =
  1683. b43_current_band(dev->wl);
  1684. if ((nphy->ipa2g_on &&
  1685. band == IEEE80211_BAND_2GHZ) ||
  1686. (nphy->ipa5g_on &&
  1687. band == IEEE80211_BAND_5GHZ))
  1688. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1689. else
  1690. val = 0x11;
  1691. reg = (i == 0) ? 0x2000 : 0x3000;
  1692. reg |= B2055_PADDRV;
  1693. b43_radio_write16(dev, reg, val);
  1694. reg = (i == 0) ?
  1695. B43_NPHY_AFECTL_OVER1 :
  1696. B43_NPHY_AFECTL_OVER;
  1697. b43_phy_set(dev, reg, 0x0200);
  1698. }
  1699. }
  1700. }
  1701. }
  1702. }
  1703. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1704. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1705. {
  1706. if (dev->phy.rev >= 3)
  1707. b43_nphy_rev3_rssi_select(dev, code, type);
  1708. else
  1709. b43_nphy_rev2_rssi_select(dev, code, type);
  1710. }
  1711. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1712. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1713. {
  1714. int i;
  1715. for (i = 0; i < 2; i++) {
  1716. if (type == 2) {
  1717. if (i == 0) {
  1718. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1719. 0xFC, buf[0]);
  1720. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1721. 0xFC, buf[1]);
  1722. } else {
  1723. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1724. 0xFC, buf[2 * i]);
  1725. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1726. 0xFC, buf[2 * i + 1]);
  1727. }
  1728. } else {
  1729. if (i == 0)
  1730. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1731. 0xF3, buf[0] << 2);
  1732. else
  1733. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1734. 0xF3, buf[2 * i + 1] << 2);
  1735. }
  1736. }
  1737. }
  1738. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1739. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1740. u8 nsamp)
  1741. {
  1742. int i;
  1743. int out;
  1744. u16 save_regs_phy[9];
  1745. u16 s[2];
  1746. if (dev->phy.rev >= 3) {
  1747. save_regs_phy[0] = b43_phy_read(dev,
  1748. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1749. save_regs_phy[1] = b43_phy_read(dev,
  1750. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1751. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1752. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1753. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1754. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1755. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1756. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1757. } else if (dev->phy.rev == 2) {
  1758. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1759. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1760. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1761. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  1762. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1763. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1764. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1765. }
  1766. b43_nphy_rssi_select(dev, 5, type);
  1767. if (dev->phy.rev < 2) {
  1768. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1769. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1770. }
  1771. for (i = 0; i < 4; i++)
  1772. buf[i] = 0;
  1773. for (i = 0; i < nsamp; i++) {
  1774. if (dev->phy.rev < 2) {
  1775. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1776. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1777. } else {
  1778. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1779. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1780. }
  1781. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1782. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1783. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1784. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1785. }
  1786. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1787. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1788. if (dev->phy.rev < 2)
  1789. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1790. if (dev->phy.rev >= 3) {
  1791. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1792. save_regs_phy[0]);
  1793. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1794. save_regs_phy[1]);
  1795. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1796. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1797. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1798. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1799. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1800. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1801. } else if (dev->phy.rev == 2) {
  1802. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1803. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1804. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  1805. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  1806. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  1807. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  1808. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  1809. }
  1810. return out;
  1811. }
  1812. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1813. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1814. {
  1815. int i, j;
  1816. u8 state[4];
  1817. u8 code, val;
  1818. u16 class, override;
  1819. u8 regs_save_radio[2];
  1820. u16 regs_save_phy[2];
  1821. s8 offset[4];
  1822. u8 core;
  1823. u8 rail;
  1824. u16 clip_state[2];
  1825. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1826. s32 results_min[4] = { };
  1827. u8 vcm_final[4] = { };
  1828. s32 results[4][4] = { };
  1829. s32 miniq[4][2] = { };
  1830. if (type == 2) {
  1831. code = 0;
  1832. val = 6;
  1833. } else if (type < 2) {
  1834. code = 25;
  1835. val = 4;
  1836. } else {
  1837. B43_WARN_ON(1);
  1838. return;
  1839. }
  1840. class = b43_nphy_classifier(dev, 0, 0);
  1841. b43_nphy_classifier(dev, 7, 4);
  1842. b43_nphy_read_clip_detection(dev, clip_state);
  1843. b43_nphy_write_clip_detection(dev, clip_off);
  1844. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1845. override = 0x140;
  1846. else
  1847. override = 0x110;
  1848. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1849. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1850. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1851. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1852. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1853. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1854. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1855. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1856. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1857. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1858. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1859. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1860. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1861. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1862. b43_nphy_rssi_select(dev, 5, type);
  1863. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1864. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1865. for (i = 0; i < 4; i++) {
  1866. u8 tmp[4];
  1867. for (j = 0; j < 4; j++)
  1868. tmp[j] = i;
  1869. if (type != 1)
  1870. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1871. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1872. if (type < 2)
  1873. for (j = 0; j < 2; j++)
  1874. miniq[i][j] = min(results[i][2 * j],
  1875. results[i][2 * j + 1]);
  1876. }
  1877. for (i = 0; i < 4; i++) {
  1878. s32 mind = 40;
  1879. u8 minvcm = 0;
  1880. s32 minpoll = 249;
  1881. s32 curr;
  1882. for (j = 0; j < 4; j++) {
  1883. if (type == 2)
  1884. curr = abs(results[j][i]);
  1885. else
  1886. curr = abs(miniq[j][i / 2] - code * 8);
  1887. if (curr < mind) {
  1888. mind = curr;
  1889. minvcm = j;
  1890. }
  1891. if (results[j][i] < minpoll)
  1892. minpoll = results[j][i];
  1893. }
  1894. results_min[i] = minpoll;
  1895. vcm_final[i] = minvcm;
  1896. }
  1897. if (type != 1)
  1898. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1899. for (i = 0; i < 4; i++) {
  1900. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1901. if (offset[i] < 0)
  1902. offset[i] = -((abs(offset[i]) + 4) / 8);
  1903. else
  1904. offset[i] = (offset[i] + 4) / 8;
  1905. if (results_min[i] == 248)
  1906. offset[i] = code - 32;
  1907. core = (i / 2) ? 2 : 1;
  1908. rail = (i % 2) ? 1 : 0;
  1909. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  1910. type);
  1911. }
  1912. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1913. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  1914. switch (state[2]) {
  1915. case 1:
  1916. b43_nphy_rssi_select(dev, 1, 2);
  1917. break;
  1918. case 4:
  1919. b43_nphy_rssi_select(dev, 1, 0);
  1920. break;
  1921. case 2:
  1922. b43_nphy_rssi_select(dev, 1, 1);
  1923. break;
  1924. default:
  1925. b43_nphy_rssi_select(dev, 1, 1);
  1926. break;
  1927. }
  1928. switch (state[3]) {
  1929. case 1:
  1930. b43_nphy_rssi_select(dev, 2, 2);
  1931. break;
  1932. case 4:
  1933. b43_nphy_rssi_select(dev, 2, 0);
  1934. break;
  1935. default:
  1936. b43_nphy_rssi_select(dev, 2, 1);
  1937. break;
  1938. }
  1939. b43_nphy_rssi_select(dev, 0, type);
  1940. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1941. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1942. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1943. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1944. b43_nphy_classifier(dev, 7, class);
  1945. b43_nphy_write_clip_detection(dev, clip_state);
  1946. /* Specs don't say about reset here, but it makes wl and b43 dumps
  1947. identical, it really seems wl performs this */
  1948. b43_nphy_reset_cca(dev);
  1949. }
  1950. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1951. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1952. {
  1953. /* TODO */
  1954. }
  1955. /*
  1956. * RSSI Calibration
  1957. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1958. */
  1959. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1960. {
  1961. if (dev->phy.rev >= 3) {
  1962. b43_nphy_rev3_rssi_cal(dev);
  1963. } else {
  1964. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  1965. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  1966. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  1967. }
  1968. }
  1969. /*
  1970. * Restore RSSI Calibration
  1971. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1972. */
  1973. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1974. {
  1975. struct b43_phy_n *nphy = dev->phy.n;
  1976. u16 *rssical_radio_regs = NULL;
  1977. u16 *rssical_phy_regs = NULL;
  1978. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1979. if (!nphy->rssical_chanspec_2G.center_freq)
  1980. return;
  1981. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1982. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1983. } else {
  1984. if (!nphy->rssical_chanspec_5G.center_freq)
  1985. return;
  1986. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1987. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1988. }
  1989. /* TODO use some definitions */
  1990. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1991. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1992. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1993. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1994. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1995. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1996. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1997. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1998. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1999. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  2000. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  2001. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  2002. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  2003. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  2004. }
  2005. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  2006. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  2007. {
  2008. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2009. if (dev->phy.rev >= 6) {
  2010. /* TODO If the chip is 47162
  2011. return txpwrctrl_tx_gain_ipa_rev5 */
  2012. return txpwrctrl_tx_gain_ipa_rev6;
  2013. } else if (dev->phy.rev >= 5) {
  2014. return txpwrctrl_tx_gain_ipa_rev5;
  2015. } else {
  2016. return txpwrctrl_tx_gain_ipa;
  2017. }
  2018. } else {
  2019. return txpwrctrl_tx_gain_ipa_5g;
  2020. }
  2021. }
  2022. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2023. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2024. {
  2025. struct b43_phy_n *nphy = dev->phy.n;
  2026. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2027. u16 tmp;
  2028. u8 offset, i;
  2029. if (dev->phy.rev >= 3) {
  2030. for (i = 0; i < 2; i++) {
  2031. tmp = (i == 0) ? 0x2000 : 0x3000;
  2032. offset = i * 11;
  2033. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2034. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2035. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2036. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2037. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2038. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2039. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2040. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2041. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2042. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2043. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2044. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2045. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2046. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2047. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2048. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2049. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2050. if (nphy->ipa5g_on) {
  2051. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2052. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2053. } else {
  2054. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2055. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2056. }
  2057. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2058. } else {
  2059. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2060. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2061. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2062. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2063. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2064. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2065. if (nphy->ipa2g_on) {
  2066. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2067. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2068. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2069. } else {
  2070. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2071. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2072. }
  2073. }
  2074. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2075. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2076. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2077. }
  2078. } else {
  2079. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2080. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2081. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2082. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2083. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2084. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2085. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2086. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2087. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2088. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2089. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2090. B43_NPHY_BANDCTL_5GHZ)) {
  2091. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2092. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2093. } else {
  2094. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2095. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2096. }
  2097. if (dev->phy.rev < 2) {
  2098. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2099. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2100. } else {
  2101. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2102. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2103. }
  2104. }
  2105. }
  2106. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2107. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2108. struct nphy_txgains target,
  2109. struct nphy_iqcal_params *params)
  2110. {
  2111. int i, j, indx;
  2112. u16 gain;
  2113. if (dev->phy.rev >= 3) {
  2114. params->txgm = target.txgm[core];
  2115. params->pga = target.pga[core];
  2116. params->pad = target.pad[core];
  2117. params->ipa = target.ipa[core];
  2118. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2119. (params->pad << 4) | (params->ipa);
  2120. for (j = 0; j < 5; j++)
  2121. params->ncorr[j] = 0x79;
  2122. } else {
  2123. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2124. (target.txgm[core] << 8);
  2125. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2126. 1 : 0;
  2127. for (i = 0; i < 9; i++)
  2128. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2129. break;
  2130. i = min(i, 8);
  2131. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2132. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2133. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2134. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2135. (params->pad << 2);
  2136. for (j = 0; j < 4; j++)
  2137. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2138. }
  2139. }
  2140. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2141. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2142. {
  2143. struct b43_phy_n *nphy = dev->phy.n;
  2144. int i;
  2145. u16 scale, entry;
  2146. u16 tmp = nphy->txcal_bbmult;
  2147. if (core == 0)
  2148. tmp >>= 8;
  2149. tmp &= 0xff;
  2150. for (i = 0; i < 18; i++) {
  2151. scale = (ladder_lo[i].percent * tmp) / 100;
  2152. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2153. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2154. scale = (ladder_iq[i].percent * tmp) / 100;
  2155. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2156. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2157. }
  2158. }
  2159. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2160. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2161. {
  2162. int i;
  2163. for (i = 0; i < 15; i++)
  2164. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2165. tbl_tx_filter_coef_rev4[2][i]);
  2166. }
  2167. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2168. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2169. {
  2170. int i, j;
  2171. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2172. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2173. for (i = 0; i < 3; i++)
  2174. for (j = 0; j < 15; j++)
  2175. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2176. tbl_tx_filter_coef_rev4[i][j]);
  2177. if (dev->phy.is_40mhz) {
  2178. for (j = 0; j < 15; j++)
  2179. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2180. tbl_tx_filter_coef_rev4[3][j]);
  2181. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2182. for (j = 0; j < 15; j++)
  2183. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2184. tbl_tx_filter_coef_rev4[5][j]);
  2185. }
  2186. if (dev->phy.channel == 14)
  2187. for (j = 0; j < 15; j++)
  2188. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2189. tbl_tx_filter_coef_rev4[6][j]);
  2190. }
  2191. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2192. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2193. {
  2194. struct b43_phy_n *nphy = dev->phy.n;
  2195. u16 curr_gain[2];
  2196. struct nphy_txgains target;
  2197. const u32 *table = NULL;
  2198. if (!nphy->txpwrctrl) {
  2199. int i;
  2200. if (nphy->hang_avoid)
  2201. b43_nphy_stay_in_carrier_search(dev, true);
  2202. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2203. if (nphy->hang_avoid)
  2204. b43_nphy_stay_in_carrier_search(dev, false);
  2205. for (i = 0; i < 2; ++i) {
  2206. if (dev->phy.rev >= 3) {
  2207. target.ipa[i] = curr_gain[i] & 0x000F;
  2208. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2209. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2210. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2211. } else {
  2212. target.ipa[i] = curr_gain[i] & 0x0003;
  2213. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2214. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2215. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2216. }
  2217. }
  2218. } else {
  2219. int i;
  2220. u16 index[2];
  2221. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2222. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2223. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2224. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2225. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2226. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2227. for (i = 0; i < 2; ++i) {
  2228. if (dev->phy.rev >= 3) {
  2229. enum ieee80211_band band =
  2230. b43_current_band(dev->wl);
  2231. if ((nphy->ipa2g_on &&
  2232. band == IEEE80211_BAND_2GHZ) ||
  2233. (nphy->ipa5g_on &&
  2234. band == IEEE80211_BAND_5GHZ)) {
  2235. table = b43_nphy_get_ipa_gain_table(dev);
  2236. } else {
  2237. if (band == IEEE80211_BAND_5GHZ) {
  2238. if (dev->phy.rev == 3)
  2239. table = b43_ntab_tx_gain_rev3_5ghz;
  2240. else if (dev->phy.rev == 4)
  2241. table = b43_ntab_tx_gain_rev4_5ghz;
  2242. else
  2243. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2244. } else {
  2245. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2246. }
  2247. }
  2248. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2249. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2250. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2251. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2252. } else {
  2253. table = b43_ntab_tx_gain_rev0_1_2;
  2254. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2255. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2256. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2257. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2258. }
  2259. }
  2260. }
  2261. return target;
  2262. }
  2263. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2264. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2265. {
  2266. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2267. if (dev->phy.rev >= 3) {
  2268. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2269. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2270. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2271. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2272. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2273. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2274. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2275. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2276. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2277. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2278. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2279. b43_nphy_reset_cca(dev);
  2280. } else {
  2281. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2282. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2283. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2284. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2285. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2286. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2287. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2288. }
  2289. }
  2290. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2291. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2292. {
  2293. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2294. u16 tmp;
  2295. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2296. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2297. if (dev->phy.rev >= 3) {
  2298. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2299. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2300. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2301. regs[2] = tmp;
  2302. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2303. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2304. regs[3] = tmp;
  2305. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2306. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2307. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2308. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2309. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2310. regs[5] = tmp;
  2311. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2312. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2313. regs[6] = tmp;
  2314. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2315. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2316. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2317. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2318. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2319. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2320. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2321. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2322. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2323. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2324. } else {
  2325. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2326. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2327. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2328. regs[2] = tmp;
  2329. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2330. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2331. regs[3] = tmp;
  2332. tmp |= 0x2000;
  2333. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2334. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2335. regs[4] = tmp;
  2336. tmp |= 0x2000;
  2337. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2338. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2339. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2340. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2341. tmp = 0x0180;
  2342. else
  2343. tmp = 0x0120;
  2344. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2345. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2346. }
  2347. }
  2348. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2349. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2350. {
  2351. struct b43_phy_n *nphy = dev->phy.n;
  2352. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2353. u16 *txcal_radio_regs = NULL;
  2354. struct b43_chanspec *iqcal_chanspec;
  2355. u16 *table = NULL;
  2356. if (nphy->hang_avoid)
  2357. b43_nphy_stay_in_carrier_search(dev, 1);
  2358. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2359. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2360. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2361. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2362. table = nphy->cal_cache.txcal_coeffs_2G;
  2363. } else {
  2364. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2365. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2366. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2367. table = nphy->cal_cache.txcal_coeffs_5G;
  2368. }
  2369. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2370. /* TODO use some definitions */
  2371. if (dev->phy.rev >= 3) {
  2372. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2373. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2374. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2375. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2376. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2377. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2378. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2379. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2380. } else {
  2381. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2382. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2383. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2384. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2385. }
  2386. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2387. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2388. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2389. if (nphy->hang_avoid)
  2390. b43_nphy_stay_in_carrier_search(dev, 0);
  2391. }
  2392. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2393. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2394. {
  2395. struct b43_phy_n *nphy = dev->phy.n;
  2396. u16 coef[4];
  2397. u16 *loft = NULL;
  2398. u16 *table = NULL;
  2399. int i;
  2400. u16 *txcal_radio_regs = NULL;
  2401. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2402. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2403. if (!nphy->iqcal_chanspec_2G.center_freq)
  2404. return;
  2405. table = nphy->cal_cache.txcal_coeffs_2G;
  2406. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2407. } else {
  2408. if (!nphy->iqcal_chanspec_5G.center_freq)
  2409. return;
  2410. table = nphy->cal_cache.txcal_coeffs_5G;
  2411. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2412. }
  2413. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2414. for (i = 0; i < 4; i++) {
  2415. if (dev->phy.rev >= 3)
  2416. table[i] = coef[i];
  2417. else
  2418. coef[i] = 0;
  2419. }
  2420. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2421. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2422. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2423. if (dev->phy.rev < 2)
  2424. b43_nphy_tx_iq_workaround(dev);
  2425. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2426. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2427. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2428. } else {
  2429. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2430. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2431. }
  2432. /* TODO use some definitions */
  2433. if (dev->phy.rev >= 3) {
  2434. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2435. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2436. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2437. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2438. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2439. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2440. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2441. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2442. } else {
  2443. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2444. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2445. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2446. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2447. }
  2448. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2449. }
  2450. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2451. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2452. struct nphy_txgains target,
  2453. bool full, bool mphase)
  2454. {
  2455. struct b43_phy_n *nphy = dev->phy.n;
  2456. int i;
  2457. int error = 0;
  2458. int freq;
  2459. bool avoid = false;
  2460. u8 length;
  2461. u16 tmp, core, type, count, max, numb, last, cmd;
  2462. const u16 *table;
  2463. bool phy6or5x;
  2464. u16 buffer[11];
  2465. u16 diq_start = 0;
  2466. u16 save[2];
  2467. u16 gain[2];
  2468. struct nphy_iqcal_params params[2];
  2469. bool updated[2] = { };
  2470. b43_nphy_stay_in_carrier_search(dev, true);
  2471. if (dev->phy.rev >= 4) {
  2472. avoid = nphy->hang_avoid;
  2473. nphy->hang_avoid = 0;
  2474. }
  2475. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2476. for (i = 0; i < 2; i++) {
  2477. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2478. gain[i] = params[i].cal_gain;
  2479. }
  2480. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2481. b43_nphy_tx_cal_radio_setup(dev);
  2482. b43_nphy_tx_cal_phy_setup(dev);
  2483. phy6or5x = dev->phy.rev >= 6 ||
  2484. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2485. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2486. if (phy6or5x) {
  2487. if (dev->phy.is_40mhz) {
  2488. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2489. tbl_tx_iqlo_cal_loft_ladder_40);
  2490. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2491. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2492. } else {
  2493. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2494. tbl_tx_iqlo_cal_loft_ladder_20);
  2495. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2496. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2497. }
  2498. }
  2499. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2500. if (!dev->phy.is_40mhz)
  2501. freq = 2500;
  2502. else
  2503. freq = 5000;
  2504. if (nphy->mphase_cal_phase_id > 2)
  2505. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2506. 0xFFFF, 0, true, false);
  2507. else
  2508. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2509. if (error == 0) {
  2510. if (nphy->mphase_cal_phase_id > 2) {
  2511. table = nphy->mphase_txcal_bestcoeffs;
  2512. length = 11;
  2513. if (dev->phy.rev < 3)
  2514. length -= 2;
  2515. } else {
  2516. if (!full && nphy->txiqlocal_coeffsvalid) {
  2517. table = nphy->txiqlocal_bestc;
  2518. length = 11;
  2519. if (dev->phy.rev < 3)
  2520. length -= 2;
  2521. } else {
  2522. full = true;
  2523. if (dev->phy.rev >= 3) {
  2524. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2525. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2526. } else {
  2527. table = tbl_tx_iqlo_cal_startcoefs;
  2528. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2529. }
  2530. }
  2531. }
  2532. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2533. if (full) {
  2534. if (dev->phy.rev >= 3)
  2535. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2536. else
  2537. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2538. } else {
  2539. if (dev->phy.rev >= 3)
  2540. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2541. else
  2542. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2543. }
  2544. if (mphase) {
  2545. count = nphy->mphase_txcal_cmdidx;
  2546. numb = min(max,
  2547. (u16)(count + nphy->mphase_txcal_numcmds));
  2548. } else {
  2549. count = 0;
  2550. numb = max;
  2551. }
  2552. for (; count < numb; count++) {
  2553. if (full) {
  2554. if (dev->phy.rev >= 3)
  2555. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2556. else
  2557. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2558. } else {
  2559. if (dev->phy.rev >= 3)
  2560. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2561. else
  2562. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2563. }
  2564. core = (cmd & 0x3000) >> 12;
  2565. type = (cmd & 0x0F00) >> 8;
  2566. if (phy6or5x && updated[core] == 0) {
  2567. b43_nphy_update_tx_cal_ladder(dev, core);
  2568. updated[core] = 1;
  2569. }
  2570. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2571. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2572. if (type == 1 || type == 3 || type == 4) {
  2573. buffer[0] = b43_ntab_read(dev,
  2574. B43_NTAB16(15, 69 + core));
  2575. diq_start = buffer[0];
  2576. buffer[0] = 0;
  2577. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2578. 0);
  2579. }
  2580. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2581. for (i = 0; i < 2000; i++) {
  2582. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2583. if (tmp & 0xC000)
  2584. break;
  2585. udelay(10);
  2586. }
  2587. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2588. buffer);
  2589. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2590. buffer);
  2591. if (type == 1 || type == 3 || type == 4)
  2592. buffer[0] = diq_start;
  2593. }
  2594. if (mphase)
  2595. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2596. last = (dev->phy.rev < 3) ? 6 : 7;
  2597. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2598. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2599. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2600. if (dev->phy.rev < 3) {
  2601. buffer[0] = 0;
  2602. buffer[1] = 0;
  2603. buffer[2] = 0;
  2604. buffer[3] = 0;
  2605. }
  2606. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2607. buffer);
  2608. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2609. buffer);
  2610. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2611. buffer);
  2612. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2613. buffer);
  2614. length = 11;
  2615. if (dev->phy.rev < 3)
  2616. length -= 2;
  2617. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2618. nphy->txiqlocal_bestc);
  2619. nphy->txiqlocal_coeffsvalid = true;
  2620. nphy->txiqlocal_chanspec.center_freq =
  2621. dev->phy.channel_freq;
  2622. nphy->txiqlocal_chanspec.channel_type =
  2623. dev->phy.channel_type;
  2624. } else {
  2625. length = 11;
  2626. if (dev->phy.rev < 3)
  2627. length -= 2;
  2628. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2629. nphy->mphase_txcal_bestcoeffs);
  2630. }
  2631. b43_nphy_stop_playback(dev);
  2632. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2633. }
  2634. b43_nphy_tx_cal_phy_cleanup(dev);
  2635. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2636. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2637. b43_nphy_tx_iq_workaround(dev);
  2638. if (dev->phy.rev >= 4)
  2639. nphy->hang_avoid = avoid;
  2640. b43_nphy_stay_in_carrier_search(dev, false);
  2641. return error;
  2642. }
  2643. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2644. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2645. {
  2646. struct b43_phy_n *nphy = dev->phy.n;
  2647. u8 i;
  2648. u16 buffer[7];
  2649. bool equal = true;
  2650. if (!nphy->txiqlocal_coeffsvalid ||
  2651. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  2652. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  2653. return;
  2654. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2655. for (i = 0; i < 4; i++) {
  2656. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2657. equal = false;
  2658. break;
  2659. }
  2660. }
  2661. if (!equal) {
  2662. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2663. nphy->txiqlocal_bestc);
  2664. for (i = 0; i < 4; i++)
  2665. buffer[i] = 0;
  2666. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2667. buffer);
  2668. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2669. &nphy->txiqlocal_bestc[5]);
  2670. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2671. &nphy->txiqlocal_bestc[5]);
  2672. }
  2673. }
  2674. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2675. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2676. struct nphy_txgains target, u8 type, bool debug)
  2677. {
  2678. struct b43_phy_n *nphy = dev->phy.n;
  2679. int i, j, index;
  2680. u8 rfctl[2];
  2681. u8 afectl_core;
  2682. u16 tmp[6];
  2683. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  2684. u32 real, imag;
  2685. enum ieee80211_band band;
  2686. u8 use;
  2687. u16 cur_hpf;
  2688. u16 lna[3] = { 3, 3, 1 };
  2689. u16 hpf1[3] = { 7, 2, 0 };
  2690. u16 hpf2[3] = { 2, 0, 0 };
  2691. u32 power[3] = { };
  2692. u16 gain_save[2];
  2693. u16 cal_gain[2];
  2694. struct nphy_iqcal_params cal_params[2];
  2695. struct nphy_iq_est est;
  2696. int ret = 0;
  2697. bool playtone = true;
  2698. int desired = 13;
  2699. b43_nphy_stay_in_carrier_search(dev, 1);
  2700. if (dev->phy.rev < 2)
  2701. b43_nphy_reapply_tx_cal_coeffs(dev);
  2702. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2703. for (i = 0; i < 2; i++) {
  2704. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2705. cal_gain[i] = cal_params[i].cal_gain;
  2706. }
  2707. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2708. for (i = 0; i < 2; i++) {
  2709. if (i == 0) {
  2710. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2711. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2712. afectl_core = B43_NPHY_AFECTL_C1;
  2713. } else {
  2714. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2715. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2716. afectl_core = B43_NPHY_AFECTL_C2;
  2717. }
  2718. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2719. tmp[2] = b43_phy_read(dev, afectl_core);
  2720. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2721. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2722. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2723. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2724. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2725. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2726. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2727. (1 - i));
  2728. b43_phy_set(dev, afectl_core, 0x0006);
  2729. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2730. band = b43_current_band(dev->wl);
  2731. if (nphy->rxcalparams & 0xFF000000) {
  2732. if (band == IEEE80211_BAND_5GHZ)
  2733. b43_phy_write(dev, rfctl[0], 0x140);
  2734. else
  2735. b43_phy_write(dev, rfctl[0], 0x110);
  2736. } else {
  2737. if (band == IEEE80211_BAND_5GHZ)
  2738. b43_phy_write(dev, rfctl[0], 0x180);
  2739. else
  2740. b43_phy_write(dev, rfctl[0], 0x120);
  2741. }
  2742. if (band == IEEE80211_BAND_5GHZ)
  2743. b43_phy_write(dev, rfctl[1], 0x148);
  2744. else
  2745. b43_phy_write(dev, rfctl[1], 0x114);
  2746. if (nphy->rxcalparams & 0x10000) {
  2747. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2748. (i + 1));
  2749. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2750. (2 - i));
  2751. }
  2752. for (j = 0; j < 4; j++) {
  2753. if (j < 3) {
  2754. cur_lna = lna[j];
  2755. cur_hpf1 = hpf1[j];
  2756. cur_hpf2 = hpf2[j];
  2757. } else {
  2758. if (power[1] > 10000) {
  2759. use = 1;
  2760. cur_hpf = cur_hpf1;
  2761. index = 2;
  2762. } else {
  2763. if (power[0] > 10000) {
  2764. use = 1;
  2765. cur_hpf = cur_hpf1;
  2766. index = 1;
  2767. } else {
  2768. index = 0;
  2769. use = 2;
  2770. cur_hpf = cur_hpf2;
  2771. }
  2772. }
  2773. cur_lna = lna[index];
  2774. cur_hpf1 = hpf1[index];
  2775. cur_hpf2 = hpf2[index];
  2776. cur_hpf += desired - hweight32(power[index]);
  2777. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2778. if (use == 1)
  2779. cur_hpf1 = cur_hpf;
  2780. else
  2781. cur_hpf2 = cur_hpf;
  2782. }
  2783. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2784. (cur_lna << 2));
  2785. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2786. false);
  2787. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2788. b43_nphy_stop_playback(dev);
  2789. if (playtone) {
  2790. ret = b43_nphy_tx_tone(dev, 4000,
  2791. (nphy->rxcalparams & 0xFFFF),
  2792. false, false);
  2793. playtone = false;
  2794. } else {
  2795. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2796. false, false);
  2797. }
  2798. if (ret == 0) {
  2799. if (j < 3) {
  2800. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2801. false);
  2802. if (i == 0) {
  2803. real = est.i0_pwr;
  2804. imag = est.q0_pwr;
  2805. } else {
  2806. real = est.i1_pwr;
  2807. imag = est.q1_pwr;
  2808. }
  2809. power[i] = ((real + imag) / 1024) + 1;
  2810. } else {
  2811. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2812. }
  2813. b43_nphy_stop_playback(dev);
  2814. }
  2815. if (ret != 0)
  2816. break;
  2817. }
  2818. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2819. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2820. b43_phy_write(dev, rfctl[1], tmp[5]);
  2821. b43_phy_write(dev, rfctl[0], tmp[4]);
  2822. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2823. b43_phy_write(dev, afectl_core, tmp[2]);
  2824. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2825. if (ret != 0)
  2826. break;
  2827. }
  2828. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2829. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2830. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2831. b43_nphy_stay_in_carrier_search(dev, 0);
  2832. return ret;
  2833. }
  2834. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2835. struct nphy_txgains target, u8 type, bool debug)
  2836. {
  2837. return -1;
  2838. }
  2839. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2840. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2841. struct nphy_txgains target, u8 type, bool debug)
  2842. {
  2843. if (dev->phy.rev >= 3)
  2844. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2845. else
  2846. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2847. }
  2848. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2849. static void b43_nphy_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2850. {
  2851. u32 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  2852. if (on)
  2853. tmslow |= SSB_TMSLOW_PHYCLK;
  2854. else
  2855. tmslow &= ~SSB_TMSLOW_PHYCLK;
  2856. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  2857. }
  2858. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  2859. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  2860. {
  2861. struct b43_phy *phy = &dev->phy;
  2862. struct b43_phy_n *nphy = phy->n;
  2863. /* u16 buf[16]; it's rev3+ */
  2864. nphy->phyrxchain = mask;
  2865. if (0 /* FIXME clk */)
  2866. return;
  2867. b43_mac_suspend(dev);
  2868. if (nphy->hang_avoid)
  2869. b43_nphy_stay_in_carrier_search(dev, true);
  2870. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  2871. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  2872. if ((mask & 0x3) != 0x3) {
  2873. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  2874. if (dev->phy.rev >= 3) {
  2875. /* TODO */
  2876. }
  2877. } else {
  2878. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  2879. if (dev->phy.rev >= 3) {
  2880. /* TODO */
  2881. }
  2882. }
  2883. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2884. if (nphy->hang_avoid)
  2885. b43_nphy_stay_in_carrier_search(dev, false);
  2886. b43_mac_enable(dev);
  2887. }
  2888. /*
  2889. * Init N-PHY
  2890. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2891. */
  2892. int b43_phy_initn(struct b43_wldev *dev)
  2893. {
  2894. struct ssb_bus *bus = dev->dev->bus;
  2895. struct b43_phy *phy = &dev->phy;
  2896. struct b43_phy_n *nphy = phy->n;
  2897. u8 tx_pwr_state;
  2898. struct nphy_txgains target;
  2899. u16 tmp;
  2900. enum ieee80211_band tmp2;
  2901. bool do_rssi_cal;
  2902. u16 clip[2];
  2903. bool do_cal = false;
  2904. if ((dev->phy.rev >= 3) &&
  2905. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2906. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2907. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2908. }
  2909. nphy->deaf_count = 0;
  2910. b43_nphy_tables_init(dev);
  2911. nphy->crsminpwr_adjusted = false;
  2912. nphy->noisevars_adjusted = false;
  2913. /* Clear all overrides */
  2914. if (dev->phy.rev >= 3) {
  2915. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2916. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2917. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2918. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2919. } else {
  2920. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2921. }
  2922. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2923. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2924. if (dev->phy.rev < 6) {
  2925. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2926. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2927. }
  2928. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2929. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2930. B43_NPHY_RFSEQMODE_TROVER));
  2931. if (dev->phy.rev >= 3)
  2932. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2933. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2934. if (dev->phy.rev <= 2) {
  2935. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2936. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2937. ~B43_NPHY_BPHY_CTL3_SCALE,
  2938. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2939. }
  2940. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2941. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2942. if (bus->sprom.boardflags2_lo & 0x100 ||
  2943. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2944. bus->boardinfo.type == 0x8B))
  2945. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2946. else
  2947. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2948. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2949. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2950. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2951. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2952. b43_nphy_update_txrx_chain(dev);
  2953. if (phy->rev < 2) {
  2954. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2955. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2956. }
  2957. tmp2 = b43_current_band(dev->wl);
  2958. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2959. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2960. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2961. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2962. nphy->papd_epsilon_offset[0] << 7);
  2963. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2964. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2965. nphy->papd_epsilon_offset[1] << 7);
  2966. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2967. } else if (phy->rev >= 5) {
  2968. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2969. }
  2970. b43_nphy_workarounds(dev);
  2971. /* Reset CCA, in init code it differs a little from standard way */
  2972. b43_nphy_bmac_clock_fgc(dev, 1);
  2973. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2974. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2975. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2976. b43_nphy_bmac_clock_fgc(dev, 0);
  2977. b43_nphy_mac_phy_clock_set(dev, true);
  2978. b43_nphy_pa_override(dev, false);
  2979. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2980. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2981. b43_nphy_pa_override(dev, true);
  2982. b43_nphy_classifier(dev, 0, 0);
  2983. b43_nphy_read_clip_detection(dev, clip);
  2984. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2985. b43_nphy_bphy_init(dev);
  2986. tx_pwr_state = nphy->txpwrctrl;
  2987. b43_nphy_tx_power_ctrl(dev, false);
  2988. b43_nphy_tx_power_fix(dev);
  2989. /* TODO N PHY TX Power Control Idle TSSI */
  2990. /* TODO N PHY TX Power Control Setup */
  2991. if (phy->rev >= 3) {
  2992. /* TODO */
  2993. } else {
  2994. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2995. b43_ntab_tx_gain_rev0_1_2);
  2996. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2997. b43_ntab_tx_gain_rev0_1_2);
  2998. }
  2999. if (nphy->phyrxchain != 3)
  3000. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  3001. if (nphy->mphase_cal_phase_id > 0)
  3002. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  3003. do_rssi_cal = false;
  3004. if (phy->rev >= 3) {
  3005. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3006. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3007. else
  3008. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3009. if (do_rssi_cal)
  3010. b43_nphy_rssi_cal(dev);
  3011. else
  3012. b43_nphy_restore_rssi_cal(dev);
  3013. } else {
  3014. b43_nphy_rssi_cal(dev);
  3015. }
  3016. if (!((nphy->measure_hold & 0x6) != 0)) {
  3017. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3018. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3019. else
  3020. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3021. if (nphy->mute)
  3022. do_cal = false;
  3023. if (do_cal) {
  3024. target = b43_nphy_get_tx_gains(dev);
  3025. if (nphy->antsel_type == 2)
  3026. b43_nphy_superswitch_init(dev, true);
  3027. if (nphy->perical != 2) {
  3028. b43_nphy_rssi_cal(dev);
  3029. if (phy->rev >= 3) {
  3030. nphy->cal_orig_pwr_idx[0] =
  3031. nphy->txpwrindex[0].index_internal;
  3032. nphy->cal_orig_pwr_idx[1] =
  3033. nphy->txpwrindex[1].index_internal;
  3034. /* TODO N PHY Pre Calibrate TX Gain */
  3035. target = b43_nphy_get_tx_gains(dev);
  3036. }
  3037. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3038. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3039. b43_nphy_save_cal(dev);
  3040. } else if (nphy->mphase_cal_phase_id == 0)
  3041. ;/* N PHY Periodic Calibration with arg 3 */
  3042. } else {
  3043. b43_nphy_restore_cal(dev);
  3044. }
  3045. }
  3046. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3047. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3048. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3049. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3050. if (phy->rev >= 3 && phy->rev <= 6)
  3051. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3052. b43_nphy_tx_lp_fbw(dev);
  3053. if (phy->rev >= 3)
  3054. b43_nphy_spur_workaround(dev);
  3055. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  3056. return 0;
  3057. }
  3058. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3059. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3060. const struct b43_phy_n_sfo_cfg *e,
  3061. struct ieee80211_channel *new_channel)
  3062. {
  3063. struct b43_phy *phy = &dev->phy;
  3064. struct b43_phy_n *nphy = dev->phy.n;
  3065. u16 old_band_5ghz;
  3066. u32 tmp32;
  3067. old_band_5ghz =
  3068. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3069. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3070. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3071. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3072. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3073. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3074. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3075. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3076. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3077. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3078. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3079. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3080. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3081. }
  3082. b43_chantab_phy_upload(dev, e);
  3083. if (new_channel->hw_value == 14) {
  3084. b43_nphy_classifier(dev, 2, 0);
  3085. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3086. } else {
  3087. b43_nphy_classifier(dev, 2, 2);
  3088. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3089. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3090. }
  3091. if (!nphy->txpwrctrl)
  3092. b43_nphy_tx_power_fix(dev);
  3093. if (dev->phy.rev < 3)
  3094. b43_nphy_adjust_lna_gain_table(dev);
  3095. b43_nphy_tx_lp_fbw(dev);
  3096. if (dev->phy.rev >= 3 && 0) {
  3097. /* TODO */
  3098. }
  3099. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3100. if (phy->rev >= 3)
  3101. b43_nphy_spur_workaround(dev);
  3102. }
  3103. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3104. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3105. struct ieee80211_channel *channel,
  3106. enum nl80211_channel_type channel_type)
  3107. {
  3108. struct b43_phy *phy = &dev->phy;
  3109. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2;
  3110. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3;
  3111. u8 tmp;
  3112. if (dev->phy.rev >= 3) {
  3113. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3114. channel->center_freq);
  3115. tabent_r3 = NULL;
  3116. if (!tabent_r3)
  3117. return -ESRCH;
  3118. } else {
  3119. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3120. channel->hw_value);
  3121. if (!tabent_r2)
  3122. return -ESRCH;
  3123. }
  3124. /* Channel is set later in common code, but we need to set it on our
  3125. own to let this function's subcalls work properly. */
  3126. phy->channel = channel->hw_value;
  3127. phy->channel_freq = channel->center_freq;
  3128. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3129. b43_channel_type_is_40mhz(channel_type))
  3130. ; /* TODO: BMAC BW Set (channel_type) */
  3131. if (channel_type == NL80211_CHAN_HT40PLUS)
  3132. b43_phy_set(dev, B43_NPHY_RXCTL,
  3133. B43_NPHY_RXCTL_BSELU20);
  3134. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3135. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3136. ~B43_NPHY_RXCTL_BSELU20);
  3137. if (dev->phy.rev >= 3) {
  3138. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3139. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3140. /* TODO: PHY Radio2056 Setup (dev, tabent_r3); */
  3141. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3142. } else {
  3143. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3144. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3145. b43_radio_2055_setup(dev, tabent_r2);
  3146. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3147. }
  3148. return 0;
  3149. }
  3150. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3151. {
  3152. struct b43_phy_n *nphy;
  3153. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3154. if (!nphy)
  3155. return -ENOMEM;
  3156. dev->phy.n = nphy;
  3157. return 0;
  3158. }
  3159. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3160. {
  3161. struct b43_phy *phy = &dev->phy;
  3162. struct b43_phy_n *nphy = phy->n;
  3163. memset(nphy, 0, sizeof(*nphy));
  3164. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3165. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3166. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3167. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3168. }
  3169. static void b43_nphy_op_free(struct b43_wldev *dev)
  3170. {
  3171. struct b43_phy *phy = &dev->phy;
  3172. struct b43_phy_n *nphy = phy->n;
  3173. kfree(nphy);
  3174. phy->n = NULL;
  3175. }
  3176. static int b43_nphy_op_init(struct b43_wldev *dev)
  3177. {
  3178. return b43_phy_initn(dev);
  3179. }
  3180. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3181. {
  3182. #if B43_DEBUG
  3183. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3184. /* OFDM registers are onnly available on A/G-PHYs */
  3185. b43err(dev->wl, "Invalid OFDM PHY access at "
  3186. "0x%04X on N-PHY\n", offset);
  3187. dump_stack();
  3188. }
  3189. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3190. /* Ext-G registers are only available on G-PHYs */
  3191. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3192. "0x%04X on N-PHY\n", offset);
  3193. dump_stack();
  3194. }
  3195. #endif /* B43_DEBUG */
  3196. }
  3197. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3198. {
  3199. check_phyreg(dev, reg);
  3200. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3201. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3202. }
  3203. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3204. {
  3205. check_phyreg(dev, reg);
  3206. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3207. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3208. }
  3209. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  3210. u16 set)
  3211. {
  3212. check_phyreg(dev, reg);
  3213. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3214. b43_write16(dev, B43_MMIO_PHY_DATA,
  3215. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  3216. }
  3217. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3218. {
  3219. /* Register 1 is a 32-bit register. */
  3220. B43_WARN_ON(reg == 1);
  3221. /* N-PHY needs 0x100 for read access */
  3222. reg |= 0x100;
  3223. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3224. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3225. }
  3226. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3227. {
  3228. /* Register 1 is a 32-bit register. */
  3229. B43_WARN_ON(reg == 1);
  3230. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3231. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3232. }
  3233. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3234. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3235. bool blocked)
  3236. {
  3237. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3238. b43err(dev->wl, "MAC not suspended\n");
  3239. if (blocked) {
  3240. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3241. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3242. if (dev->phy.rev >= 3) {
  3243. b43_radio_mask(dev, 0x09, ~0x2);
  3244. b43_radio_write(dev, 0x204D, 0);
  3245. b43_radio_write(dev, 0x2053, 0);
  3246. b43_radio_write(dev, 0x2058, 0);
  3247. b43_radio_write(dev, 0x205E, 0);
  3248. b43_radio_mask(dev, 0x2062, ~0xF0);
  3249. b43_radio_write(dev, 0x2064, 0);
  3250. b43_radio_write(dev, 0x304D, 0);
  3251. b43_radio_write(dev, 0x3053, 0);
  3252. b43_radio_write(dev, 0x3058, 0);
  3253. b43_radio_write(dev, 0x305E, 0);
  3254. b43_radio_mask(dev, 0x3062, ~0xF0);
  3255. b43_radio_write(dev, 0x3064, 0);
  3256. }
  3257. } else {
  3258. if (dev->phy.rev >= 3) {
  3259. b43_radio_init2056(dev);
  3260. b43_switch_channel(dev, dev->phy.channel);
  3261. } else {
  3262. b43_radio_init2055(dev);
  3263. }
  3264. }
  3265. }
  3266. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3267. {
  3268. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  3269. on ? 0 : 0x7FFF);
  3270. }
  3271. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3272. unsigned int new_channel)
  3273. {
  3274. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3275. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3276. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3277. if ((new_channel < 1) || (new_channel > 14))
  3278. return -EINVAL;
  3279. } else {
  3280. if (new_channel > 200)
  3281. return -EINVAL;
  3282. }
  3283. return b43_nphy_set_channel(dev, channel, channel_type);
  3284. }
  3285. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3286. {
  3287. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3288. return 1;
  3289. return 36;
  3290. }
  3291. const struct b43_phy_operations b43_phyops_n = {
  3292. .allocate = b43_nphy_op_allocate,
  3293. .free = b43_nphy_op_free,
  3294. .prepare_structs = b43_nphy_op_prepare_structs,
  3295. .init = b43_nphy_op_init,
  3296. .phy_read = b43_nphy_op_read,
  3297. .phy_write = b43_nphy_op_write,
  3298. .phy_maskset = b43_nphy_op_maskset,
  3299. .radio_read = b43_nphy_op_radio_read,
  3300. .radio_write = b43_nphy_op_radio_write,
  3301. .software_rfkill = b43_nphy_op_software_rfkill,
  3302. .switch_analog = b43_nphy_op_switch_analog,
  3303. .switch_channel = b43_nphy_op_switch_channel,
  3304. .get_default_chan = b43_nphy_op_get_default_chan,
  3305. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3306. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3307. };