sh_mobile_hdmi.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337
  1. /*
  2. * SH-Mobile High-Definition Multimedia Interface (HDMI) driver
  3. * for SLISHDMI13T and SLIPHDMIT IP cores
  4. *
  5. * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/console.h>
  13. #include <linux/delay.h>
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/slab.h>
  22. #include <linux/types.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/soc-dapm.h>
  25. #include <sound/initval.h>
  26. #include <video/sh_mobile_hdmi.h>
  27. #include <video/sh_mobile_lcdc.h>
  28. #include "sh_mobile_lcdcfb.h"
  29. #define HDMI_SYSTEM_CTRL 0x00 /* System control */
  30. #define HDMI_L_R_DATA_SWAP_CTRL_RPKT 0x01 /* L/R data swap control,
  31. bits 19..16 of 20-bit N for Audio Clock Regeneration packet */
  32. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8 0x02 /* bits 15..8 of 20-bit N for Audio Clock Regeneration packet */
  33. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0 0x03 /* bits 7..0 of 20-bit N for Audio Clock Regeneration packet */
  34. #define HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS 0x04 /* SPDIF audio sampling frequency,
  35. bits 19..16 of Internal CTS */
  36. #define HDMI_INTERNAL_CTS_15_8 0x05 /* bits 15..8 of Internal CTS */
  37. #define HDMI_INTERNAL_CTS_7_0 0x06 /* bits 7..0 of Internal CTS */
  38. #define HDMI_EXTERNAL_CTS_19_16 0x07 /* External CTS */
  39. #define HDMI_EXTERNAL_CTS_15_8 0x08 /* External CTS */
  40. #define HDMI_EXTERNAL_CTS_7_0 0x09 /* External CTS */
  41. #define HDMI_AUDIO_SETTING_1 0x0A /* Audio setting.1 */
  42. #define HDMI_AUDIO_SETTING_2 0x0B /* Audio setting.2 */
  43. #define HDMI_I2S_AUDIO_SET 0x0C /* I2S audio setting */
  44. #define HDMI_DSD_AUDIO_SET 0x0D /* DSD audio setting */
  45. #define HDMI_DEBUG_MONITOR_1 0x0E /* Debug monitor.1 */
  46. #define HDMI_DEBUG_MONITOR_2 0x0F /* Debug monitor.2 */
  47. #define HDMI_I2S_INPUT_PIN_SWAP 0x10 /* I2S input pin swap */
  48. #define HDMI_AUDIO_STATUS_BITS_SETTING_1 0x11 /* Audio status bits setting.1 */
  49. #define HDMI_AUDIO_STATUS_BITS_SETTING_2 0x12 /* Audio status bits setting.2 */
  50. #define HDMI_CATEGORY_CODE 0x13 /* Category code */
  51. #define HDMI_SOURCE_NUM_AUDIO_WORD_LEN 0x14 /* Source number/Audio word length */
  52. #define HDMI_AUDIO_VIDEO_SETTING_1 0x15 /* Audio/Video setting.1 */
  53. #define HDMI_VIDEO_SETTING_1 0x16 /* Video setting.1 */
  54. #define HDMI_DEEP_COLOR_MODES 0x17 /* Deep Color Modes */
  55. /* 12 16- and 10-bit Color space conversion parameters: 0x18..0x2f */
  56. #define HDMI_COLOR_SPACE_CONVERSION_PARAMETERS 0x18
  57. #define HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS 0x30 /* External video parameter settings */
  58. #define HDMI_EXTERNAL_H_TOTAL_7_0 0x31 /* External horizontal total (LSB) */
  59. #define HDMI_EXTERNAL_H_TOTAL_11_8 0x32 /* External horizontal total (MSB) */
  60. #define HDMI_EXTERNAL_H_BLANK_7_0 0x33 /* External horizontal blank (LSB) */
  61. #define HDMI_EXTERNAL_H_BLANK_9_8 0x34 /* External horizontal blank (MSB) */
  62. #define HDMI_EXTERNAL_H_DELAY_7_0 0x35 /* External horizontal delay (LSB) */
  63. #define HDMI_EXTERNAL_H_DELAY_9_8 0x36 /* External horizontal delay (MSB) */
  64. #define HDMI_EXTERNAL_H_DURATION_7_0 0x37 /* External horizontal duration (LSB) */
  65. #define HDMI_EXTERNAL_H_DURATION_9_8 0x38 /* External horizontal duration (MSB) */
  66. #define HDMI_EXTERNAL_V_TOTAL_7_0 0x39 /* External vertical total (LSB) */
  67. #define HDMI_EXTERNAL_V_TOTAL_9_8 0x3A /* External vertical total (MSB) */
  68. #define HDMI_AUDIO_VIDEO_SETTING_2 0x3B /* Audio/Video setting.2 */
  69. #define HDMI_EXTERNAL_V_BLANK 0x3D /* External vertical blank */
  70. #define HDMI_EXTERNAL_V_DELAY 0x3E /* External vertical delay */
  71. #define HDMI_EXTERNAL_V_DURATION 0x3F /* External vertical duration */
  72. #define HDMI_CTRL_PKT_MANUAL_SEND_CONTROL 0x40 /* Control packet manual send control */
  73. #define HDMI_CTRL_PKT_AUTO_SEND 0x41 /* Control packet auto send with VSYNC control */
  74. #define HDMI_AUTO_CHECKSUM_OPTION 0x42 /* Auto checksum option */
  75. #define HDMI_VIDEO_SETTING_2 0x45 /* Video setting.2 */
  76. #define HDMI_OUTPUT_OPTION 0x46 /* Output option */
  77. #define HDMI_SLIPHDMIT_PARAM_OPTION 0x51 /* SLIPHDMIT parameter option */
  78. #define HDMI_HSYNC_PMENT_AT_EMB_7_0 0x52 /* HSYNC placement at embedded sync (LSB) */
  79. #define HDMI_HSYNC_PMENT_AT_EMB_15_8 0x53 /* HSYNC placement at embedded sync (MSB) */
  80. #define HDMI_VSYNC_PMENT_AT_EMB_7_0 0x54 /* VSYNC placement at embedded sync (LSB) */
  81. #define HDMI_VSYNC_PMENT_AT_EMB_14_8 0x55 /* VSYNC placement at embedded sync (MSB) */
  82. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_1 0x56 /* SLIPHDMIT parameter settings.1 */
  83. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_2 0x57 /* SLIPHDMIT parameter settings.2 */
  84. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_3 0x58 /* SLIPHDMIT parameter settings.3 */
  85. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_5 0x59 /* SLIPHDMIT parameter settings.5 */
  86. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_6 0x5A /* SLIPHDMIT parameter settings.6 */
  87. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_7 0x5B /* SLIPHDMIT parameter settings.7 */
  88. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_8 0x5C /* SLIPHDMIT parameter settings.8 */
  89. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_9 0x5D /* SLIPHDMIT parameter settings.9 */
  90. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_10 0x5E /* SLIPHDMIT parameter settings.10 */
  91. #define HDMI_CTRL_PKT_BUF_INDEX 0x5F /* Control packet buffer index */
  92. #define HDMI_CTRL_PKT_BUF_ACCESS_HB0 0x60 /* Control packet data buffer access window - HB0 */
  93. #define HDMI_CTRL_PKT_BUF_ACCESS_HB1 0x61 /* Control packet data buffer access window - HB1 */
  94. #define HDMI_CTRL_PKT_BUF_ACCESS_HB2 0x62 /* Control packet data buffer access window - HB2 */
  95. #define HDMI_CTRL_PKT_BUF_ACCESS_PB0 0x63 /* Control packet data buffer access window - PB0 */
  96. #define HDMI_CTRL_PKT_BUF_ACCESS_PB1 0x64 /* Control packet data buffer access window - PB1 */
  97. #define HDMI_CTRL_PKT_BUF_ACCESS_PB2 0x65 /* Control packet data buffer access window - PB2 */
  98. #define HDMI_CTRL_PKT_BUF_ACCESS_PB3 0x66 /* Control packet data buffer access window - PB3 */
  99. #define HDMI_CTRL_PKT_BUF_ACCESS_PB4 0x67 /* Control packet data buffer access window - PB4 */
  100. #define HDMI_CTRL_PKT_BUF_ACCESS_PB5 0x68 /* Control packet data buffer access window - PB5 */
  101. #define HDMI_CTRL_PKT_BUF_ACCESS_PB6 0x69 /* Control packet data buffer access window - PB6 */
  102. #define HDMI_CTRL_PKT_BUF_ACCESS_PB7 0x6A /* Control packet data buffer access window - PB7 */
  103. #define HDMI_CTRL_PKT_BUF_ACCESS_PB8 0x6B /* Control packet data buffer access window - PB8 */
  104. #define HDMI_CTRL_PKT_BUF_ACCESS_PB9 0x6C /* Control packet data buffer access window - PB9 */
  105. #define HDMI_CTRL_PKT_BUF_ACCESS_PB10 0x6D /* Control packet data buffer access window - PB10 */
  106. #define HDMI_CTRL_PKT_BUF_ACCESS_PB11 0x6E /* Control packet data buffer access window - PB11 */
  107. #define HDMI_CTRL_PKT_BUF_ACCESS_PB12 0x6F /* Control packet data buffer access window - PB12 */
  108. #define HDMI_CTRL_PKT_BUF_ACCESS_PB13 0x70 /* Control packet data buffer access window - PB13 */
  109. #define HDMI_CTRL_PKT_BUF_ACCESS_PB14 0x71 /* Control packet data buffer access window - PB14 */
  110. #define HDMI_CTRL_PKT_BUF_ACCESS_PB15 0x72 /* Control packet data buffer access window - PB15 */
  111. #define HDMI_CTRL_PKT_BUF_ACCESS_PB16 0x73 /* Control packet data buffer access window - PB16 */
  112. #define HDMI_CTRL_PKT_BUF_ACCESS_PB17 0x74 /* Control packet data buffer access window - PB17 */
  113. #define HDMI_CTRL_PKT_BUF_ACCESS_PB18 0x75 /* Control packet data buffer access window - PB18 */
  114. #define HDMI_CTRL_PKT_BUF_ACCESS_PB19 0x76 /* Control packet data buffer access window - PB19 */
  115. #define HDMI_CTRL_PKT_BUF_ACCESS_PB20 0x77 /* Control packet data buffer access window - PB20 */
  116. #define HDMI_CTRL_PKT_BUF_ACCESS_PB21 0x78 /* Control packet data buffer access window - PB21 */
  117. #define HDMI_CTRL_PKT_BUF_ACCESS_PB22 0x79 /* Control packet data buffer access window - PB22 */
  118. #define HDMI_CTRL_PKT_BUF_ACCESS_PB23 0x7A /* Control packet data buffer access window - PB23 */
  119. #define HDMI_CTRL_PKT_BUF_ACCESS_PB24 0x7B /* Control packet data buffer access window - PB24 */
  120. #define HDMI_CTRL_PKT_BUF_ACCESS_PB25 0x7C /* Control packet data buffer access window - PB25 */
  121. #define HDMI_CTRL_PKT_BUF_ACCESS_PB26 0x7D /* Control packet data buffer access window - PB26 */
  122. #define HDMI_CTRL_PKT_BUF_ACCESS_PB27 0x7E /* Control packet data buffer access window - PB27 */
  123. #define HDMI_EDID_KSV_FIFO_ACCESS_WINDOW 0x80 /* EDID/KSV FIFO access window */
  124. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_7_0 0x81 /* DDC bus access frequency control (LSB) */
  125. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_15_8 0x82 /* DDC bus access frequency control (MSB) */
  126. #define HDMI_INTERRUPT_MASK_1 0x92 /* Interrupt mask.1 */
  127. #define HDMI_INTERRUPT_MASK_2 0x93 /* Interrupt mask.2 */
  128. #define HDMI_INTERRUPT_STATUS_1 0x94 /* Interrupt status.1 */
  129. #define HDMI_INTERRUPT_STATUS_2 0x95 /* Interrupt status.2 */
  130. #define HDMI_INTERRUPT_MASK_3 0x96 /* Interrupt mask.3 */
  131. #define HDMI_INTERRUPT_MASK_4 0x97 /* Interrupt mask.4 */
  132. #define HDMI_INTERRUPT_STATUS_3 0x98 /* Interrupt status.3 */
  133. #define HDMI_INTERRUPT_STATUS_4 0x99 /* Interrupt status.4 */
  134. #define HDMI_SOFTWARE_HDCP_CONTROL_1 0x9A /* Software HDCP control.1 */
  135. #define HDMI_FRAME_COUNTER 0x9C /* Frame counter */
  136. #define HDMI_FRAME_COUNTER_FOR_RI_CHECK 0x9D /* Frame counter for Ri check */
  137. #define HDMI_HDCP_CONTROL 0xAF /* HDCP control */
  138. #define HDMI_RI_FRAME_COUNT_REGISTER 0xB2 /* Ri frame count register */
  139. #define HDMI_DDC_BUS_CONTROL 0xB7 /* DDC bus control */
  140. #define HDMI_HDCP_STATUS 0xB8 /* HDCP status */
  141. #define HDMI_SHA0 0xB9 /* sha0 */
  142. #define HDMI_SHA1 0xBA /* sha1 */
  143. #define HDMI_SHA2 0xBB /* sha2 */
  144. #define HDMI_SHA3 0xBC /* sha3 */
  145. #define HDMI_SHA4 0xBD /* sha4 */
  146. #define HDMI_BCAPS_READ 0xBE /* BCAPS read / debug */
  147. #define HDMI_AKSV_BKSV_7_0_MONITOR 0xBF /* AKSV/BKSV[7:0] monitor */
  148. #define HDMI_AKSV_BKSV_15_8_MONITOR 0xC0 /* AKSV/BKSV[15:8] monitor */
  149. #define HDMI_AKSV_BKSV_23_16_MONITOR 0xC1 /* AKSV/BKSV[23:16] monitor */
  150. #define HDMI_AKSV_BKSV_31_24_MONITOR 0xC2 /* AKSV/BKSV[31:24] monitor */
  151. #define HDMI_AKSV_BKSV_39_32_MONITOR 0xC3 /* AKSV/BKSV[39:32] monitor */
  152. #define HDMI_EDID_SEGMENT_POINTER 0xC4 /* EDID segment pointer */
  153. #define HDMI_EDID_WORD_ADDRESS 0xC5 /* EDID word address */
  154. #define HDMI_EDID_DATA_FIFO_ADDRESS 0xC6 /* EDID data FIFO address */
  155. #define HDMI_NUM_OF_HDMI_DEVICES 0xC7 /* Number of HDMI devices */
  156. #define HDMI_HDCP_ERROR_CODE 0xC8 /* HDCP error code */
  157. #define HDMI_100MS_TIMER_SET 0xC9 /* 100ms timer setting */
  158. #define HDMI_5SEC_TIMER_SET 0xCA /* 5sec timer setting */
  159. #define HDMI_RI_READ_COUNT 0xCB /* Ri read count */
  160. #define HDMI_AN_SEED 0xCC /* An seed */
  161. #define HDMI_MAX_NUM_OF_RCIVRS_ALLOWED 0xCD /* Maximum number of receivers allowed */
  162. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_1 0xCE /* HDCP memory access control.1 */
  163. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_2 0xCF /* HDCP memory access control.2 */
  164. #define HDMI_HDCP_CONTROL_2 0xD0 /* HDCP Control 2 */
  165. #define HDMI_HDCP_KEY_MEMORY_CONTROL 0xD2 /* HDCP Key Memory Control */
  166. #define HDMI_COLOR_SPACE_CONV_CONFIG_1 0xD3 /* Color space conversion configuration.1 */
  167. #define HDMI_VIDEO_SETTING_3 0xD4 /* Video setting.3 */
  168. #define HDMI_RI_7_0 0xD5 /* Ri[7:0] */
  169. #define HDMI_RI_15_8 0xD6 /* Ri[15:8] */
  170. #define HDMI_PJ 0xD7 /* Pj */
  171. #define HDMI_SHA_RD 0xD8 /* sha_rd */
  172. #define HDMI_RI_7_0_SAVED 0xD9 /* Ri[7:0] saved */
  173. #define HDMI_RI_15_8_SAVED 0xDA /* Ri[15:8] saved */
  174. #define HDMI_PJ_SAVED 0xDB /* Pj saved */
  175. #define HDMI_NUM_OF_DEVICES 0xDC /* Number of devices */
  176. #define HDMI_HOT_PLUG_MSENS_STATUS 0xDF /* Hot plug/MSENS status */
  177. #define HDMI_BCAPS_WRITE 0xE0 /* bcaps */
  178. #define HDMI_BSTAT_7_0 0xE1 /* bstat[7:0] */
  179. #define HDMI_BSTAT_15_8 0xE2 /* bstat[15:8] */
  180. #define HDMI_BKSV_7_0 0xE3 /* bksv[7:0] */
  181. #define HDMI_BKSV_15_8 0xE4 /* bksv[15:8] */
  182. #define HDMI_BKSV_23_16 0xE5 /* bksv[23:16] */
  183. #define HDMI_BKSV_31_24 0xE6 /* bksv[31:24] */
  184. #define HDMI_BKSV_39_32 0xE7 /* bksv[39:32] */
  185. #define HDMI_AN_7_0 0xE8 /* An[7:0] */
  186. #define HDMI_AN_15_8 0xE9 /* An [15:8] */
  187. #define HDMI_AN_23_16 0xEA /* An [23:16] */
  188. #define HDMI_AN_31_24 0xEB /* An [31:24] */
  189. #define HDMI_AN_39_32 0xEC /* An [39:32] */
  190. #define HDMI_AN_47_40 0xED /* An [47:40] */
  191. #define HDMI_AN_55_48 0xEE /* An [55:48] */
  192. #define HDMI_AN_63_56 0xEF /* An [63:56] */
  193. #define HDMI_PRODUCT_ID 0xF0 /* Product ID */
  194. #define HDMI_REVISION_ID 0xF1 /* Revision ID */
  195. #define HDMI_TEST_MODE 0xFE /* Test mode */
  196. enum hotplug_state {
  197. HDMI_HOTPLUG_DISCONNECTED,
  198. HDMI_HOTPLUG_CONNECTED,
  199. HDMI_HOTPLUG_EDID_DONE,
  200. };
  201. struct sh_hdmi {
  202. void __iomem *base;
  203. enum hotplug_state hp_state; /* hot-plug status */
  204. u8 preprogrammed_vic; /* use a pre-programmed VIC or
  205. the external mode */
  206. struct clk *hdmi_clk;
  207. struct device *dev;
  208. struct fb_info *info;
  209. struct mutex mutex; /* Protect the info pointer */
  210. struct delayed_work edid_work;
  211. struct fb_var_screeninfo var;
  212. struct fb_monspecs monspec;
  213. };
  214. static void hdmi_write(struct sh_hdmi *hdmi, u8 data, u8 reg)
  215. {
  216. iowrite8(data, hdmi->base + reg);
  217. }
  218. static u8 hdmi_read(struct sh_hdmi *hdmi, u8 reg)
  219. {
  220. return ioread8(hdmi->base + reg);
  221. }
  222. /*
  223. * HDMI sound
  224. */
  225. static unsigned int sh_hdmi_snd_read(struct snd_soc_codec *codec,
  226. unsigned int reg)
  227. {
  228. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  229. return hdmi_read(hdmi, reg);
  230. }
  231. static int sh_hdmi_snd_write(struct snd_soc_codec *codec,
  232. unsigned int reg,
  233. unsigned int value)
  234. {
  235. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  236. hdmi_write(hdmi, value, reg);
  237. return 0;
  238. }
  239. static struct snd_soc_dai_driver sh_hdmi_dai = {
  240. .name = "sh_mobile_hdmi-hifi",
  241. .playback = {
  242. .stream_name = "Playback",
  243. .channels_min = 2,
  244. .channels_max = 8,
  245. .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  246. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  247. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  248. SNDRV_PCM_RATE_192000,
  249. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
  250. },
  251. };
  252. static int sh_hdmi_snd_probe(struct snd_soc_codec *codec)
  253. {
  254. dev_info(codec->dev, "SH Mobile HDMI Audio Codec");
  255. return 0;
  256. }
  257. static struct snd_soc_codec_driver soc_codec_dev_sh_hdmi = {
  258. .probe = sh_hdmi_snd_probe,
  259. .read = sh_hdmi_snd_read,
  260. .write = sh_hdmi_snd_write,
  261. };
  262. /*
  263. * HDMI video
  264. */
  265. /* External video parameter settings */
  266. static void sh_hdmi_external_video_param(struct sh_hdmi *hdmi)
  267. {
  268. struct fb_var_screeninfo *var = &hdmi->var;
  269. u16 htotal, hblank, hdelay, vtotal, vblank, vdelay, voffset;
  270. u8 sync = 0;
  271. htotal = var->xres + var->right_margin + var->left_margin + var->hsync_len;
  272. hdelay = var->hsync_len + var->left_margin;
  273. hblank = var->right_margin + hdelay;
  274. /*
  275. * Vertical timing looks a bit different in Figure 18,
  276. * but let's try the same first by setting offset = 0
  277. */
  278. vtotal = var->yres + var->upper_margin + var->lower_margin + var->vsync_len;
  279. vdelay = var->vsync_len + var->upper_margin;
  280. vblank = var->lower_margin + vdelay;
  281. voffset = min(var->upper_margin / 2, 6U);
  282. /*
  283. * [3]: VSYNC polarity: Positive
  284. * [2]: HSYNC polarity: Positive
  285. * [1]: Interlace/Progressive: Progressive
  286. * [0]: External video settings enable: used.
  287. */
  288. if (var->sync & FB_SYNC_HOR_HIGH_ACT)
  289. sync |= 4;
  290. if (var->sync & FB_SYNC_VERT_HIGH_ACT)
  291. sync |= 8;
  292. dev_dbg(hdmi->dev, "H: %u, %u, %u, %u; V: %u, %u, %u, %u; sync 0x%x\n",
  293. htotal, hblank, hdelay, var->hsync_len,
  294. vtotal, vblank, vdelay, var->vsync_len, sync);
  295. hdmi_write(hdmi, sync | (voffset << 4), HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  296. hdmi_write(hdmi, htotal, HDMI_EXTERNAL_H_TOTAL_7_0);
  297. hdmi_write(hdmi, htotal >> 8, HDMI_EXTERNAL_H_TOTAL_11_8);
  298. hdmi_write(hdmi, hblank, HDMI_EXTERNAL_H_BLANK_7_0);
  299. hdmi_write(hdmi, hblank >> 8, HDMI_EXTERNAL_H_BLANK_9_8);
  300. hdmi_write(hdmi, hdelay, HDMI_EXTERNAL_H_DELAY_7_0);
  301. hdmi_write(hdmi, hdelay >> 8, HDMI_EXTERNAL_H_DELAY_9_8);
  302. hdmi_write(hdmi, var->hsync_len, HDMI_EXTERNAL_H_DURATION_7_0);
  303. hdmi_write(hdmi, var->hsync_len >> 8, HDMI_EXTERNAL_H_DURATION_9_8);
  304. hdmi_write(hdmi, vtotal, HDMI_EXTERNAL_V_TOTAL_7_0);
  305. hdmi_write(hdmi, vtotal >> 8, HDMI_EXTERNAL_V_TOTAL_9_8);
  306. hdmi_write(hdmi, vblank, HDMI_EXTERNAL_V_BLANK);
  307. hdmi_write(hdmi, vdelay, HDMI_EXTERNAL_V_DELAY);
  308. hdmi_write(hdmi, var->vsync_len, HDMI_EXTERNAL_V_DURATION);
  309. /* Set bit 0 of HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS here for external mode */
  310. if (!hdmi->preprogrammed_vic)
  311. hdmi_write(hdmi, sync | 1 | (voffset << 4),
  312. HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  313. }
  314. /**
  315. * sh_hdmi_video_config()
  316. */
  317. static void sh_hdmi_video_config(struct sh_hdmi *hdmi)
  318. {
  319. /*
  320. * [7:4]: Audio sampling frequency: 48kHz
  321. * [3:1]: Input video format: RGB and YCbCr 4:4:4 (Y on Green)
  322. * [0]: Internal/External DE select: internal
  323. */
  324. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  325. /*
  326. * [7:6]: Video output format: RGB 4:4:4
  327. * [5:4]: Input video data width: 8 bit
  328. * [3:1]: EAV/SAV location: channel 1
  329. * [0]: Video input color space: RGB
  330. */
  331. hdmi_write(hdmi, 0x34, HDMI_VIDEO_SETTING_1);
  332. /*
  333. * [7:6]: Together with bit [6] of HDMI_AUDIO_VIDEO_SETTING_2, which is
  334. * left at 0 by default, this configures 24bpp and sets the Color Depth
  335. * (CD) field in the General Control Packet
  336. */
  337. hdmi_write(hdmi, 0x20, HDMI_DEEP_COLOR_MODES);
  338. }
  339. /**
  340. * sh_hdmi_audio_config()
  341. */
  342. static void sh_hdmi_audio_config(struct sh_hdmi *hdmi)
  343. {
  344. u8 data;
  345. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  346. /*
  347. * [7:4] L/R data swap control
  348. * [3:0] appropriate N[19:16]
  349. */
  350. hdmi_write(hdmi, 0x00, HDMI_L_R_DATA_SWAP_CTRL_RPKT);
  351. /* appropriate N[15:8] */
  352. hdmi_write(hdmi, 0x18, HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8);
  353. /* appropriate N[7:0] */
  354. hdmi_write(hdmi, 0x00, HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0);
  355. /* [7:4] 48 kHz SPDIF not used */
  356. hdmi_write(hdmi, 0x20, HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS);
  357. /*
  358. * [6:5] set required down sampling rate if required
  359. * [4:3] set required audio source
  360. */
  361. switch (pdata->flags & HDMI_SND_SRC_MASK) {
  362. default:
  363. /* fall through */
  364. case HDMI_SND_SRC_I2S:
  365. data = 0x0 << 3;
  366. break;
  367. case HDMI_SND_SRC_SPDIF:
  368. data = 0x1 << 3;
  369. break;
  370. case HDMI_SND_SRC_DSD:
  371. data = 0x2 << 3;
  372. break;
  373. case HDMI_SND_SRC_HBR:
  374. data = 0x3 << 3;
  375. break;
  376. }
  377. hdmi_write(hdmi, data, HDMI_AUDIO_SETTING_1);
  378. /* [3:0] set sending channel number for channel status */
  379. hdmi_write(hdmi, 0x40, HDMI_AUDIO_SETTING_2);
  380. /*
  381. * [5:2] set valid I2S source input pin
  382. * [1:0] set input I2S source mode
  383. */
  384. hdmi_write(hdmi, 0x04, HDMI_I2S_AUDIO_SET);
  385. /* [7:4] set valid DSD source input pin */
  386. hdmi_write(hdmi, 0x00, HDMI_DSD_AUDIO_SET);
  387. /* [7:0] set appropriate I2S input pin swap settings if required */
  388. hdmi_write(hdmi, 0x00, HDMI_I2S_INPUT_PIN_SWAP);
  389. /*
  390. * [7] set validity bit for channel status
  391. * [3:0] set original sample frequency for channel status
  392. */
  393. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_1);
  394. /*
  395. * [7] set value for channel status
  396. * [6] set value for channel status
  397. * [5] set copyright bit for channel status
  398. * [4:2] set additional information for channel status
  399. * [1:0] set clock accuracy for channel status
  400. */
  401. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_2);
  402. /* [7:0] set category code for channel status */
  403. hdmi_write(hdmi, 0x00, HDMI_CATEGORY_CODE);
  404. /*
  405. * [7:4] set source number for channel status
  406. * [3:0] set word length for channel status
  407. */
  408. hdmi_write(hdmi, 0x00, HDMI_SOURCE_NUM_AUDIO_WORD_LEN);
  409. /* [7:4] set sample frequency for channel status */
  410. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  411. }
  412. /**
  413. * sh_hdmi_phy_config() - configure the HDMI PHY for the used video mode
  414. */
  415. static void sh_hdmi_phy_config(struct sh_hdmi *hdmi)
  416. {
  417. if (hdmi->var.pixclock < 10000) {
  418. /* for 1080p8bit 148MHz */
  419. hdmi_write(hdmi, 0x1d, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  420. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  421. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  422. hdmi_write(hdmi, 0x4c, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  423. hdmi_write(hdmi, 0x1e, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  424. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  425. hdmi_write(hdmi, 0x0e, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  426. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  427. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  428. } else if (hdmi->var.pixclock < 30000) {
  429. /* 720p, 8bit, 74.25MHz. Might need to be adjusted for other formats */
  430. /*
  431. * [1:0] Speed_A
  432. * [3:2] Speed_B
  433. * [4] PLLA_Bypass
  434. * [6] DRV_TEST_EN
  435. * [7] DRV_TEST_IN
  436. */
  437. hdmi_write(hdmi, 0x0f, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  438. /* PLLB_CONFIG[17], PLLA_CONFIG[17] - not in PHY datasheet */
  439. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  440. /*
  441. * [2:0] BGR_I_OFFSET
  442. * [6:4] BGR_V_OFFSET
  443. */
  444. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  445. /* PLLA_CONFIG[7:0]: VCO gain, VCO offset, LPF resistance[0] */
  446. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  447. /*
  448. * PLLA_CONFIG[15:8]: regulator voltage[0], CP current,
  449. * LPF capacitance, LPF resistance[1]
  450. */
  451. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  452. /* PLLB_CONFIG[7:0]: LPF resistance[0], VCO offset, VCO gain */
  453. hdmi_write(hdmi, 0x4A, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  454. /*
  455. * PLLB_CONFIG[15:8]: regulator voltage[0], CP current,
  456. * LPF capacitance, LPF resistance[1]
  457. */
  458. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  459. /* DRV_CONFIG, PE_CONFIG */
  460. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  461. /*
  462. * [2:0] AMON_SEL (4 == LPF voltage)
  463. * [4] PLLA_CONFIG[16]
  464. * [5] PLLB_CONFIG[16]
  465. */
  466. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  467. } else {
  468. /* for 480p8bit 27MHz */
  469. hdmi_write(hdmi, 0x19, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  470. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  471. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  472. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  473. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  474. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  475. hdmi_write(hdmi, 0x0F, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  476. hdmi_write(hdmi, 0x20, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  477. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  478. }
  479. }
  480. /**
  481. * sh_hdmi_avi_infoframe_setup() - Auxiliary Video Information InfoFrame CONTROL PACKET
  482. */
  483. static void sh_hdmi_avi_infoframe_setup(struct sh_hdmi *hdmi)
  484. {
  485. u8 vic;
  486. /* AVI InfoFrame */
  487. hdmi_write(hdmi, 0x06, HDMI_CTRL_PKT_BUF_INDEX);
  488. /* Packet Type = 0x82 */
  489. hdmi_write(hdmi, 0x82, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  490. /* Version = 0x02 */
  491. hdmi_write(hdmi, 0x02, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  492. /* Length = 13 (0x0D) */
  493. hdmi_write(hdmi, 0x0D, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  494. /* N. A. Checksum */
  495. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  496. /*
  497. * Y = RGB
  498. * A0 = No Data
  499. * B = Bar Data not valid
  500. * S = No Data
  501. */
  502. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  503. /*
  504. * [7:6] C = Colorimetry: no data
  505. * [5:4] M = 2: 16:9, 1: 4:3 Picture Aspect Ratio
  506. * [3:0] R = 8: Active Frame Aspect Ratio: same as picture aspect ratio
  507. */
  508. hdmi_write(hdmi, 0x28, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  509. /*
  510. * ITC = No Data
  511. * EC = xvYCC601
  512. * Q = Default (depends on video format)
  513. * SC = No Known non_uniform Scaling
  514. */
  515. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  516. /*
  517. * VIC should be ignored if external config is used, so, we could just use 0,
  518. * but play safe and use a valid value in any case just in case
  519. */
  520. if (hdmi->preprogrammed_vic)
  521. vic = hdmi->preprogrammed_vic;
  522. else
  523. vic = 4;
  524. hdmi_write(hdmi, vic, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  525. /* PR = No Repetition */
  526. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  527. /* Line Number of End of Top Bar (lower 8 bits) */
  528. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  529. /* Line Number of End of Top Bar (upper 8 bits) */
  530. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  531. /* Line Number of Start of Bottom Bar (lower 8 bits) */
  532. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  533. /* Line Number of Start of Bottom Bar (upper 8 bits) */
  534. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  535. /* Pixel Number of End of Left Bar (lower 8 bits) */
  536. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  537. /* Pixel Number of End of Left Bar (upper 8 bits) */
  538. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB11);
  539. /* Pixel Number of Start of Right Bar (lower 8 bits) */
  540. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB12);
  541. /* Pixel Number of Start of Right Bar (upper 8 bits) */
  542. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB13);
  543. }
  544. /**
  545. * sh_hdmi_audio_infoframe_setup() - Audio InfoFrame of CONTROL PACKET
  546. */
  547. static void sh_hdmi_audio_infoframe_setup(struct sh_hdmi *hdmi)
  548. {
  549. /* Audio InfoFrame */
  550. hdmi_write(hdmi, 0x08, HDMI_CTRL_PKT_BUF_INDEX);
  551. /* Packet Type = 0x84 */
  552. hdmi_write(hdmi, 0x84, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  553. /* Version Number = 0x01 */
  554. hdmi_write(hdmi, 0x01, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  555. /* 0 Length = 10 (0x0A) */
  556. hdmi_write(hdmi, 0x0A, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  557. /* n. a. Checksum */
  558. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  559. /* Audio Channel Count = Refer to Stream Header */
  560. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  561. /* Refer to Stream Header */
  562. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  563. /* Format depends on coding type (i.e. CT0...CT3) */
  564. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  565. /* Speaker Channel Allocation = Front Right + Front Left */
  566. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  567. /* Level Shift Value = 0 dB, Down - mix is permitted or no information */
  568. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  569. /* Reserved (0) */
  570. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  571. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  572. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  573. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  574. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  575. }
  576. /**
  577. * sh_hdmi_configure() - Initialise HDMI for output
  578. */
  579. static void sh_hdmi_configure(struct sh_hdmi *hdmi)
  580. {
  581. /* Configure video format */
  582. sh_hdmi_video_config(hdmi);
  583. /* Configure audio format */
  584. sh_hdmi_audio_config(hdmi);
  585. /* Configure PHY */
  586. sh_hdmi_phy_config(hdmi);
  587. /* Auxiliary Video Information (AVI) InfoFrame */
  588. sh_hdmi_avi_infoframe_setup(hdmi);
  589. /* Audio InfoFrame */
  590. sh_hdmi_audio_infoframe_setup(hdmi);
  591. /*
  592. * Control packet auto send with VSYNC control: auto send
  593. * General control, Gamut metadata, ISRC, and ACP packets
  594. */
  595. hdmi_write(hdmi, 0x8E, HDMI_CTRL_PKT_AUTO_SEND);
  596. /* FIXME */
  597. msleep(10);
  598. /* PS mode b->d, reset PLLA and PLLB */
  599. hdmi_write(hdmi, 0x4C, HDMI_SYSTEM_CTRL);
  600. udelay(10);
  601. hdmi_write(hdmi, 0x40, HDMI_SYSTEM_CTRL);
  602. }
  603. static unsigned long sh_hdmi_rate_error(struct sh_hdmi *hdmi,
  604. const struct fb_videomode *mode,
  605. unsigned long *hdmi_rate, unsigned long *parent_rate)
  606. {
  607. unsigned long target = PICOS2KHZ(mode->pixclock) * 1000, rate_error;
  608. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  609. *hdmi_rate = clk_round_rate(hdmi->hdmi_clk, target);
  610. if ((long)*hdmi_rate < 0)
  611. *hdmi_rate = clk_get_rate(hdmi->hdmi_clk);
  612. rate_error = (long)*hdmi_rate > 0 ? abs(*hdmi_rate - target) : ULONG_MAX;
  613. if (rate_error && pdata->clk_optimize_parent)
  614. rate_error = pdata->clk_optimize_parent(target, hdmi_rate, parent_rate);
  615. else if (clk_get_parent(hdmi->hdmi_clk))
  616. *parent_rate = clk_get_rate(clk_get_parent(hdmi->hdmi_clk));
  617. dev_dbg(hdmi->dev, "%u-%u-%u-%u x %u-%u-%u-%u\n",
  618. mode->left_margin, mode->xres,
  619. mode->right_margin, mode->hsync_len,
  620. mode->upper_margin, mode->yres,
  621. mode->lower_margin, mode->vsync_len);
  622. dev_dbg(hdmi->dev, "\t@%lu(+/-%lu)Hz, e=%lu / 1000, r=%uHz, p=%luHz\n", target,
  623. rate_error, rate_error ? 10000 / (10 * target / rate_error) : 0,
  624. mode->refresh, *parent_rate);
  625. return rate_error;
  626. }
  627. static int sh_hdmi_read_edid(struct sh_hdmi *hdmi, unsigned long *hdmi_rate,
  628. unsigned long *parent_rate)
  629. {
  630. struct fb_var_screeninfo tmpvar;
  631. struct fb_var_screeninfo *var = &tmpvar;
  632. const struct fb_videomode *mode, *found = NULL;
  633. struct fb_info *info = hdmi->info;
  634. struct fb_modelist *modelist = NULL;
  635. unsigned int f_width = 0, f_height = 0, f_refresh = 0;
  636. unsigned long found_rate_error = ULONG_MAX; /* silly compiler... */
  637. bool exact_match = false;
  638. u8 edid[128];
  639. char *forced;
  640. int i;
  641. /* Read EDID */
  642. dev_dbg(hdmi->dev, "Read back EDID code:");
  643. for (i = 0; i < 128; i++) {
  644. edid[i] = hdmi_read(hdmi, HDMI_EDID_KSV_FIFO_ACCESS_WINDOW);
  645. #ifdef DEBUG
  646. if ((i % 16) == 0) {
  647. printk(KERN_CONT "\n");
  648. printk(KERN_DEBUG "%02X | %02X", i, edid[i]);
  649. } else {
  650. printk(KERN_CONT " %02X", edid[i]);
  651. }
  652. #endif
  653. }
  654. #ifdef DEBUG
  655. printk(KERN_CONT "\n");
  656. #endif
  657. fb_edid_to_monspecs(edid, &hdmi->monspec);
  658. fb_get_options("sh_mobile_lcdc", &forced);
  659. if (forced && *forced) {
  660. /* Only primitive parsing so far */
  661. i = sscanf(forced, "%ux%u@%u",
  662. &f_width, &f_height, &f_refresh);
  663. if (i < 2) {
  664. f_width = 0;
  665. f_height = 0;
  666. }
  667. dev_dbg(hdmi->dev, "Forced mode %ux%u@%uHz\n",
  668. f_width, f_height, f_refresh);
  669. }
  670. /* Walk monitor modes to find the best or the exact match */
  671. for (i = 0, mode = hdmi->monspec.modedb;
  672. f_width && f_height && i < hdmi->monspec.modedb_len && !exact_match;
  673. i++, mode++) {
  674. unsigned long rate_error;
  675. /* No interest in unmatching modes */
  676. if (f_width != mode->xres || f_height != mode->yres)
  677. continue;
  678. rate_error = sh_hdmi_rate_error(hdmi, mode, hdmi_rate, parent_rate);
  679. if (f_refresh == mode->refresh || (!f_refresh && !rate_error))
  680. /*
  681. * Exact match if either the refresh rate matches or it
  682. * hasn't been specified and we've found a mode, for
  683. * which we can configure the clock precisely
  684. */
  685. exact_match = true;
  686. else if (found && found_rate_error <= rate_error)
  687. /*
  688. * We otherwise search for the closest matching clock
  689. * rate - either if no refresh rate has been specified
  690. * or we cannot find an exactly matching one
  691. */
  692. continue;
  693. /* Check if supported: sufficient fb memory, supported clock-rate */
  694. fb_videomode_to_var(var, mode);
  695. if (info && info->fbops->fb_check_var &&
  696. info->fbops->fb_check_var(var, info)) {
  697. exact_match = false;
  698. continue;
  699. }
  700. found = mode;
  701. found_rate_error = rate_error;
  702. }
  703. /*
  704. * TODO 1: if no ->info is present, postpone running the config until
  705. * after ->info first gets registered.
  706. * TODO 2: consider registering the HDMI platform device from the LCDC
  707. * driver, and passing ->info with HDMI platform data.
  708. */
  709. if (info && !found) {
  710. modelist = hdmi->info->modelist.next &&
  711. !list_empty(&hdmi->info->modelist) ?
  712. list_entry(hdmi->info->modelist.next,
  713. struct fb_modelist, list) :
  714. NULL;
  715. if (modelist) {
  716. found = &modelist->mode;
  717. found_rate_error = sh_hdmi_rate_error(hdmi, found, hdmi_rate, parent_rate);
  718. }
  719. }
  720. /* No cookie today */
  721. if (!found)
  722. return -ENXIO;
  723. if (found->xres == 640 && found->yres == 480 && found->refresh == 60)
  724. hdmi->preprogrammed_vic = 1;
  725. else if (found->xres == 720 && found->yres == 480 && found->refresh == 60)
  726. hdmi->preprogrammed_vic = 2;
  727. else if (found->xres == 720 && found->yres == 576 && found->refresh == 50)
  728. hdmi->preprogrammed_vic = 17;
  729. else if (found->xres == 1280 && found->yres == 720 && found->refresh == 60)
  730. hdmi->preprogrammed_vic = 4;
  731. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 24)
  732. hdmi->preprogrammed_vic = 32;
  733. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 50)
  734. hdmi->preprogrammed_vic = 31;
  735. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 60)
  736. hdmi->preprogrammed_vic = 16;
  737. else
  738. hdmi->preprogrammed_vic = 0;
  739. dev_dbg(hdmi->dev, "Using %s %s mode %ux%u@%uHz (%luHz), clock error %luHz\n",
  740. modelist ? "default" : "EDID", hdmi->preprogrammed_vic ? "VIC" : "external",
  741. found->xres, found->yres, found->refresh,
  742. PICOS2KHZ(found->pixclock) * 1000, found_rate_error);
  743. fb_videomode_to_var(&hdmi->var, found);
  744. sh_hdmi_external_video_param(hdmi);
  745. return 0;
  746. }
  747. static irqreturn_t sh_hdmi_hotplug(int irq, void *dev_id)
  748. {
  749. struct sh_hdmi *hdmi = dev_id;
  750. u8 status1, status2, mask1, mask2;
  751. /* mode_b and PLLA and PLLB reset */
  752. hdmi_write(hdmi, 0x2C, HDMI_SYSTEM_CTRL);
  753. /* How long shall reset be held? */
  754. udelay(10);
  755. /* mode_b and PLLA and PLLB reset release */
  756. hdmi_write(hdmi, 0x20, HDMI_SYSTEM_CTRL);
  757. status1 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_1);
  758. status2 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_2);
  759. mask1 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_1);
  760. mask2 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_2);
  761. /* Correct would be to ack only set bits, but the datasheet requires 0xff */
  762. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_1);
  763. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_2);
  764. if (printk_ratelimit())
  765. dev_dbg(hdmi->dev, "IRQ #%d: Status #1: 0x%x & 0x%x, #2: 0x%x & 0x%x\n",
  766. irq, status1, mask1, status2, mask2);
  767. if (!((status1 & mask1) | (status2 & mask2))) {
  768. return IRQ_NONE;
  769. } else if (status1 & 0xc0) {
  770. u8 msens;
  771. /* Datasheet specifies 10ms... */
  772. udelay(500);
  773. msens = hdmi_read(hdmi, HDMI_HOT_PLUG_MSENS_STATUS);
  774. dev_dbg(hdmi->dev, "MSENS 0x%x\n", msens);
  775. /* Check, if hot plug & MSENS pin status are both high */
  776. if ((msens & 0xC0) == 0xC0) {
  777. /* Display plug in */
  778. hdmi->hp_state = HDMI_HOTPLUG_CONNECTED;
  779. /* Set EDID word address */
  780. hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
  781. /* Set EDID segment pointer */
  782. hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
  783. /* Enable EDID interrupt */
  784. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  785. } else if (!(status1 & 0x80)) {
  786. /* Display unplug, beware multiple interrupts */
  787. if (hdmi->hp_state != HDMI_HOTPLUG_DISCONNECTED)
  788. schedule_delayed_work(&hdmi->edid_work, 0);
  789. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  790. /* display_off will switch back to mode_a */
  791. }
  792. } else if (status1 & 2) {
  793. /* EDID error interrupt: retry */
  794. /* Set EDID word address */
  795. hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
  796. /* Set EDID segment pointer */
  797. hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
  798. } else if (status1 & 4) {
  799. /* Disable EDID interrupt */
  800. hdmi_write(hdmi, 0xC0, HDMI_INTERRUPT_MASK_1);
  801. hdmi->hp_state = HDMI_HOTPLUG_EDID_DONE;
  802. schedule_delayed_work(&hdmi->edid_work, msecs_to_jiffies(10));
  803. }
  804. return IRQ_HANDLED;
  805. }
  806. /* locking: called with info->lock held, or before register_framebuffer() */
  807. static void sh_hdmi_display_on(void *arg, struct fb_info *info)
  808. {
  809. /*
  810. * info is guaranteed to be valid, when we are called, because our
  811. * FB_EVENT_FB_UNBIND notify is also called with info->lock held
  812. */
  813. struct sh_hdmi *hdmi = arg;
  814. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  815. struct sh_mobile_lcdc_chan *ch = info->par;
  816. dev_dbg(hdmi->dev, "%s(%p): state %x\n", __func__,
  817. pdata->lcd_dev, info->state);
  818. /* No need to lock */
  819. hdmi->info = info;
  820. /*
  821. * hp_state can be set to
  822. * HDMI_HOTPLUG_DISCONNECTED: on monitor unplug
  823. * HDMI_HOTPLUG_CONNECTED: on monitor plug-in
  824. * HDMI_HOTPLUG_EDID_DONE: on EDID read completion
  825. */
  826. switch (hdmi->hp_state) {
  827. case HDMI_HOTPLUG_EDID_DONE:
  828. /* PS mode d->e. All functions are active */
  829. hdmi_write(hdmi, 0x80, HDMI_SYSTEM_CTRL);
  830. dev_dbg(hdmi->dev, "HDMI running\n");
  831. break;
  832. case HDMI_HOTPLUG_DISCONNECTED:
  833. info->state = FBINFO_STATE_SUSPENDED;
  834. default:
  835. hdmi->var = ch->display_var;
  836. }
  837. }
  838. /* locking: called with info->lock held */
  839. static void sh_hdmi_display_off(void *arg)
  840. {
  841. struct sh_hdmi *hdmi = arg;
  842. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  843. dev_dbg(hdmi->dev, "%s(%p)\n", __func__, pdata->lcd_dev);
  844. /* PS mode e->a */
  845. hdmi_write(hdmi, 0x10, HDMI_SYSTEM_CTRL);
  846. }
  847. static bool sh_hdmi_must_reconfigure(struct sh_hdmi *hdmi)
  848. {
  849. struct fb_info *info = hdmi->info;
  850. struct sh_mobile_lcdc_chan *ch = info->par;
  851. struct fb_var_screeninfo *new_var = &hdmi->var, *old_var = &ch->display_var;
  852. struct fb_videomode mode1, mode2;
  853. fb_var_to_videomode(&mode1, old_var);
  854. fb_var_to_videomode(&mode2, new_var);
  855. dev_dbg(info->dev, "Old %ux%u, new %ux%u\n",
  856. mode1.xres, mode1.yres, mode2.xres, mode2.yres);
  857. if (fb_mode_is_equal(&mode1, &mode2))
  858. return false;
  859. dev_dbg(info->dev, "Switching %u -> %u lines\n",
  860. mode1.yres, mode2.yres);
  861. *old_var = *new_var;
  862. return true;
  863. }
  864. /**
  865. * sh_hdmi_clk_configure() - set HDMI clock frequency and enable the clock
  866. * @hdmi: driver context
  867. * @hdmi_rate: HDMI clock frequency in Hz
  868. * @parent_rate: if != 0 - set parent clock rate for optimal precision
  869. * return: configured positive rate if successful
  870. * 0 if couldn't set the rate, but managed to enable the
  871. * clock, negative error, if couldn't enable the clock
  872. */
  873. static long sh_hdmi_clk_configure(struct sh_hdmi *hdmi, unsigned long hdmi_rate,
  874. unsigned long parent_rate)
  875. {
  876. int ret;
  877. if (parent_rate && clk_get_parent(hdmi->hdmi_clk)) {
  878. ret = clk_set_rate(clk_get_parent(hdmi->hdmi_clk), parent_rate);
  879. if (ret < 0) {
  880. dev_warn(hdmi->dev, "Cannot set parent rate %ld: %d\n", parent_rate, ret);
  881. hdmi_rate = clk_round_rate(hdmi->hdmi_clk, hdmi_rate);
  882. } else {
  883. dev_dbg(hdmi->dev, "HDMI set parent frequency %lu\n", parent_rate);
  884. }
  885. }
  886. ret = clk_set_rate(hdmi->hdmi_clk, hdmi_rate);
  887. if (ret < 0) {
  888. dev_warn(hdmi->dev, "Cannot set rate %ld: %d\n", hdmi_rate, ret);
  889. hdmi_rate = 0;
  890. } else {
  891. dev_dbg(hdmi->dev, "HDMI set frequency %lu\n", hdmi_rate);
  892. }
  893. return hdmi_rate;
  894. }
  895. /* Hotplug interrupt occurred, read EDID */
  896. static void sh_hdmi_edid_work_fn(struct work_struct *work)
  897. {
  898. struct sh_hdmi *hdmi = container_of(work, struct sh_hdmi, edid_work.work);
  899. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  900. struct sh_mobile_lcdc_chan *ch;
  901. int ret;
  902. dev_dbg(hdmi->dev, "%s(%p): begin, hotplug status %d\n", __func__,
  903. pdata->lcd_dev, hdmi->hp_state);
  904. if (!pdata->lcd_dev)
  905. return;
  906. mutex_lock(&hdmi->mutex);
  907. if (hdmi->hp_state == HDMI_HOTPLUG_EDID_DONE) {
  908. unsigned long parent_rate = 0, hdmi_rate;
  909. /* A device has been plugged in */
  910. pm_runtime_get_sync(hdmi->dev);
  911. ret = sh_hdmi_read_edid(hdmi, &hdmi_rate, &parent_rate);
  912. if (ret < 0)
  913. goto out;
  914. /* Reconfigure the clock */
  915. ret = sh_hdmi_clk_configure(hdmi, hdmi_rate, parent_rate);
  916. if (ret < 0)
  917. goto out;
  918. msleep(10);
  919. sh_hdmi_configure(hdmi);
  920. /* Switched to another (d) power-save mode */
  921. msleep(10);
  922. if (!hdmi->info)
  923. goto out;
  924. ch = hdmi->info->par;
  925. acquire_console_sem();
  926. /* HDMI plug in */
  927. if (!sh_hdmi_must_reconfigure(hdmi) &&
  928. hdmi->info->state == FBINFO_STATE_RUNNING) {
  929. /*
  930. * First activation with the default monitor - just turn
  931. * on, if we run a resume here, the logo disappears
  932. */
  933. if (lock_fb_info(hdmi->info)) {
  934. sh_hdmi_display_on(hdmi, hdmi->info);
  935. unlock_fb_info(hdmi->info);
  936. }
  937. } else {
  938. /* New monitor or have to wake up */
  939. fb_set_suspend(hdmi->info, 0);
  940. }
  941. release_console_sem();
  942. } else {
  943. ret = 0;
  944. if (!hdmi->info)
  945. goto out;
  946. hdmi->monspec.modedb_len = 0;
  947. fb_destroy_modedb(hdmi->monspec.modedb);
  948. hdmi->monspec.modedb = NULL;
  949. acquire_console_sem();
  950. /* HDMI disconnect */
  951. fb_set_suspend(hdmi->info, 1);
  952. release_console_sem();
  953. pm_runtime_put(hdmi->dev);
  954. }
  955. out:
  956. if (ret < 0)
  957. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  958. mutex_unlock(&hdmi->mutex);
  959. dev_dbg(hdmi->dev, "%s(%p): end\n", __func__, pdata->lcd_dev);
  960. }
  961. static int sh_hdmi_notify(struct notifier_block *nb,
  962. unsigned long action, void *data);
  963. static struct notifier_block sh_hdmi_notifier = {
  964. .notifier_call = sh_hdmi_notify,
  965. };
  966. static int sh_hdmi_notify(struct notifier_block *nb,
  967. unsigned long action, void *data)
  968. {
  969. struct fb_event *event = data;
  970. struct fb_info *info = event->info;
  971. struct sh_mobile_lcdc_chan *ch = info->par;
  972. struct sh_mobile_lcdc_board_cfg *board_cfg = &ch->cfg.board_cfg;
  973. struct sh_hdmi *hdmi = board_cfg->board_data;
  974. if (nb != &sh_hdmi_notifier || !hdmi || hdmi->info != info)
  975. return NOTIFY_DONE;
  976. switch(action) {
  977. case FB_EVENT_FB_REGISTERED:
  978. /* Unneeded, activation taken care by sh_hdmi_display_on() */
  979. break;
  980. case FB_EVENT_FB_UNREGISTERED:
  981. /*
  982. * We are called from unregister_framebuffer() with the
  983. * info->lock held. This is bad for us, because we can race with
  984. * the scheduled work, which has to call fb_set_suspend(), which
  985. * takes info->lock internally, so, sh_hdmi_edid_work_fn()
  986. * cannot take and hold info->lock for the whole function
  987. * duration. Using an additional lock creates a classical AB-BA
  988. * lock up. Therefore, we have to release the info->lock
  989. * temporarily, synchronise with the work queue and re-acquire
  990. * the info->lock.
  991. */
  992. unlock_fb_info(hdmi->info);
  993. mutex_lock(&hdmi->mutex);
  994. hdmi->info = NULL;
  995. mutex_unlock(&hdmi->mutex);
  996. lock_fb_info(hdmi->info);
  997. return NOTIFY_OK;
  998. }
  999. return NOTIFY_DONE;
  1000. }
  1001. static int __init sh_hdmi_probe(struct platform_device *pdev)
  1002. {
  1003. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  1004. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1005. struct sh_mobile_lcdc_board_cfg *board_cfg;
  1006. int irq = platform_get_irq(pdev, 0), ret;
  1007. struct sh_hdmi *hdmi;
  1008. long rate;
  1009. if (!res || !pdata || irq < 0)
  1010. return -ENODEV;
  1011. hdmi = kzalloc(sizeof(*hdmi), GFP_KERNEL);
  1012. if (!hdmi) {
  1013. dev_err(&pdev->dev, "Cannot allocate device data\n");
  1014. return -ENOMEM;
  1015. }
  1016. mutex_init(&hdmi->mutex);
  1017. hdmi->dev = &pdev->dev;
  1018. hdmi->hdmi_clk = clk_get(&pdev->dev, "ick");
  1019. if (IS_ERR(hdmi->hdmi_clk)) {
  1020. ret = PTR_ERR(hdmi->hdmi_clk);
  1021. dev_err(&pdev->dev, "Unable to get clock: %d\n", ret);
  1022. goto egetclk;
  1023. }
  1024. /* An arbitrary relaxed pixclock just to get things started: from standard 480p */
  1025. rate = clk_round_rate(hdmi->hdmi_clk, PICOS2KHZ(37037));
  1026. if (rate > 0)
  1027. rate = sh_hdmi_clk_configure(hdmi, rate, 0);
  1028. if (rate < 0) {
  1029. ret = rate;
  1030. goto erate;
  1031. }
  1032. ret = clk_enable(hdmi->hdmi_clk);
  1033. if (ret < 0) {
  1034. dev_err(hdmi->dev, "Cannot enable clock: %d\n", ret);
  1035. goto erate;
  1036. }
  1037. dev_dbg(&pdev->dev, "Enabled HDMI clock at %luHz\n", rate);
  1038. if (!request_mem_region(res->start, resource_size(res), dev_name(&pdev->dev))) {
  1039. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  1040. ret = -EBUSY;
  1041. goto ereqreg;
  1042. }
  1043. hdmi->base = ioremap(res->start, resource_size(res));
  1044. if (!hdmi->base) {
  1045. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  1046. ret = -ENOMEM;
  1047. goto emap;
  1048. }
  1049. platform_set_drvdata(pdev, hdmi);
  1050. /* Set up LCDC callbacks */
  1051. board_cfg = &pdata->lcd_chan->board_cfg;
  1052. board_cfg->owner = THIS_MODULE;
  1053. board_cfg->board_data = hdmi;
  1054. board_cfg->display_on = sh_hdmi_display_on;
  1055. board_cfg->display_off = sh_hdmi_display_off;
  1056. INIT_DELAYED_WORK(&hdmi->edid_work, sh_hdmi_edid_work_fn);
  1057. pm_runtime_enable(&pdev->dev);
  1058. pm_runtime_resume(&pdev->dev);
  1059. /* Product and revision IDs are 0 in sh-mobile version */
  1060. dev_info(&pdev->dev, "Detected HDMI controller 0x%x:0x%x\n",
  1061. hdmi_read(hdmi, HDMI_PRODUCT_ID), hdmi_read(hdmi, HDMI_REVISION_ID));
  1062. ret = request_irq(irq, sh_hdmi_hotplug, 0,
  1063. dev_name(&pdev->dev), hdmi);
  1064. if (ret < 0) {
  1065. dev_err(&pdev->dev, "Unable to request irq: %d\n", ret);
  1066. goto ereqirq;
  1067. }
  1068. ret = snd_soc_register_codec(&pdev->dev,
  1069. &soc_codec_dev_sh_hdmi, &sh_hdmi_dai, 1);
  1070. if (ret < 0) {
  1071. dev_err(&pdev->dev, "codec registration failed\n");
  1072. goto ecodec;
  1073. }
  1074. return 0;
  1075. ecodec:
  1076. free_irq(irq, hdmi);
  1077. ereqirq:
  1078. pm_runtime_disable(&pdev->dev);
  1079. iounmap(hdmi->base);
  1080. emap:
  1081. release_mem_region(res->start, resource_size(res));
  1082. ereqreg:
  1083. clk_disable(hdmi->hdmi_clk);
  1084. erate:
  1085. clk_put(hdmi->hdmi_clk);
  1086. egetclk:
  1087. mutex_destroy(&hdmi->mutex);
  1088. kfree(hdmi);
  1089. return ret;
  1090. }
  1091. static int __exit sh_hdmi_remove(struct platform_device *pdev)
  1092. {
  1093. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  1094. struct sh_hdmi *hdmi = platform_get_drvdata(pdev);
  1095. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1096. struct sh_mobile_lcdc_board_cfg *board_cfg = &pdata->lcd_chan->board_cfg;
  1097. int irq = platform_get_irq(pdev, 0);
  1098. snd_soc_unregister_codec(&pdev->dev);
  1099. board_cfg->display_on = NULL;
  1100. board_cfg->display_off = NULL;
  1101. board_cfg->board_data = NULL;
  1102. board_cfg->owner = NULL;
  1103. /* No new work will be scheduled, wait for running ISR */
  1104. free_irq(irq, hdmi);
  1105. /* Wait for already scheduled work */
  1106. cancel_delayed_work_sync(&hdmi->edid_work);
  1107. pm_runtime_disable(&pdev->dev);
  1108. clk_disable(hdmi->hdmi_clk);
  1109. clk_put(hdmi->hdmi_clk);
  1110. iounmap(hdmi->base);
  1111. release_mem_region(res->start, resource_size(res));
  1112. mutex_destroy(&hdmi->mutex);
  1113. kfree(hdmi);
  1114. return 0;
  1115. }
  1116. static struct platform_driver sh_hdmi_driver = {
  1117. .remove = __exit_p(sh_hdmi_remove),
  1118. .driver = {
  1119. .name = "sh-mobile-hdmi",
  1120. },
  1121. };
  1122. static int __init sh_hdmi_init(void)
  1123. {
  1124. return platform_driver_probe(&sh_hdmi_driver, sh_hdmi_probe);
  1125. }
  1126. module_init(sh_hdmi_init);
  1127. static void __exit sh_hdmi_exit(void)
  1128. {
  1129. platform_driver_unregister(&sh_hdmi_driver);
  1130. }
  1131. module_exit(sh_hdmi_exit);
  1132. MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
  1133. MODULE_DESCRIPTION("SuperH / ARM-shmobile HDMI driver");
  1134. MODULE_LICENSE("GPL v2");