smpboot.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <asm/acpi.h>
  50. #include <asm/desc.h>
  51. #include <asm/nmi.h>
  52. #include <asm/irq.h>
  53. #include <asm/idle.h>
  54. #include <asm/trampoline.h>
  55. #include <asm/cpu.h>
  56. #include <asm/numa.h>
  57. #include <asm/pgtable.h>
  58. #include <asm/tlbflush.h>
  59. #include <asm/mtrr.h>
  60. #include <asm/vmi.h>
  61. #include <asm/apic.h>
  62. #include <asm/setup.h>
  63. #include <asm/uv/uv.h>
  64. #include <linux/mc146818rtc.h>
  65. #include <asm/smpboot_hooks.h>
  66. #ifdef CONFIG_X86_32
  67. u8 apicid_2_node[MAX_APICID];
  68. static int low_mappings;
  69. #endif
  70. /* State of each CPU */
  71. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  72. /* Store all idle threads, this can be reused instead of creating
  73. * a new thread. Also avoids complicated thread destroy functionality
  74. * for idle threads.
  75. */
  76. #ifdef CONFIG_HOTPLUG_CPU
  77. /*
  78. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  79. * removed after init for !CONFIG_HOTPLUG_CPU.
  80. */
  81. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  82. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  83. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  84. #else
  85. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  86. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  87. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  88. #endif
  89. /* Number of siblings per CPU package */
  90. int smp_num_siblings = 1;
  91. EXPORT_SYMBOL(smp_num_siblings);
  92. /* Last level cache ID of each logical CPU */
  93. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  94. /* representing HT siblings of each logical CPU */
  95. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  96. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  97. /* representing HT and core siblings of each logical CPU */
  98. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  99. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  100. /* Per CPU bogomips and other parameters */
  101. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  102. EXPORT_PER_CPU_SYMBOL(cpu_info);
  103. atomic_t init_deasserted;
  104. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  105. /* which node each logical CPU is on */
  106. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  107. EXPORT_SYMBOL(cpu_to_node_map);
  108. /* set up a mapping between cpu and node. */
  109. static void map_cpu_to_node(int cpu, int node)
  110. {
  111. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  112. cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
  113. cpu_to_node_map[cpu] = node;
  114. }
  115. /* undo a mapping between cpu and node. */
  116. static void unmap_cpu_to_node(int cpu)
  117. {
  118. int node;
  119. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  120. for (node = 0; node < MAX_NUMNODES; node++)
  121. cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
  122. cpu_to_node_map[cpu] = 0;
  123. }
  124. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  125. #define map_cpu_to_node(cpu, node) ({})
  126. #define unmap_cpu_to_node(cpu) ({})
  127. #endif
  128. #ifdef CONFIG_X86_32
  129. static int boot_cpu_logical_apicid;
  130. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  131. { [0 ... NR_CPUS-1] = BAD_APICID };
  132. static void map_cpu_to_logical_apicid(void)
  133. {
  134. int cpu = smp_processor_id();
  135. int apicid = logical_smp_processor_id();
  136. int node = apic->apicid_to_node(apicid);
  137. if (!node_online(node))
  138. node = first_online_node;
  139. cpu_2_logical_apicid[cpu] = apicid;
  140. map_cpu_to_node(cpu, node);
  141. }
  142. void numa_remove_cpu(int cpu)
  143. {
  144. cpu_2_logical_apicid[cpu] = BAD_APICID;
  145. unmap_cpu_to_node(cpu);
  146. }
  147. #else
  148. #define map_cpu_to_logical_apicid() do {} while (0)
  149. #endif
  150. /*
  151. * Report back to the Boot Processor.
  152. * Running on AP.
  153. */
  154. static void __cpuinit smp_callin(void)
  155. {
  156. int cpuid, phys_id;
  157. unsigned long timeout;
  158. /*
  159. * If waken up by an INIT in an 82489DX configuration
  160. * we may get here before an INIT-deassert IPI reaches
  161. * our local APIC. We have to wait for the IPI or we'll
  162. * lock up on an APIC access.
  163. */
  164. if (apic->wait_for_init_deassert)
  165. apic->wait_for_init_deassert(&init_deasserted);
  166. /*
  167. * (This works even if the APIC is not enabled.)
  168. */
  169. phys_id = read_apic_id();
  170. cpuid = smp_processor_id();
  171. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  172. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  173. phys_id, cpuid);
  174. }
  175. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  176. /*
  177. * STARTUP IPIs are fragile beasts as they might sometimes
  178. * trigger some glue motherboard logic. Complete APIC bus
  179. * silence for 1 second, this overestimates the time the
  180. * boot CPU is spending to send the up to 2 STARTUP IPIs
  181. * by a factor of two. This should be enough.
  182. */
  183. /*
  184. * Waiting 2s total for startup (udelay is not yet working)
  185. */
  186. timeout = jiffies + 2*HZ;
  187. while (time_before(jiffies, timeout)) {
  188. /*
  189. * Has the boot CPU finished it's STARTUP sequence?
  190. */
  191. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  192. break;
  193. cpu_relax();
  194. }
  195. if (!time_before(jiffies, timeout)) {
  196. panic("%s: CPU%d started up but did not get a callout!\n",
  197. __func__, cpuid);
  198. }
  199. /*
  200. * the boot CPU has finished the init stage and is spinning
  201. * on callin_map until we finish. We are free to set up this
  202. * CPU, first the APIC. (this is probably redundant on most
  203. * boards)
  204. */
  205. pr_debug("CALLIN, before setup_local_APIC().\n");
  206. if (apic->smp_callin_clear_local_apic)
  207. apic->smp_callin_clear_local_apic();
  208. setup_local_APIC();
  209. end_local_APIC_setup();
  210. map_cpu_to_logical_apicid();
  211. notify_cpu_starting(cpuid);
  212. /*
  213. * Get our bogomips.
  214. *
  215. * Need to enable IRQs because it can take longer and then
  216. * the NMI watchdog might kill us.
  217. */
  218. local_irq_enable();
  219. calibrate_delay();
  220. local_irq_disable();
  221. pr_debug("Stack at about %p\n", &cpuid);
  222. /*
  223. * Save our processor parameters
  224. */
  225. smp_store_cpu_info(cpuid);
  226. /*
  227. * Allow the master to continue.
  228. */
  229. cpumask_set_cpu(cpuid, cpu_callin_mask);
  230. }
  231. /*
  232. * Activate a secondary processor.
  233. */
  234. notrace static void __cpuinit start_secondary(void *unused)
  235. {
  236. /*
  237. * Don't put *anything* before cpu_init(), SMP booting is too
  238. * fragile that we want to limit the things done here to the
  239. * most necessary things.
  240. */
  241. vmi_bringup();
  242. cpu_init();
  243. preempt_disable();
  244. smp_callin();
  245. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  246. barrier();
  247. /*
  248. * Check TSC synchronization with the BP:
  249. */
  250. check_tsc_sync_target();
  251. if (nmi_watchdog == NMI_IO_APIC) {
  252. disable_8259A_irq(0);
  253. enable_NMI_through_LVT0();
  254. enable_8259A_irq(0);
  255. }
  256. #ifdef CONFIG_X86_32
  257. while (low_mappings)
  258. cpu_relax();
  259. __flush_tlb_all();
  260. #endif
  261. /* This must be done before setting cpu_online_mask */
  262. set_cpu_sibling_map(raw_smp_processor_id());
  263. wmb();
  264. /*
  265. * We need to hold call_lock, so there is no inconsistency
  266. * between the time smp_call_function() determines number of
  267. * IPI recipients, and the time when the determination is made
  268. * for which cpus receive the IPI. Holding this
  269. * lock helps us to not include this cpu in a currently in progress
  270. * smp_call_function().
  271. *
  272. * We need to hold vector_lock so there the set of online cpus
  273. * does not change while we are assigning vectors to cpus. Holding
  274. * this lock ensures we don't half assign or remove an irq from a cpu.
  275. */
  276. ipi_call_lock();
  277. lock_vector_lock();
  278. __setup_vector_irq(smp_processor_id());
  279. set_cpu_online(smp_processor_id(), true);
  280. unlock_vector_lock();
  281. ipi_call_unlock();
  282. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  283. /* enable local interrupts */
  284. local_irq_enable();
  285. setup_secondary_clock();
  286. wmb();
  287. cpu_idle();
  288. }
  289. #ifdef CONFIG_CPUMASK_OFFSTACK
  290. /* In this case, llc_shared_map is a pointer to a cpumask. */
  291. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  292. const struct cpuinfo_x86 *src)
  293. {
  294. struct cpumask *llc = dst->llc_shared_map;
  295. *dst = *src;
  296. dst->llc_shared_map = llc;
  297. }
  298. #else
  299. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  300. const struct cpuinfo_x86 *src)
  301. {
  302. *dst = *src;
  303. }
  304. #endif /* CONFIG_CPUMASK_OFFSTACK */
  305. /*
  306. * The bootstrap kernel entry code has set these up. Save them for
  307. * a given CPU
  308. */
  309. void __cpuinit smp_store_cpu_info(int id)
  310. {
  311. struct cpuinfo_x86 *c = &cpu_data(id);
  312. copy_cpuinfo_x86(c, &boot_cpu_data);
  313. c->cpu_index = id;
  314. if (id != 0)
  315. identify_secondary_cpu(c);
  316. }
  317. void __cpuinit set_cpu_sibling_map(int cpu)
  318. {
  319. int i;
  320. struct cpuinfo_x86 *c = &cpu_data(cpu);
  321. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  322. if (smp_num_siblings > 1) {
  323. for_each_cpu(i, cpu_sibling_setup_mask) {
  324. struct cpuinfo_x86 *o = &cpu_data(i);
  325. if (c->phys_proc_id == o->phys_proc_id &&
  326. c->cpu_core_id == o->cpu_core_id) {
  327. cpumask_set_cpu(i, cpu_sibling_mask(cpu));
  328. cpumask_set_cpu(cpu, cpu_sibling_mask(i));
  329. cpumask_set_cpu(i, cpu_core_mask(cpu));
  330. cpumask_set_cpu(cpu, cpu_core_mask(i));
  331. cpumask_set_cpu(i, c->llc_shared_map);
  332. cpumask_set_cpu(cpu, o->llc_shared_map);
  333. }
  334. }
  335. } else {
  336. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  337. }
  338. cpumask_set_cpu(cpu, c->llc_shared_map);
  339. if (current_cpu_data.x86_max_cores == 1) {
  340. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  341. c->booted_cores = 1;
  342. return;
  343. }
  344. for_each_cpu(i, cpu_sibling_setup_mask) {
  345. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  346. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  347. cpumask_set_cpu(i, c->llc_shared_map);
  348. cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
  349. }
  350. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  351. cpumask_set_cpu(i, cpu_core_mask(cpu));
  352. cpumask_set_cpu(cpu, cpu_core_mask(i));
  353. /*
  354. * Does this new cpu bringup a new core?
  355. */
  356. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  357. /*
  358. * for each core in package, increment
  359. * the booted_cores for this new cpu
  360. */
  361. if (cpumask_first(cpu_sibling_mask(i)) == i)
  362. c->booted_cores++;
  363. /*
  364. * increment the core count for all
  365. * the other cpus in this package
  366. */
  367. if (i != cpu)
  368. cpu_data(i).booted_cores++;
  369. } else if (i != cpu && !c->booted_cores)
  370. c->booted_cores = cpu_data(i).booted_cores;
  371. }
  372. }
  373. }
  374. /* maps the cpu to the sched domain representing multi-core */
  375. const struct cpumask *cpu_coregroup_mask(int cpu)
  376. {
  377. struct cpuinfo_x86 *c = &cpu_data(cpu);
  378. /*
  379. * For perf, we return last level cache shared map.
  380. * And for power savings, we return cpu_core_map
  381. */
  382. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  383. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  384. return cpu_core_mask(cpu);
  385. else
  386. return c->llc_shared_map;
  387. }
  388. static void impress_friends(void)
  389. {
  390. int cpu;
  391. unsigned long bogosum = 0;
  392. /*
  393. * Allow the user to impress friends.
  394. */
  395. pr_debug("Before bogomips.\n");
  396. for_each_possible_cpu(cpu)
  397. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  398. bogosum += cpu_data(cpu).loops_per_jiffy;
  399. printk(KERN_INFO
  400. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  401. num_online_cpus(),
  402. bogosum/(500000/HZ),
  403. (bogosum/(5000/HZ))%100);
  404. pr_debug("Before bogocount - setting activated=1.\n");
  405. }
  406. void __inquire_remote_apic(int apicid)
  407. {
  408. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  409. char *names[] = { "ID", "VERSION", "SPIV" };
  410. int timeout;
  411. u32 status;
  412. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  413. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  414. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  415. /*
  416. * Wait for idle.
  417. */
  418. status = safe_apic_wait_icr_idle();
  419. if (status)
  420. printk(KERN_CONT
  421. "a previous APIC delivery may have failed\n");
  422. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  423. timeout = 0;
  424. do {
  425. udelay(100);
  426. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  427. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  428. switch (status) {
  429. case APIC_ICR_RR_VALID:
  430. status = apic_read(APIC_RRR);
  431. printk(KERN_CONT "%08x\n", status);
  432. break;
  433. default:
  434. printk(KERN_CONT "failed\n");
  435. }
  436. }
  437. }
  438. /*
  439. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  440. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  441. * won't ... remember to clear down the APIC, etc later.
  442. */
  443. int __cpuinit
  444. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  445. {
  446. unsigned long send_status, accept_status = 0;
  447. int maxlvt;
  448. /* Target chip */
  449. /* Boot on the stack */
  450. /* Kick the second */
  451. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  452. pr_debug("Waiting for send to finish...\n");
  453. send_status = safe_apic_wait_icr_idle();
  454. /*
  455. * Give the other CPU some time to accept the IPI.
  456. */
  457. udelay(200);
  458. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  459. maxlvt = lapic_get_maxlvt();
  460. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  461. apic_write(APIC_ESR, 0);
  462. accept_status = (apic_read(APIC_ESR) & 0xEF);
  463. }
  464. pr_debug("NMI sent.\n");
  465. if (send_status)
  466. printk(KERN_ERR "APIC never delivered???\n");
  467. if (accept_status)
  468. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  469. return (send_status | accept_status);
  470. }
  471. static int __cpuinit
  472. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  473. {
  474. unsigned long send_status, accept_status = 0;
  475. int maxlvt, num_starts, j;
  476. maxlvt = lapic_get_maxlvt();
  477. /*
  478. * Be paranoid about clearing APIC errors.
  479. */
  480. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  481. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  482. apic_write(APIC_ESR, 0);
  483. apic_read(APIC_ESR);
  484. }
  485. pr_debug("Asserting INIT.\n");
  486. /*
  487. * Turn INIT on target chip
  488. */
  489. /*
  490. * Send IPI
  491. */
  492. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  493. phys_apicid);
  494. pr_debug("Waiting for send to finish...\n");
  495. send_status = safe_apic_wait_icr_idle();
  496. mdelay(10);
  497. pr_debug("Deasserting INIT.\n");
  498. /* Target chip */
  499. /* Send IPI */
  500. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  501. pr_debug("Waiting for send to finish...\n");
  502. send_status = safe_apic_wait_icr_idle();
  503. mb();
  504. atomic_set(&init_deasserted, 1);
  505. /*
  506. * Should we send STARTUP IPIs ?
  507. *
  508. * Determine this based on the APIC version.
  509. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  510. */
  511. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  512. num_starts = 2;
  513. else
  514. num_starts = 0;
  515. /*
  516. * Paravirt / VMI wants a startup IPI hook here to set up the
  517. * target processor state.
  518. */
  519. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  520. (unsigned long)stack_start.sp);
  521. /*
  522. * Run STARTUP IPI loop.
  523. */
  524. pr_debug("#startup loops: %d.\n", num_starts);
  525. for (j = 1; j <= num_starts; j++) {
  526. pr_debug("Sending STARTUP #%d.\n", j);
  527. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  528. apic_write(APIC_ESR, 0);
  529. apic_read(APIC_ESR);
  530. pr_debug("After apic_write.\n");
  531. /*
  532. * STARTUP IPI
  533. */
  534. /* Target chip */
  535. /* Boot on the stack */
  536. /* Kick the second */
  537. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  538. phys_apicid);
  539. /*
  540. * Give the other CPU some time to accept the IPI.
  541. */
  542. udelay(300);
  543. pr_debug("Startup point 1.\n");
  544. pr_debug("Waiting for send to finish...\n");
  545. send_status = safe_apic_wait_icr_idle();
  546. /*
  547. * Give the other CPU some time to accept the IPI.
  548. */
  549. udelay(200);
  550. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  551. apic_write(APIC_ESR, 0);
  552. accept_status = (apic_read(APIC_ESR) & 0xEF);
  553. if (send_status || accept_status)
  554. break;
  555. }
  556. pr_debug("After Startup.\n");
  557. if (send_status)
  558. printk(KERN_ERR "APIC never delivered???\n");
  559. if (accept_status)
  560. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  561. return (send_status | accept_status);
  562. }
  563. struct create_idle {
  564. struct work_struct work;
  565. struct task_struct *idle;
  566. struct completion done;
  567. int cpu;
  568. };
  569. static void __cpuinit do_fork_idle(struct work_struct *work)
  570. {
  571. struct create_idle *c_idle =
  572. container_of(work, struct create_idle, work);
  573. c_idle->idle = fork_idle(c_idle->cpu);
  574. complete(&c_idle->done);
  575. }
  576. /*
  577. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  578. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  579. * Returns zero if CPU booted OK, else error code from
  580. * ->wakeup_secondary_cpu.
  581. */
  582. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  583. {
  584. unsigned long boot_error = 0;
  585. unsigned long start_ip;
  586. int timeout;
  587. struct create_idle c_idle = {
  588. .cpu = cpu,
  589. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  590. };
  591. INIT_WORK(&c_idle.work, do_fork_idle);
  592. alternatives_smp_switch(1);
  593. c_idle.idle = get_idle_for_cpu(cpu);
  594. /*
  595. * We can't use kernel_thread since we must avoid to
  596. * reschedule the child.
  597. */
  598. if (c_idle.idle) {
  599. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  600. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  601. init_idle(c_idle.idle, cpu);
  602. goto do_rest;
  603. }
  604. if (!keventd_up() || current_is_keventd())
  605. c_idle.work.func(&c_idle.work);
  606. else {
  607. schedule_work(&c_idle.work);
  608. wait_for_completion(&c_idle.done);
  609. }
  610. if (IS_ERR(c_idle.idle)) {
  611. printk("failed fork for CPU %d\n", cpu);
  612. return PTR_ERR(c_idle.idle);
  613. }
  614. set_idle_for_cpu(cpu, c_idle.idle);
  615. do_rest:
  616. per_cpu(current_task, cpu) = c_idle.idle;
  617. #ifdef CONFIG_X86_32
  618. /* Stack for startup_32 can be just as for start_secondary onwards */
  619. irq_ctx_init(cpu);
  620. #else
  621. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  622. initial_gs = per_cpu_offset(cpu);
  623. per_cpu(kernel_stack, cpu) =
  624. (unsigned long)task_stack_page(c_idle.idle) -
  625. KERNEL_STACK_OFFSET + THREAD_SIZE;
  626. #endif
  627. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  628. initial_code = (unsigned long)start_secondary;
  629. stack_start.sp = (void *) c_idle.idle->thread.sp;
  630. /* start_ip had better be page-aligned! */
  631. start_ip = setup_trampoline();
  632. /* So we see what's up */
  633. printk(KERN_INFO "Booting processor %d APIC 0x%x ip 0x%lx\n",
  634. cpu, apicid, start_ip);
  635. /*
  636. * This grunge runs the startup process for
  637. * the targeted processor.
  638. */
  639. atomic_set(&init_deasserted, 0);
  640. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  641. pr_debug("Setting warm reset code and vector.\n");
  642. smpboot_setup_warm_reset_vector(start_ip);
  643. /*
  644. * Be paranoid about clearing APIC errors.
  645. */
  646. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  647. apic_write(APIC_ESR, 0);
  648. apic_read(APIC_ESR);
  649. }
  650. }
  651. /*
  652. * Kick the secondary CPU. Use the method in the APIC driver
  653. * if it's defined - or use an INIT boot APIC message otherwise:
  654. */
  655. if (apic->wakeup_secondary_cpu)
  656. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  657. else
  658. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  659. if (!boot_error) {
  660. /*
  661. * allow APs to start initializing.
  662. */
  663. pr_debug("Before Callout %d.\n", cpu);
  664. cpumask_set_cpu(cpu, cpu_callout_mask);
  665. pr_debug("After Callout %d.\n", cpu);
  666. /*
  667. * Wait 5s total for a response
  668. */
  669. for (timeout = 0; timeout < 50000; timeout++) {
  670. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  671. break; /* It has booted */
  672. udelay(100);
  673. }
  674. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  675. /* number CPUs logically, starting from 1 (BSP is 0) */
  676. pr_debug("OK.\n");
  677. printk(KERN_INFO "CPU%d: ", cpu);
  678. print_cpu_info(&cpu_data(cpu));
  679. pr_debug("CPU has booted.\n");
  680. } else {
  681. boot_error = 1;
  682. if (*((volatile unsigned char *)trampoline_base)
  683. == 0xA5)
  684. /* trampoline started but...? */
  685. printk(KERN_ERR "Stuck ??\n");
  686. else
  687. /* trampoline code not run */
  688. printk(KERN_ERR "Not responding.\n");
  689. if (apic->inquire_remote_apic)
  690. apic->inquire_remote_apic(apicid);
  691. }
  692. }
  693. if (boot_error) {
  694. /* Try to put things back the way they were before ... */
  695. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  696. /* was set by do_boot_cpu() */
  697. cpumask_clear_cpu(cpu, cpu_callout_mask);
  698. /* was set by cpu_init() */
  699. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  700. set_cpu_present(cpu, false);
  701. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  702. }
  703. /* mark "stuck" area as not stuck */
  704. *((volatile unsigned long *)trampoline_base) = 0;
  705. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  706. /*
  707. * Cleanup possible dangling ends...
  708. */
  709. smpboot_restore_warm_reset_vector();
  710. }
  711. return boot_error;
  712. }
  713. int __cpuinit native_cpu_up(unsigned int cpu)
  714. {
  715. int apicid = apic->cpu_present_to_apicid(cpu);
  716. unsigned long flags;
  717. int err;
  718. WARN_ON(irqs_disabled());
  719. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  720. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  721. !physid_isset(apicid, phys_cpu_present_map)) {
  722. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  723. return -EINVAL;
  724. }
  725. /*
  726. * Already booted CPU?
  727. */
  728. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  729. pr_debug("do_boot_cpu %d Already started\n", cpu);
  730. return -ENOSYS;
  731. }
  732. /*
  733. * Save current MTRR state in case it was changed since early boot
  734. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  735. */
  736. mtrr_save_state();
  737. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  738. #ifdef CONFIG_X86_32
  739. /* init low mem mapping */
  740. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  741. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  742. flush_tlb_all();
  743. low_mappings = 1;
  744. err = do_boot_cpu(apicid, cpu);
  745. zap_low_mappings(false);
  746. low_mappings = 0;
  747. #else
  748. err = do_boot_cpu(apicid, cpu);
  749. #endif
  750. if (err) {
  751. pr_debug("do_boot_cpu failed %d\n", err);
  752. return -EIO;
  753. }
  754. /*
  755. * Check TSC synchronization with the AP (keep irqs disabled
  756. * while doing so):
  757. */
  758. local_irq_save(flags);
  759. check_tsc_sync_source(cpu);
  760. local_irq_restore(flags);
  761. while (!cpu_online(cpu)) {
  762. cpu_relax();
  763. touch_nmi_watchdog();
  764. }
  765. return 0;
  766. }
  767. /*
  768. * Fall back to non SMP mode after errors.
  769. *
  770. * RED-PEN audit/test this more. I bet there is more state messed up here.
  771. */
  772. static __init void disable_smp(void)
  773. {
  774. init_cpu_present(cpumask_of(0));
  775. init_cpu_possible(cpumask_of(0));
  776. smpboot_clear_io_apic_irqs();
  777. if (smp_found_config)
  778. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  779. else
  780. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  781. map_cpu_to_logical_apicid();
  782. cpumask_set_cpu(0, cpu_sibling_mask(0));
  783. cpumask_set_cpu(0, cpu_core_mask(0));
  784. }
  785. /*
  786. * Various sanity checks.
  787. */
  788. static int __init smp_sanity_check(unsigned max_cpus)
  789. {
  790. preempt_disable();
  791. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  792. if (def_to_bigsmp && nr_cpu_ids > 8) {
  793. unsigned int cpu;
  794. unsigned nr;
  795. printk(KERN_WARNING
  796. "More than 8 CPUs detected - skipping them.\n"
  797. "Use CONFIG_X86_BIGSMP.\n");
  798. nr = 0;
  799. for_each_present_cpu(cpu) {
  800. if (nr >= 8)
  801. set_cpu_present(cpu, false);
  802. nr++;
  803. }
  804. nr = 0;
  805. for_each_possible_cpu(cpu) {
  806. if (nr >= 8)
  807. set_cpu_possible(cpu, false);
  808. nr++;
  809. }
  810. nr_cpu_ids = 8;
  811. }
  812. #endif
  813. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  814. printk(KERN_WARNING
  815. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  816. hard_smp_processor_id());
  817. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  818. }
  819. /*
  820. * If we couldn't find an SMP configuration at boot time,
  821. * get out of here now!
  822. */
  823. if (!smp_found_config && !acpi_lapic) {
  824. preempt_enable();
  825. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  826. disable_smp();
  827. if (APIC_init_uniprocessor())
  828. printk(KERN_NOTICE "Local APIC not detected."
  829. " Using dummy APIC emulation.\n");
  830. return -1;
  831. }
  832. /*
  833. * Should not be necessary because the MP table should list the boot
  834. * CPU too, but we do it for the sake of robustness anyway.
  835. */
  836. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  837. printk(KERN_NOTICE
  838. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  839. boot_cpu_physical_apicid);
  840. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  841. }
  842. preempt_enable();
  843. /*
  844. * If we couldn't find a local APIC, then get out of here now!
  845. */
  846. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  847. !cpu_has_apic) {
  848. if (!disable_apic) {
  849. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  850. boot_cpu_physical_apicid);
  851. pr_err("... forcing use of dummy APIC emulation."
  852. "(tell your hw vendor)\n");
  853. }
  854. smpboot_clear_io_apic();
  855. arch_disable_smp_support();
  856. return -1;
  857. }
  858. verify_local_APIC();
  859. /*
  860. * If SMP should be disabled, then really disable it!
  861. */
  862. if (!max_cpus) {
  863. printk(KERN_INFO "SMP mode deactivated.\n");
  864. smpboot_clear_io_apic();
  865. localise_nmi_watchdog();
  866. connect_bsp_APIC();
  867. setup_local_APIC();
  868. end_local_APIC_setup();
  869. return -1;
  870. }
  871. return 0;
  872. }
  873. static void __init smp_cpu_index_default(void)
  874. {
  875. int i;
  876. struct cpuinfo_x86 *c;
  877. for_each_possible_cpu(i) {
  878. c = &cpu_data(i);
  879. /* mark all to hotplug */
  880. c->cpu_index = nr_cpu_ids;
  881. }
  882. }
  883. /*
  884. * Prepare for SMP bootup. The MP table or ACPI has been read
  885. * earlier. Just do some sanity checking here and enable APIC mode.
  886. */
  887. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  888. {
  889. unsigned int i;
  890. preempt_disable();
  891. smp_cpu_index_default();
  892. current_cpu_data = boot_cpu_data;
  893. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  894. mb();
  895. /*
  896. * Setup boot CPU information
  897. */
  898. smp_store_cpu_info(0); /* Final full version of the data */
  899. #ifdef CONFIG_X86_32
  900. boot_cpu_logical_apicid = logical_smp_processor_id();
  901. #endif
  902. current_thread_info()->cpu = 0; /* needed? */
  903. for_each_possible_cpu(i) {
  904. alloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  905. alloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  906. alloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
  907. cpumask_clear(per_cpu(cpu_core_map, i));
  908. cpumask_clear(per_cpu(cpu_sibling_map, i));
  909. cpumask_clear(cpu_data(i).llc_shared_map);
  910. }
  911. set_cpu_sibling_map(0);
  912. enable_IR_x2apic();
  913. #ifdef CONFIG_X86_64
  914. default_setup_apic_routing();
  915. #endif
  916. if (smp_sanity_check(max_cpus) < 0) {
  917. printk(KERN_INFO "SMP disabled\n");
  918. disable_smp();
  919. goto out;
  920. }
  921. preempt_disable();
  922. if (read_apic_id() != boot_cpu_physical_apicid) {
  923. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  924. read_apic_id(), boot_cpu_physical_apicid);
  925. /* Or can we switch back to PIC here? */
  926. }
  927. preempt_enable();
  928. connect_bsp_APIC();
  929. /*
  930. * Switch from PIC to APIC mode.
  931. */
  932. setup_local_APIC();
  933. /*
  934. * Enable IO APIC before setting up error vector
  935. */
  936. if (!skip_ioapic_setup && nr_ioapics)
  937. enable_IO_APIC();
  938. end_local_APIC_setup();
  939. map_cpu_to_logical_apicid();
  940. if (apic->setup_portio_remap)
  941. apic->setup_portio_remap();
  942. smpboot_setup_io_apic();
  943. /*
  944. * Set up local APIC timer on boot CPU.
  945. */
  946. printk(KERN_INFO "CPU%d: ", 0);
  947. print_cpu_info(&cpu_data(0));
  948. setup_boot_clock();
  949. if (is_uv_system())
  950. uv_system_init();
  951. out:
  952. preempt_enable();
  953. }
  954. /*
  955. * Early setup to make printk work.
  956. */
  957. void __init native_smp_prepare_boot_cpu(void)
  958. {
  959. int me = smp_processor_id();
  960. switch_to_new_gdt(me);
  961. /* already set me in cpu_online_mask in boot_cpu_init() */
  962. cpumask_set_cpu(me, cpu_callout_mask);
  963. per_cpu(cpu_state, me) = CPU_ONLINE;
  964. }
  965. void __init native_smp_cpus_done(unsigned int max_cpus)
  966. {
  967. pr_debug("Boot done.\n");
  968. impress_friends();
  969. #ifdef CONFIG_X86_IO_APIC
  970. setup_ioapic_dest();
  971. #endif
  972. check_nmi_watchdog();
  973. }
  974. static int __initdata setup_possible_cpus = -1;
  975. static int __init _setup_possible_cpus(char *str)
  976. {
  977. get_option(&str, &setup_possible_cpus);
  978. return 0;
  979. }
  980. early_param("possible_cpus", _setup_possible_cpus);
  981. /*
  982. * cpu_possible_mask should be static, it cannot change as cpu's
  983. * are onlined, or offlined. The reason is per-cpu data-structures
  984. * are allocated by some modules at init time, and dont expect to
  985. * do this dynamically on cpu arrival/departure.
  986. * cpu_present_mask on the other hand can change dynamically.
  987. * In case when cpu_hotplug is not compiled, then we resort to current
  988. * behaviour, which is cpu_possible == cpu_present.
  989. * - Ashok Raj
  990. *
  991. * Three ways to find out the number of additional hotplug CPUs:
  992. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  993. * - The user can overwrite it with possible_cpus=NUM
  994. * - Otherwise don't reserve additional CPUs.
  995. * We do this because additional CPUs waste a lot of memory.
  996. * -AK
  997. */
  998. __init void prefill_possible_map(void)
  999. {
  1000. int i, possible;
  1001. /* no processor from mptable or madt */
  1002. if (!num_processors)
  1003. num_processors = 1;
  1004. if (setup_possible_cpus == -1)
  1005. possible = num_processors + disabled_cpus;
  1006. else
  1007. possible = setup_possible_cpus;
  1008. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1009. if (possible > CONFIG_NR_CPUS) {
  1010. printk(KERN_WARNING
  1011. "%d Processors exceeds NR_CPUS limit of %d\n",
  1012. possible, CONFIG_NR_CPUS);
  1013. possible = CONFIG_NR_CPUS;
  1014. }
  1015. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1016. possible, max_t(int, possible - num_processors, 0));
  1017. for (i = 0; i < possible; i++)
  1018. set_cpu_possible(i, true);
  1019. nr_cpu_ids = possible;
  1020. }
  1021. #ifdef CONFIG_HOTPLUG_CPU
  1022. static void remove_siblinginfo(int cpu)
  1023. {
  1024. int sibling;
  1025. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1026. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1027. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1028. /*/
  1029. * last thread sibling in this cpu core going down
  1030. */
  1031. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1032. cpu_data(sibling).booted_cores--;
  1033. }
  1034. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1035. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1036. cpumask_clear(cpu_sibling_mask(cpu));
  1037. cpumask_clear(cpu_core_mask(cpu));
  1038. c->phys_proc_id = 0;
  1039. c->cpu_core_id = 0;
  1040. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1041. }
  1042. static void __ref remove_cpu_from_maps(int cpu)
  1043. {
  1044. set_cpu_online(cpu, false);
  1045. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1046. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1047. /* was set by cpu_init() */
  1048. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1049. numa_remove_cpu(cpu);
  1050. }
  1051. void cpu_disable_common(void)
  1052. {
  1053. int cpu = smp_processor_id();
  1054. /*
  1055. * HACK:
  1056. * Allow any queued timer interrupts to get serviced
  1057. * This is only a temporary solution until we cleanup
  1058. * fixup_irqs as we do for IA64.
  1059. */
  1060. local_irq_enable();
  1061. mdelay(1);
  1062. local_irq_disable();
  1063. remove_siblinginfo(cpu);
  1064. /* It's now safe to remove this processor from the online map */
  1065. lock_vector_lock();
  1066. remove_cpu_from_maps(cpu);
  1067. unlock_vector_lock();
  1068. fixup_irqs();
  1069. }
  1070. int native_cpu_disable(void)
  1071. {
  1072. int cpu = smp_processor_id();
  1073. /*
  1074. * Perhaps use cpufreq to drop frequency, but that could go
  1075. * into generic code.
  1076. *
  1077. * We won't take down the boot processor on i386 due to some
  1078. * interrupts only being able to be serviced by the BSP.
  1079. * Especially so if we're not using an IOAPIC -zwane
  1080. */
  1081. if (cpu == 0)
  1082. return -EBUSY;
  1083. if (nmi_watchdog == NMI_LOCAL_APIC)
  1084. stop_apic_nmi_watchdog(NULL);
  1085. clear_local_APIC();
  1086. cpu_disable_common();
  1087. return 0;
  1088. }
  1089. void native_cpu_die(unsigned int cpu)
  1090. {
  1091. /* We don't do anything here: idle task is faking death itself. */
  1092. unsigned int i;
  1093. for (i = 0; i < 10; i++) {
  1094. /* They ack this in play_dead by setting CPU_DEAD */
  1095. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1096. printk(KERN_INFO "CPU %d is now offline\n", cpu);
  1097. if (1 == num_online_cpus())
  1098. alternatives_smp_switch(0);
  1099. return;
  1100. }
  1101. msleep(100);
  1102. }
  1103. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1104. }
  1105. void play_dead_common(void)
  1106. {
  1107. idle_task_exit();
  1108. reset_lazy_tlbstate();
  1109. irq_ctx_exit(raw_smp_processor_id());
  1110. c1e_remove_cpu(raw_smp_processor_id());
  1111. mb();
  1112. /* Ack it */
  1113. __get_cpu_var(cpu_state) = CPU_DEAD;
  1114. /*
  1115. * With physical CPU hotplug, we should halt the cpu
  1116. */
  1117. local_irq_disable();
  1118. }
  1119. void native_play_dead(void)
  1120. {
  1121. play_dead_common();
  1122. wbinvd_halt();
  1123. }
  1124. #else /* ... !CONFIG_HOTPLUG_CPU */
  1125. int native_cpu_disable(void)
  1126. {
  1127. return -ENOSYS;
  1128. }
  1129. void native_cpu_die(unsigned int cpu)
  1130. {
  1131. /* We said "no" in __cpu_disable */
  1132. BUG();
  1133. }
  1134. void native_play_dead(void)
  1135. {
  1136. BUG();
  1137. }
  1138. #endif