apic_64.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/ioport.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/acpi_pmtmr.h>
  27. #include <linux/module.h>
  28. #include <asm/atomic.h>
  29. #include <asm/smp.h>
  30. #include <asm/mtrr.h>
  31. #include <asm/mpspec.h>
  32. #include <asm/hpet.h>
  33. #include <asm/pgalloc.h>
  34. #include <asm/mach_apic.h>
  35. #include <asm/nmi.h>
  36. #include <asm/idle.h>
  37. #include <asm/proto.h>
  38. #include <asm/timex.h>
  39. #include <asm/apic.h>
  40. int disable_apic_timer __cpuinitdata;
  41. static int apic_calibrate_pmtmr __initdata;
  42. int disable_apic;
  43. /* Local APIC timer works in C2 */
  44. int local_apic_timer_c2_ok;
  45. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  46. /*
  47. * Debug level, exported for io_apic.c
  48. */
  49. int apic_verbosity;
  50. static struct resource lapic_resource = {
  51. .name = "Local APIC",
  52. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  53. };
  54. static unsigned int calibration_result;
  55. static int lapic_next_event(unsigned long delta,
  56. struct clock_event_device *evt);
  57. static void lapic_timer_setup(enum clock_event_mode mode,
  58. struct clock_event_device *evt);
  59. static void lapic_timer_broadcast(cpumask_t mask);
  60. static void apic_pm_activate(void);
  61. static struct clock_event_device lapic_clockevent = {
  62. .name = "lapic",
  63. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  64. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  65. .shift = 32,
  66. .set_mode = lapic_timer_setup,
  67. .set_next_event = lapic_next_event,
  68. .broadcast = lapic_timer_broadcast,
  69. .rating = 100,
  70. .irq = -1,
  71. };
  72. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  73. static unsigned long apic_phys;
  74. /*
  75. * Get the LAPIC version
  76. */
  77. static inline int lapic_get_version(void)
  78. {
  79. return GET_APIC_VERSION(apic_read(APIC_LVR));
  80. }
  81. /*
  82. * Check, if the APIC is integrated or a seperate chip
  83. */
  84. static inline int lapic_is_integrated(void)
  85. {
  86. return 1;
  87. }
  88. /*
  89. * Check, whether this is a modern or a first generation APIC
  90. */
  91. static int modern_apic(void)
  92. {
  93. /* AMD systems use old APIC versions, so check the CPU */
  94. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  95. boot_cpu_data.x86 >= 0xf)
  96. return 1;
  97. return lapic_get_version() >= 0x14;
  98. }
  99. void apic_wait_icr_idle(void)
  100. {
  101. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  102. cpu_relax();
  103. }
  104. u32 safe_apic_wait_icr_idle(void)
  105. {
  106. u32 send_status;
  107. int timeout;
  108. timeout = 0;
  109. do {
  110. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  111. if (!send_status)
  112. break;
  113. udelay(100);
  114. } while (timeout++ < 1000);
  115. return send_status;
  116. }
  117. /**
  118. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  119. */
  120. void __cpuinit enable_NMI_through_LVT0(void)
  121. {
  122. unsigned int v;
  123. /* unmask and set to NMI */
  124. v = APIC_DM_NMI;
  125. apic_write(APIC_LVT0, v);
  126. }
  127. /**
  128. * lapic_get_maxlvt - get the maximum number of local vector table entries
  129. */
  130. int lapic_get_maxlvt(void)
  131. {
  132. unsigned int v, maxlvt;
  133. v = apic_read(APIC_LVR);
  134. maxlvt = GET_APIC_MAXLVT(v);
  135. return maxlvt;
  136. }
  137. /*
  138. * This function sets up the local APIC timer, with a timeout of
  139. * 'clocks' APIC bus clock. During calibration we actually call
  140. * this function twice on the boot CPU, once with a bogus timeout
  141. * value, second time for real. The other (noncalibrating) CPUs
  142. * call this function only once, with the real, calibrated value.
  143. *
  144. * We do reads before writes even if unnecessary, to get around the
  145. * P5 APIC double write bug.
  146. */
  147. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  148. {
  149. unsigned int lvtt_value, tmp_value;
  150. lvtt_value = LOCAL_TIMER_VECTOR;
  151. if (!oneshot)
  152. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  153. if (!irqen)
  154. lvtt_value |= APIC_LVT_MASKED;
  155. apic_write(APIC_LVTT, lvtt_value);
  156. /*
  157. * Divide PICLK by 16
  158. */
  159. tmp_value = apic_read(APIC_TDCR);
  160. apic_write(APIC_TDCR, (tmp_value
  161. & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
  162. | APIC_TDR_DIV_16);
  163. if (!oneshot)
  164. apic_write(APIC_TMICT, clocks);
  165. }
  166. /*
  167. * Setup extended LVT, AMD specific (K8, family 10h)
  168. *
  169. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  170. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  171. */
  172. #define APIC_EILVT_LVTOFF_MCE 0
  173. #define APIC_EILVT_LVTOFF_IBS 1
  174. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  175. {
  176. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  177. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  178. apic_write(reg, v);
  179. }
  180. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  181. {
  182. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  183. return APIC_EILVT_LVTOFF_MCE;
  184. }
  185. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  186. {
  187. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  188. return APIC_EILVT_LVTOFF_IBS;
  189. }
  190. /*
  191. * Program the next event, relative to now
  192. */
  193. static int lapic_next_event(unsigned long delta,
  194. struct clock_event_device *evt)
  195. {
  196. apic_write(APIC_TMICT, delta);
  197. return 0;
  198. }
  199. /*
  200. * Setup the lapic timer in periodic or oneshot mode
  201. */
  202. static void lapic_timer_setup(enum clock_event_mode mode,
  203. struct clock_event_device *evt)
  204. {
  205. unsigned long flags;
  206. unsigned int v;
  207. /* Lapic used as dummy for broadcast ? */
  208. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  209. return;
  210. local_irq_save(flags);
  211. switch (mode) {
  212. case CLOCK_EVT_MODE_PERIODIC:
  213. case CLOCK_EVT_MODE_ONESHOT:
  214. __setup_APIC_LVTT(calibration_result,
  215. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  216. break;
  217. case CLOCK_EVT_MODE_UNUSED:
  218. case CLOCK_EVT_MODE_SHUTDOWN:
  219. v = apic_read(APIC_LVTT);
  220. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  221. apic_write(APIC_LVTT, v);
  222. break;
  223. case CLOCK_EVT_MODE_RESUME:
  224. /* Nothing to do here */
  225. break;
  226. }
  227. local_irq_restore(flags);
  228. }
  229. /*
  230. * Local APIC timer broadcast function
  231. */
  232. static void lapic_timer_broadcast(cpumask_t mask)
  233. {
  234. #ifdef CONFIG_SMP
  235. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  236. #endif
  237. }
  238. /*
  239. * Setup the local APIC timer for this CPU. Copy the initilized values
  240. * of the boot CPU and register the clock event in the framework.
  241. */
  242. static void setup_APIC_timer(void)
  243. {
  244. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  245. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  246. levt->cpumask = cpumask_of_cpu(smp_processor_id());
  247. clockevents_register_device(levt);
  248. }
  249. /*
  250. * In this function we calibrate APIC bus clocks to the external
  251. * timer. Unfortunately we cannot use jiffies and the timer irq
  252. * to calibrate, since some later bootup code depends on getting
  253. * the first irq? Ugh.
  254. *
  255. * We want to do the calibration only once since we
  256. * want to have local timer irqs syncron. CPUs connected
  257. * by the same APIC bus have the very same bus frequency.
  258. * And we want to have irqs off anyways, no accidental
  259. * APIC irq that way.
  260. */
  261. #define TICK_COUNT 100000000
  262. static void __init calibrate_APIC_clock(void)
  263. {
  264. unsigned apic, apic_start;
  265. unsigned long tsc, tsc_start;
  266. int result;
  267. local_irq_disable();
  268. /*
  269. * Put whatever arbitrary (but long enough) timeout
  270. * value into the APIC clock, we just want to get the
  271. * counter running for calibration.
  272. *
  273. * No interrupt enable !
  274. */
  275. __setup_APIC_LVTT(250000000, 0, 0);
  276. apic_start = apic_read(APIC_TMCCT);
  277. #ifdef CONFIG_X86_PM_TIMER
  278. if (apic_calibrate_pmtmr && pmtmr_ioport) {
  279. pmtimer_wait(5000); /* 5ms wait */
  280. apic = apic_read(APIC_TMCCT);
  281. result = (apic_start - apic) * 1000L / 5;
  282. } else
  283. #endif
  284. {
  285. rdtscll(tsc_start);
  286. do {
  287. apic = apic_read(APIC_TMCCT);
  288. rdtscll(tsc);
  289. } while ((tsc - tsc_start) < TICK_COUNT &&
  290. (apic_start - apic) < TICK_COUNT);
  291. result = (apic_start - apic) * 1000L * tsc_khz /
  292. (tsc - tsc_start);
  293. }
  294. local_irq_enable();
  295. printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
  296. printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
  297. result / 1000 / 1000, result / 1000 % 1000);
  298. /* Calculate the scaled math multiplication factor */
  299. lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC, 32);
  300. lapic_clockevent.max_delta_ns =
  301. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  302. lapic_clockevent.min_delta_ns =
  303. clockevent_delta2ns(0xF, &lapic_clockevent);
  304. calibration_result = result / HZ;
  305. }
  306. /*
  307. * Setup the boot APIC
  308. *
  309. * Calibrate and verify the result.
  310. */
  311. void __init setup_boot_APIC_clock(void)
  312. {
  313. /*
  314. * The local apic timer can be disabled via the kernel commandline.
  315. * Register the lapic timer as a dummy clock event source on SMP
  316. * systems, so the broadcast mechanism is used. On UP systems simply
  317. * ignore it.
  318. */
  319. if (disable_apic_timer) {
  320. printk(KERN_INFO "Disabling APIC timer\n");
  321. /* No broadcast on UP ! */
  322. if (num_possible_cpus() > 1) {
  323. lapic_clockevent.mult = 1;
  324. setup_APIC_timer();
  325. }
  326. return;
  327. }
  328. printk(KERN_INFO "Using local APIC timer interrupts.\n");
  329. calibrate_APIC_clock();
  330. /*
  331. * Do a sanity check on the APIC calibration result
  332. */
  333. if (calibration_result < (1000000 / HZ)) {
  334. printk(KERN_WARNING
  335. "APIC frequency too slow, disabling apic timer\n");
  336. /* No broadcast on UP ! */
  337. if (num_possible_cpus() > 1)
  338. setup_APIC_timer();
  339. return;
  340. }
  341. /*
  342. * If nmi_watchdog is set to IO_APIC, we need the
  343. * PIT/HPET going. Otherwise register lapic as a dummy
  344. * device.
  345. */
  346. if (nmi_watchdog != NMI_IO_APIC)
  347. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  348. else
  349. printk(KERN_WARNING "APIC timer registered as dummy,"
  350. " due to nmi_watchdog=1!\n");
  351. setup_APIC_timer();
  352. }
  353. /*
  354. * AMD C1E enabled CPUs have a real nasty problem: Some BIOSes set the
  355. * C1E flag only in the secondary CPU, so when we detect the wreckage
  356. * we already have enabled the boot CPU local apic timer. Check, if
  357. * disable_apic_timer is set and the DUMMY flag is cleared. If yes,
  358. * set the DUMMY flag again and force the broadcast mode in the
  359. * clockevents layer.
  360. */
  361. void __cpuinit check_boot_apic_timer_broadcast(void)
  362. {
  363. if (!disable_apic_timer ||
  364. (lapic_clockevent.features & CLOCK_EVT_FEAT_DUMMY))
  365. return;
  366. printk(KERN_INFO "AMD C1E detected late. Force timer broadcast.\n");
  367. lapic_clockevent.features |= CLOCK_EVT_FEAT_DUMMY;
  368. local_irq_enable();
  369. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
  370. &boot_cpu_physical_apicid);
  371. local_irq_disable();
  372. }
  373. void __cpuinit setup_secondary_APIC_clock(void)
  374. {
  375. check_boot_apic_timer_broadcast();
  376. setup_APIC_timer();
  377. }
  378. /*
  379. * The guts of the apic timer interrupt
  380. */
  381. static void local_apic_timer_interrupt(void)
  382. {
  383. int cpu = smp_processor_id();
  384. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  385. /*
  386. * Normally we should not be here till LAPIC has been initialized but
  387. * in some cases like kdump, its possible that there is a pending LAPIC
  388. * timer interrupt from previous kernel's context and is delivered in
  389. * new kernel the moment interrupts are enabled.
  390. *
  391. * Interrupts are enabled early and LAPIC is setup much later, hence
  392. * its possible that when we get here evt->event_handler is NULL.
  393. * Check for event_handler being NULL and discard the interrupt as
  394. * spurious.
  395. */
  396. if (!evt->event_handler) {
  397. printk(KERN_WARNING
  398. "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  399. /* Switch it off */
  400. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  401. return;
  402. }
  403. /*
  404. * the NMI deadlock-detector uses this.
  405. */
  406. add_pda(apic_timer_irqs, 1);
  407. evt->event_handler(evt);
  408. }
  409. /*
  410. * Local APIC timer interrupt. This is the most natural way for doing
  411. * local interrupts, but local timer interrupts can be emulated by
  412. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  413. *
  414. * [ if a single-CPU system runs an SMP kernel then we call the local
  415. * interrupt as well. Thus we cannot inline the local irq ... ]
  416. */
  417. void smp_apic_timer_interrupt(struct pt_regs *regs)
  418. {
  419. struct pt_regs *old_regs = set_irq_regs(regs);
  420. /*
  421. * NOTE! We'd better ACK the irq immediately,
  422. * because timer handling can be slow.
  423. */
  424. ack_APIC_irq();
  425. /*
  426. * update_process_times() expects us to have done irq_enter().
  427. * Besides, if we don't timer interrupts ignore the global
  428. * interrupt lock, which is the WrongThing (tm) to do.
  429. */
  430. exit_idle();
  431. irq_enter();
  432. local_apic_timer_interrupt();
  433. irq_exit();
  434. set_irq_regs(old_regs);
  435. }
  436. int setup_profiling_timer(unsigned int multiplier)
  437. {
  438. return -EINVAL;
  439. }
  440. /*
  441. * Local APIC start and shutdown
  442. */
  443. /**
  444. * clear_local_APIC - shutdown the local APIC
  445. *
  446. * This is called, when a CPU is disabled and before rebooting, so the state of
  447. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  448. * leftovers during boot.
  449. */
  450. void clear_local_APIC(void)
  451. {
  452. int maxlvt = lapic_get_maxlvt();
  453. u32 v;
  454. /* APIC hasn't been mapped yet */
  455. if (!apic_phys)
  456. return;
  457. maxlvt = lapic_get_maxlvt();
  458. /*
  459. * Masking an LVT entry can trigger a local APIC error
  460. * if the vector is zero. Mask LVTERR first to prevent this.
  461. */
  462. if (maxlvt >= 3) {
  463. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  464. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  465. }
  466. /*
  467. * Careful: we have to set masks only first to deassert
  468. * any level-triggered sources.
  469. */
  470. v = apic_read(APIC_LVTT);
  471. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  472. v = apic_read(APIC_LVT0);
  473. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  474. v = apic_read(APIC_LVT1);
  475. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  476. if (maxlvt >= 4) {
  477. v = apic_read(APIC_LVTPC);
  478. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  479. }
  480. /*
  481. * Clean APIC state for other OSs:
  482. */
  483. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  484. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  485. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  486. if (maxlvt >= 3)
  487. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  488. if (maxlvt >= 4)
  489. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  490. apic_write(APIC_ESR, 0);
  491. apic_read(APIC_ESR);
  492. }
  493. /**
  494. * disable_local_APIC - clear and disable the local APIC
  495. */
  496. void disable_local_APIC(void)
  497. {
  498. unsigned int value;
  499. clear_local_APIC();
  500. /*
  501. * Disable APIC (implies clearing of registers
  502. * for 82489DX!).
  503. */
  504. value = apic_read(APIC_SPIV);
  505. value &= ~APIC_SPIV_APIC_ENABLED;
  506. apic_write(APIC_SPIV, value);
  507. }
  508. void lapic_shutdown(void)
  509. {
  510. unsigned long flags;
  511. if (!cpu_has_apic)
  512. return;
  513. local_irq_save(flags);
  514. disable_local_APIC();
  515. local_irq_restore(flags);
  516. }
  517. /*
  518. * This is to verify that we're looking at a real local APIC.
  519. * Check these against your board if the CPUs aren't getting
  520. * started for no apparent reason.
  521. */
  522. int __init verify_local_APIC(void)
  523. {
  524. unsigned int reg0, reg1;
  525. /*
  526. * The version register is read-only in a real APIC.
  527. */
  528. reg0 = apic_read(APIC_LVR);
  529. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  530. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  531. reg1 = apic_read(APIC_LVR);
  532. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  533. /*
  534. * The two version reads above should print the same
  535. * numbers. If the second one is different, then we
  536. * poke at a non-APIC.
  537. */
  538. if (reg1 != reg0)
  539. return 0;
  540. /*
  541. * Check if the version looks reasonably.
  542. */
  543. reg1 = GET_APIC_VERSION(reg0);
  544. if (reg1 == 0x00 || reg1 == 0xff)
  545. return 0;
  546. reg1 = lapic_get_maxlvt();
  547. if (reg1 < 0x02 || reg1 == 0xff)
  548. return 0;
  549. /*
  550. * The ID register is read/write in a real APIC.
  551. */
  552. reg0 = apic_read(APIC_ID);
  553. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  554. apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
  555. reg1 = apic_read(APIC_ID);
  556. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  557. apic_write(APIC_ID, reg0);
  558. if (reg1 != (reg0 ^ APIC_ID_MASK))
  559. return 0;
  560. /*
  561. * The next two are just to see if we have sane values.
  562. * They're only really relevant if we're in Virtual Wire
  563. * compatibility mode, but most boxes are anymore.
  564. */
  565. reg0 = apic_read(APIC_LVT0);
  566. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  567. reg1 = apic_read(APIC_LVT1);
  568. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  569. return 1;
  570. }
  571. /**
  572. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  573. */
  574. void __init sync_Arb_IDs(void)
  575. {
  576. /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */
  577. if (modern_apic())
  578. return;
  579. /*
  580. * Wait for idle.
  581. */
  582. apic_wait_icr_idle();
  583. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  584. apic_write(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
  585. | APIC_DM_INIT);
  586. }
  587. /*
  588. * An initial setup of the virtual wire mode.
  589. */
  590. void __init init_bsp_APIC(void)
  591. {
  592. unsigned int value;
  593. /*
  594. * Don't do the setup now if we have a SMP BIOS as the
  595. * through-I/O-APIC virtual wire mode might be active.
  596. */
  597. if (smp_found_config || !cpu_has_apic)
  598. return;
  599. value = apic_read(APIC_LVR);
  600. /*
  601. * Do not trust the local APIC being empty at bootup.
  602. */
  603. clear_local_APIC();
  604. /*
  605. * Enable APIC.
  606. */
  607. value = apic_read(APIC_SPIV);
  608. value &= ~APIC_VECTOR_MASK;
  609. value |= APIC_SPIV_APIC_ENABLED;
  610. value |= APIC_SPIV_FOCUS_DISABLED;
  611. value |= SPURIOUS_APIC_VECTOR;
  612. apic_write(APIC_SPIV, value);
  613. /*
  614. * Set up the virtual wire mode.
  615. */
  616. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  617. value = APIC_DM_NMI;
  618. apic_write(APIC_LVT1, value);
  619. }
  620. /**
  621. * setup_local_APIC - setup the local APIC
  622. */
  623. void __cpuinit setup_local_APIC(void)
  624. {
  625. unsigned int value;
  626. int i, j;
  627. value = apic_read(APIC_LVR);
  628. BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
  629. /*
  630. * Double-check whether this APIC is really registered.
  631. * This is meaningless in clustered apic mode, so we skip it.
  632. */
  633. if (!apic_id_registered())
  634. BUG();
  635. /*
  636. * Intel recommends to set DFR, LDR and TPR before enabling
  637. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  638. * document number 292116). So here it goes...
  639. */
  640. init_apic_ldr();
  641. /*
  642. * Set Task Priority to 'accept all'. We never change this
  643. * later on.
  644. */
  645. value = apic_read(APIC_TASKPRI);
  646. value &= ~APIC_TPRI_MASK;
  647. apic_write(APIC_TASKPRI, value);
  648. /*
  649. * After a crash, we no longer service the interrupts and a pending
  650. * interrupt from previous kernel might still have ISR bit set.
  651. *
  652. * Most probably by now CPU has serviced that pending interrupt and
  653. * it might not have done the ack_APIC_irq() because it thought,
  654. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  655. * does not clear the ISR bit and cpu thinks it has already serivced
  656. * the interrupt. Hence a vector might get locked. It was noticed
  657. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  658. */
  659. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  660. value = apic_read(APIC_ISR + i*0x10);
  661. for (j = 31; j >= 0; j--) {
  662. if (value & (1<<j))
  663. ack_APIC_irq();
  664. }
  665. }
  666. /*
  667. * Now that we are all set up, enable the APIC
  668. */
  669. value = apic_read(APIC_SPIV);
  670. value &= ~APIC_VECTOR_MASK;
  671. /*
  672. * Enable APIC
  673. */
  674. value |= APIC_SPIV_APIC_ENABLED;
  675. /* We always use processor focus */
  676. /*
  677. * Set spurious IRQ vector
  678. */
  679. value |= SPURIOUS_APIC_VECTOR;
  680. apic_write(APIC_SPIV, value);
  681. /*
  682. * Set up LVT0, LVT1:
  683. *
  684. * set up through-local-APIC on the BP's LINT0. This is not
  685. * strictly necessary in pure symmetric-IO mode, but sometimes
  686. * we delegate interrupts to the 8259A.
  687. */
  688. /*
  689. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  690. */
  691. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  692. if (!smp_processor_id() && !value) {
  693. value = APIC_DM_EXTINT;
  694. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  695. smp_processor_id());
  696. } else {
  697. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  698. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  699. smp_processor_id());
  700. }
  701. apic_write(APIC_LVT0, value);
  702. /*
  703. * only the BP should see the LINT1 NMI signal, obviously.
  704. */
  705. if (!smp_processor_id())
  706. value = APIC_DM_NMI;
  707. else
  708. value = APIC_DM_NMI | APIC_LVT_MASKED;
  709. apic_write(APIC_LVT1, value);
  710. }
  711. void __cpuinit lapic_setup_esr(void)
  712. {
  713. unsigned maxlvt = lapic_get_maxlvt();
  714. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR);
  715. /*
  716. * spec says clear errors after enabling vector.
  717. */
  718. if (maxlvt > 3)
  719. apic_write(APIC_ESR, 0);
  720. }
  721. void __cpuinit end_local_APIC_setup(void)
  722. {
  723. lapic_setup_esr();
  724. nmi_watchdog_default();
  725. setup_apic_nmi_watchdog(NULL);
  726. apic_pm_activate();
  727. }
  728. /*
  729. * Detect and enable local APICs on non-SMP boards.
  730. * Original code written by Keir Fraser.
  731. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  732. * not correctly set up (usually the APIC timer won't work etc.)
  733. */
  734. static int __init detect_init_APIC(void)
  735. {
  736. if (!cpu_has_apic) {
  737. printk(KERN_INFO "No local APIC present\n");
  738. return -1;
  739. }
  740. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  741. boot_cpu_physical_apicid = 0;
  742. return 0;
  743. }
  744. void __init early_init_lapic_mapping(void)
  745. {
  746. unsigned long apic_phys;
  747. /*
  748. * If no local APIC can be found then go out
  749. * : it means there is no mpatable and MADT
  750. */
  751. if (!smp_found_config)
  752. return;
  753. apic_phys = mp_lapic_addr;
  754. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  755. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  756. APIC_BASE, apic_phys);
  757. /*
  758. * Fetch the APIC ID of the BSP in case we have a
  759. * default configuration (or the MP table is broken).
  760. */
  761. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  762. }
  763. /**
  764. * init_apic_mappings - initialize APIC mappings
  765. */
  766. void __init init_apic_mappings(void)
  767. {
  768. /*
  769. * If no local APIC can be found then set up a fake all
  770. * zeroes page to simulate the local APIC and another
  771. * one for the IO-APIC.
  772. */
  773. if (!smp_found_config && detect_init_APIC()) {
  774. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  775. apic_phys = __pa(apic_phys);
  776. } else
  777. apic_phys = mp_lapic_addr;
  778. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  779. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  780. APIC_BASE, apic_phys);
  781. /*
  782. * Fetch the APIC ID of the BSP in case we have a
  783. * default configuration (or the MP table is broken).
  784. */
  785. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  786. }
  787. /*
  788. * This initializes the IO-APIC and APIC hardware if this is
  789. * a UP kernel.
  790. */
  791. int __init APIC_init_uniprocessor(void)
  792. {
  793. if (disable_apic) {
  794. printk(KERN_INFO "Apic disabled\n");
  795. return -1;
  796. }
  797. if (!cpu_has_apic) {
  798. disable_apic = 1;
  799. printk(KERN_INFO "Apic disabled by BIOS\n");
  800. return -1;
  801. }
  802. verify_local_APIC();
  803. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
  804. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  805. setup_local_APIC();
  806. /*
  807. * Now enable IO-APICs, actually call clear_IO_APIC
  808. * We need clear_IO_APIC before enabling vector on BP
  809. */
  810. if (!skip_ioapic_setup && nr_ioapics)
  811. enable_IO_APIC();
  812. end_local_APIC_setup();
  813. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  814. setup_IO_APIC();
  815. else
  816. nr_ioapics = 0;
  817. setup_boot_APIC_clock();
  818. check_nmi_watchdog();
  819. return 0;
  820. }
  821. /*
  822. * Local APIC interrupts
  823. */
  824. /*
  825. * This interrupt should _never_ happen with our APIC/SMP architecture
  826. */
  827. asmlinkage void smp_spurious_interrupt(void)
  828. {
  829. unsigned int v;
  830. exit_idle();
  831. irq_enter();
  832. /*
  833. * Check if this really is a spurious interrupt and ACK it
  834. * if it is a vectored one. Just in case...
  835. * Spurious interrupts should not be ACKed.
  836. */
  837. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  838. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  839. ack_APIC_irq();
  840. add_pda(irq_spurious_count, 1);
  841. irq_exit();
  842. }
  843. /*
  844. * This interrupt should never happen with our APIC/SMP architecture
  845. */
  846. asmlinkage void smp_error_interrupt(void)
  847. {
  848. unsigned int v, v1;
  849. exit_idle();
  850. irq_enter();
  851. /* First tickle the hardware, only then report what went on. -- REW */
  852. v = apic_read(APIC_ESR);
  853. apic_write(APIC_ESR, 0);
  854. v1 = apic_read(APIC_ESR);
  855. ack_APIC_irq();
  856. atomic_inc(&irq_err_count);
  857. /* Here is what the APIC error bits mean:
  858. 0: Send CS error
  859. 1: Receive CS error
  860. 2: Send accept error
  861. 3: Receive accept error
  862. 4: Reserved
  863. 5: Send illegal vector
  864. 6: Received illegal vector
  865. 7: Illegal register address
  866. */
  867. printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
  868. smp_processor_id(), v , v1);
  869. irq_exit();
  870. }
  871. void disconnect_bsp_APIC(int virt_wire_setup)
  872. {
  873. /* Go back to Virtual Wire compatibility mode */
  874. unsigned long value;
  875. /* For the spurious interrupt use vector F, and enable it */
  876. value = apic_read(APIC_SPIV);
  877. value &= ~APIC_VECTOR_MASK;
  878. value |= APIC_SPIV_APIC_ENABLED;
  879. value |= 0xf;
  880. apic_write(APIC_SPIV, value);
  881. if (!virt_wire_setup) {
  882. /*
  883. * For LVT0 make it edge triggered, active high,
  884. * external and enabled
  885. */
  886. value = apic_read(APIC_LVT0);
  887. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  888. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  889. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  890. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  891. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  892. apic_write(APIC_LVT0, value);
  893. } else {
  894. /* Disable LVT0 */
  895. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  896. }
  897. /* For LVT1 make it edge triggered, active high, nmi and enabled */
  898. value = apic_read(APIC_LVT1);
  899. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  900. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  901. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  902. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  903. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  904. apic_write(APIC_LVT1, value);
  905. }
  906. /*
  907. * Power management
  908. */
  909. #ifdef CONFIG_PM
  910. static struct {
  911. /* 'active' is true if the local APIC was enabled by us and
  912. not the BIOS; this signifies that we are also responsible
  913. for disabling it before entering apm/acpi suspend */
  914. int active;
  915. /* r/w apic fields */
  916. unsigned int apic_id;
  917. unsigned int apic_taskpri;
  918. unsigned int apic_ldr;
  919. unsigned int apic_dfr;
  920. unsigned int apic_spiv;
  921. unsigned int apic_lvtt;
  922. unsigned int apic_lvtpc;
  923. unsigned int apic_lvt0;
  924. unsigned int apic_lvt1;
  925. unsigned int apic_lvterr;
  926. unsigned int apic_tmict;
  927. unsigned int apic_tdcr;
  928. unsigned int apic_thmr;
  929. } apic_pm_state;
  930. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  931. {
  932. unsigned long flags;
  933. int maxlvt;
  934. if (!apic_pm_state.active)
  935. return 0;
  936. maxlvt = lapic_get_maxlvt();
  937. apic_pm_state.apic_id = apic_read(APIC_ID);
  938. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  939. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  940. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  941. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  942. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  943. if (maxlvt >= 4)
  944. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  945. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  946. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  947. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  948. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  949. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  950. #ifdef CONFIG_X86_MCE_INTEL
  951. if (maxlvt >= 5)
  952. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  953. #endif
  954. local_irq_save(flags);
  955. disable_local_APIC();
  956. local_irq_restore(flags);
  957. return 0;
  958. }
  959. static int lapic_resume(struct sys_device *dev)
  960. {
  961. unsigned int l, h;
  962. unsigned long flags;
  963. int maxlvt;
  964. if (!apic_pm_state.active)
  965. return 0;
  966. maxlvt = lapic_get_maxlvt();
  967. local_irq_save(flags);
  968. rdmsr(MSR_IA32_APICBASE, l, h);
  969. l &= ~MSR_IA32_APICBASE_BASE;
  970. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  971. wrmsr(MSR_IA32_APICBASE, l, h);
  972. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  973. apic_write(APIC_ID, apic_pm_state.apic_id);
  974. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  975. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  976. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  977. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  978. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  979. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  980. #ifdef CONFIG_X86_MCE_INTEL
  981. if (maxlvt >= 5)
  982. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  983. #endif
  984. if (maxlvt >= 4)
  985. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  986. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  987. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  988. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  989. apic_write(APIC_ESR, 0);
  990. apic_read(APIC_ESR);
  991. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  992. apic_write(APIC_ESR, 0);
  993. apic_read(APIC_ESR);
  994. local_irq_restore(flags);
  995. return 0;
  996. }
  997. static struct sysdev_class lapic_sysclass = {
  998. .name = "lapic",
  999. .resume = lapic_resume,
  1000. .suspend = lapic_suspend,
  1001. };
  1002. static struct sys_device device_lapic = {
  1003. .id = 0,
  1004. .cls = &lapic_sysclass,
  1005. };
  1006. static void __cpuinit apic_pm_activate(void)
  1007. {
  1008. apic_pm_state.active = 1;
  1009. }
  1010. static int __init init_lapic_sysfs(void)
  1011. {
  1012. int error;
  1013. if (!cpu_has_apic)
  1014. return 0;
  1015. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1016. error = sysdev_class_register(&lapic_sysclass);
  1017. if (!error)
  1018. error = sysdev_register(&device_lapic);
  1019. return error;
  1020. }
  1021. device_initcall(init_lapic_sysfs);
  1022. #else /* CONFIG_PM */
  1023. static void apic_pm_activate(void) { }
  1024. #endif /* CONFIG_PM */
  1025. /*
  1026. * apic_is_clustered_box() -- Check if we can expect good TSC
  1027. *
  1028. * Thus far, the major user of this is IBM's Summit2 series:
  1029. *
  1030. * Clustered boxes may have unsynced TSC problems if they are
  1031. * multi-chassis. Use available data to take a good guess.
  1032. * If in doubt, go HPET.
  1033. */
  1034. __cpuinit int apic_is_clustered_box(void)
  1035. {
  1036. int i, clusters, zeros;
  1037. unsigned id;
  1038. u16 *bios_cpu_apicid;
  1039. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  1040. /*
  1041. * there is not this kind of box with AMD CPU yet.
  1042. * Some AMD box with quadcore cpu and 8 sockets apicid
  1043. * will be [4, 0x23] or [8, 0x27] could be thought to
  1044. * vsmp box still need checking...
  1045. */
  1046. if (!is_vsmp_box() && (boot_cpu_data.x86_vendor == X86_VENDOR_AMD))
  1047. return 0;
  1048. bios_cpu_apicid = x86_bios_cpu_apicid_early_ptr;
  1049. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  1050. for (i = 0; i < NR_CPUS; i++) {
  1051. /* are we being called early in kernel startup? */
  1052. if (bios_cpu_apicid) {
  1053. id = bios_cpu_apicid[i];
  1054. }
  1055. else if (i < nr_cpu_ids) {
  1056. if (cpu_present(i))
  1057. id = per_cpu(x86_bios_cpu_apicid, i);
  1058. else
  1059. continue;
  1060. }
  1061. else
  1062. break;
  1063. if (id != BAD_APICID)
  1064. __set_bit(APIC_CLUSTERID(id), clustermap);
  1065. }
  1066. /* Problem: Partially populated chassis may not have CPUs in some of
  1067. * the APIC clusters they have been allocated. Only present CPUs have
  1068. * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
  1069. * Since clusters are allocated sequentially, count zeros only if
  1070. * they are bounded by ones.
  1071. */
  1072. clusters = 0;
  1073. zeros = 0;
  1074. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  1075. if (test_bit(i, clustermap)) {
  1076. clusters += 1 + zeros;
  1077. zeros = 0;
  1078. } else
  1079. ++zeros;
  1080. }
  1081. /*
  1082. * If clusters > 2, then should be multi-chassis.
  1083. * May have to revisit this when multi-core + hyperthreaded CPUs come
  1084. * out, but AFAIK this will work even for them.
  1085. */
  1086. return (clusters > 2);
  1087. }
  1088. /*
  1089. * APIC command line parameters
  1090. */
  1091. static int __init apic_set_verbosity(char *str)
  1092. {
  1093. if (str == NULL) {
  1094. skip_ioapic_setup = 0;
  1095. ioapic_force = 1;
  1096. return 0;
  1097. }
  1098. if (strcmp("debug", str) == 0)
  1099. apic_verbosity = APIC_DEBUG;
  1100. else if (strcmp("verbose", str) == 0)
  1101. apic_verbosity = APIC_VERBOSE;
  1102. else {
  1103. printk(KERN_WARNING "APIC Verbosity level %s not recognised"
  1104. " use apic=verbose or apic=debug\n", str);
  1105. return -EINVAL;
  1106. }
  1107. return 0;
  1108. }
  1109. early_param("apic", apic_set_verbosity);
  1110. static __init int setup_disableapic(char *str)
  1111. {
  1112. disable_apic = 1;
  1113. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1114. return 0;
  1115. }
  1116. early_param("disableapic", setup_disableapic);
  1117. /* same as disableapic, for compatibility */
  1118. static __init int setup_nolapic(char *str)
  1119. {
  1120. return setup_disableapic(str);
  1121. }
  1122. early_param("nolapic", setup_nolapic);
  1123. static int __init parse_lapic_timer_c2_ok(char *arg)
  1124. {
  1125. local_apic_timer_c2_ok = 1;
  1126. return 0;
  1127. }
  1128. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1129. static __init int setup_noapictimer(char *str)
  1130. {
  1131. if (str[0] != ' ' && str[0] != 0)
  1132. return 0;
  1133. disable_apic_timer = 1;
  1134. return 1;
  1135. }
  1136. __setup("noapictimer", setup_noapictimer);
  1137. static __init int setup_apicpmtimer(char *s)
  1138. {
  1139. apic_calibrate_pmtmr = 1;
  1140. notsc_setup(NULL);
  1141. return 0;
  1142. }
  1143. __setup("apicpmtimer", setup_apicpmtimer);
  1144. static int __init lapic_insert_resource(void)
  1145. {
  1146. if (!apic_phys)
  1147. return -1;
  1148. /* Put local APIC into the resource map. */
  1149. lapic_resource.start = apic_phys;
  1150. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1151. insert_resource(&iomem_resource, &lapic_resource);
  1152. return 0;
  1153. }
  1154. /*
  1155. * need call insert after e820_reserve_resources()
  1156. * that is using request_resource
  1157. */
  1158. late_initcall(lapic_insert_resource);