nouveau_drv.h 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. spinlock_t lock;
  43. struct list_head channels;
  44. struct nouveau_vm *vm;
  45. };
  46. static inline struct nouveau_fpriv *
  47. nouveau_fpriv(struct drm_file *file_priv)
  48. {
  49. return file_priv ? file_priv->driver_priv : NULL;
  50. }
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. #include "nouveau_drm.h"
  53. #include "nouveau_reg.h"
  54. #include "nouveau_bios.h"
  55. #include "nouveau_util.h"
  56. struct nouveau_grctx;
  57. struct nouveau_mem;
  58. #include "nouveau_vm.h"
  59. #define MAX_NUM_DCB_ENTRIES 16
  60. #define NOUVEAU_MAX_CHANNEL_NR 128
  61. #define NOUVEAU_MAX_TILE_NR 15
  62. struct nouveau_mem {
  63. struct drm_device *dev;
  64. struct nouveau_vma bar_vma;
  65. struct nouveau_vma vma[2];
  66. u8 page_shift;
  67. struct drm_mm_node *tag;
  68. struct list_head regions;
  69. dma_addr_t *pages;
  70. u32 memtype;
  71. u64 offset;
  72. u64 size;
  73. };
  74. struct nouveau_tile_reg {
  75. bool used;
  76. uint32_t addr;
  77. uint32_t limit;
  78. uint32_t pitch;
  79. uint32_t zcomp;
  80. struct drm_mm_node *tag_mem;
  81. struct nouveau_fence *fence;
  82. };
  83. struct nouveau_bo {
  84. struct ttm_buffer_object bo;
  85. struct ttm_placement placement;
  86. u32 valid_domains;
  87. u32 placements[3];
  88. u32 busy_placements[3];
  89. struct ttm_bo_kmap_obj kmap;
  90. struct list_head head;
  91. /* protected by ttm_bo_reserve() */
  92. struct drm_file *reserved_by;
  93. struct list_head entry;
  94. int pbbo_index;
  95. bool validate_mapped;
  96. struct nouveau_channel *channel;
  97. struct list_head vma_list;
  98. unsigned page_shift;
  99. uint32_t tile_mode;
  100. uint32_t tile_flags;
  101. struct nouveau_tile_reg *tile;
  102. struct drm_gem_object *gem;
  103. int pin_refcnt;
  104. };
  105. #define nouveau_bo_tile_layout(nvbo) \
  106. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  107. static inline struct nouveau_bo *
  108. nouveau_bo(struct ttm_buffer_object *bo)
  109. {
  110. return container_of(bo, struct nouveau_bo, bo);
  111. }
  112. static inline struct nouveau_bo *
  113. nouveau_gem_object(struct drm_gem_object *gem)
  114. {
  115. return gem ? gem->driver_private : NULL;
  116. }
  117. /* TODO: submit equivalent to TTM generic API upstream? */
  118. static inline void __iomem *
  119. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  120. {
  121. bool is_iomem;
  122. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  123. &nvbo->kmap, &is_iomem);
  124. WARN_ON_ONCE(ioptr && !is_iomem);
  125. return ioptr;
  126. }
  127. enum nouveau_flags {
  128. NV_NFORCE = 0x10000000,
  129. NV_NFORCE2 = 0x20000000
  130. };
  131. #define NVOBJ_ENGINE_SW 0
  132. #define NVOBJ_ENGINE_GR 1
  133. #define NVOBJ_ENGINE_CRYPT 2
  134. #define NVOBJ_ENGINE_COPY0 3
  135. #define NVOBJ_ENGINE_COPY1 4
  136. #define NVOBJ_ENGINE_MPEG 5
  137. #define NVOBJ_ENGINE_PPP NVOBJ_ENGINE_MPEG
  138. #define NVOBJ_ENGINE_BSP 6
  139. #define NVOBJ_ENGINE_VP 7
  140. #define NVOBJ_ENGINE_DISPLAY 15
  141. #define NVOBJ_ENGINE_NR 16
  142. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  143. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  144. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  145. #define NVOBJ_FLAG_VM (1 << 3)
  146. #define NVOBJ_FLAG_VM_USER (1 << 4)
  147. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  148. struct nouveau_gpuobj {
  149. struct drm_device *dev;
  150. struct kref refcount;
  151. struct list_head list;
  152. void *node;
  153. u32 *suspend;
  154. uint32_t flags;
  155. u32 size;
  156. u32 pinst; /* PRAMIN BAR offset */
  157. u32 cinst; /* Channel offset */
  158. u64 vinst; /* VRAM address */
  159. u64 linst; /* VM address */
  160. uint32_t engine;
  161. uint32_t class;
  162. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  163. void *priv;
  164. };
  165. struct nouveau_page_flip_state {
  166. struct list_head head;
  167. struct drm_pending_vblank_event *event;
  168. int crtc, bpp, pitch, x, y;
  169. uint64_t offset;
  170. };
  171. enum nouveau_channel_mutex_class {
  172. NOUVEAU_UCHANNEL_MUTEX,
  173. NOUVEAU_KCHANNEL_MUTEX
  174. };
  175. struct nouveau_channel {
  176. struct drm_device *dev;
  177. struct list_head list;
  178. int id;
  179. /* references to the channel data structure */
  180. struct kref ref;
  181. /* users of the hardware channel resources, the hardware
  182. * context will be kicked off when it reaches zero. */
  183. atomic_t users;
  184. struct mutex mutex;
  185. /* owner of this fifo */
  186. struct drm_file *file_priv;
  187. /* mapping of the fifo itself */
  188. struct drm_local_map *map;
  189. /* mapping of the regs controlling the fifo */
  190. void __iomem *user;
  191. uint32_t user_get;
  192. uint32_t user_get_hi;
  193. uint32_t user_put;
  194. /* Fencing */
  195. struct {
  196. /* lock protects the pending list only */
  197. spinlock_t lock;
  198. struct list_head pending;
  199. uint32_t sequence;
  200. uint32_t sequence_ack;
  201. atomic_t last_sequence_irq;
  202. struct nouveau_vma vma;
  203. } fence;
  204. /* DMA push buffer */
  205. struct nouveau_gpuobj *pushbuf;
  206. struct nouveau_bo *pushbuf_bo;
  207. struct nouveau_vma pushbuf_vma;
  208. uint64_t pushbuf_base;
  209. /* Notifier memory */
  210. struct nouveau_bo *notifier_bo;
  211. struct nouveau_vma notifier_vma;
  212. struct drm_mm notifier_heap;
  213. /* PFIFO context */
  214. struct nouveau_gpuobj *ramfc;
  215. struct nouveau_gpuobj *cache;
  216. void *fifo_priv;
  217. /* Execution engine contexts */
  218. void *engctx[NVOBJ_ENGINE_NR];
  219. /* NV50 VM */
  220. struct nouveau_vm *vm;
  221. struct nouveau_gpuobj *vm_pd;
  222. /* Objects */
  223. struct nouveau_gpuobj *ramin; /* Private instmem */
  224. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  225. struct nouveau_ramht *ramht; /* Hash table */
  226. /* GPU object info for stuff used in-kernel (mm_enabled) */
  227. uint32_t m2mf_ntfy;
  228. uint32_t vram_handle;
  229. uint32_t gart_handle;
  230. bool accel_done;
  231. /* Push buffer state (only for drm's channel on !mm_enabled) */
  232. struct {
  233. int max;
  234. int free;
  235. int cur;
  236. int put;
  237. /* access via pushbuf_bo */
  238. int ib_base;
  239. int ib_max;
  240. int ib_free;
  241. int ib_put;
  242. } dma;
  243. uint32_t sw_subchannel[8];
  244. struct nouveau_vma dispc_vma[2];
  245. struct {
  246. struct nouveau_gpuobj *vblsem;
  247. uint32_t vblsem_head;
  248. uint32_t vblsem_offset;
  249. uint32_t vblsem_rval;
  250. struct list_head vbl_wait;
  251. struct list_head flip;
  252. } nvsw;
  253. struct {
  254. bool active;
  255. char name[32];
  256. struct drm_info_list info;
  257. } debugfs;
  258. };
  259. struct nouveau_exec_engine {
  260. void (*destroy)(struct drm_device *, int engine);
  261. int (*init)(struct drm_device *, int engine);
  262. int (*fini)(struct drm_device *, int engine, bool suspend);
  263. int (*context_new)(struct nouveau_channel *, int engine);
  264. void (*context_del)(struct nouveau_channel *, int engine);
  265. int (*object_new)(struct nouveau_channel *, int engine,
  266. u32 handle, u16 class);
  267. void (*set_tile_region)(struct drm_device *dev, int i);
  268. void (*tlb_flush)(struct drm_device *, int engine);
  269. };
  270. struct nouveau_instmem_engine {
  271. void *priv;
  272. int (*init)(struct drm_device *dev);
  273. void (*takedown)(struct drm_device *dev);
  274. int (*suspend)(struct drm_device *dev);
  275. void (*resume)(struct drm_device *dev);
  276. int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
  277. u32 size, u32 align);
  278. void (*put)(struct nouveau_gpuobj *);
  279. int (*map)(struct nouveau_gpuobj *);
  280. void (*unmap)(struct nouveau_gpuobj *);
  281. void (*flush)(struct drm_device *);
  282. };
  283. struct nouveau_mc_engine {
  284. int (*init)(struct drm_device *dev);
  285. void (*takedown)(struct drm_device *dev);
  286. };
  287. struct nouveau_timer_engine {
  288. int (*init)(struct drm_device *dev);
  289. void (*takedown)(struct drm_device *dev);
  290. uint64_t (*read)(struct drm_device *dev);
  291. };
  292. struct nouveau_fb_engine {
  293. int num_tiles;
  294. struct drm_mm tag_heap;
  295. void *priv;
  296. int (*init)(struct drm_device *dev);
  297. void (*takedown)(struct drm_device *dev);
  298. void (*init_tile_region)(struct drm_device *dev, int i,
  299. uint32_t addr, uint32_t size,
  300. uint32_t pitch, uint32_t flags);
  301. void (*set_tile_region)(struct drm_device *dev, int i);
  302. void (*free_tile_region)(struct drm_device *dev, int i);
  303. };
  304. struct nouveau_fifo_engine {
  305. void *priv;
  306. int channels;
  307. struct nouveau_gpuobj *playlist[2];
  308. int cur_playlist;
  309. int (*init)(struct drm_device *);
  310. void (*takedown)(struct drm_device *);
  311. void (*disable)(struct drm_device *);
  312. void (*enable)(struct drm_device *);
  313. bool (*reassign)(struct drm_device *, bool enable);
  314. bool (*cache_pull)(struct drm_device *dev, bool enable);
  315. int (*channel_id)(struct drm_device *);
  316. int (*create_context)(struct nouveau_channel *);
  317. void (*destroy_context)(struct nouveau_channel *);
  318. int (*load_context)(struct nouveau_channel *);
  319. int (*unload_context)(struct drm_device *);
  320. void (*tlb_flush)(struct drm_device *dev);
  321. };
  322. struct nouveau_display_engine {
  323. void *priv;
  324. int (*early_init)(struct drm_device *);
  325. void (*late_takedown)(struct drm_device *);
  326. int (*create)(struct drm_device *);
  327. void (*destroy)(struct drm_device *);
  328. int (*init)(struct drm_device *);
  329. void (*fini)(struct drm_device *);
  330. struct drm_property *dithering_mode;
  331. struct drm_property *dithering_depth;
  332. struct drm_property *underscan_property;
  333. struct drm_property *underscan_hborder_property;
  334. struct drm_property *underscan_vborder_property;
  335. };
  336. struct nouveau_gpio_engine {
  337. spinlock_t lock;
  338. struct list_head isr;
  339. int (*init)(struct drm_device *);
  340. void (*fini)(struct drm_device *);
  341. int (*drive)(struct drm_device *, int line, int dir, int out);
  342. int (*sense)(struct drm_device *, int line);
  343. void (*irq_enable)(struct drm_device *, int line, bool);
  344. };
  345. struct nouveau_pm_voltage_level {
  346. u32 voltage; /* microvolts */
  347. u8 vid;
  348. };
  349. struct nouveau_pm_voltage {
  350. bool supported;
  351. u8 version;
  352. u8 vid_mask;
  353. struct nouveau_pm_voltage_level *level;
  354. int nr_level;
  355. };
  356. struct nouveau_pm_memtiming {
  357. int id;
  358. u32 reg_0; /* 0x10f290 on Fermi, 0x100220 for older */
  359. u32 reg_1;
  360. u32 reg_2;
  361. u32 reg_3;
  362. u32 reg_4;
  363. u32 reg_5;
  364. u32 reg_6;
  365. u32 reg_7;
  366. u32 reg_8;
  367. /* To be written to 0x1002c0 */
  368. u8 CL;
  369. u8 WR;
  370. };
  371. struct nouveau_pm_tbl_header{
  372. u8 version;
  373. u8 header_len;
  374. u8 entry_cnt;
  375. u8 entry_len;
  376. };
  377. struct nouveau_pm_tbl_entry{
  378. u8 tWR;
  379. u8 tUNK_1;
  380. u8 tCL;
  381. u8 tRP; /* Byte 3 */
  382. u8 empty_4;
  383. u8 tRAS; /* Byte 5 */
  384. u8 empty_6;
  385. u8 tRFC; /* Byte 7 */
  386. u8 empty_8;
  387. u8 tRC; /* Byte 9 */
  388. u8 tUNK_10, tUNK_11, tUNK_12, tUNK_13, tUNK_14;
  389. u8 empty_15,empty_16,empty_17;
  390. u8 tUNK_18, tUNK_19, tUNK_20, tUNK_21;
  391. };
  392. /* nouveau_mem.c */
  393. void nv30_mem_timing_entry(struct drm_device *dev, struct nouveau_pm_tbl_header *hdr,
  394. struct nouveau_pm_tbl_entry *e, uint8_t magic_number,
  395. struct nouveau_pm_memtiming *timing);
  396. #define NOUVEAU_PM_MAX_LEVEL 8
  397. struct nouveau_pm_level {
  398. struct device_attribute dev_attr;
  399. char name[32];
  400. int id;
  401. u32 core;
  402. u32 memory;
  403. u32 shader;
  404. u32 rop;
  405. u32 copy;
  406. u32 daemon;
  407. u32 vdec;
  408. u32 dom6;
  409. u32 unka0; /* nva3:nvc0 */
  410. u32 hub01; /* nvc0- */
  411. u32 hub06; /* nvc0- */
  412. u32 hub07; /* nvc0- */
  413. u32 volt_min; /* microvolts */
  414. u32 volt_max;
  415. u8 fanspeed;
  416. u16 memscript;
  417. struct nouveau_pm_memtiming *timing;
  418. };
  419. struct nouveau_pm_temp_sensor_constants {
  420. u16 offset_constant;
  421. s16 offset_mult;
  422. s16 offset_div;
  423. s16 slope_mult;
  424. s16 slope_div;
  425. };
  426. struct nouveau_pm_threshold_temp {
  427. s16 critical;
  428. s16 down_clock;
  429. s16 fan_boost;
  430. };
  431. struct nouveau_pm_memtimings {
  432. bool supported;
  433. struct nouveau_pm_memtiming *timing;
  434. int nr_timing;
  435. };
  436. struct nouveau_pm_fan {
  437. u32 min_duty;
  438. u32 max_duty;
  439. u32 pwm_freq;
  440. };
  441. struct nouveau_pm_engine {
  442. struct nouveau_pm_voltage voltage;
  443. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  444. int nr_perflvl;
  445. struct nouveau_pm_memtimings memtimings;
  446. struct nouveau_pm_temp_sensor_constants sensor_constants;
  447. struct nouveau_pm_threshold_temp threshold_temp;
  448. struct nouveau_pm_fan fan;
  449. u32 pwm_divisor;
  450. struct nouveau_pm_level boot;
  451. struct nouveau_pm_level *cur;
  452. struct device *hwmon;
  453. struct notifier_block acpi_nb;
  454. int (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
  455. void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
  456. int (*clocks_set)(struct drm_device *, void *);
  457. int (*voltage_get)(struct drm_device *);
  458. int (*voltage_set)(struct drm_device *, int voltage);
  459. int (*pwm_get)(struct drm_device *, int line, u32*, u32*);
  460. int (*pwm_set)(struct drm_device *, int line, u32, u32);
  461. int (*temp_get)(struct drm_device *);
  462. };
  463. struct nouveau_vram_engine {
  464. struct nouveau_mm mm;
  465. int (*init)(struct drm_device *);
  466. void (*takedown)(struct drm_device *dev);
  467. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  468. u32 type, struct nouveau_mem **);
  469. void (*put)(struct drm_device *, struct nouveau_mem **);
  470. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  471. };
  472. struct nouveau_engine {
  473. struct nouveau_instmem_engine instmem;
  474. struct nouveau_mc_engine mc;
  475. struct nouveau_timer_engine timer;
  476. struct nouveau_fb_engine fb;
  477. struct nouveau_fifo_engine fifo;
  478. struct nouveau_display_engine display;
  479. struct nouveau_gpio_engine gpio;
  480. struct nouveau_pm_engine pm;
  481. struct nouveau_vram_engine vram;
  482. };
  483. struct nouveau_pll_vals {
  484. union {
  485. struct {
  486. #ifdef __BIG_ENDIAN
  487. uint8_t N1, M1, N2, M2;
  488. #else
  489. uint8_t M1, N1, M2, N2;
  490. #endif
  491. };
  492. struct {
  493. uint16_t NM1, NM2;
  494. } __attribute__((packed));
  495. };
  496. int log2P;
  497. int refclk;
  498. };
  499. enum nv04_fp_display_regs {
  500. FP_DISPLAY_END,
  501. FP_TOTAL,
  502. FP_CRTC,
  503. FP_SYNC_START,
  504. FP_SYNC_END,
  505. FP_VALID_START,
  506. FP_VALID_END
  507. };
  508. struct nv04_crtc_reg {
  509. unsigned char MiscOutReg;
  510. uint8_t CRTC[0xa0];
  511. uint8_t CR58[0x10];
  512. uint8_t Sequencer[5];
  513. uint8_t Graphics[9];
  514. uint8_t Attribute[21];
  515. unsigned char DAC[768];
  516. /* PCRTC regs */
  517. uint32_t fb_start;
  518. uint32_t crtc_cfg;
  519. uint32_t cursor_cfg;
  520. uint32_t gpio_ext;
  521. uint32_t crtc_830;
  522. uint32_t crtc_834;
  523. uint32_t crtc_850;
  524. uint32_t crtc_eng_ctrl;
  525. /* PRAMDAC regs */
  526. uint32_t nv10_cursync;
  527. struct nouveau_pll_vals pllvals;
  528. uint32_t ramdac_gen_ctrl;
  529. uint32_t ramdac_630;
  530. uint32_t ramdac_634;
  531. uint32_t tv_setup;
  532. uint32_t tv_vtotal;
  533. uint32_t tv_vskew;
  534. uint32_t tv_vsync_delay;
  535. uint32_t tv_htotal;
  536. uint32_t tv_hskew;
  537. uint32_t tv_hsync_delay;
  538. uint32_t tv_hsync_delay2;
  539. uint32_t fp_horiz_regs[7];
  540. uint32_t fp_vert_regs[7];
  541. uint32_t dither;
  542. uint32_t fp_control;
  543. uint32_t dither_regs[6];
  544. uint32_t fp_debug_0;
  545. uint32_t fp_debug_1;
  546. uint32_t fp_debug_2;
  547. uint32_t fp_margin_color;
  548. uint32_t ramdac_8c0;
  549. uint32_t ramdac_a20;
  550. uint32_t ramdac_a24;
  551. uint32_t ramdac_a34;
  552. uint32_t ctv_regs[38];
  553. };
  554. struct nv04_output_reg {
  555. uint32_t output;
  556. int head;
  557. };
  558. struct nv04_mode_state {
  559. struct nv04_crtc_reg crtc_reg[2];
  560. uint32_t pllsel;
  561. uint32_t sel_clk;
  562. };
  563. enum nouveau_card_type {
  564. NV_04 = 0x00,
  565. NV_10 = 0x10,
  566. NV_20 = 0x20,
  567. NV_30 = 0x30,
  568. NV_40 = 0x40,
  569. NV_50 = 0x50,
  570. NV_C0 = 0xc0,
  571. NV_D0 = 0xd0
  572. };
  573. struct drm_nouveau_private {
  574. struct drm_device *dev;
  575. bool noaccel;
  576. /* the card type, takes NV_* as values */
  577. enum nouveau_card_type card_type;
  578. /* exact chipset, derived from NV_PMC_BOOT_0 */
  579. int chipset;
  580. int flags;
  581. u32 crystal;
  582. void __iomem *mmio;
  583. spinlock_t ramin_lock;
  584. void __iomem *ramin;
  585. u32 ramin_size;
  586. u32 ramin_base;
  587. bool ramin_available;
  588. struct drm_mm ramin_heap;
  589. struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
  590. struct list_head gpuobj_list;
  591. struct list_head classes;
  592. struct nouveau_bo *vga_ram;
  593. /* interrupt handling */
  594. void (*irq_handler[32])(struct drm_device *);
  595. bool msi_enabled;
  596. struct list_head vbl_waiting;
  597. struct {
  598. struct drm_global_reference mem_global_ref;
  599. struct ttm_bo_global_ref bo_global_ref;
  600. struct ttm_bo_device bdev;
  601. atomic_t validate_sequence;
  602. } ttm;
  603. struct {
  604. spinlock_t lock;
  605. struct drm_mm heap;
  606. struct nouveau_bo *bo;
  607. } fence;
  608. struct {
  609. spinlock_t lock;
  610. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  611. } channels;
  612. struct nouveau_engine engine;
  613. struct nouveau_channel *channel;
  614. /* For PFIFO and PGRAPH. */
  615. spinlock_t context_switch_lock;
  616. /* VM/PRAMIN flush, legacy PRAMIN aperture */
  617. spinlock_t vm_lock;
  618. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  619. struct nouveau_ramht *ramht;
  620. struct nouveau_gpuobj *ramfc;
  621. struct nouveau_gpuobj *ramro;
  622. uint32_t ramin_rsvd_vram;
  623. struct {
  624. enum {
  625. NOUVEAU_GART_NONE = 0,
  626. NOUVEAU_GART_AGP, /* AGP */
  627. NOUVEAU_GART_PDMA, /* paged dma object */
  628. NOUVEAU_GART_HW /* on-chip gart/vm */
  629. } type;
  630. uint64_t aper_base;
  631. uint64_t aper_size;
  632. uint64_t aper_free;
  633. struct ttm_backend_func *func;
  634. struct {
  635. struct page *page;
  636. dma_addr_t addr;
  637. } dummy;
  638. struct nouveau_gpuobj *sg_ctxdma;
  639. } gart_info;
  640. /* nv10-nv40 tiling regions */
  641. struct {
  642. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  643. spinlock_t lock;
  644. } tile;
  645. /* VRAM/fb configuration */
  646. enum {
  647. NV_MEM_TYPE_UNKNOWN = 0,
  648. NV_MEM_TYPE_STOLEN,
  649. NV_MEM_TYPE_SGRAM,
  650. NV_MEM_TYPE_SDRAM,
  651. NV_MEM_TYPE_DDR1,
  652. NV_MEM_TYPE_DDR2,
  653. NV_MEM_TYPE_DDR3,
  654. NV_MEM_TYPE_GDDR2,
  655. NV_MEM_TYPE_GDDR3,
  656. NV_MEM_TYPE_GDDR4,
  657. NV_MEM_TYPE_GDDR5
  658. } vram_type;
  659. uint64_t vram_size;
  660. uint64_t vram_sys_base;
  661. uint64_t fb_available_size;
  662. uint64_t fb_mappable_pages;
  663. uint64_t fb_aper_free;
  664. int fb_mtrr;
  665. /* BAR control (NV50-) */
  666. struct nouveau_vm *bar1_vm;
  667. struct nouveau_vm *bar3_vm;
  668. /* G8x/G9x virtual address space */
  669. struct nouveau_vm *chan_vm;
  670. struct nvbios vbios;
  671. u8 *mxms;
  672. struct list_head i2c_ports;
  673. struct nv04_mode_state mode_reg;
  674. struct nv04_mode_state saved_reg;
  675. uint32_t saved_vga_font[4][16384];
  676. uint32_t crtc_owner;
  677. uint32_t dac_users[4];
  678. struct backlight_device *backlight;
  679. struct {
  680. struct dentry *channel_root;
  681. } debugfs;
  682. struct nouveau_fbdev *nfbdev;
  683. struct apertures_struct *apertures;
  684. };
  685. static inline struct drm_nouveau_private *
  686. nouveau_private(struct drm_device *dev)
  687. {
  688. return dev->dev_private;
  689. }
  690. static inline struct drm_nouveau_private *
  691. nouveau_bdev(struct ttm_bo_device *bd)
  692. {
  693. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  694. }
  695. static inline int
  696. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  697. {
  698. struct nouveau_bo *prev;
  699. if (!pnvbo)
  700. return -EINVAL;
  701. prev = *pnvbo;
  702. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  703. if (prev) {
  704. struct ttm_buffer_object *bo = &prev->bo;
  705. ttm_bo_unref(&bo);
  706. }
  707. return 0;
  708. }
  709. /* nouveau_drv.c */
  710. extern int nouveau_modeset;
  711. extern int nouveau_agpmode;
  712. extern int nouveau_duallink;
  713. extern int nouveau_uscript_lvds;
  714. extern int nouveau_uscript_tmds;
  715. extern int nouveau_vram_pushbuf;
  716. extern int nouveau_vram_notify;
  717. extern char *nouveau_vram_type;
  718. extern int nouveau_fbpercrtc;
  719. extern int nouveau_tv_disable;
  720. extern char *nouveau_tv_norm;
  721. extern int nouveau_reg_debug;
  722. extern char *nouveau_vbios;
  723. extern int nouveau_ignorelid;
  724. extern int nouveau_nofbaccel;
  725. extern int nouveau_noaccel;
  726. extern int nouveau_force_post;
  727. extern int nouveau_override_conntype;
  728. extern char *nouveau_perflvl;
  729. extern int nouveau_perflvl_wr;
  730. extern int nouveau_msi;
  731. extern int nouveau_ctxfw;
  732. extern int nouveau_mxmdcb;
  733. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  734. extern int nouveau_pci_resume(struct pci_dev *pdev);
  735. /* nouveau_state.c */
  736. extern int nouveau_open(struct drm_device *, struct drm_file *);
  737. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  738. extern void nouveau_postclose(struct drm_device *, struct drm_file *);
  739. extern int nouveau_load(struct drm_device *, unsigned long flags);
  740. extern int nouveau_firstopen(struct drm_device *);
  741. extern void nouveau_lastclose(struct drm_device *);
  742. extern int nouveau_unload(struct drm_device *);
  743. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  744. struct drm_file *);
  745. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  746. struct drm_file *);
  747. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  748. uint32_t reg, uint32_t mask, uint32_t val);
  749. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  750. uint32_t reg, uint32_t mask, uint32_t val);
  751. extern bool nouveau_wait_cb(struct drm_device *, u64 timeout,
  752. bool (*cond)(void *), void *);
  753. extern bool nouveau_wait_for_idle(struct drm_device *);
  754. extern int nouveau_card_init(struct drm_device *);
  755. /* nouveau_mem.c */
  756. extern int nouveau_mem_vram_init(struct drm_device *);
  757. extern void nouveau_mem_vram_fini(struct drm_device *);
  758. extern int nouveau_mem_gart_init(struct drm_device *);
  759. extern void nouveau_mem_gart_fini(struct drm_device *);
  760. extern int nouveau_mem_init_agp(struct drm_device *);
  761. extern int nouveau_mem_reset_agp(struct drm_device *);
  762. extern void nouveau_mem_close(struct drm_device *);
  763. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  764. extern int nouveau_mem_vbios_type(struct drm_device *);
  765. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  766. struct drm_device *dev, uint32_t addr, uint32_t size,
  767. uint32_t pitch, uint32_t flags);
  768. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  769. struct nouveau_tile_reg *tile,
  770. struct nouveau_fence *fence);
  771. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  772. extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
  773. /* nouveau_notifier.c */
  774. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  775. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  776. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  777. int cout, uint32_t start, uint32_t end,
  778. uint32_t *offset);
  779. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  780. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  781. struct drm_file *);
  782. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  783. struct drm_file *);
  784. /* nouveau_channel.c */
  785. extern struct drm_ioctl_desc nouveau_ioctls[];
  786. extern int nouveau_max_ioctl;
  787. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  788. extern int nouveau_channel_alloc(struct drm_device *dev,
  789. struct nouveau_channel **chan,
  790. struct drm_file *file_priv,
  791. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  792. extern struct nouveau_channel *
  793. nouveau_channel_get_unlocked(struct nouveau_channel *);
  794. extern struct nouveau_channel *
  795. nouveau_channel_get(struct drm_file *, int id);
  796. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  797. extern void nouveau_channel_put(struct nouveau_channel **);
  798. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  799. struct nouveau_channel **pchan);
  800. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  801. /* nouveau_object.c */
  802. #define NVOBJ_ENGINE_ADD(d, e, p) do { \
  803. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  804. dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
  805. } while (0)
  806. #define NVOBJ_ENGINE_DEL(d, e) do { \
  807. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  808. dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
  809. } while (0)
  810. #define NVOBJ_CLASS(d, c, e) do { \
  811. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  812. if (ret) \
  813. return ret; \
  814. } while (0)
  815. #define NVOBJ_MTHD(d, c, m, e) do { \
  816. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  817. if (ret) \
  818. return ret; \
  819. } while (0)
  820. extern int nouveau_gpuobj_early_init(struct drm_device *);
  821. extern int nouveau_gpuobj_init(struct drm_device *);
  822. extern void nouveau_gpuobj_takedown(struct drm_device *);
  823. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  824. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  825. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  826. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  827. int (*exec)(struct nouveau_channel *,
  828. u32 class, u32 mthd, u32 data));
  829. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  830. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  831. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  832. uint32_t vram_h, uint32_t tt_h);
  833. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  834. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  835. uint32_t size, int align, uint32_t flags,
  836. struct nouveau_gpuobj **);
  837. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  838. struct nouveau_gpuobj **);
  839. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  840. u32 size, u32 flags,
  841. struct nouveau_gpuobj **);
  842. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  843. uint64_t offset, uint64_t size, int access,
  844. int target, struct nouveau_gpuobj **);
  845. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  846. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  847. u64 size, int target, int access, u32 type,
  848. u32 comp, struct nouveau_gpuobj **pobj);
  849. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  850. int class, u64 base, u64 size, int target,
  851. int access, u32 type, u32 comp);
  852. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  853. struct drm_file *);
  854. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  855. struct drm_file *);
  856. /* nouveau_irq.c */
  857. extern int nouveau_irq_init(struct drm_device *);
  858. extern void nouveau_irq_fini(struct drm_device *);
  859. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  860. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  861. void (*)(struct drm_device *));
  862. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  863. extern void nouveau_irq_preinstall(struct drm_device *);
  864. extern int nouveau_irq_postinstall(struct drm_device *);
  865. extern void nouveau_irq_uninstall(struct drm_device *);
  866. /* nouveau_sgdma.c */
  867. extern int nouveau_sgdma_init(struct drm_device *);
  868. extern void nouveau_sgdma_takedown(struct drm_device *);
  869. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  870. uint32_t offset);
  871. extern struct ttm_tt *nouveau_sgdma_create_ttm(struct ttm_bo_device *bdev,
  872. unsigned long size,
  873. uint32_t page_flags,
  874. struct page *dummy_read_page);
  875. /* nouveau_debugfs.c */
  876. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  877. extern int nouveau_debugfs_init(struct drm_minor *);
  878. extern void nouveau_debugfs_takedown(struct drm_minor *);
  879. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  880. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  881. #else
  882. static inline int
  883. nouveau_debugfs_init(struct drm_minor *minor)
  884. {
  885. return 0;
  886. }
  887. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  888. {
  889. }
  890. static inline int
  891. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  892. {
  893. return 0;
  894. }
  895. static inline void
  896. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  897. {
  898. }
  899. #endif
  900. /* nouveau_dma.c */
  901. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  902. extern int nouveau_dma_init(struct nouveau_channel *);
  903. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  904. /* nouveau_acpi.c */
  905. #define ROM_BIOS_PAGE 4096
  906. #if defined(CONFIG_ACPI)
  907. void nouveau_register_dsm_handler(void);
  908. void nouveau_unregister_dsm_handler(void);
  909. void nouveau_switcheroo_optimus_dsm(void);
  910. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  911. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  912. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  913. #else
  914. static inline void nouveau_register_dsm_handler(void) {}
  915. static inline void nouveau_unregister_dsm_handler(void) {}
  916. static inline void nouveau_switcheroo_optimus_dsm(void) {}
  917. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  918. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  919. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  920. #endif
  921. /* nouveau_backlight.c */
  922. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  923. extern int nouveau_backlight_init(struct drm_device *);
  924. extern void nouveau_backlight_exit(struct drm_device *);
  925. #else
  926. static inline int nouveau_backlight_init(struct drm_device *dev)
  927. {
  928. return 0;
  929. }
  930. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  931. #endif
  932. /* nouveau_bios.c */
  933. extern int nouveau_bios_init(struct drm_device *);
  934. extern void nouveau_bios_takedown(struct drm_device *dev);
  935. extern int nouveau_run_vbios_init(struct drm_device *);
  936. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  937. struct dcb_entry *, int crtc);
  938. extern void nouveau_bios_init_exec(struct drm_device *, uint16_t table);
  939. extern struct dcb_connector_table_entry *
  940. nouveau_bios_connector_entry(struct drm_device *, int index);
  941. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  942. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  943. struct pll_lims *);
  944. extern int nouveau_bios_run_display_table(struct drm_device *, u16 id, int clk,
  945. struct dcb_entry *, int crtc);
  946. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  947. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  948. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  949. bool *dl, bool *if_is_24bit);
  950. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  951. int head, int pxclk);
  952. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  953. enum LVDS_script, int pxclk);
  954. bool bios_encoder_match(struct dcb_entry *, u32 hash);
  955. /* nouveau_mxm.c */
  956. int nouveau_mxm_init(struct drm_device *dev);
  957. void nouveau_mxm_fini(struct drm_device *dev);
  958. /* nouveau_ttm.c */
  959. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  960. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  961. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  962. /* nouveau_hdmi.c */
  963. void nouveau_hdmi_mode_set(struct drm_encoder *, struct drm_display_mode *);
  964. /* nouveau_dp.c */
  965. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  966. uint8_t *data, int data_nr);
  967. bool nouveau_dp_detect(struct drm_encoder *);
  968. bool nouveau_dp_link_train(struct drm_encoder *, u32 datarate);
  969. void nouveau_dp_tu_update(struct drm_device *, int, int, u32, u32);
  970. u8 *nouveau_dp_bios_data(struct drm_device *, struct dcb_entry *, u8 **);
  971. /* nv04_fb.c */
  972. extern int nv04_fb_vram_init(struct drm_device *);
  973. extern int nv04_fb_init(struct drm_device *);
  974. extern void nv04_fb_takedown(struct drm_device *);
  975. /* nv10_fb.c */
  976. extern int nv10_fb_vram_init(struct drm_device *dev);
  977. extern int nv1a_fb_vram_init(struct drm_device *dev);
  978. extern int nv10_fb_init(struct drm_device *);
  979. extern void nv10_fb_takedown(struct drm_device *);
  980. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  981. uint32_t addr, uint32_t size,
  982. uint32_t pitch, uint32_t flags);
  983. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  984. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  985. /* nv20_fb.c */
  986. extern int nv20_fb_vram_init(struct drm_device *dev);
  987. extern int nv20_fb_init(struct drm_device *);
  988. extern void nv20_fb_takedown(struct drm_device *);
  989. extern void nv20_fb_init_tile_region(struct drm_device *dev, int i,
  990. uint32_t addr, uint32_t size,
  991. uint32_t pitch, uint32_t flags);
  992. extern void nv20_fb_set_tile_region(struct drm_device *dev, int i);
  993. extern void nv20_fb_free_tile_region(struct drm_device *dev, int i);
  994. /* nv30_fb.c */
  995. extern int nv30_fb_init(struct drm_device *);
  996. extern void nv30_fb_takedown(struct drm_device *);
  997. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  998. uint32_t addr, uint32_t size,
  999. uint32_t pitch, uint32_t flags);
  1000. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  1001. /* nv40_fb.c */
  1002. extern int nv40_fb_vram_init(struct drm_device *dev);
  1003. extern int nv40_fb_init(struct drm_device *);
  1004. extern void nv40_fb_takedown(struct drm_device *);
  1005. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  1006. /* nv50_fb.c */
  1007. extern int nv50_fb_init(struct drm_device *);
  1008. extern void nv50_fb_takedown(struct drm_device *);
  1009. extern void nv50_fb_vm_trap(struct drm_device *, int display);
  1010. /* nvc0_fb.c */
  1011. extern int nvc0_fb_init(struct drm_device *);
  1012. extern void nvc0_fb_takedown(struct drm_device *);
  1013. /* nv04_fifo.c */
  1014. extern int nv04_fifo_init(struct drm_device *);
  1015. extern void nv04_fifo_fini(struct drm_device *);
  1016. extern void nv04_fifo_disable(struct drm_device *);
  1017. extern void nv04_fifo_enable(struct drm_device *);
  1018. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  1019. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  1020. extern int nv04_fifo_channel_id(struct drm_device *);
  1021. extern int nv04_fifo_create_context(struct nouveau_channel *);
  1022. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  1023. extern int nv04_fifo_load_context(struct nouveau_channel *);
  1024. extern int nv04_fifo_unload_context(struct drm_device *);
  1025. extern void nv04_fifo_isr(struct drm_device *);
  1026. /* nv10_fifo.c */
  1027. extern int nv10_fifo_init(struct drm_device *);
  1028. extern int nv10_fifo_channel_id(struct drm_device *);
  1029. extern int nv10_fifo_create_context(struct nouveau_channel *);
  1030. extern int nv10_fifo_load_context(struct nouveau_channel *);
  1031. extern int nv10_fifo_unload_context(struct drm_device *);
  1032. /* nv40_fifo.c */
  1033. extern int nv40_fifo_init(struct drm_device *);
  1034. extern int nv40_fifo_create_context(struct nouveau_channel *);
  1035. extern int nv40_fifo_load_context(struct nouveau_channel *);
  1036. extern int nv40_fifo_unload_context(struct drm_device *);
  1037. /* nv50_fifo.c */
  1038. extern int nv50_fifo_init(struct drm_device *);
  1039. extern void nv50_fifo_takedown(struct drm_device *);
  1040. extern int nv50_fifo_channel_id(struct drm_device *);
  1041. extern int nv50_fifo_create_context(struct nouveau_channel *);
  1042. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  1043. extern int nv50_fifo_load_context(struct nouveau_channel *);
  1044. extern int nv50_fifo_unload_context(struct drm_device *);
  1045. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  1046. /* nvc0_fifo.c */
  1047. extern int nvc0_fifo_init(struct drm_device *);
  1048. extern void nvc0_fifo_takedown(struct drm_device *);
  1049. extern void nvc0_fifo_disable(struct drm_device *);
  1050. extern void nvc0_fifo_enable(struct drm_device *);
  1051. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  1052. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  1053. extern int nvc0_fifo_channel_id(struct drm_device *);
  1054. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  1055. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  1056. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  1057. extern int nvc0_fifo_unload_context(struct drm_device *);
  1058. /* nv04_graph.c */
  1059. extern int nv04_graph_create(struct drm_device *);
  1060. extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
  1061. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  1062. u32 class, u32 mthd, u32 data);
  1063. extern struct nouveau_bitfield nv04_graph_nsource[];
  1064. /* nv10_graph.c */
  1065. extern int nv10_graph_create(struct drm_device *);
  1066. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  1067. extern struct nouveau_bitfield nv10_graph_intr[];
  1068. extern struct nouveau_bitfield nv10_graph_nstatus[];
  1069. /* nv20_graph.c */
  1070. extern int nv20_graph_create(struct drm_device *);
  1071. /* nv40_graph.c */
  1072. extern int nv40_graph_create(struct drm_device *);
  1073. extern void nv40_grctx_init(struct nouveau_grctx *);
  1074. /* nv50_graph.c */
  1075. extern int nv50_graph_create(struct drm_device *);
  1076. extern int nv50_grctx_init(struct nouveau_grctx *);
  1077. extern struct nouveau_enum nv50_data_error_names[];
  1078. extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
  1079. /* nvc0_graph.c */
  1080. extern int nvc0_graph_create(struct drm_device *);
  1081. extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
  1082. /* nv84_crypt.c */
  1083. extern int nv84_crypt_create(struct drm_device *);
  1084. /* nv98_crypt.c */
  1085. extern int nv98_crypt_create(struct drm_device *dev);
  1086. /* nva3_copy.c */
  1087. extern int nva3_copy_create(struct drm_device *dev);
  1088. /* nvc0_copy.c */
  1089. extern int nvc0_copy_create(struct drm_device *dev, int engine);
  1090. /* nv31_mpeg.c */
  1091. extern int nv31_mpeg_create(struct drm_device *dev);
  1092. /* nv50_mpeg.c */
  1093. extern int nv50_mpeg_create(struct drm_device *dev);
  1094. /* nv84_bsp.c */
  1095. /* nv98_bsp.c */
  1096. extern int nv84_bsp_create(struct drm_device *dev);
  1097. /* nv84_vp.c */
  1098. /* nv98_vp.c */
  1099. extern int nv84_vp_create(struct drm_device *dev);
  1100. /* nv98_ppp.c */
  1101. extern int nv98_ppp_create(struct drm_device *dev);
  1102. /* nv04_instmem.c */
  1103. extern int nv04_instmem_init(struct drm_device *);
  1104. extern void nv04_instmem_takedown(struct drm_device *);
  1105. extern int nv04_instmem_suspend(struct drm_device *);
  1106. extern void nv04_instmem_resume(struct drm_device *);
  1107. extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1108. u32 size, u32 align);
  1109. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1110. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1111. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1112. extern void nv04_instmem_flush(struct drm_device *);
  1113. /* nv50_instmem.c */
  1114. extern int nv50_instmem_init(struct drm_device *);
  1115. extern void nv50_instmem_takedown(struct drm_device *);
  1116. extern int nv50_instmem_suspend(struct drm_device *);
  1117. extern void nv50_instmem_resume(struct drm_device *);
  1118. extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1119. u32 size, u32 align);
  1120. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1121. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1122. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1123. extern void nv50_instmem_flush(struct drm_device *);
  1124. extern void nv84_instmem_flush(struct drm_device *);
  1125. /* nvc0_instmem.c */
  1126. extern int nvc0_instmem_init(struct drm_device *);
  1127. extern void nvc0_instmem_takedown(struct drm_device *);
  1128. extern int nvc0_instmem_suspend(struct drm_device *);
  1129. extern void nvc0_instmem_resume(struct drm_device *);
  1130. /* nv04_mc.c */
  1131. extern int nv04_mc_init(struct drm_device *);
  1132. extern void nv04_mc_takedown(struct drm_device *);
  1133. /* nv40_mc.c */
  1134. extern int nv40_mc_init(struct drm_device *);
  1135. extern void nv40_mc_takedown(struct drm_device *);
  1136. /* nv50_mc.c */
  1137. extern int nv50_mc_init(struct drm_device *);
  1138. extern void nv50_mc_takedown(struct drm_device *);
  1139. /* nv04_timer.c */
  1140. extern int nv04_timer_init(struct drm_device *);
  1141. extern uint64_t nv04_timer_read(struct drm_device *);
  1142. extern void nv04_timer_takedown(struct drm_device *);
  1143. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1144. unsigned long arg);
  1145. /* nv04_dac.c */
  1146. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1147. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1148. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1149. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1150. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1151. /* nv04_dfp.c */
  1152. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1153. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1154. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1155. int head, bool dl);
  1156. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1157. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1158. /* nv04_tv.c */
  1159. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1160. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1161. /* nv17_tv.c */
  1162. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1163. /* nv04_display.c */
  1164. extern int nv04_display_early_init(struct drm_device *);
  1165. extern void nv04_display_late_takedown(struct drm_device *);
  1166. extern int nv04_display_create(struct drm_device *);
  1167. extern void nv04_display_destroy(struct drm_device *);
  1168. extern int nv04_display_init(struct drm_device *);
  1169. extern void nv04_display_fini(struct drm_device *);
  1170. /* nvd0_display.c */
  1171. extern int nvd0_display_create(struct drm_device *);
  1172. extern void nvd0_display_destroy(struct drm_device *);
  1173. extern int nvd0_display_init(struct drm_device *);
  1174. extern void nvd0_display_fini(struct drm_device *);
  1175. struct nouveau_bo *nvd0_display_crtc_sema(struct drm_device *, int crtc);
  1176. void nvd0_display_flip_stop(struct drm_crtc *);
  1177. int nvd0_display_flip_next(struct drm_crtc *, struct drm_framebuffer *,
  1178. struct nouveau_channel *, u32 swap_interval);
  1179. /* nv04_crtc.c */
  1180. extern int nv04_crtc_create(struct drm_device *, int index);
  1181. /* nouveau_bo.c */
  1182. extern struct ttm_bo_driver nouveau_bo_driver;
  1183. extern int nouveau_bo_new(struct drm_device *, int size, int align,
  1184. uint32_t flags, uint32_t tile_mode,
  1185. uint32_t tile_flags, struct nouveau_bo **);
  1186. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1187. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1188. extern int nouveau_bo_map(struct nouveau_bo *);
  1189. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1190. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1191. uint32_t busy);
  1192. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1193. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1194. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1195. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1196. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1197. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1198. bool no_wait_reserve, bool no_wait_gpu);
  1199. extern struct nouveau_vma *
  1200. nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
  1201. extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
  1202. struct nouveau_vma *);
  1203. extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
  1204. /* nouveau_fence.c */
  1205. struct nouveau_fence;
  1206. extern int nouveau_fence_init(struct drm_device *);
  1207. extern void nouveau_fence_fini(struct drm_device *);
  1208. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1209. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1210. extern void nouveau_fence_update(struct nouveau_channel *);
  1211. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1212. bool emit);
  1213. extern int nouveau_fence_emit(struct nouveau_fence *);
  1214. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1215. void (*work)(void *priv, bool signalled),
  1216. void *priv);
  1217. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1218. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1219. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1220. extern int __nouveau_fence_flush(void *obj, void *arg);
  1221. extern void __nouveau_fence_unref(void **obj);
  1222. extern void *__nouveau_fence_ref(void *obj);
  1223. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1224. {
  1225. return __nouveau_fence_signalled(obj, NULL);
  1226. }
  1227. static inline int
  1228. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1229. {
  1230. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1231. }
  1232. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1233. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1234. {
  1235. return __nouveau_fence_flush(obj, NULL);
  1236. }
  1237. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1238. {
  1239. __nouveau_fence_unref((void **)obj);
  1240. }
  1241. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1242. {
  1243. return __nouveau_fence_ref(obj);
  1244. }
  1245. /* nouveau_gem.c */
  1246. extern int nouveau_gem_new(struct drm_device *, int size, int align,
  1247. uint32_t domain, uint32_t tile_mode,
  1248. uint32_t tile_flags, struct nouveau_bo **);
  1249. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1250. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1251. extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
  1252. extern void nouveau_gem_object_close(struct drm_gem_object *,
  1253. struct drm_file *);
  1254. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1255. struct drm_file *);
  1256. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1257. struct drm_file *);
  1258. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1259. struct drm_file *);
  1260. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1261. struct drm_file *);
  1262. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1263. struct drm_file *);
  1264. /* nouveau_display.c */
  1265. int nouveau_display_create(struct drm_device *dev);
  1266. void nouveau_display_destroy(struct drm_device *dev);
  1267. int nouveau_display_init(struct drm_device *dev);
  1268. void nouveau_display_fini(struct drm_device *dev);
  1269. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1270. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1271. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1272. struct drm_pending_vblank_event *event);
  1273. int nouveau_finish_page_flip(struct nouveau_channel *,
  1274. struct nouveau_page_flip_state *);
  1275. int nouveau_display_dumb_create(struct drm_file *, struct drm_device *,
  1276. struct drm_mode_create_dumb *args);
  1277. int nouveau_display_dumb_map_offset(struct drm_file *, struct drm_device *,
  1278. uint32_t handle, uint64_t *offset);
  1279. int nouveau_display_dumb_destroy(struct drm_file *, struct drm_device *,
  1280. uint32_t handle);
  1281. /* nv10_gpio.c */
  1282. int nv10_gpio_init(struct drm_device *dev);
  1283. void nv10_gpio_fini(struct drm_device *dev);
  1284. int nv10_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1285. int nv10_gpio_sense(struct drm_device *dev, int line);
  1286. void nv10_gpio_irq_enable(struct drm_device *, int line, bool on);
  1287. /* nv50_gpio.c */
  1288. int nv50_gpio_init(struct drm_device *dev);
  1289. void nv50_gpio_fini(struct drm_device *dev);
  1290. int nv50_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1291. int nv50_gpio_sense(struct drm_device *dev, int line);
  1292. void nv50_gpio_irq_enable(struct drm_device *, int line, bool on);
  1293. int nvd0_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1294. int nvd0_gpio_sense(struct drm_device *dev, int line);
  1295. /* nv50_calc.c */
  1296. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1297. int *N1, int *M1, int *N2, int *M2, int *P);
  1298. int nva3_calc_pll(struct drm_device *, struct pll_lims *,
  1299. int clk, int *N, int *fN, int *M, int *P);
  1300. #ifndef ioread32_native
  1301. #ifdef __BIG_ENDIAN
  1302. #define ioread16_native ioread16be
  1303. #define iowrite16_native iowrite16be
  1304. #define ioread32_native ioread32be
  1305. #define iowrite32_native iowrite32be
  1306. #else /* def __BIG_ENDIAN */
  1307. #define ioread16_native ioread16
  1308. #define iowrite16_native iowrite16
  1309. #define ioread32_native ioread32
  1310. #define iowrite32_native iowrite32
  1311. #endif /* def __BIG_ENDIAN else */
  1312. #endif /* !ioread32_native */
  1313. /* channel control reg access */
  1314. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1315. {
  1316. return ioread32_native(chan->user + reg);
  1317. }
  1318. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1319. unsigned reg, u32 val)
  1320. {
  1321. iowrite32_native(val, chan->user + reg);
  1322. }
  1323. /* register access */
  1324. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1325. {
  1326. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1327. return ioread32_native(dev_priv->mmio + reg);
  1328. }
  1329. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1330. {
  1331. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1332. iowrite32_native(val, dev_priv->mmio + reg);
  1333. }
  1334. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1335. {
  1336. u32 tmp = nv_rd32(dev, reg);
  1337. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1338. return tmp;
  1339. }
  1340. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1341. {
  1342. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1343. return ioread8(dev_priv->mmio + reg);
  1344. }
  1345. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1346. {
  1347. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1348. iowrite8(val, dev_priv->mmio + reg);
  1349. }
  1350. #define nv_wait(dev, reg, mask, val) \
  1351. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1352. #define nv_wait_ne(dev, reg, mask, val) \
  1353. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1354. #define nv_wait_cb(dev, func, data) \
  1355. nouveau_wait_cb(dev, 2000000000ULL, (func), (data))
  1356. /* PRAMIN access */
  1357. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1358. {
  1359. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1360. return ioread32_native(dev_priv->ramin + offset);
  1361. }
  1362. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1363. {
  1364. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1365. iowrite32_native(val, dev_priv->ramin + offset);
  1366. }
  1367. /* object access */
  1368. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1369. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1370. /*
  1371. * Logging
  1372. * Argument d is (struct drm_device *).
  1373. */
  1374. #define NV_PRINTK(level, d, fmt, arg...) \
  1375. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1376. pci_name(d->pdev), ##arg)
  1377. #ifndef NV_DEBUG_NOTRACE
  1378. #define NV_DEBUG(d, fmt, arg...) do { \
  1379. if (drm_debug & DRM_UT_DRIVER) { \
  1380. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1381. __LINE__, ##arg); \
  1382. } \
  1383. } while (0)
  1384. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1385. if (drm_debug & DRM_UT_KMS) { \
  1386. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1387. __LINE__, ##arg); \
  1388. } \
  1389. } while (0)
  1390. #else
  1391. #define NV_DEBUG(d, fmt, arg...) do { \
  1392. if (drm_debug & DRM_UT_DRIVER) \
  1393. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1394. } while (0)
  1395. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1396. if (drm_debug & DRM_UT_KMS) \
  1397. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1398. } while (0)
  1399. #endif
  1400. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1401. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1402. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1403. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1404. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1405. #define NV_WARNONCE(d, fmt, arg...) do { \
  1406. static int _warned = 0; \
  1407. if (!_warned) { \
  1408. NV_WARN(d, fmt, ##arg); \
  1409. _warned = 1; \
  1410. } \
  1411. } while(0)
  1412. /* nouveau_reg_debug bitmask */
  1413. enum {
  1414. NOUVEAU_REG_DEBUG_MC = 0x1,
  1415. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1416. NOUVEAU_REG_DEBUG_FB = 0x4,
  1417. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1418. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1419. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1420. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1421. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1422. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1423. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1424. NOUVEAU_REG_DEBUG_AUXCH = 0x400
  1425. };
  1426. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1427. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1428. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1429. } while (0)
  1430. static inline bool
  1431. nv_two_heads(struct drm_device *dev)
  1432. {
  1433. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1434. const int impl = dev->pci_device & 0x0ff0;
  1435. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1436. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1437. return true;
  1438. return false;
  1439. }
  1440. static inline bool
  1441. nv_gf4_disp_arch(struct drm_device *dev)
  1442. {
  1443. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1444. }
  1445. static inline bool
  1446. nv_two_reg_pll(struct drm_device *dev)
  1447. {
  1448. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1449. const int impl = dev->pci_device & 0x0ff0;
  1450. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1451. return true;
  1452. return false;
  1453. }
  1454. static inline bool
  1455. nv_match_device(struct drm_device *dev, unsigned device,
  1456. unsigned sub_vendor, unsigned sub_device)
  1457. {
  1458. return dev->pdev->device == device &&
  1459. dev->pdev->subsystem_vendor == sub_vendor &&
  1460. dev->pdev->subsystem_device == sub_device;
  1461. }
  1462. static inline void *
  1463. nv_engine(struct drm_device *dev, int engine)
  1464. {
  1465. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1466. return (void *)dev_priv->eng[engine];
  1467. }
  1468. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1469. * helpful to determine a number of other hardware features
  1470. */
  1471. static inline int
  1472. nv44_graph_class(struct drm_device *dev)
  1473. {
  1474. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1475. if ((dev_priv->chipset & 0xf0) == 0x60)
  1476. return 1;
  1477. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1478. }
  1479. /* memory type/access flags, do not match hardware values */
  1480. #define NV_MEM_ACCESS_RO 1
  1481. #define NV_MEM_ACCESS_WO 2
  1482. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1483. #define NV_MEM_ACCESS_SYS 4
  1484. #define NV_MEM_ACCESS_VM 8
  1485. #define NV_MEM_TARGET_VRAM 0
  1486. #define NV_MEM_TARGET_PCI 1
  1487. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1488. #define NV_MEM_TARGET_VM 3
  1489. #define NV_MEM_TARGET_GART 4
  1490. #define NV_MEM_TYPE_VM 0x7f
  1491. #define NV_MEM_COMP_VM 0x03
  1492. /* NV_SW object class */
  1493. #define NV_SW 0x0000506e
  1494. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1495. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1496. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1497. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1498. #define NV_SW_YIELD 0x00000080
  1499. #define NV_SW_DMA_VBLSEM 0x0000018c
  1500. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1501. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1502. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1503. #define NV_SW_PAGE_FLIP 0x00000500
  1504. #endif /* __NOUVEAU_DRV_H__ */