qlcnic_init.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include <linux/netdevice.h>
  8. #include <linux/delay.h>
  9. #include <linux/slab.h>
  10. #include <linux/if_vlan.h>
  11. #include "qlcnic.h"
  12. struct crb_addr_pair {
  13. u32 addr;
  14. u32 data;
  15. };
  16. #define QLCNIC_MAX_CRB_XFORM 60
  17. static unsigned int crb_addr_xform[QLCNIC_MAX_CRB_XFORM];
  18. #define crb_addr_transform(name) \
  19. (crb_addr_xform[QLCNIC_HW_PX_MAP_CRB_##name] = \
  20. QLCNIC_HW_CRB_HUB_AGT_ADR_##name << 20)
  21. #define QLCNIC_ADDR_ERROR (0xffffffff)
  22. static int
  23. qlcnic_check_fw_hearbeat(struct qlcnic_adapter *adapter);
  24. static void crb_addr_transform_setup(void)
  25. {
  26. crb_addr_transform(XDMA);
  27. crb_addr_transform(TIMR);
  28. crb_addr_transform(SRE);
  29. crb_addr_transform(SQN3);
  30. crb_addr_transform(SQN2);
  31. crb_addr_transform(SQN1);
  32. crb_addr_transform(SQN0);
  33. crb_addr_transform(SQS3);
  34. crb_addr_transform(SQS2);
  35. crb_addr_transform(SQS1);
  36. crb_addr_transform(SQS0);
  37. crb_addr_transform(RPMX7);
  38. crb_addr_transform(RPMX6);
  39. crb_addr_transform(RPMX5);
  40. crb_addr_transform(RPMX4);
  41. crb_addr_transform(RPMX3);
  42. crb_addr_transform(RPMX2);
  43. crb_addr_transform(RPMX1);
  44. crb_addr_transform(RPMX0);
  45. crb_addr_transform(ROMUSB);
  46. crb_addr_transform(SN);
  47. crb_addr_transform(QMN);
  48. crb_addr_transform(QMS);
  49. crb_addr_transform(PGNI);
  50. crb_addr_transform(PGND);
  51. crb_addr_transform(PGN3);
  52. crb_addr_transform(PGN2);
  53. crb_addr_transform(PGN1);
  54. crb_addr_transform(PGN0);
  55. crb_addr_transform(PGSI);
  56. crb_addr_transform(PGSD);
  57. crb_addr_transform(PGS3);
  58. crb_addr_transform(PGS2);
  59. crb_addr_transform(PGS1);
  60. crb_addr_transform(PGS0);
  61. crb_addr_transform(PS);
  62. crb_addr_transform(PH);
  63. crb_addr_transform(NIU);
  64. crb_addr_transform(I2Q);
  65. crb_addr_transform(EG);
  66. crb_addr_transform(MN);
  67. crb_addr_transform(MS);
  68. crb_addr_transform(CAS2);
  69. crb_addr_transform(CAS1);
  70. crb_addr_transform(CAS0);
  71. crb_addr_transform(CAM);
  72. crb_addr_transform(C2C1);
  73. crb_addr_transform(C2C0);
  74. crb_addr_transform(SMB);
  75. crb_addr_transform(OCM0);
  76. crb_addr_transform(I2C0);
  77. }
  78. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter)
  79. {
  80. struct qlcnic_recv_context *recv_ctx;
  81. struct qlcnic_host_rds_ring *rds_ring;
  82. struct qlcnic_rx_buffer *rx_buf;
  83. int i, ring;
  84. recv_ctx = adapter->recv_ctx;
  85. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  86. rds_ring = &recv_ctx->rds_rings[ring];
  87. for (i = 0; i < rds_ring->num_desc; ++i) {
  88. rx_buf = &(rds_ring->rx_buf_arr[i]);
  89. if (rx_buf->skb == NULL)
  90. continue;
  91. pci_unmap_single(adapter->pdev,
  92. rx_buf->dma,
  93. rds_ring->dma_size,
  94. PCI_DMA_FROMDEVICE);
  95. dev_kfree_skb_any(rx_buf->skb);
  96. }
  97. }
  98. }
  99. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter)
  100. {
  101. struct qlcnic_recv_context *recv_ctx;
  102. struct qlcnic_host_rds_ring *rds_ring;
  103. struct qlcnic_rx_buffer *rx_buf;
  104. int i, ring;
  105. recv_ctx = adapter->recv_ctx;
  106. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  107. rds_ring = &recv_ctx->rds_rings[ring];
  108. INIT_LIST_HEAD(&rds_ring->free_list);
  109. rx_buf = rds_ring->rx_buf_arr;
  110. for (i = 0; i < rds_ring->num_desc; i++) {
  111. list_add_tail(&rx_buf->list,
  112. &rds_ring->free_list);
  113. rx_buf++;
  114. }
  115. }
  116. }
  117. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter)
  118. {
  119. struct qlcnic_cmd_buffer *cmd_buf;
  120. struct qlcnic_skb_frag *buffrag;
  121. int i, j;
  122. struct qlcnic_host_tx_ring *tx_ring = adapter->tx_ring;
  123. cmd_buf = tx_ring->cmd_buf_arr;
  124. for (i = 0; i < tx_ring->num_desc; i++) {
  125. buffrag = cmd_buf->frag_array;
  126. if (buffrag->dma) {
  127. pci_unmap_single(adapter->pdev, buffrag->dma,
  128. buffrag->length, PCI_DMA_TODEVICE);
  129. buffrag->dma = 0ULL;
  130. }
  131. for (j = 0; j < cmd_buf->frag_count; j++) {
  132. buffrag++;
  133. if (buffrag->dma) {
  134. pci_unmap_page(adapter->pdev, buffrag->dma,
  135. buffrag->length,
  136. PCI_DMA_TODEVICE);
  137. buffrag->dma = 0ULL;
  138. }
  139. }
  140. if (cmd_buf->skb) {
  141. dev_kfree_skb_any(cmd_buf->skb);
  142. cmd_buf->skb = NULL;
  143. }
  144. cmd_buf++;
  145. }
  146. }
  147. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter)
  148. {
  149. struct qlcnic_recv_context *recv_ctx;
  150. struct qlcnic_host_rds_ring *rds_ring;
  151. struct qlcnic_host_tx_ring *tx_ring;
  152. int ring;
  153. recv_ctx = adapter->recv_ctx;
  154. if (recv_ctx->rds_rings == NULL)
  155. goto skip_rds;
  156. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  157. rds_ring = &recv_ctx->rds_rings[ring];
  158. vfree(rds_ring->rx_buf_arr);
  159. rds_ring->rx_buf_arr = NULL;
  160. }
  161. kfree(recv_ctx->rds_rings);
  162. skip_rds:
  163. if (adapter->tx_ring == NULL)
  164. return;
  165. tx_ring = adapter->tx_ring;
  166. vfree(tx_ring->cmd_buf_arr);
  167. tx_ring->cmd_buf_arr = NULL;
  168. kfree(adapter->tx_ring);
  169. adapter->tx_ring = NULL;
  170. }
  171. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter)
  172. {
  173. struct qlcnic_recv_context *recv_ctx;
  174. struct qlcnic_host_rds_ring *rds_ring;
  175. struct qlcnic_host_sds_ring *sds_ring;
  176. struct qlcnic_host_tx_ring *tx_ring;
  177. struct qlcnic_rx_buffer *rx_buf;
  178. int ring, i, size;
  179. struct qlcnic_cmd_buffer *cmd_buf_arr;
  180. struct net_device *netdev = adapter->netdev;
  181. size = sizeof(struct qlcnic_host_tx_ring);
  182. tx_ring = kzalloc(size, GFP_KERNEL);
  183. if (tx_ring == NULL) {
  184. dev_err(&netdev->dev, "failed to allocate tx ring struct\n");
  185. return -ENOMEM;
  186. }
  187. adapter->tx_ring = tx_ring;
  188. tx_ring->num_desc = adapter->num_txd;
  189. tx_ring->txq = netdev_get_tx_queue(netdev, 0);
  190. cmd_buf_arr = vzalloc(TX_BUFF_RINGSIZE(tx_ring));
  191. if (cmd_buf_arr == NULL) {
  192. dev_err(&netdev->dev, "failed to allocate cmd buffer ring\n");
  193. goto err_out;
  194. }
  195. tx_ring->cmd_buf_arr = cmd_buf_arr;
  196. recv_ctx = adapter->recv_ctx;
  197. size = adapter->max_rds_rings * sizeof(struct qlcnic_host_rds_ring);
  198. rds_ring = kzalloc(size, GFP_KERNEL);
  199. if (rds_ring == NULL) {
  200. dev_err(&netdev->dev, "failed to allocate rds ring struct\n");
  201. goto err_out;
  202. }
  203. recv_ctx->rds_rings = rds_ring;
  204. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  205. rds_ring = &recv_ctx->rds_rings[ring];
  206. switch (ring) {
  207. case RCV_RING_NORMAL:
  208. rds_ring->num_desc = adapter->num_rxd;
  209. rds_ring->dma_size = QLCNIC_P3P_RX_BUF_MAX_LEN;
  210. rds_ring->skb_size = rds_ring->dma_size + NET_IP_ALIGN;
  211. break;
  212. case RCV_RING_JUMBO:
  213. rds_ring->num_desc = adapter->num_jumbo_rxd;
  214. rds_ring->dma_size =
  215. QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN;
  216. if (adapter->capabilities & QLCNIC_FW_CAPABILITY_HW_LRO)
  217. rds_ring->dma_size += QLCNIC_LRO_BUFFER_EXTRA;
  218. rds_ring->skb_size =
  219. rds_ring->dma_size + NET_IP_ALIGN;
  220. break;
  221. }
  222. rds_ring->rx_buf_arr = vzalloc(RCV_BUFF_RINGSIZE(rds_ring));
  223. if (rds_ring->rx_buf_arr == NULL) {
  224. dev_err(&netdev->dev, "Failed to allocate "
  225. "rx buffer ring %d\n", ring);
  226. goto err_out;
  227. }
  228. INIT_LIST_HEAD(&rds_ring->free_list);
  229. /*
  230. * Now go through all of them, set reference handles
  231. * and put them in the queues.
  232. */
  233. rx_buf = rds_ring->rx_buf_arr;
  234. for (i = 0; i < rds_ring->num_desc; i++) {
  235. list_add_tail(&rx_buf->list,
  236. &rds_ring->free_list);
  237. rx_buf->ref_handle = i;
  238. rx_buf++;
  239. }
  240. spin_lock_init(&rds_ring->lock);
  241. }
  242. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  243. sds_ring = &recv_ctx->sds_rings[ring];
  244. sds_ring->irq = adapter->msix_entries[ring].vector;
  245. sds_ring->adapter = adapter;
  246. sds_ring->num_desc = adapter->num_rxd;
  247. for (i = 0; i < NUM_RCV_DESC_RINGS; i++)
  248. INIT_LIST_HEAD(&sds_ring->free_list[i]);
  249. }
  250. return 0;
  251. err_out:
  252. qlcnic_free_sw_resources(adapter);
  253. return -ENOMEM;
  254. }
  255. /*
  256. * Utility to translate from internal Phantom CRB address
  257. * to external PCI CRB address.
  258. */
  259. static u32 qlcnic_decode_crb_addr(u32 addr)
  260. {
  261. int i;
  262. u32 base_addr, offset, pci_base;
  263. crb_addr_transform_setup();
  264. pci_base = QLCNIC_ADDR_ERROR;
  265. base_addr = addr & 0xfff00000;
  266. offset = addr & 0x000fffff;
  267. for (i = 0; i < QLCNIC_MAX_CRB_XFORM; i++) {
  268. if (crb_addr_xform[i] == base_addr) {
  269. pci_base = i << 20;
  270. break;
  271. }
  272. }
  273. if (pci_base == QLCNIC_ADDR_ERROR)
  274. return pci_base;
  275. else
  276. return pci_base + offset;
  277. }
  278. #define QLCNIC_MAX_ROM_WAIT_USEC 100
  279. static int qlcnic_wait_rom_done(struct qlcnic_adapter *adapter)
  280. {
  281. long timeout = 0;
  282. long done = 0;
  283. cond_resched();
  284. while (done == 0) {
  285. done = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_STATUS);
  286. done &= 2;
  287. if (++timeout >= QLCNIC_MAX_ROM_WAIT_USEC) {
  288. dev_err(&adapter->pdev->dev,
  289. "Timeout reached waiting for rom done");
  290. return -EIO;
  291. }
  292. udelay(1);
  293. }
  294. return 0;
  295. }
  296. static int do_rom_fast_read(struct qlcnic_adapter *adapter,
  297. u32 addr, u32 *valp)
  298. {
  299. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ADDRESS, addr);
  300. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  301. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ABYTE_CNT, 3);
  302. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  303. if (qlcnic_wait_rom_done(adapter)) {
  304. dev_err(&adapter->pdev->dev, "Error waiting for rom done\n");
  305. return -EIO;
  306. }
  307. /* reset abyte_cnt and dummy_byte_cnt */
  308. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ABYTE_CNT, 0);
  309. udelay(10);
  310. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  311. *valp = QLCRD32(adapter, QLCNIC_ROMUSB_ROM_RDATA);
  312. return 0;
  313. }
  314. static int do_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  315. u8 *bytes, size_t size)
  316. {
  317. int addridx;
  318. int ret = 0;
  319. for (addridx = addr; addridx < (addr + size); addridx += 4) {
  320. int v;
  321. ret = do_rom_fast_read(adapter, addridx, &v);
  322. if (ret != 0)
  323. break;
  324. *(__le32 *)bytes = cpu_to_le32(v);
  325. bytes += 4;
  326. }
  327. return ret;
  328. }
  329. int
  330. qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  331. u8 *bytes, size_t size)
  332. {
  333. int ret;
  334. ret = qlcnic_rom_lock(adapter);
  335. if (ret < 0)
  336. return ret;
  337. ret = do_rom_fast_read_words(adapter, addr, bytes, size);
  338. qlcnic_rom_unlock(adapter);
  339. return ret;
  340. }
  341. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp)
  342. {
  343. int ret;
  344. if (qlcnic_rom_lock(adapter) != 0)
  345. return -EIO;
  346. ret = do_rom_fast_read(adapter, addr, valp);
  347. qlcnic_rom_unlock(adapter);
  348. return ret;
  349. }
  350. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter)
  351. {
  352. int addr, val;
  353. int i, n, init_delay;
  354. struct crb_addr_pair *buf;
  355. unsigned offset;
  356. u32 off;
  357. struct pci_dev *pdev = adapter->pdev;
  358. QLCWR32(adapter, CRB_CMDPEG_STATE, 0);
  359. QLCWR32(adapter, CRB_RCVPEG_STATE, 0);
  360. /* Halt all the indiviual PEGs and other blocks */
  361. /* disable all I2Q */
  362. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x10, 0x0);
  363. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x14, 0x0);
  364. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x18, 0x0);
  365. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x1c, 0x0);
  366. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x20, 0x0);
  367. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x24, 0x0);
  368. /* disable all niu interrupts */
  369. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x40, 0xff);
  370. /* disable xge rx/tx */
  371. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x70000, 0x00);
  372. /* disable xg1 rx/tx */
  373. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x80000, 0x00);
  374. /* disable sideband mac */
  375. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x90000, 0x00);
  376. /* disable ap0 mac */
  377. QLCWR32(adapter, QLCNIC_CRB_NIU + 0xa0000, 0x00);
  378. /* disable ap1 mac */
  379. QLCWR32(adapter, QLCNIC_CRB_NIU + 0xb0000, 0x00);
  380. /* halt sre */
  381. val = QLCRD32(adapter, QLCNIC_CRB_SRE + 0x1000);
  382. QLCWR32(adapter, QLCNIC_CRB_SRE + 0x1000, val & (~(0x1)));
  383. /* halt epg */
  384. QLCWR32(adapter, QLCNIC_CRB_EPG + 0x1300, 0x1);
  385. /* halt timers */
  386. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x0, 0x0);
  387. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x8, 0x0);
  388. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x10, 0x0);
  389. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x18, 0x0);
  390. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x100, 0x0);
  391. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x200, 0x0);
  392. /* halt pegs */
  393. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x3c, 1);
  394. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0x3c, 1);
  395. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0x3c, 1);
  396. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0x3c, 1);
  397. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0x3c, 1);
  398. msleep(20);
  399. qlcnic_rom_unlock(adapter);
  400. /* big hammer don't reset CAM block on reset */
  401. QLCWR32(adapter, QLCNIC_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  402. /* Init HW CRB block */
  403. if (qlcnic_rom_fast_read(adapter, 0, &n) != 0 || (n != 0xcafecafe) ||
  404. qlcnic_rom_fast_read(adapter, 4, &n) != 0) {
  405. dev_err(&pdev->dev, "ERROR Reading crb_init area: val:%x\n", n);
  406. return -EIO;
  407. }
  408. offset = n & 0xffffU;
  409. n = (n >> 16) & 0xffffU;
  410. if (n >= 1024) {
  411. dev_err(&pdev->dev, "QLOGIC card flash not initialized.\n");
  412. return -EIO;
  413. }
  414. buf = kcalloc(n, sizeof(struct crb_addr_pair), GFP_KERNEL);
  415. if (buf == NULL) {
  416. dev_err(&pdev->dev, "Unable to calloc memory for rom read.\n");
  417. return -ENOMEM;
  418. }
  419. for (i = 0; i < n; i++) {
  420. if (qlcnic_rom_fast_read(adapter, 8*i + 4*offset, &val) != 0 ||
  421. qlcnic_rom_fast_read(adapter, 8*i + 4*offset + 4, &addr) != 0) {
  422. kfree(buf);
  423. return -EIO;
  424. }
  425. buf[i].addr = addr;
  426. buf[i].data = val;
  427. }
  428. for (i = 0; i < n; i++) {
  429. off = qlcnic_decode_crb_addr(buf[i].addr);
  430. if (off == QLCNIC_ADDR_ERROR) {
  431. dev_err(&pdev->dev, "CRB init value out of range %x\n",
  432. buf[i].addr);
  433. continue;
  434. }
  435. off += QLCNIC_PCI_CRBSPACE;
  436. if (off & 1)
  437. continue;
  438. /* skipping cold reboot MAGIC */
  439. if (off == QLCNIC_CAM_RAM(0x1fc))
  440. continue;
  441. if (off == (QLCNIC_CRB_I2C0 + 0x1c))
  442. continue;
  443. if (off == (ROMUSB_GLB + 0xbc)) /* do not reset PCI */
  444. continue;
  445. if (off == (ROMUSB_GLB + 0xa8))
  446. continue;
  447. if (off == (ROMUSB_GLB + 0xc8)) /* core clock */
  448. continue;
  449. if (off == (ROMUSB_GLB + 0x24)) /* MN clock */
  450. continue;
  451. if (off == (ROMUSB_GLB + 0x1c)) /* MS clock */
  452. continue;
  453. if ((off & 0x0ff00000) == QLCNIC_CRB_DDR_NET)
  454. continue;
  455. /* skip the function enable register */
  456. if (off == QLCNIC_PCIE_REG(PCIE_SETUP_FUNCTION))
  457. continue;
  458. if (off == QLCNIC_PCIE_REG(PCIE_SETUP_FUNCTION2))
  459. continue;
  460. if ((off & 0x0ff00000) == QLCNIC_CRB_SMB)
  461. continue;
  462. init_delay = 1;
  463. /* After writing this register, HW needs time for CRB */
  464. /* to quiet down (else crb_window returns 0xffffffff) */
  465. if (off == QLCNIC_ROMUSB_GLB_SW_RESET)
  466. init_delay = 1000;
  467. QLCWR32(adapter, off, buf[i].data);
  468. msleep(init_delay);
  469. }
  470. kfree(buf);
  471. /* Initialize protocol process engine */
  472. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_D + 0xec, 0x1e);
  473. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_D + 0x4c, 8);
  474. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_I + 0x4c, 8);
  475. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x8, 0);
  476. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0xc, 0);
  477. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0x8, 0);
  478. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0xc, 0);
  479. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0x8, 0);
  480. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0xc, 0);
  481. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0x8, 0);
  482. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0xc, 0);
  483. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0x8, 0);
  484. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0xc, 0);
  485. msleep(1);
  486. QLCWR32(adapter, QLCNIC_PEG_HALT_STATUS1, 0);
  487. QLCWR32(adapter, QLCNIC_PEG_HALT_STATUS2, 0);
  488. return 0;
  489. }
  490. static int qlcnic_cmd_peg_ready(struct qlcnic_adapter *adapter)
  491. {
  492. u32 val;
  493. int retries = QLCNIC_CMDPEG_CHECK_RETRY_COUNT;
  494. do {
  495. val = QLCRD32(adapter, CRB_CMDPEG_STATE);
  496. switch (val) {
  497. case PHAN_INITIALIZE_COMPLETE:
  498. case PHAN_INITIALIZE_ACK:
  499. return 0;
  500. case PHAN_INITIALIZE_FAILED:
  501. goto out_err;
  502. default:
  503. break;
  504. }
  505. msleep(QLCNIC_CMDPEG_CHECK_DELAY);
  506. } while (--retries);
  507. QLCWR32(adapter, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  508. out_err:
  509. dev_err(&adapter->pdev->dev, "Command Peg initialization not "
  510. "complete, state: 0x%x.\n", val);
  511. return -EIO;
  512. }
  513. static int
  514. qlcnic_receive_peg_ready(struct qlcnic_adapter *adapter)
  515. {
  516. u32 val;
  517. int retries = QLCNIC_RCVPEG_CHECK_RETRY_COUNT;
  518. do {
  519. val = QLCRD32(adapter, CRB_RCVPEG_STATE);
  520. if (val == PHAN_PEG_RCV_INITIALIZED)
  521. return 0;
  522. msleep(QLCNIC_RCVPEG_CHECK_DELAY);
  523. } while (--retries);
  524. if (!retries) {
  525. dev_err(&adapter->pdev->dev, "Receive Peg initialization not "
  526. "complete, state: 0x%x.\n", val);
  527. return -EIO;
  528. }
  529. return 0;
  530. }
  531. int
  532. qlcnic_check_fw_status(struct qlcnic_adapter *adapter)
  533. {
  534. int err;
  535. err = qlcnic_cmd_peg_ready(adapter);
  536. if (err)
  537. return err;
  538. err = qlcnic_receive_peg_ready(adapter);
  539. if (err)
  540. return err;
  541. QLCWR32(adapter, CRB_CMDPEG_STATE, PHAN_INITIALIZE_ACK);
  542. return err;
  543. }
  544. int
  545. qlcnic_setup_idc_param(struct qlcnic_adapter *adapter) {
  546. int timeo;
  547. u32 val;
  548. val = QLCRD32(adapter, QLCNIC_CRB_DEV_PARTITION_INFO);
  549. val = QLC_DEV_GET_DRV(val, adapter->portnum);
  550. if ((val & 0x3) != QLCNIC_TYPE_NIC) {
  551. dev_err(&adapter->pdev->dev,
  552. "Not an Ethernet NIC func=%u\n", val);
  553. return -EIO;
  554. }
  555. adapter->physical_port = (val >> 2);
  556. if (qlcnic_rom_fast_read(adapter, QLCNIC_ROM_DEV_INIT_TIMEOUT, &timeo))
  557. timeo = QLCNIC_INIT_TIMEOUT_SECS;
  558. adapter->dev_init_timeo = timeo;
  559. if (qlcnic_rom_fast_read(adapter, QLCNIC_ROM_DRV_RESET_TIMEOUT, &timeo))
  560. timeo = QLCNIC_RESET_TIMEOUT_SECS;
  561. adapter->reset_ack_timeo = timeo;
  562. return 0;
  563. }
  564. static int qlcnic_get_flt_entry(struct qlcnic_adapter *adapter, u8 region,
  565. struct qlcnic_flt_entry *region_entry)
  566. {
  567. struct qlcnic_flt_header flt_hdr;
  568. struct qlcnic_flt_entry *flt_entry;
  569. int i = 0, ret;
  570. u32 entry_size;
  571. memset(region_entry, 0, sizeof(struct qlcnic_flt_entry));
  572. ret = qlcnic_rom_fast_read_words(adapter, QLCNIC_FLT_LOCATION,
  573. (u8 *)&flt_hdr,
  574. sizeof(struct qlcnic_flt_header));
  575. if (ret) {
  576. dev_warn(&adapter->pdev->dev,
  577. "error reading flash layout header\n");
  578. return -EIO;
  579. }
  580. entry_size = flt_hdr.len - sizeof(struct qlcnic_flt_header);
  581. flt_entry = (struct qlcnic_flt_entry *)vzalloc(entry_size);
  582. if (flt_entry == NULL) {
  583. dev_warn(&adapter->pdev->dev, "error allocating memory\n");
  584. return -EIO;
  585. }
  586. ret = qlcnic_rom_fast_read_words(adapter, QLCNIC_FLT_LOCATION +
  587. sizeof(struct qlcnic_flt_header),
  588. (u8 *)flt_entry, entry_size);
  589. if (ret) {
  590. dev_warn(&adapter->pdev->dev,
  591. "error reading flash layout entries\n");
  592. goto err_out;
  593. }
  594. while (i < (entry_size/sizeof(struct qlcnic_flt_entry))) {
  595. if (flt_entry[i].region == region)
  596. break;
  597. i++;
  598. }
  599. if (i >= (entry_size/sizeof(struct qlcnic_flt_entry))) {
  600. dev_warn(&adapter->pdev->dev,
  601. "region=%x not found in %d regions\n", region, i);
  602. ret = -EIO;
  603. goto err_out;
  604. }
  605. memcpy(region_entry, &flt_entry[i], sizeof(struct qlcnic_flt_entry));
  606. err_out:
  607. vfree(flt_entry);
  608. return ret;
  609. }
  610. int
  611. qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter)
  612. {
  613. struct qlcnic_flt_entry fw_entry;
  614. u32 ver = -1, min_ver;
  615. int ret;
  616. if (adapter->ahw->revision_id == QLCNIC_P3P_C0)
  617. ret = qlcnic_get_flt_entry(adapter, QLCNIC_C0_FW_IMAGE_REGION,
  618. &fw_entry);
  619. else
  620. ret = qlcnic_get_flt_entry(adapter, QLCNIC_B0_FW_IMAGE_REGION,
  621. &fw_entry);
  622. if (!ret)
  623. /* 0-4:-signature, 4-8:-fw version */
  624. qlcnic_rom_fast_read(adapter, fw_entry.start_addr + 4,
  625. (int *)&ver);
  626. else
  627. qlcnic_rom_fast_read(adapter, QLCNIC_FW_VERSION_OFFSET,
  628. (int *)&ver);
  629. ver = QLCNIC_DECODE_VERSION(ver);
  630. min_ver = QLCNIC_MIN_FW_VERSION;
  631. if (ver < min_ver) {
  632. dev_err(&adapter->pdev->dev,
  633. "firmware version %d.%d.%d unsupported."
  634. "Min supported version %d.%d.%d\n",
  635. _major(ver), _minor(ver), _build(ver),
  636. _major(min_ver), _minor(min_ver), _build(min_ver));
  637. return -EINVAL;
  638. }
  639. return 0;
  640. }
  641. static int
  642. qlcnic_has_mn(struct qlcnic_adapter *adapter)
  643. {
  644. u32 capability;
  645. capability = 0;
  646. capability = QLCRD32(adapter, QLCNIC_PEG_TUNE_CAPABILITY);
  647. if (capability & QLCNIC_PEG_TUNE_MN_PRESENT)
  648. return 1;
  649. return 0;
  650. }
  651. static
  652. struct uni_table_desc *qlcnic_get_table_desc(const u8 *unirom, int section)
  653. {
  654. u32 i, entries;
  655. struct uni_table_desc *directory = (struct uni_table_desc *) &unirom[0];
  656. entries = le32_to_cpu(directory->num_entries);
  657. for (i = 0; i < entries; i++) {
  658. u32 offs = le32_to_cpu(directory->findex) +
  659. i * le32_to_cpu(directory->entry_size);
  660. u32 tab_type = le32_to_cpu(*((__le32 *)&unirom[offs] + 8));
  661. if (tab_type == section)
  662. return (struct uni_table_desc *) &unirom[offs];
  663. }
  664. return NULL;
  665. }
  666. #define FILEHEADER_SIZE (14 * 4)
  667. static int
  668. qlcnic_validate_header(struct qlcnic_adapter *adapter)
  669. {
  670. const u8 *unirom = adapter->fw->data;
  671. struct uni_table_desc *directory = (struct uni_table_desc *) &unirom[0];
  672. u32 entries, entry_size, tab_size, fw_file_size;
  673. fw_file_size = adapter->fw->size;
  674. if (fw_file_size < FILEHEADER_SIZE)
  675. return -EINVAL;
  676. entries = le32_to_cpu(directory->num_entries);
  677. entry_size = le32_to_cpu(directory->entry_size);
  678. tab_size = le32_to_cpu(directory->findex) + (entries * entry_size);
  679. if (fw_file_size < tab_size)
  680. return -EINVAL;
  681. return 0;
  682. }
  683. static int
  684. qlcnic_validate_bootld(struct qlcnic_adapter *adapter)
  685. {
  686. struct uni_table_desc *tab_desc;
  687. struct uni_data_desc *descr;
  688. u32 offs, tab_size, data_size, idx;
  689. const u8 *unirom = adapter->fw->data;
  690. __le32 temp;
  691. temp = *((__le32 *)&unirom[adapter->file_prd_off] +
  692. QLCNIC_UNI_BOOTLD_IDX_OFF);
  693. idx = le32_to_cpu(temp);
  694. tab_desc = qlcnic_get_table_desc(unirom, QLCNIC_UNI_DIR_SECT_BOOTLD);
  695. if (!tab_desc)
  696. return -EINVAL;
  697. tab_size = le32_to_cpu(tab_desc->findex) +
  698. le32_to_cpu(tab_desc->entry_size) * (idx + 1);
  699. if (adapter->fw->size < tab_size)
  700. return -EINVAL;
  701. offs = le32_to_cpu(tab_desc->findex) +
  702. le32_to_cpu(tab_desc->entry_size) * idx;
  703. descr = (struct uni_data_desc *)&unirom[offs];
  704. data_size = le32_to_cpu(descr->findex) + le32_to_cpu(descr->size);
  705. if (adapter->fw->size < data_size)
  706. return -EINVAL;
  707. return 0;
  708. }
  709. static int
  710. qlcnic_validate_fw(struct qlcnic_adapter *adapter)
  711. {
  712. struct uni_table_desc *tab_desc;
  713. struct uni_data_desc *descr;
  714. const u8 *unirom = adapter->fw->data;
  715. u32 offs, tab_size, data_size, idx;
  716. __le32 temp;
  717. temp = *((__le32 *)&unirom[adapter->file_prd_off] +
  718. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  719. idx = le32_to_cpu(temp);
  720. tab_desc = qlcnic_get_table_desc(unirom, QLCNIC_UNI_DIR_SECT_FW);
  721. if (!tab_desc)
  722. return -EINVAL;
  723. tab_size = le32_to_cpu(tab_desc->findex) +
  724. le32_to_cpu(tab_desc->entry_size) * (idx + 1);
  725. if (adapter->fw->size < tab_size)
  726. return -EINVAL;
  727. offs = le32_to_cpu(tab_desc->findex) +
  728. le32_to_cpu(tab_desc->entry_size) * idx;
  729. descr = (struct uni_data_desc *)&unirom[offs];
  730. data_size = le32_to_cpu(descr->findex) + le32_to_cpu(descr->size);
  731. if (adapter->fw->size < data_size)
  732. return -EINVAL;
  733. return 0;
  734. }
  735. static int
  736. qlcnic_validate_product_offs(struct qlcnic_adapter *adapter)
  737. {
  738. struct uni_table_desc *ptab_descr;
  739. const u8 *unirom = adapter->fw->data;
  740. int mn_present = qlcnic_has_mn(adapter);
  741. u32 entries, entry_size, tab_size, i;
  742. __le32 temp;
  743. ptab_descr = qlcnic_get_table_desc(unirom,
  744. QLCNIC_UNI_DIR_SECT_PRODUCT_TBL);
  745. if (!ptab_descr)
  746. return -EINVAL;
  747. entries = le32_to_cpu(ptab_descr->num_entries);
  748. entry_size = le32_to_cpu(ptab_descr->entry_size);
  749. tab_size = le32_to_cpu(ptab_descr->findex) + (entries * entry_size);
  750. if (adapter->fw->size < tab_size)
  751. return -EINVAL;
  752. nomn:
  753. for (i = 0; i < entries; i++) {
  754. u32 flags, file_chiprev, offs;
  755. u8 chiprev = adapter->ahw->revision_id;
  756. u32 flagbit;
  757. offs = le32_to_cpu(ptab_descr->findex) +
  758. i * le32_to_cpu(ptab_descr->entry_size);
  759. temp = *((__le32 *)&unirom[offs] + QLCNIC_UNI_FLAGS_OFF);
  760. flags = le32_to_cpu(temp);
  761. temp = *((__le32 *)&unirom[offs] + QLCNIC_UNI_CHIP_REV_OFF);
  762. file_chiprev = le32_to_cpu(temp);
  763. flagbit = mn_present ? 1 : 2;
  764. if ((chiprev == file_chiprev) &&
  765. ((1ULL << flagbit) & flags)) {
  766. adapter->file_prd_off = offs;
  767. return 0;
  768. }
  769. }
  770. if (mn_present) {
  771. mn_present = 0;
  772. goto nomn;
  773. }
  774. return -EINVAL;
  775. }
  776. static int
  777. qlcnic_validate_unified_romimage(struct qlcnic_adapter *adapter)
  778. {
  779. if (qlcnic_validate_header(adapter)) {
  780. dev_err(&adapter->pdev->dev,
  781. "unified image: header validation failed\n");
  782. return -EINVAL;
  783. }
  784. if (qlcnic_validate_product_offs(adapter)) {
  785. dev_err(&adapter->pdev->dev,
  786. "unified image: product validation failed\n");
  787. return -EINVAL;
  788. }
  789. if (qlcnic_validate_bootld(adapter)) {
  790. dev_err(&adapter->pdev->dev,
  791. "unified image: bootld validation failed\n");
  792. return -EINVAL;
  793. }
  794. if (qlcnic_validate_fw(adapter)) {
  795. dev_err(&adapter->pdev->dev,
  796. "unified image: firmware validation failed\n");
  797. return -EINVAL;
  798. }
  799. return 0;
  800. }
  801. static
  802. struct uni_data_desc *qlcnic_get_data_desc(struct qlcnic_adapter *adapter,
  803. u32 section, u32 idx_offset)
  804. {
  805. const u8 *unirom = adapter->fw->data;
  806. struct uni_table_desc *tab_desc;
  807. u32 offs, idx;
  808. __le32 temp;
  809. temp = *((__le32 *)&unirom[adapter->file_prd_off] + idx_offset);
  810. idx = le32_to_cpu(temp);
  811. tab_desc = qlcnic_get_table_desc(unirom, section);
  812. if (tab_desc == NULL)
  813. return NULL;
  814. offs = le32_to_cpu(tab_desc->findex) +
  815. le32_to_cpu(tab_desc->entry_size) * idx;
  816. return (struct uni_data_desc *)&unirom[offs];
  817. }
  818. static u8 *
  819. qlcnic_get_bootld_offs(struct qlcnic_adapter *adapter)
  820. {
  821. u32 offs = QLCNIC_BOOTLD_START;
  822. struct uni_data_desc *data_desc;
  823. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_BOOTLD,
  824. QLCNIC_UNI_BOOTLD_IDX_OFF);
  825. if (adapter->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  826. offs = le32_to_cpu(data_desc->findex);
  827. return (u8 *)&adapter->fw->data[offs];
  828. }
  829. static u8 *
  830. qlcnic_get_fw_offs(struct qlcnic_adapter *adapter)
  831. {
  832. u32 offs = QLCNIC_IMAGE_START;
  833. struct uni_data_desc *data_desc;
  834. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  835. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  836. if (adapter->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  837. offs = le32_to_cpu(data_desc->findex);
  838. return (u8 *)&adapter->fw->data[offs];
  839. }
  840. static u32 qlcnic_get_fw_size(struct qlcnic_adapter *adapter)
  841. {
  842. struct uni_data_desc *data_desc;
  843. const u8 *unirom = adapter->fw->data;
  844. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  845. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  846. if (adapter->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  847. return le32_to_cpu(data_desc->size);
  848. else
  849. return le32_to_cpu(*(__le32 *)&unirom[QLCNIC_FW_SIZE_OFFSET]);
  850. }
  851. static u32 qlcnic_get_fw_version(struct qlcnic_adapter *adapter)
  852. {
  853. struct uni_data_desc *fw_data_desc;
  854. const struct firmware *fw = adapter->fw;
  855. u32 major, minor, sub;
  856. __le32 version_offset;
  857. const u8 *ver_str;
  858. int i, ret;
  859. if (adapter->fw_type != QLCNIC_UNIFIED_ROMIMAGE) {
  860. version_offset = *(__le32 *)&fw->data[QLCNIC_FW_VERSION_OFFSET];
  861. return le32_to_cpu(version_offset);
  862. }
  863. fw_data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  864. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  865. ver_str = fw->data + le32_to_cpu(fw_data_desc->findex) +
  866. le32_to_cpu(fw_data_desc->size) - 17;
  867. for (i = 0; i < 12; i++) {
  868. if (!strncmp(&ver_str[i], "REV=", 4)) {
  869. ret = sscanf(&ver_str[i+4], "%u.%u.%u ",
  870. &major, &minor, &sub);
  871. if (ret != 3)
  872. return 0;
  873. else
  874. return major + (minor << 8) + (sub << 16);
  875. }
  876. }
  877. return 0;
  878. }
  879. static u32 qlcnic_get_bios_version(struct qlcnic_adapter *adapter)
  880. {
  881. const struct firmware *fw = adapter->fw;
  882. u32 bios_ver, prd_off = adapter->file_prd_off;
  883. u8 *version_offset;
  884. __le32 temp;
  885. if (adapter->fw_type != QLCNIC_UNIFIED_ROMIMAGE) {
  886. version_offset = (u8 *)&fw->data[QLCNIC_BIOS_VERSION_OFFSET];
  887. return le32_to_cpu(*(__le32 *)version_offset);
  888. }
  889. temp = *((__le32 *)(&fw->data[prd_off]) + QLCNIC_UNI_BIOS_VERSION_OFF);
  890. bios_ver = le32_to_cpu(temp);
  891. return (bios_ver << 16) + ((bios_ver >> 8) & 0xff00) + (bios_ver >> 24);
  892. }
  893. static void qlcnic_rom_lock_recovery(struct qlcnic_adapter *adapter)
  894. {
  895. if (qlcnic_pcie_sem_lock(adapter, 2, QLCNIC_ROM_LOCK_ID))
  896. dev_info(&adapter->pdev->dev, "Resetting rom_lock\n");
  897. qlcnic_pcie_sem_unlock(adapter, 2);
  898. }
  899. static int
  900. qlcnic_check_fw_hearbeat(struct qlcnic_adapter *adapter)
  901. {
  902. u32 heartbeat, ret = -EIO;
  903. int retries = QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT;
  904. adapter->heartbeat = QLCRD32(adapter, QLCNIC_PEG_ALIVE_COUNTER);
  905. do {
  906. msleep(QLCNIC_HEARTBEAT_PERIOD_MSECS);
  907. heartbeat = QLCRD32(adapter, QLCNIC_PEG_ALIVE_COUNTER);
  908. if (heartbeat != adapter->heartbeat) {
  909. ret = QLCNIC_RCODE_SUCCESS;
  910. break;
  911. }
  912. } while (--retries);
  913. return ret;
  914. }
  915. int
  916. qlcnic_need_fw_reset(struct qlcnic_adapter *adapter)
  917. {
  918. if ((adapter->flags & QLCNIC_FW_HANG) ||
  919. qlcnic_check_fw_hearbeat(adapter)) {
  920. qlcnic_rom_lock_recovery(adapter);
  921. return 1;
  922. }
  923. if (adapter->need_fw_reset)
  924. return 1;
  925. if (adapter->fw)
  926. return 1;
  927. return 0;
  928. }
  929. static const char *fw_name[] = {
  930. QLCNIC_UNIFIED_ROMIMAGE_NAME,
  931. QLCNIC_FLASH_ROMIMAGE_NAME,
  932. };
  933. int
  934. qlcnic_load_firmware(struct qlcnic_adapter *adapter)
  935. {
  936. __le64 *ptr64;
  937. u32 i, flashaddr, size;
  938. const struct firmware *fw = adapter->fw;
  939. struct pci_dev *pdev = adapter->pdev;
  940. dev_info(&pdev->dev, "loading firmware from %s\n",
  941. fw_name[adapter->fw_type]);
  942. if (fw) {
  943. u64 data;
  944. size = (QLCNIC_IMAGE_START - QLCNIC_BOOTLD_START) / 8;
  945. ptr64 = (__le64 *)qlcnic_get_bootld_offs(adapter);
  946. flashaddr = QLCNIC_BOOTLD_START;
  947. for (i = 0; i < size; i++) {
  948. data = le64_to_cpu(ptr64[i]);
  949. if (qlcnic_pci_mem_write_2M(adapter, flashaddr, data))
  950. return -EIO;
  951. flashaddr += 8;
  952. }
  953. size = qlcnic_get_fw_size(adapter) / 8;
  954. ptr64 = (__le64 *)qlcnic_get_fw_offs(adapter);
  955. flashaddr = QLCNIC_IMAGE_START;
  956. for (i = 0; i < size; i++) {
  957. data = le64_to_cpu(ptr64[i]);
  958. if (qlcnic_pci_mem_write_2M(adapter,
  959. flashaddr, data))
  960. return -EIO;
  961. flashaddr += 8;
  962. }
  963. size = qlcnic_get_fw_size(adapter) % 8;
  964. if (size) {
  965. data = le64_to_cpu(ptr64[i]);
  966. if (qlcnic_pci_mem_write_2M(adapter,
  967. flashaddr, data))
  968. return -EIO;
  969. }
  970. } else {
  971. u64 data;
  972. u32 hi, lo;
  973. int ret;
  974. struct qlcnic_flt_entry bootld_entry;
  975. ret = qlcnic_get_flt_entry(adapter, QLCNIC_BOOTLD_REGION,
  976. &bootld_entry);
  977. if (!ret) {
  978. size = bootld_entry.size / 8;
  979. flashaddr = bootld_entry.start_addr;
  980. } else {
  981. size = (QLCNIC_IMAGE_START - QLCNIC_BOOTLD_START) / 8;
  982. flashaddr = QLCNIC_BOOTLD_START;
  983. dev_info(&pdev->dev,
  984. "using legacy method to get flash fw region");
  985. }
  986. for (i = 0; i < size; i++) {
  987. if (qlcnic_rom_fast_read(adapter,
  988. flashaddr, (int *)&lo) != 0)
  989. return -EIO;
  990. if (qlcnic_rom_fast_read(adapter,
  991. flashaddr + 4, (int *)&hi) != 0)
  992. return -EIO;
  993. data = (((u64)hi << 32) | lo);
  994. if (qlcnic_pci_mem_write_2M(adapter,
  995. flashaddr, data))
  996. return -EIO;
  997. flashaddr += 8;
  998. }
  999. }
  1000. msleep(1);
  1001. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x18, 0x1020);
  1002. QLCWR32(adapter, QLCNIC_ROMUSB_GLB_SW_RESET, 0x80001e);
  1003. return 0;
  1004. }
  1005. static int
  1006. qlcnic_validate_firmware(struct qlcnic_adapter *adapter)
  1007. {
  1008. u32 val;
  1009. u32 ver, bios, min_size;
  1010. struct pci_dev *pdev = adapter->pdev;
  1011. const struct firmware *fw = adapter->fw;
  1012. u8 fw_type = adapter->fw_type;
  1013. if (fw_type == QLCNIC_UNIFIED_ROMIMAGE) {
  1014. if (qlcnic_validate_unified_romimage(adapter))
  1015. return -EINVAL;
  1016. min_size = QLCNIC_UNI_FW_MIN_SIZE;
  1017. } else {
  1018. val = le32_to_cpu(*(__le32 *)&fw->data[QLCNIC_FW_MAGIC_OFFSET]);
  1019. if (val != QLCNIC_BDINFO_MAGIC)
  1020. return -EINVAL;
  1021. min_size = QLCNIC_FW_MIN_SIZE;
  1022. }
  1023. if (fw->size < min_size)
  1024. return -EINVAL;
  1025. val = qlcnic_get_fw_version(adapter);
  1026. ver = QLCNIC_DECODE_VERSION(val);
  1027. if (ver < QLCNIC_MIN_FW_VERSION) {
  1028. dev_err(&pdev->dev,
  1029. "%s: firmware version %d.%d.%d unsupported\n",
  1030. fw_name[fw_type], _major(ver), _minor(ver), _build(ver));
  1031. return -EINVAL;
  1032. }
  1033. val = qlcnic_get_bios_version(adapter);
  1034. qlcnic_rom_fast_read(adapter, QLCNIC_BIOS_VERSION_OFFSET, (int *)&bios);
  1035. if (val != bios) {
  1036. dev_err(&pdev->dev, "%s: firmware bios is incompatible\n",
  1037. fw_name[fw_type]);
  1038. return -EINVAL;
  1039. }
  1040. QLCWR32(adapter, QLCNIC_CAM_RAM(0x1fc), QLCNIC_BDINFO_MAGIC);
  1041. return 0;
  1042. }
  1043. static void
  1044. qlcnic_get_next_fwtype(struct qlcnic_adapter *adapter)
  1045. {
  1046. u8 fw_type;
  1047. switch (adapter->fw_type) {
  1048. case QLCNIC_UNKNOWN_ROMIMAGE:
  1049. fw_type = QLCNIC_UNIFIED_ROMIMAGE;
  1050. break;
  1051. case QLCNIC_UNIFIED_ROMIMAGE:
  1052. default:
  1053. fw_type = QLCNIC_FLASH_ROMIMAGE;
  1054. break;
  1055. }
  1056. adapter->fw_type = fw_type;
  1057. }
  1058. void qlcnic_request_firmware(struct qlcnic_adapter *adapter)
  1059. {
  1060. struct pci_dev *pdev = adapter->pdev;
  1061. int rc;
  1062. adapter->fw_type = QLCNIC_UNKNOWN_ROMIMAGE;
  1063. next:
  1064. qlcnic_get_next_fwtype(adapter);
  1065. if (adapter->fw_type == QLCNIC_FLASH_ROMIMAGE) {
  1066. adapter->fw = NULL;
  1067. } else {
  1068. rc = request_firmware(&adapter->fw,
  1069. fw_name[adapter->fw_type], &pdev->dev);
  1070. if (rc != 0)
  1071. goto next;
  1072. rc = qlcnic_validate_firmware(adapter);
  1073. if (rc != 0) {
  1074. release_firmware(adapter->fw);
  1075. msleep(1);
  1076. goto next;
  1077. }
  1078. }
  1079. }
  1080. void
  1081. qlcnic_release_firmware(struct qlcnic_adapter *adapter)
  1082. {
  1083. release_firmware(adapter->fw);
  1084. adapter->fw = NULL;
  1085. }