qlcnic.h 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #ifndef _QLCNIC_H_
  8. #define _QLCNIC_H_
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/ioport.h>
  13. #include <linux/pci.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ip.h>
  17. #include <linux/in.h>
  18. #include <linux/tcp.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/firmware.h>
  21. #include <linux/ethtool.h>
  22. #include <linux/mii.h>
  23. #include <linux/timer.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/io.h>
  26. #include <asm/byteorder.h>
  27. #include <linux/bitops.h>
  28. #include <linux/if_vlan.h>
  29. #include "qlcnic_hdr.h"
  30. #define _QLCNIC_LINUX_MAJOR 5
  31. #define _QLCNIC_LINUX_MINOR 0
  32. #define _QLCNIC_LINUX_SUBVERSION 29
  33. #define QLCNIC_LINUX_VERSIONID "5.0.29"
  34. #define QLCNIC_DRV_IDC_VER 0x01
  35. #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
  36. (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
  37. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  38. #define _major(v) (((v) >> 24) & 0xff)
  39. #define _minor(v) (((v) >> 16) & 0xff)
  40. #define _build(v) ((v) & 0xffff)
  41. /* version in image has weird encoding:
  42. * 7:0 - major
  43. * 15:8 - minor
  44. * 31:16 - build (little endian)
  45. */
  46. #define QLCNIC_DECODE_VERSION(v) \
  47. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  48. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  49. #define QLCNIC_NUM_FLASH_SECTORS (64)
  50. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  51. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  52. * QLCNIC_FLASH_SECTOR_SIZE)
  53. #define RCV_DESC_RINGSIZE(rds_ring) \
  54. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  55. #define RCV_BUFF_RINGSIZE(rds_ring) \
  56. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  57. #define STATUS_DESC_RINGSIZE(sds_ring) \
  58. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  59. #define TX_BUFF_RINGSIZE(tx_ring) \
  60. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  61. #define TX_DESC_RINGSIZE(tx_ring) \
  62. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  63. #define QLCNIC_P3P_A0 0x50
  64. #define QLCNIC_P3P_C0 0x58
  65. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  66. #define FIRST_PAGE_GROUP_START 0
  67. #define FIRST_PAGE_GROUP_END 0x100000
  68. #define P3P_MAX_MTU (9600)
  69. #define P3P_MIN_MTU (68)
  70. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  71. #define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  72. #define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
  73. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  74. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  75. /* Tx defines */
  76. #define QLCNIC_MAX_FRAGS_PER_TX 14
  77. #define MAX_TSO_HEADER_DESC 2
  78. #define MGMT_CMD_DESC_RESV 4
  79. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  80. + MGMT_CMD_DESC_RESV)
  81. #define QLCNIC_MAX_TX_TIMEOUTS 2
  82. /*
  83. * Following are the states of the Phantom. Phantom will set them and
  84. * Host will read to check if the fields are correct.
  85. */
  86. #define PHAN_INITIALIZE_FAILED 0xffff
  87. #define PHAN_INITIALIZE_COMPLETE 0xff01
  88. /* Host writes the following to notify that it has done the init-handshake */
  89. #define PHAN_INITIALIZE_ACK 0xf00f
  90. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  91. #define NUM_RCV_DESC_RINGS 3
  92. #define RCV_RING_NORMAL 0
  93. #define RCV_RING_JUMBO 1
  94. #define MIN_CMD_DESCRIPTORS 64
  95. #define MIN_RCV_DESCRIPTORS 64
  96. #define MIN_JUMBO_DESCRIPTORS 32
  97. #define MAX_CMD_DESCRIPTORS 1024
  98. #define MAX_RCV_DESCRIPTORS_1G 4096
  99. #define MAX_RCV_DESCRIPTORS_10G 8192
  100. #define MAX_RCV_DESCRIPTORS_VF 2048
  101. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  102. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  103. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  104. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  105. #define DEFAULT_RCV_DESCRIPTORS_VF 1024
  106. #define MAX_RDS_RINGS 2
  107. #define get_next_index(index, length) \
  108. (((index) + 1) & ((length) - 1))
  109. /*
  110. * Following data structures describe the descriptors that will be used.
  111. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  112. * we are doing LSO (above the 1500 size packet) only.
  113. */
  114. struct cmd_desc_type0 {
  115. u8 tcp_hdr_offset; /* For LSO only */
  116. u8 ip_hdr_offset; /* For LSO only */
  117. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  118. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  119. __le64 addr_buffer2;
  120. __le16 reference_handle;
  121. __le16 mss;
  122. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  123. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  124. __le16 conn_id; /* IPSec offoad only */
  125. __le64 addr_buffer3;
  126. __le64 addr_buffer1;
  127. __le16 buffer_length[4];
  128. __le64 addr_buffer4;
  129. u8 eth_addr[ETH_ALEN];
  130. __le16 vlan_TCI;
  131. } __attribute__ ((aligned(64)));
  132. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  133. struct rcv_desc {
  134. __le16 reference_handle;
  135. __le16 reserved;
  136. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  137. __le64 addr_buffer;
  138. } __packed;
  139. struct status_desc {
  140. __le64 status_desc_data[2];
  141. } __attribute__ ((aligned(16)));
  142. /* UNIFIED ROMIMAGE */
  143. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  144. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  145. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  146. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  147. /*Offsets */
  148. #define QLCNIC_UNI_CHIP_REV_OFF 10
  149. #define QLCNIC_UNI_FLAGS_OFF 11
  150. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  151. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  152. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  153. struct uni_table_desc{
  154. __le32 findex;
  155. __le32 num_entries;
  156. __le32 entry_size;
  157. __le32 reserved[5];
  158. };
  159. struct uni_data_desc{
  160. __le32 findex;
  161. __le32 size;
  162. __le32 reserved[5];
  163. };
  164. /* Flash Defines and Structures */
  165. #define QLCNIC_FLT_LOCATION 0x3F1000
  166. #define QLCNIC_B0_FW_IMAGE_REGION 0x74
  167. #define QLCNIC_C0_FW_IMAGE_REGION 0x97
  168. #define QLCNIC_BOOTLD_REGION 0X72
  169. struct qlcnic_flt_header {
  170. u16 version;
  171. u16 len;
  172. u16 checksum;
  173. u16 reserved;
  174. };
  175. struct qlcnic_flt_entry {
  176. u8 region;
  177. u8 reserved0;
  178. u8 attrib;
  179. u8 reserved1;
  180. u32 size;
  181. u32 start_addr;
  182. u32 end_addr;
  183. };
  184. /* Magic number to let user know flash is programmed */
  185. #define QLCNIC_BDINFO_MAGIC 0x12345678
  186. #define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
  187. #define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
  188. #define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
  189. #define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
  190. #define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
  191. #define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
  192. #define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
  193. #define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
  194. #define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
  195. #define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
  196. #define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
  197. #define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
  198. #define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
  199. #define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
  200. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  201. /* Flash memory map */
  202. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  203. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  204. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  205. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  206. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  207. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  208. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  209. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  210. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  211. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  212. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  213. #define QLCNIC_UNIFIED_ROMIMAGE 0
  214. #define QLCNIC_FLASH_ROMIMAGE 1
  215. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  216. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  217. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  218. extern char qlcnic_driver_name[];
  219. /* Number of status descriptors to handle per interrupt */
  220. #define MAX_STATUS_HANDLE (64)
  221. /*
  222. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  223. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  224. */
  225. struct qlcnic_skb_frag {
  226. u64 dma;
  227. u64 length;
  228. };
  229. /* Following defines are for the state of the buffers */
  230. #define QLCNIC_BUFFER_FREE 0
  231. #define QLCNIC_BUFFER_BUSY 1
  232. /*
  233. * There will be one qlcnic_buffer per skb packet. These will be
  234. * used to save the dma info for pci_unmap_page()
  235. */
  236. struct qlcnic_cmd_buffer {
  237. struct sk_buff *skb;
  238. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  239. u32 frag_count;
  240. };
  241. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  242. struct qlcnic_rx_buffer {
  243. u16 ref_handle;
  244. struct sk_buff *skb;
  245. struct list_head list;
  246. u64 dma;
  247. };
  248. /* Board types */
  249. #define QLCNIC_GBE 0x01
  250. #define QLCNIC_XGBE 0x02
  251. /*
  252. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  253. * adjusted based on configured MTU.
  254. */
  255. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  256. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  257. #define QLCNIC_INTR_DEFAULT 0x04
  258. #define QLCNIC_CONFIG_INTR_COALESCE 3
  259. struct qlcnic_nic_intr_coalesce {
  260. u8 type;
  261. u8 sts_ring_mask;
  262. u16 rx_packets;
  263. u16 rx_time_us;
  264. u16 flag;
  265. u32 timer_out;
  266. };
  267. struct qlcnic_dump_template_hdr {
  268. u32 type;
  269. u32 offset;
  270. u32 size;
  271. u32 cap_mask;
  272. u32 num_entries;
  273. u32 version;
  274. u32 timestamp;
  275. u32 checksum;
  276. u32 drv_cap_mask;
  277. u32 sys_info[3];
  278. u32 saved_state[16];
  279. u32 cap_sizes[8];
  280. u32 rsvd[0];
  281. };
  282. struct qlcnic_fw_dump {
  283. u8 clr; /* flag to indicate if dump is cleared */
  284. u8 enable; /* enable/disable dump */
  285. u32 size; /* total size of the dump */
  286. void *data; /* dump data area */
  287. struct qlcnic_dump_template_hdr *tmpl_hdr;
  288. };
  289. /*
  290. * One hardware_context{} per adapter
  291. * contains interrupt info as well shared hardware info.
  292. */
  293. struct qlcnic_hardware_context {
  294. void __iomem *pci_base0;
  295. void __iomem *ocm_win_crb;
  296. unsigned long pci_len0;
  297. rwlock_t crb_lock;
  298. struct mutex mem_lock;
  299. u8 revision_id;
  300. u8 pci_func;
  301. u8 linkup;
  302. u8 loopback_state;
  303. u16 port_type;
  304. u16 board_type;
  305. u8 beacon_state;
  306. struct qlcnic_nic_intr_coalesce coal;
  307. struct qlcnic_fw_dump fw_dump;
  308. };
  309. struct qlcnic_adapter_stats {
  310. u64 xmitcalled;
  311. u64 xmitfinished;
  312. u64 rxdropped;
  313. u64 txdropped;
  314. u64 csummed;
  315. u64 rx_pkts;
  316. u64 lro_pkts;
  317. u64 rxbytes;
  318. u64 txbytes;
  319. u64 lrobytes;
  320. u64 lso_frames;
  321. u64 xmit_on;
  322. u64 xmit_off;
  323. u64 skb_alloc_failure;
  324. u64 null_rxbuf;
  325. u64 rx_dma_map_error;
  326. u64 tx_dma_map_error;
  327. };
  328. /*
  329. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  330. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  331. */
  332. struct qlcnic_host_rds_ring {
  333. void __iomem *crb_rcv_producer;
  334. struct rcv_desc *desc_head;
  335. struct qlcnic_rx_buffer *rx_buf_arr;
  336. u32 num_desc;
  337. u32 producer;
  338. u32 dma_size;
  339. u32 skb_size;
  340. u32 flags;
  341. struct list_head free_list;
  342. spinlock_t lock;
  343. dma_addr_t phys_addr;
  344. } ____cacheline_internodealigned_in_smp;
  345. struct qlcnic_host_sds_ring {
  346. u32 consumer;
  347. u32 num_desc;
  348. void __iomem *crb_sts_consumer;
  349. struct status_desc *desc_head;
  350. struct qlcnic_adapter *adapter;
  351. struct napi_struct napi;
  352. struct list_head free_list[NUM_RCV_DESC_RINGS];
  353. void __iomem *crb_intr_mask;
  354. int irq;
  355. dma_addr_t phys_addr;
  356. char name[IFNAMSIZ+4];
  357. } ____cacheline_internodealigned_in_smp;
  358. struct qlcnic_host_tx_ring {
  359. u32 producer;
  360. u32 sw_consumer;
  361. u32 num_desc;
  362. void __iomem *crb_cmd_producer;
  363. struct cmd_desc_type0 *desc_head;
  364. struct qlcnic_cmd_buffer *cmd_buf_arr;
  365. __le32 *hw_consumer;
  366. dma_addr_t phys_addr;
  367. dma_addr_t hw_cons_phys_addr;
  368. struct netdev_queue *txq;
  369. } ____cacheline_internodealigned_in_smp;
  370. /*
  371. * Receive context. There is one such structure per instance of the
  372. * receive processing. Any state information that is relevant to
  373. * the receive, and is must be in this structure. The global data may be
  374. * present elsewhere.
  375. */
  376. struct qlcnic_recv_context {
  377. struct qlcnic_host_rds_ring *rds_rings;
  378. struct qlcnic_host_sds_ring *sds_rings;
  379. u32 state;
  380. u16 context_id;
  381. u16 virt_port;
  382. };
  383. /* HW context creation */
  384. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  385. #define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
  386. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  387. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  388. /*
  389. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  390. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  391. */
  392. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  393. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  394. #define QLCNIC_CDRP_RSP_OK 0x00000001
  395. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  396. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  397. /*
  398. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  399. * the crb QLCNIC_CDRP_CRB_OFFSET.
  400. */
  401. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  402. #define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
  403. #define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  404. #define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  405. #define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  406. #define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  407. #define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  408. #define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  409. #define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
  410. #define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  411. #define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
  412. #define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  413. #define QLCNIC_CDRP_CMD_INTRPT_TEST 0x00000011
  414. #define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
  415. #define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
  416. #define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
  417. #define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
  418. #define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
  419. #define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
  420. #define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
  421. #define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
  422. #define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
  423. #define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
  424. #define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
  425. #define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
  426. #define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
  427. #define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
  428. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
  429. #define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
  430. #define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
  431. #define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
  432. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
  433. #define QLCNIC_CDRP_CMD_CONFIG_PORT 0x0000002E
  434. #define QLCNIC_CDRP_CMD_TEMP_SIZE 0x0000002f
  435. #define QLCNIC_CDRP_CMD_GET_TEMP_HDR 0x00000030
  436. #define QLCNIC_CDRP_CMD_GET_MAC_STATS 0x00000037
  437. #define QLCNIC_RCODE_SUCCESS 0
  438. #define QLCNIC_RCODE_INVALID_ARGS 6
  439. #define QLCNIC_RCODE_NOT_SUPPORTED 9
  440. #define QLCNIC_RCODE_NOT_PERMITTED 10
  441. #define QLCNIC_RCODE_NOT_IMPL 15
  442. #define QLCNIC_RCODE_INVALID 16
  443. #define QLCNIC_RCODE_TIMEOUT 17
  444. #define QLCNIC_DESTROY_CTX_RESET 0
  445. /*
  446. * Capabilities Announced
  447. */
  448. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  449. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  450. #define QLCNIC_CAP0_LSO (1 << 6)
  451. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  452. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  453. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  454. #define QLCNIC_CAP0_LRO_MSS (1 << 21)
  455. /*
  456. * Context state
  457. */
  458. #define QLCNIC_HOST_CTX_STATE_FREED 0
  459. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  460. /*
  461. * Rx context
  462. */
  463. struct qlcnic_hostrq_sds_ring {
  464. __le64 host_phys_addr; /* Ring base addr */
  465. __le32 ring_size; /* Ring entries */
  466. __le16 msi_index;
  467. __le16 rsvd; /* Padding */
  468. } __packed;
  469. struct qlcnic_hostrq_rds_ring {
  470. __le64 host_phys_addr; /* Ring base addr */
  471. __le64 buff_size; /* Packet buffer size */
  472. __le32 ring_size; /* Ring entries */
  473. __le32 ring_kind; /* Class of ring */
  474. } __packed;
  475. struct qlcnic_hostrq_rx_ctx {
  476. __le64 host_rsp_dma_addr; /* Response dma'd here */
  477. __le32 capabilities[4]; /* Flag bit vector */
  478. __le32 host_int_crb_mode; /* Interrupt crb usage */
  479. __le32 host_rds_crb_mode; /* RDS crb usage */
  480. /* These ring offsets are relative to data[0] below */
  481. __le32 rds_ring_offset; /* Offset to RDS config */
  482. __le32 sds_ring_offset; /* Offset to SDS config */
  483. __le16 num_rds_rings; /* Count of RDS rings */
  484. __le16 num_sds_rings; /* Count of SDS rings */
  485. __le16 valid_field_offset;
  486. u8 txrx_sds_binding;
  487. u8 msix_handler;
  488. u8 reserved[128]; /* reserve space for future expansion*/
  489. /* MUST BE 64-bit aligned.
  490. The following is packed:
  491. - N hostrq_rds_rings
  492. - N hostrq_sds_rings */
  493. char data[0];
  494. } __packed;
  495. struct qlcnic_cardrsp_rds_ring{
  496. __le32 host_producer_crb; /* Crb to use */
  497. __le32 rsvd1; /* Padding */
  498. } __packed;
  499. struct qlcnic_cardrsp_sds_ring {
  500. __le32 host_consumer_crb; /* Crb to use */
  501. __le32 interrupt_crb; /* Crb to use */
  502. } __packed;
  503. struct qlcnic_cardrsp_rx_ctx {
  504. /* These ring offsets are relative to data[0] below */
  505. __le32 rds_ring_offset; /* Offset to RDS config */
  506. __le32 sds_ring_offset; /* Offset to SDS config */
  507. __le32 host_ctx_state; /* Starting State */
  508. __le32 num_fn_per_port; /* How many PCI fn share the port */
  509. __le16 num_rds_rings; /* Count of RDS rings */
  510. __le16 num_sds_rings; /* Count of SDS rings */
  511. __le16 context_id; /* Handle for context */
  512. u8 phys_port; /* Physical id of port */
  513. u8 virt_port; /* Virtual/Logical id of port */
  514. u8 reserved[128]; /* save space for future expansion */
  515. /* MUST BE 64-bit aligned.
  516. The following is packed:
  517. - N cardrsp_rds_rings
  518. - N cardrs_sds_rings */
  519. char data[0];
  520. } __packed;
  521. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  522. (sizeof(HOSTRQ_RX) + \
  523. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  524. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  525. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  526. (sizeof(CARDRSP_RX) + \
  527. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  528. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  529. /*
  530. * Tx context
  531. */
  532. struct qlcnic_hostrq_cds_ring {
  533. __le64 host_phys_addr; /* Ring base addr */
  534. __le32 ring_size; /* Ring entries */
  535. __le32 rsvd; /* Padding */
  536. } __packed;
  537. struct qlcnic_hostrq_tx_ctx {
  538. __le64 host_rsp_dma_addr; /* Response dma'd here */
  539. __le64 cmd_cons_dma_addr; /* */
  540. __le64 dummy_dma_addr; /* */
  541. __le32 capabilities[4]; /* Flag bit vector */
  542. __le32 host_int_crb_mode; /* Interrupt crb usage */
  543. __le32 rsvd1; /* Padding */
  544. __le16 rsvd2; /* Padding */
  545. __le16 interrupt_ctl;
  546. __le16 msi_index;
  547. __le16 rsvd3; /* Padding */
  548. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  549. u8 reserved[128]; /* future expansion */
  550. } __packed;
  551. struct qlcnic_cardrsp_cds_ring {
  552. __le32 host_producer_crb; /* Crb to use */
  553. __le32 interrupt_crb; /* Crb to use */
  554. } __packed;
  555. struct qlcnic_cardrsp_tx_ctx {
  556. __le32 host_ctx_state; /* Starting state */
  557. __le16 context_id; /* Handle for context */
  558. u8 phys_port; /* Physical id of port */
  559. u8 virt_port; /* Virtual/Logical id of port */
  560. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  561. u8 reserved[128]; /* future expansion */
  562. } __packed;
  563. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  564. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  565. /* CRB */
  566. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  567. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  568. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  569. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  570. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  571. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  572. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  573. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  574. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  575. /* MAC */
  576. #define MC_COUNT_P3P 38
  577. #define QLCNIC_MAC_NOOP 0
  578. #define QLCNIC_MAC_ADD 1
  579. #define QLCNIC_MAC_DEL 2
  580. #define QLCNIC_MAC_VLAN_ADD 3
  581. #define QLCNIC_MAC_VLAN_DEL 4
  582. struct qlcnic_mac_list_s {
  583. struct list_head list;
  584. uint8_t mac_addr[ETH_ALEN+2];
  585. };
  586. #define QLCNIC_HOST_REQUEST 0x13
  587. #define QLCNIC_REQUEST 0x14
  588. #define QLCNIC_MAC_EVENT 0x1
  589. #define QLCNIC_IP_UP 2
  590. #define QLCNIC_IP_DOWN 3
  591. #define QLCNIC_ILB_MODE 0x1
  592. #define QLCNIC_ELB_MODE 0x2
  593. #define QLCNIC_LINKEVENT 0x1
  594. #define QLCNIC_LB_RESPONSE 0x2
  595. #define QLCNIC_IS_LB_CONFIGURED(VAL) \
  596. (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
  597. /*
  598. * Driver --> Firmware
  599. */
  600. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
  601. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
  602. #define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
  603. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
  604. #define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
  605. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
  606. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
  607. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
  608. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
  609. #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
  610. /*
  611. * Firmware --> Driver
  612. */
  613. #define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
  614. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
  615. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  616. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  617. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  618. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  619. /* Capabilites received */
  620. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  621. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  622. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  623. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  624. #define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
  625. #define QLCNIC_FW_CAPABILITY_MORE_CAPS BIT_31
  626. #define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG BIT_2
  627. /* module types */
  628. #define LINKEVENT_MODULE_NOT_PRESENT 1
  629. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  630. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  631. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  632. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  633. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  634. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  635. #define LINKEVENT_MODULE_TWINAX 8
  636. #define LINKSPEED_10GBPS 10000
  637. #define LINKSPEED_1GBPS 1000
  638. #define LINKSPEED_100MBPS 100
  639. #define LINKSPEED_10MBPS 10
  640. #define LINKSPEED_ENCODED_10MBPS 0
  641. #define LINKSPEED_ENCODED_100MBPS 1
  642. #define LINKSPEED_ENCODED_1GBPS 2
  643. #define LINKEVENT_AUTONEG_DISABLED 0
  644. #define LINKEVENT_AUTONEG_ENABLED 1
  645. #define LINKEVENT_HALF_DUPLEX 0
  646. #define LINKEVENT_FULL_DUPLEX 1
  647. #define LINKEVENT_LINKSPEED_MBPS 0
  648. #define LINKEVENT_LINKSPEED_ENCODED 1
  649. /* firmware response header:
  650. * 63:58 - message type
  651. * 57:56 - owner
  652. * 55:53 - desc count
  653. * 52:48 - reserved
  654. * 47:40 - completion id
  655. * 39:32 - opcode
  656. * 31:16 - error code
  657. * 15:00 - reserved
  658. */
  659. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  660. ((msg_hdr >> 32) & 0xFF)
  661. struct qlcnic_fw_msg {
  662. union {
  663. struct {
  664. u64 hdr;
  665. u64 body[7];
  666. };
  667. u64 words[8];
  668. };
  669. };
  670. struct qlcnic_nic_req {
  671. __le64 qhdr;
  672. __le64 req_hdr;
  673. __le64 words[6];
  674. } __packed;
  675. struct qlcnic_mac_req {
  676. u8 op;
  677. u8 tag;
  678. u8 mac_addr[6];
  679. };
  680. struct qlcnic_vlan_req {
  681. __le16 vlan_id;
  682. __le16 rsvd[3];
  683. } __packed;
  684. struct qlcnic_ipaddr {
  685. __be32 ipv4;
  686. __be32 ipv6[4];
  687. };
  688. #define QLCNIC_MSI_ENABLED 0x02
  689. #define QLCNIC_MSIX_ENABLED 0x04
  690. #define QLCNIC_LRO_ENABLED 0x08
  691. #define QLCNIC_LRO_DISABLED 0x00
  692. #define QLCNIC_BRIDGE_ENABLED 0X10
  693. #define QLCNIC_DIAG_ENABLED 0x20
  694. #define QLCNIC_ESWITCH_ENABLED 0x40
  695. #define QLCNIC_ADAPTER_INITIALIZED 0x80
  696. #define QLCNIC_TAGGING_ENABLED 0x100
  697. #define QLCNIC_MACSPOOF 0x200
  698. #define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
  699. #define QLCNIC_PROMISC_DISABLED 0x800
  700. #define QLCNIC_NEED_FLR 0x1000
  701. #define QLCNIC_FW_RESET_OWNER 0x2000
  702. #define QLCNIC_FW_HANG 0x4000
  703. #define QLCNIC_FW_LRO_MSS_CAP 0x8000
  704. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  705. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  706. #define QLCNIC_DEF_NUM_STS_DESC_RINGS 4
  707. #define QLCNIC_MSIX_TBL_SPACE 8192
  708. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  709. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  710. #define QLCNIC_NETDEV_WEIGHT 128
  711. #define QLCNIC_ADAPTER_UP_MAGIC 777
  712. #define __QLCNIC_FW_ATTACHED 0
  713. #define __QLCNIC_DEV_UP 1
  714. #define __QLCNIC_RESETTING 2
  715. #define __QLCNIC_START_FW 4
  716. #define __QLCNIC_AER 5
  717. #define __QLCNIC_DIAG_RES_ALLOC 6
  718. #define __QLCNIC_LED_ENABLE 7
  719. #define QLCNIC_INTERRUPT_TEST 1
  720. #define QLCNIC_LOOPBACK_TEST 2
  721. #define QLCNIC_LED_TEST 3
  722. #define QLCNIC_FILTER_AGE 80
  723. #define QLCNIC_READD_AGE 20
  724. #define QLCNIC_LB_MAX_FILTERS 64
  725. /* QLCNIC Driver Error Code */
  726. #define QLCNIC_FW_NOT_RESPOND 51
  727. #define QLCNIC_TEST_IN_PROGRESS 52
  728. #define QLCNIC_UNDEFINED_ERROR 53
  729. #define QLCNIC_LB_CABLE_NOT_CONN 54
  730. struct qlcnic_filter {
  731. struct hlist_node fnode;
  732. u8 faddr[ETH_ALEN];
  733. __le16 vlan_id;
  734. unsigned long ftime;
  735. };
  736. struct qlcnic_filter_hash {
  737. struct hlist_head *fhead;
  738. u8 fnum;
  739. u8 fmax;
  740. };
  741. struct qlcnic_adapter {
  742. struct qlcnic_hardware_context *ahw;
  743. struct qlcnic_recv_context *recv_ctx;
  744. struct qlcnic_host_tx_ring *tx_ring;
  745. struct net_device *netdev;
  746. struct pci_dev *pdev;
  747. unsigned long state;
  748. u32 flags;
  749. u16 num_txd;
  750. u16 num_rxd;
  751. u16 num_jumbo_rxd;
  752. u16 max_rxd;
  753. u16 max_jumbo_rxd;
  754. u8 max_rds_rings;
  755. u8 max_sds_rings;
  756. u8 msix_supported;
  757. u8 portnum;
  758. u8 physical_port;
  759. u8 reset_context;
  760. u8 mc_enabled;
  761. u8 max_mc_count;
  762. u8 fw_wait_cnt;
  763. u8 fw_fail_cnt;
  764. u8 tx_timeo_cnt;
  765. u8 need_fw_reset;
  766. u8 has_link_events;
  767. u8 fw_type;
  768. u16 tx_context_id;
  769. u16 is_up;
  770. u16 link_speed;
  771. u16 link_duplex;
  772. u16 link_autoneg;
  773. u16 module_type;
  774. u16 op_mode;
  775. u16 switch_mode;
  776. u16 max_tx_ques;
  777. u16 max_rx_ques;
  778. u16 max_mtu;
  779. u16 pvid;
  780. u32 fw_hal_version;
  781. u32 capabilities;
  782. u32 irq;
  783. u32 temp;
  784. u32 int_vec_bit;
  785. u32 heartbeat;
  786. u8 max_mac_filters;
  787. u8 dev_state;
  788. u8 diag_test;
  789. char diag_cnt;
  790. u8 reset_ack_timeo;
  791. u8 dev_init_timeo;
  792. u16 msg_enable;
  793. u8 mac_addr[ETH_ALEN];
  794. u64 dev_rst_time;
  795. u8 mac_learn;
  796. unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
  797. struct qlcnic_npar_info *npars;
  798. struct qlcnic_eswitch *eswitch;
  799. struct qlcnic_nic_template *nic_ops;
  800. struct qlcnic_adapter_stats stats;
  801. struct list_head mac_list;
  802. void __iomem *tgt_mask_reg;
  803. void __iomem *tgt_status_reg;
  804. void __iomem *crb_int_state_reg;
  805. void __iomem *isr_int_vec;
  806. struct msix_entry *msix_entries;
  807. struct delayed_work fw_work;
  808. struct qlcnic_filter_hash fhash;
  809. spinlock_t tx_clean_lock;
  810. spinlock_t mac_learn_lock;
  811. u32 file_prd_off; /*File fw product offset*/
  812. u32 fw_version;
  813. const struct firmware *fw;
  814. };
  815. struct qlcnic_info_le {
  816. __le16 pci_func;
  817. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  818. __le16 phys_port;
  819. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  820. __le32 capabilities;
  821. u8 max_mac_filters;
  822. u8 reserved1;
  823. __le16 max_mtu;
  824. __le16 max_tx_ques;
  825. __le16 max_rx_ques;
  826. __le16 min_tx_bw;
  827. __le16 max_tx_bw;
  828. u8 reserved2[104];
  829. } __packed;
  830. struct qlcnic_info {
  831. u16 pci_func;
  832. u16 op_mode;
  833. u16 phys_port;
  834. u16 switch_mode;
  835. u32 capabilities;
  836. u8 max_mac_filters;
  837. u8 reserved1;
  838. u16 max_mtu;
  839. u16 max_tx_ques;
  840. u16 max_rx_ques;
  841. u16 min_tx_bw;
  842. u16 max_tx_bw;
  843. };
  844. struct qlcnic_pci_info_le {
  845. __le16 id; /* pci function id */
  846. __le16 active; /* 1 = Enabled */
  847. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  848. __le16 default_port; /* default port number */
  849. __le16 tx_min_bw; /* Multiple of 100mbpc */
  850. __le16 tx_max_bw;
  851. __le16 reserved1[2];
  852. u8 mac[ETH_ALEN];
  853. u8 reserved2[106];
  854. } __packed;
  855. struct qlcnic_pci_info {
  856. u16 id;
  857. u16 active;
  858. u16 type;
  859. u16 default_port;
  860. u16 tx_min_bw;
  861. u16 tx_max_bw;
  862. u8 mac[ETH_ALEN];
  863. };
  864. struct qlcnic_npar_info {
  865. u16 pvid;
  866. u16 min_bw;
  867. u16 max_bw;
  868. u8 phy_port;
  869. u8 type;
  870. u8 active;
  871. u8 enable_pm;
  872. u8 dest_npar;
  873. u8 discard_tagged;
  874. u8 mac_override;
  875. u8 mac_anti_spoof;
  876. u8 promisc_mode;
  877. u8 offload_flags;
  878. };
  879. struct qlcnic_eswitch {
  880. u8 port;
  881. u8 active_vports;
  882. u8 active_vlans;
  883. u8 active_ucast_filters;
  884. u8 max_ucast_filters;
  885. u8 max_active_vlans;
  886. u32 flags;
  887. #define QLCNIC_SWITCH_ENABLE BIT_1
  888. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  889. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  890. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  891. };
  892. /* Return codes for Error handling */
  893. #define QL_STATUS_INVALID_PARAM -1
  894. #define MAX_BW 100 /* % of link speed */
  895. #define MAX_VLAN_ID 4095
  896. #define MIN_VLAN_ID 2
  897. #define DEFAULT_MAC_LEARN 1
  898. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
  899. #define IS_VALID_BW(bw) (bw <= MAX_BW)
  900. struct qlcnic_pci_func_cfg {
  901. u16 func_type;
  902. u16 min_bw;
  903. u16 max_bw;
  904. u16 port_num;
  905. u8 pci_func;
  906. u8 func_state;
  907. u8 def_mac_addr[6];
  908. };
  909. struct qlcnic_npar_func_cfg {
  910. u32 fw_capab;
  911. u16 port_num;
  912. u16 min_bw;
  913. u16 max_bw;
  914. u16 max_tx_queues;
  915. u16 max_rx_queues;
  916. u8 pci_func;
  917. u8 op_mode;
  918. };
  919. struct qlcnic_pm_func_cfg {
  920. u8 pci_func;
  921. u8 action;
  922. u8 dest_npar;
  923. u8 reserved[5];
  924. };
  925. struct qlcnic_esw_func_cfg {
  926. u16 vlan_id;
  927. u8 op_mode;
  928. u8 op_type;
  929. u8 pci_func;
  930. u8 host_vlan_tag;
  931. u8 promisc_mode;
  932. u8 discard_tagged;
  933. u8 mac_override;
  934. u8 mac_anti_spoof;
  935. u8 offload_flags;
  936. u8 reserved[5];
  937. };
  938. #define QLCNIC_STATS_VERSION 1
  939. #define QLCNIC_STATS_PORT 1
  940. #define QLCNIC_STATS_ESWITCH 2
  941. #define QLCNIC_QUERY_RX_COUNTER 0
  942. #define QLCNIC_QUERY_TX_COUNTER 1
  943. #define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
  944. #define QLCNIC_FILL_STATS(VAL1) \
  945. (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
  946. #define QLCNIC_MAC_STATS 1
  947. #define QLCNIC_ESW_STATS 2
  948. #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
  949. do { \
  950. if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
  951. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  952. (VAL1) = (VAL2); \
  953. else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
  954. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  955. (VAL1) += (VAL2); \
  956. } while (0)
  957. struct qlcnic_mac_statistics_le {
  958. __le64 mac_tx_frames;
  959. __le64 mac_tx_bytes;
  960. __le64 mac_tx_mcast_pkts;
  961. __le64 mac_tx_bcast_pkts;
  962. __le64 mac_tx_pause_cnt;
  963. __le64 mac_tx_ctrl_pkt;
  964. __le64 mac_tx_lt_64b_pkts;
  965. __le64 mac_tx_lt_127b_pkts;
  966. __le64 mac_tx_lt_255b_pkts;
  967. __le64 mac_tx_lt_511b_pkts;
  968. __le64 mac_tx_lt_1023b_pkts;
  969. __le64 mac_tx_lt_1518b_pkts;
  970. __le64 mac_tx_gt_1518b_pkts;
  971. __le64 rsvd1[3];
  972. __le64 mac_rx_frames;
  973. __le64 mac_rx_bytes;
  974. __le64 mac_rx_mcast_pkts;
  975. __le64 mac_rx_bcast_pkts;
  976. __le64 mac_rx_pause_cnt;
  977. __le64 mac_rx_ctrl_pkt;
  978. __le64 mac_rx_lt_64b_pkts;
  979. __le64 mac_rx_lt_127b_pkts;
  980. __le64 mac_rx_lt_255b_pkts;
  981. __le64 mac_rx_lt_511b_pkts;
  982. __le64 mac_rx_lt_1023b_pkts;
  983. __le64 mac_rx_lt_1518b_pkts;
  984. __le64 mac_rx_gt_1518b_pkts;
  985. __le64 rsvd2[3];
  986. __le64 mac_rx_length_error;
  987. __le64 mac_rx_length_small;
  988. __le64 mac_rx_length_large;
  989. __le64 mac_rx_jabber;
  990. __le64 mac_rx_dropped;
  991. __le64 mac_rx_crc_error;
  992. __le64 mac_align_error;
  993. } __packed;
  994. struct qlcnic_mac_statistics {
  995. u64 mac_tx_frames;
  996. u64 mac_tx_bytes;
  997. u64 mac_tx_mcast_pkts;
  998. u64 mac_tx_bcast_pkts;
  999. u64 mac_tx_pause_cnt;
  1000. u64 mac_tx_ctrl_pkt;
  1001. u64 mac_tx_lt_64b_pkts;
  1002. u64 mac_tx_lt_127b_pkts;
  1003. u64 mac_tx_lt_255b_pkts;
  1004. u64 mac_tx_lt_511b_pkts;
  1005. u64 mac_tx_lt_1023b_pkts;
  1006. u64 mac_tx_lt_1518b_pkts;
  1007. u64 mac_tx_gt_1518b_pkts;
  1008. u64 rsvd1[3];
  1009. u64 mac_rx_frames;
  1010. u64 mac_rx_bytes;
  1011. u64 mac_rx_mcast_pkts;
  1012. u64 mac_rx_bcast_pkts;
  1013. u64 mac_rx_pause_cnt;
  1014. u64 mac_rx_ctrl_pkt;
  1015. u64 mac_rx_lt_64b_pkts;
  1016. u64 mac_rx_lt_127b_pkts;
  1017. u64 mac_rx_lt_255b_pkts;
  1018. u64 mac_rx_lt_511b_pkts;
  1019. u64 mac_rx_lt_1023b_pkts;
  1020. u64 mac_rx_lt_1518b_pkts;
  1021. u64 mac_rx_gt_1518b_pkts;
  1022. u64 rsvd2[3];
  1023. u64 mac_rx_length_error;
  1024. u64 mac_rx_length_small;
  1025. u64 mac_rx_length_large;
  1026. u64 mac_rx_jabber;
  1027. u64 mac_rx_dropped;
  1028. u64 mac_rx_crc_error;
  1029. u64 mac_align_error;
  1030. };
  1031. struct qlcnic_esw_stats_le {
  1032. __le16 context_id;
  1033. __le16 version;
  1034. __le16 size;
  1035. __le16 unused;
  1036. __le64 unicast_frames;
  1037. __le64 multicast_frames;
  1038. __le64 broadcast_frames;
  1039. __le64 dropped_frames;
  1040. __le64 errors;
  1041. __le64 local_frames;
  1042. __le64 numbytes;
  1043. __le64 rsvd[3];
  1044. } __packed;
  1045. struct __qlcnic_esw_statistics {
  1046. u16 context_id;
  1047. u16 version;
  1048. u16 size;
  1049. u16 unused;
  1050. u64 unicast_frames;
  1051. u64 multicast_frames;
  1052. u64 broadcast_frames;
  1053. u64 dropped_frames;
  1054. u64 errors;
  1055. u64 local_frames;
  1056. u64 numbytes;
  1057. u64 rsvd[3];
  1058. };
  1059. struct qlcnic_esw_statistics {
  1060. struct __qlcnic_esw_statistics rx;
  1061. struct __qlcnic_esw_statistics tx;
  1062. };
  1063. struct qlcnic_common_entry_hdr {
  1064. u32 type;
  1065. u32 offset;
  1066. u32 cap_size;
  1067. u8 mask;
  1068. u8 rsvd[2];
  1069. u8 flags;
  1070. } __packed;
  1071. struct __crb {
  1072. u32 addr;
  1073. u8 stride;
  1074. u8 rsvd1[3];
  1075. u32 data_size;
  1076. u32 no_ops;
  1077. u32 rsvd2[4];
  1078. } __packed;
  1079. struct __ctrl {
  1080. u32 addr;
  1081. u8 stride;
  1082. u8 index_a;
  1083. u16 timeout;
  1084. u32 data_size;
  1085. u32 no_ops;
  1086. u8 opcode;
  1087. u8 index_v;
  1088. u8 shl_val;
  1089. u8 shr_val;
  1090. u32 val1;
  1091. u32 val2;
  1092. u32 val3;
  1093. } __packed;
  1094. struct __cache {
  1095. u32 addr;
  1096. u16 stride;
  1097. u16 init_tag_val;
  1098. u32 size;
  1099. u32 no_ops;
  1100. u32 ctrl_addr;
  1101. u32 ctrl_val;
  1102. u32 read_addr;
  1103. u8 read_addr_stride;
  1104. u8 read_addr_num;
  1105. u8 rsvd1[2];
  1106. } __packed;
  1107. struct __ocm {
  1108. u8 rsvd[8];
  1109. u32 size;
  1110. u32 no_ops;
  1111. u8 rsvd1[8];
  1112. u32 read_addr;
  1113. u32 read_addr_stride;
  1114. } __packed;
  1115. struct __mem {
  1116. u8 rsvd[24];
  1117. u32 addr;
  1118. u32 size;
  1119. } __packed;
  1120. struct __mux {
  1121. u32 addr;
  1122. u8 rsvd[4];
  1123. u32 size;
  1124. u32 no_ops;
  1125. u32 val;
  1126. u32 val_stride;
  1127. u32 read_addr;
  1128. u8 rsvd2[4];
  1129. } __packed;
  1130. struct __queue {
  1131. u32 sel_addr;
  1132. u16 stride;
  1133. u8 rsvd[2];
  1134. u32 size;
  1135. u32 no_ops;
  1136. u8 rsvd2[8];
  1137. u32 read_addr;
  1138. u8 read_addr_stride;
  1139. u8 read_addr_cnt;
  1140. u8 rsvd3[2];
  1141. } __packed;
  1142. struct qlcnic_dump_entry {
  1143. struct qlcnic_common_entry_hdr hdr;
  1144. union {
  1145. struct __crb crb;
  1146. struct __cache cache;
  1147. struct __ocm ocm;
  1148. struct __mem mem;
  1149. struct __mux mux;
  1150. struct __queue que;
  1151. struct __ctrl ctrl;
  1152. } region;
  1153. } __packed;
  1154. enum op_codes {
  1155. QLCNIC_DUMP_NOP = 0,
  1156. QLCNIC_DUMP_READ_CRB = 1,
  1157. QLCNIC_DUMP_READ_MUX = 2,
  1158. QLCNIC_DUMP_QUEUE = 3,
  1159. QLCNIC_DUMP_BRD_CONFIG = 4,
  1160. QLCNIC_DUMP_READ_OCM = 6,
  1161. QLCNIC_DUMP_PEG_REG = 7,
  1162. QLCNIC_DUMP_L1_DTAG = 8,
  1163. QLCNIC_DUMP_L1_ITAG = 9,
  1164. QLCNIC_DUMP_L1_DATA = 11,
  1165. QLCNIC_DUMP_L1_INST = 12,
  1166. QLCNIC_DUMP_L2_DTAG = 21,
  1167. QLCNIC_DUMP_L2_ITAG = 22,
  1168. QLCNIC_DUMP_L2_DATA = 23,
  1169. QLCNIC_DUMP_L2_INST = 24,
  1170. QLCNIC_DUMP_READ_ROM = 71,
  1171. QLCNIC_DUMP_READ_MEM = 72,
  1172. QLCNIC_DUMP_READ_CTRL = 98,
  1173. QLCNIC_DUMP_TLHDR = 99,
  1174. QLCNIC_DUMP_RDEND = 255
  1175. };
  1176. #define QLCNIC_DUMP_WCRB BIT_0
  1177. #define QLCNIC_DUMP_RWCRB BIT_1
  1178. #define QLCNIC_DUMP_ANDCRB BIT_2
  1179. #define QLCNIC_DUMP_ORCRB BIT_3
  1180. #define QLCNIC_DUMP_POLLCRB BIT_4
  1181. #define QLCNIC_DUMP_RD_SAVE BIT_5
  1182. #define QLCNIC_DUMP_WRT_SAVED BIT_6
  1183. #define QLCNIC_DUMP_MOD_SAVE_ST BIT_7
  1184. #define QLCNIC_DUMP_SKIP BIT_7
  1185. #define QLCNIC_DUMP_MASK_MIN 3
  1186. #define QLCNIC_DUMP_MASK_DEF 0x1f
  1187. #define QLCNIC_DUMP_MASK_MAX 0xff
  1188. #define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
  1189. #define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
  1190. #define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
  1191. #define QLCNIC_FORCE_FW_RESET 0xdeaddead
  1192. #define QLCNIC_SET_QUIESCENT 0xadd00010
  1193. #define QLCNIC_RESET_QUIESCENT 0xadd00020
  1194. struct qlcnic_dump_operations {
  1195. enum op_codes opcode;
  1196. u32 (*handler)(struct qlcnic_adapter *, struct qlcnic_dump_entry *,
  1197. __le32 *);
  1198. };
  1199. struct _cdrp_cmd {
  1200. u32 cmd;
  1201. u32 arg1;
  1202. u32 arg2;
  1203. u32 arg3;
  1204. };
  1205. struct qlcnic_cmd_args {
  1206. struct _cdrp_cmd req;
  1207. struct _cdrp_cmd rsp;
  1208. };
  1209. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
  1210. int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
  1211. u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
  1212. int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
  1213. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  1214. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  1215. void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
  1216. void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
  1217. #define ADDR_IN_RANGE(addr, low, high) \
  1218. (((addr) < (high)) && ((addr) >= (low)))
  1219. #define QLCRD32(adapter, off) \
  1220. (qlcnic_hw_read_wx_2M(adapter, off))
  1221. #define QLCWR32(adapter, off, val) \
  1222. (qlcnic_hw_write_wx_2M(adapter, off, val))
  1223. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  1224. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  1225. #define qlcnic_rom_lock(a) \
  1226. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  1227. #define qlcnic_rom_unlock(a) \
  1228. qlcnic_pcie_sem_unlock((a), 2)
  1229. #define qlcnic_phy_lock(a) \
  1230. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  1231. #define qlcnic_phy_unlock(a) \
  1232. qlcnic_pcie_sem_unlock((a), 3)
  1233. #define qlcnic_api_lock(a) \
  1234. qlcnic_pcie_sem_lock((a), 5, 0)
  1235. #define qlcnic_api_unlock(a) \
  1236. qlcnic_pcie_sem_unlock((a), 5)
  1237. #define qlcnic_sw_lock(a) \
  1238. qlcnic_pcie_sem_lock((a), 6, 0)
  1239. #define qlcnic_sw_unlock(a) \
  1240. qlcnic_pcie_sem_unlock((a), 6)
  1241. #define crb_win_lock(a) \
  1242. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  1243. #define crb_win_unlock(a) \
  1244. qlcnic_pcie_sem_unlock((a), 7)
  1245. #define __QLCNIC_MAX_LED_RATE 0xf
  1246. #define __QLCNIC_MAX_LED_STATE 0x2
  1247. int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
  1248. int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
  1249. int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
  1250. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
  1251. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
  1252. int qlcnic_dump_fw(struct qlcnic_adapter *);
  1253. /* Functions from qlcnic_init.c */
  1254. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  1255. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  1256. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  1257. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  1258. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  1259. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  1260. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  1261. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
  1262. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  1263. u8 *bytes, size_t size);
  1264. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  1265. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  1266. void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
  1267. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1268. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1269. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1270. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1271. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1272. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1273. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
  1274. int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
  1275. void qlcnic_watchdog_task(struct work_struct *work);
  1276. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
  1277. struct qlcnic_host_rds_ring *rds_ring);
  1278. int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
  1279. void qlcnic_set_multi(struct net_device *netdev);
  1280. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
  1281. int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
  1282. int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
  1283. int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
  1284. int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip, int cmd);
  1285. int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
  1286. void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
  1287. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1288. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1289. netdev_features_t qlcnic_fix_features(struct net_device *netdev,
  1290. netdev_features_t features);
  1291. int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
  1292. int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
  1293. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1294. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
  1295. void qlcnic_update_cmd_producer(struct qlcnic_host_tx_ring *);
  1296. void qlcnic_fetch_mac(u32, u32, u8, u8 *);
  1297. void qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring);
  1298. void qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter);
  1299. int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode);
  1300. /* Functions from qlcnic_ethtool.c */
  1301. int qlcnic_check_loopback_buff(unsigned char *data, u8 mac[]);
  1302. /* Functions from qlcnic_main.c */
  1303. int qlcnic_reset_context(struct qlcnic_adapter *);
  1304. void qlcnic_issue_cmd(struct qlcnic_adapter *adapter, struct qlcnic_cmd_args *);
  1305. void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
  1306. int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
  1307. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  1308. int qlcnic_validate_max_rss(struct net_device *netdev, u8 max_hw, u8 val);
  1309. int qlcnic_set_max_rss(struct qlcnic_adapter *adapter, u8 data);
  1310. void qlcnic_dev_request_reset(struct qlcnic_adapter *);
  1311. void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
  1312. /* Management functions */
  1313. int qlcnic_get_mac_address(struct qlcnic_adapter *, u8*);
  1314. int qlcnic_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1315. int qlcnic_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
  1316. int qlcnic_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
  1317. /* eSwitch management functions */
  1318. int qlcnic_config_switch_port(struct qlcnic_adapter *,
  1319. struct qlcnic_esw_func_cfg *);
  1320. int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
  1321. struct qlcnic_esw_func_cfg *);
  1322. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1323. int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
  1324. struct __qlcnic_esw_statistics *);
  1325. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
  1326. struct __qlcnic_esw_statistics *);
  1327. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
  1328. int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
  1329. extern int qlcnic_config_tso;
  1330. int qlcnic_napi_add(struct qlcnic_adapter *, struct net_device *);
  1331. void qlcnic_napi_del(struct qlcnic_adapter *adapter);
  1332. void qlcnic_napi_enable(struct qlcnic_adapter *adapter);
  1333. void qlcnic_napi_disable(struct qlcnic_adapter *adapter);
  1334. int qlcnic_alloc_sds_rings(struct qlcnic_recv_context *, int);
  1335. void qlcnic_free_sds_rings(struct qlcnic_recv_context *);
  1336. void qlcnic_free_tx_rings(struct qlcnic_adapter *);
  1337. int qlcnic_alloc_tx_rings(struct qlcnic_adapter *, struct net_device *);
  1338. /*
  1339. * QLOGIC Board information
  1340. */
  1341. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1342. struct qlcnic_brdinfo {
  1343. unsigned short vendor;
  1344. unsigned short device;
  1345. unsigned short sub_vendor;
  1346. unsigned short sub_device;
  1347. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1348. };
  1349. static const struct qlcnic_brdinfo qlcnic_boards[] = {
  1350. {0x1077, 0x8020, 0x1077, 0x203,
  1351. "8200 Series Single Port 10GbE Converged Network Adapter "
  1352. "(TCP/IP Networking)"},
  1353. {0x1077, 0x8020, 0x1077, 0x207,
  1354. "8200 Series Dual Port 10GbE Converged Network Adapter "
  1355. "(TCP/IP Networking)"},
  1356. {0x1077, 0x8020, 0x1077, 0x20b,
  1357. "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
  1358. {0x1077, 0x8020, 0x1077, 0x20c,
  1359. "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
  1360. {0x1077, 0x8020, 0x1077, 0x20f,
  1361. "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
  1362. {0x1077, 0x8020, 0x103c, 0x3733,
  1363. "NC523SFP 10Gb 2-port Server Adapter"},
  1364. {0x1077, 0x8020, 0x103c, 0x3346,
  1365. "CN1000Q Dual Port Converged Network Adapter"},
  1366. {0x1077, 0x8020, 0x1077, 0x210,
  1367. "QME8242-k 10GbE Dual Port Mezzanine Card"},
  1368. {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
  1369. };
  1370. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
  1371. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1372. {
  1373. if (likely(tx_ring->producer < tx_ring->sw_consumer))
  1374. return tx_ring->sw_consumer - tx_ring->producer;
  1375. else
  1376. return tx_ring->sw_consumer + tx_ring->num_desc -
  1377. tx_ring->producer;
  1378. }
  1379. static inline void qlcnic_disable_int(struct qlcnic_host_sds_ring *sds_ring)
  1380. {
  1381. writel(0, sds_ring->crb_intr_mask);
  1382. }
  1383. static inline void qlcnic_enable_int(struct qlcnic_host_sds_ring *sds_ring)
  1384. {
  1385. struct qlcnic_adapter *adapter = sds_ring->adapter;
  1386. writel(0x1, sds_ring->crb_intr_mask);
  1387. if (!QLCNIC_IS_MSI_FAMILY(adapter))
  1388. writel(0xfbff, adapter->tgt_mask_reg);
  1389. }
  1390. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1391. extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
  1392. struct qlcnic_nic_template {
  1393. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1394. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1395. int (*start_firmware) (struct qlcnic_adapter *);
  1396. };
  1397. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1398. if (NETIF_MSG_##lvl & adapter->msg_enable) \
  1399. printk(KERN_INFO "%s: %s: " _fmt, \
  1400. dev_name(&adapter->pdev->dev), \
  1401. __func__, ##_args); \
  1402. } while (0)
  1403. #endif /* __QLCNIC_H_ */