intel_ringbuffer.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static u32 i915_gem_get_seqno(struct drm_device *dev)
  36. {
  37. drm_i915_private_t *dev_priv = dev->dev_private;
  38. u32 seqno;
  39. seqno = dev_priv->next_seqno;
  40. /* reserve 0 for non-seqno */
  41. if (++dev_priv->next_seqno == 0)
  42. dev_priv->next_seqno = 1;
  43. return seqno;
  44. }
  45. static void
  46. render_ring_flush(struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. struct drm_device *dev = ring->dev;
  51. drm_i915_private_t *dev_priv = dev->dev_private;
  52. u32 cmd;
  53. #if WATCH_EXEC
  54. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  55. invalidate_domains, flush_domains);
  56. #endif
  57. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  58. invalidate_domains, flush_domains);
  59. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  60. /*
  61. * read/write caches:
  62. *
  63. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  64. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  65. * also flushed at 2d versus 3d pipeline switches.
  66. *
  67. * read-only caches:
  68. *
  69. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  70. * MI_READ_FLUSH is set, and is always flushed on 965.
  71. *
  72. * I915_GEM_DOMAIN_COMMAND may not exist?
  73. *
  74. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  75. * invalidated when MI_EXE_FLUSH is set.
  76. *
  77. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  78. * invalidated with every MI_FLUSH.
  79. *
  80. * TLBs:
  81. *
  82. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  83. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  84. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  85. * are flushed at any MI_FLUSH.
  86. */
  87. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  88. if ((invalidate_domains|flush_domains) &
  89. I915_GEM_DOMAIN_RENDER)
  90. cmd &= ~MI_NO_WRITE_FLUSH;
  91. if (INTEL_INFO(dev)->gen < 4) {
  92. /*
  93. * On the 965, the sampler cache always gets flushed
  94. * and this bit is reserved.
  95. */
  96. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  97. cmd |= MI_READ_FLUSH;
  98. }
  99. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  100. cmd |= MI_EXE_FLUSH;
  101. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  102. (IS_G4X(dev) || IS_GEN5(dev)))
  103. cmd |= MI_INVALIDATE_ISP;
  104. #if WATCH_EXEC
  105. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  106. #endif
  107. if (intel_ring_begin(ring, 2) == 0) {
  108. intel_ring_emit(ring, cmd);
  109. intel_ring_emit(ring, MI_NOOP);
  110. intel_ring_advance(ring);
  111. }
  112. }
  113. }
  114. static void ring_write_tail(struct intel_ring_buffer *ring,
  115. u32 value)
  116. {
  117. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  118. I915_WRITE_TAIL(ring, value);
  119. }
  120. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  121. {
  122. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  123. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  124. RING_ACTHD(ring->mmio_base) : ACTHD;
  125. return I915_READ(acthd_reg);
  126. }
  127. static int init_ring_common(struct intel_ring_buffer *ring)
  128. {
  129. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  130. struct drm_i915_gem_object *obj = ring->obj;
  131. u32 head;
  132. /* Stop the ring if it's running. */
  133. I915_WRITE_CTL(ring, 0);
  134. I915_WRITE_HEAD(ring, 0);
  135. ring->write_tail(ring, 0);
  136. /* Initialize the ring. */
  137. I915_WRITE_START(ring, obj->gtt_offset);
  138. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  139. /* G45 ring initialization fails to reset head to zero */
  140. if (head != 0) {
  141. DRM_DEBUG_KMS("%s head not reset to zero "
  142. "ctl %08x head %08x tail %08x start %08x\n",
  143. ring->name,
  144. I915_READ_CTL(ring),
  145. I915_READ_HEAD(ring),
  146. I915_READ_TAIL(ring),
  147. I915_READ_START(ring));
  148. I915_WRITE_HEAD(ring, 0);
  149. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  150. DRM_ERROR("failed to set %s head to zero "
  151. "ctl %08x head %08x tail %08x start %08x\n",
  152. ring->name,
  153. I915_READ_CTL(ring),
  154. I915_READ_HEAD(ring),
  155. I915_READ_TAIL(ring),
  156. I915_READ_START(ring));
  157. }
  158. }
  159. I915_WRITE_CTL(ring,
  160. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  161. | RING_REPORT_64K | RING_VALID);
  162. /* If the head is still not zero, the ring is dead */
  163. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  164. I915_READ_START(ring) != obj->gtt_offset ||
  165. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  166. DRM_ERROR("%s initialization failed "
  167. "ctl %08x head %08x tail %08x start %08x\n",
  168. ring->name,
  169. I915_READ_CTL(ring),
  170. I915_READ_HEAD(ring),
  171. I915_READ_TAIL(ring),
  172. I915_READ_START(ring));
  173. return -EIO;
  174. }
  175. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  176. i915_kernel_lost_context(ring->dev);
  177. else {
  178. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  179. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  180. ring->space = ring->head - (ring->tail + 8);
  181. if (ring->space < 0)
  182. ring->space += ring->size;
  183. }
  184. return 0;
  185. }
  186. /*
  187. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  188. * over cache flushing.
  189. */
  190. struct pipe_control {
  191. struct drm_i915_gem_object *obj;
  192. volatile u32 *cpu_page;
  193. u32 gtt_offset;
  194. };
  195. static int
  196. init_pipe_control(struct intel_ring_buffer *ring)
  197. {
  198. struct pipe_control *pc;
  199. struct drm_i915_gem_object *obj;
  200. int ret;
  201. if (ring->private)
  202. return 0;
  203. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  204. if (!pc)
  205. return -ENOMEM;
  206. obj = i915_gem_alloc_object(ring->dev, 4096);
  207. if (obj == NULL) {
  208. DRM_ERROR("Failed to allocate seqno page\n");
  209. ret = -ENOMEM;
  210. goto err;
  211. }
  212. obj->agp_type = AGP_USER_CACHED_MEMORY;
  213. ret = i915_gem_object_pin(obj, 4096, true);
  214. if (ret)
  215. goto err_unref;
  216. pc->gtt_offset = obj->gtt_offset;
  217. pc->cpu_page = kmap(obj->pages[0]);
  218. if (pc->cpu_page == NULL)
  219. goto err_unpin;
  220. pc->obj = obj;
  221. ring->private = pc;
  222. return 0;
  223. err_unpin:
  224. i915_gem_object_unpin(obj);
  225. err_unref:
  226. drm_gem_object_unreference(&obj->base);
  227. err:
  228. kfree(pc);
  229. return ret;
  230. }
  231. static void
  232. cleanup_pipe_control(struct intel_ring_buffer *ring)
  233. {
  234. struct pipe_control *pc = ring->private;
  235. struct drm_i915_gem_object *obj;
  236. if (!ring->private)
  237. return;
  238. obj = pc->obj;
  239. kunmap(obj->pages[0]);
  240. i915_gem_object_unpin(obj);
  241. drm_gem_object_unreference(&obj->base);
  242. kfree(pc);
  243. ring->private = NULL;
  244. }
  245. static int init_render_ring(struct intel_ring_buffer *ring)
  246. {
  247. struct drm_device *dev = ring->dev;
  248. struct drm_i915_private *dev_priv = dev->dev_private;
  249. int ret = init_ring_common(ring);
  250. if (INTEL_INFO(dev)->gen > 3) {
  251. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  252. if (IS_GEN6(dev))
  253. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  254. I915_WRITE(MI_MODE, mode);
  255. }
  256. if (INTEL_INFO(dev)->gen >= 6) {
  257. } else if (IS_GEN5(dev)) {
  258. ret = init_pipe_control(ring);
  259. if (ret)
  260. return ret;
  261. }
  262. return ret;
  263. }
  264. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  265. {
  266. if (!ring->private)
  267. return;
  268. cleanup_pipe_control(ring);
  269. }
  270. static void
  271. update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
  272. {
  273. struct drm_device *dev = ring->dev;
  274. struct drm_i915_private *dev_priv = dev->dev_private;
  275. int id;
  276. /*
  277. * cs -> 1 = vcs, 0 = bcs
  278. * vcs -> 1 = bcs, 0 = cs,
  279. * bcs -> 1 = cs, 0 = vcs.
  280. */
  281. id = ring - dev_priv->ring;
  282. id += 2 - i;
  283. id %= 3;
  284. intel_ring_emit(ring,
  285. MI_SEMAPHORE_MBOX |
  286. MI_SEMAPHORE_REGISTER |
  287. MI_SEMAPHORE_UPDATE);
  288. intel_ring_emit(ring, seqno);
  289. intel_ring_emit(ring,
  290. RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
  291. }
  292. static int
  293. gen6_add_request(struct intel_ring_buffer *ring,
  294. u32 *result)
  295. {
  296. u32 seqno;
  297. int ret;
  298. ret = intel_ring_begin(ring, 10);
  299. if (ret)
  300. return ret;
  301. seqno = i915_gem_get_seqno(ring->dev);
  302. update_semaphore(ring, 0, seqno);
  303. update_semaphore(ring, 1, seqno);
  304. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  305. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  306. intel_ring_emit(ring, seqno);
  307. intel_ring_emit(ring, MI_USER_INTERRUPT);
  308. intel_ring_advance(ring);
  309. *result = seqno;
  310. return 0;
  311. }
  312. int
  313. intel_ring_sync(struct intel_ring_buffer *ring,
  314. struct intel_ring_buffer *to,
  315. u32 seqno)
  316. {
  317. int ret;
  318. ret = intel_ring_begin(ring, 4);
  319. if (ret)
  320. return ret;
  321. intel_ring_emit(ring,
  322. MI_SEMAPHORE_MBOX |
  323. MI_SEMAPHORE_REGISTER |
  324. intel_ring_sync_index(ring, to) << 17 |
  325. MI_SEMAPHORE_COMPARE);
  326. intel_ring_emit(ring, seqno);
  327. intel_ring_emit(ring, 0);
  328. intel_ring_emit(ring, MI_NOOP);
  329. intel_ring_advance(ring);
  330. return 0;
  331. }
  332. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  333. do { \
  334. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  335. PIPE_CONTROL_DEPTH_STALL | 2); \
  336. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  337. intel_ring_emit(ring__, 0); \
  338. intel_ring_emit(ring__, 0); \
  339. } while (0)
  340. static int
  341. pc_render_add_request(struct intel_ring_buffer *ring,
  342. u32 *result)
  343. {
  344. struct drm_device *dev = ring->dev;
  345. u32 seqno = i915_gem_get_seqno(dev);
  346. struct pipe_control *pc = ring->private;
  347. u32 scratch_addr = pc->gtt_offset + 128;
  348. int ret;
  349. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  350. * incoherent with writes to memory, i.e. completely fubar,
  351. * so we need to use PIPE_NOTIFY instead.
  352. *
  353. * However, we also need to workaround the qword write
  354. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  355. * memory before requesting an interrupt.
  356. */
  357. ret = intel_ring_begin(ring, 32);
  358. if (ret)
  359. return ret;
  360. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  361. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  362. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  363. intel_ring_emit(ring, seqno);
  364. intel_ring_emit(ring, 0);
  365. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  366. scratch_addr += 128; /* write to separate cachelines */
  367. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  368. scratch_addr += 128;
  369. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  370. scratch_addr += 128;
  371. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  372. scratch_addr += 128;
  373. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  374. scratch_addr += 128;
  375. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  376. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  377. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  378. PIPE_CONTROL_NOTIFY);
  379. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  380. intel_ring_emit(ring, seqno);
  381. intel_ring_emit(ring, 0);
  382. intel_ring_advance(ring);
  383. *result = seqno;
  384. return 0;
  385. }
  386. static int
  387. render_ring_add_request(struct intel_ring_buffer *ring,
  388. u32 *result)
  389. {
  390. struct drm_device *dev = ring->dev;
  391. u32 seqno = i915_gem_get_seqno(dev);
  392. int ret;
  393. ret = intel_ring_begin(ring, 4);
  394. if (ret)
  395. return ret;
  396. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  397. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  398. intel_ring_emit(ring, seqno);
  399. intel_ring_emit(ring, MI_USER_INTERRUPT);
  400. intel_ring_advance(ring);
  401. *result = seqno;
  402. return 0;
  403. }
  404. static u32
  405. ring_get_seqno(struct intel_ring_buffer *ring)
  406. {
  407. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  408. }
  409. static u32
  410. pc_render_get_seqno(struct intel_ring_buffer *ring)
  411. {
  412. struct pipe_control *pc = ring->private;
  413. return pc->cpu_page[0];
  414. }
  415. static bool
  416. render_ring_get_irq(struct intel_ring_buffer *ring)
  417. {
  418. struct drm_device *dev = ring->dev;
  419. if (!dev->irq_enabled)
  420. return false;
  421. if (atomic_inc_return(&ring->irq_refcount) == 1) {
  422. drm_i915_private_t *dev_priv = dev->dev_private;
  423. unsigned long irqflags;
  424. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  425. if (HAS_PCH_SPLIT(dev))
  426. ironlake_enable_graphics_irq(dev_priv,
  427. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  428. else
  429. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  430. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  431. }
  432. return true;
  433. }
  434. static void
  435. render_ring_put_irq(struct intel_ring_buffer *ring)
  436. {
  437. struct drm_device *dev = ring->dev;
  438. if (atomic_dec_and_test(&ring->irq_refcount)) {
  439. drm_i915_private_t *dev_priv = dev->dev_private;
  440. unsigned long irqflags;
  441. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  442. if (HAS_PCH_SPLIT(dev))
  443. ironlake_disable_graphics_irq(dev_priv,
  444. GT_USER_INTERRUPT |
  445. GT_PIPE_NOTIFY);
  446. else
  447. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  448. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  449. }
  450. }
  451. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  452. {
  453. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  454. u32 mmio = IS_GEN6(ring->dev) ?
  455. RING_HWS_PGA_GEN6(ring->mmio_base) :
  456. RING_HWS_PGA(ring->mmio_base);
  457. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  458. POSTING_READ(mmio);
  459. }
  460. static void
  461. bsd_ring_flush(struct intel_ring_buffer *ring,
  462. u32 invalidate_domains,
  463. u32 flush_domains)
  464. {
  465. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  466. return;
  467. if (intel_ring_begin(ring, 2) == 0) {
  468. intel_ring_emit(ring, MI_FLUSH);
  469. intel_ring_emit(ring, MI_NOOP);
  470. intel_ring_advance(ring);
  471. }
  472. }
  473. static int
  474. ring_add_request(struct intel_ring_buffer *ring,
  475. u32 *result)
  476. {
  477. u32 seqno;
  478. int ret;
  479. ret = intel_ring_begin(ring, 4);
  480. if (ret)
  481. return ret;
  482. seqno = i915_gem_get_seqno(ring->dev);
  483. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  484. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  485. intel_ring_emit(ring, seqno);
  486. intel_ring_emit(ring, MI_USER_INTERRUPT);
  487. intel_ring_advance(ring);
  488. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  489. *result = seqno;
  490. return 0;
  491. }
  492. static bool
  493. ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
  494. {
  495. struct drm_device *dev = ring->dev;
  496. if (!dev->irq_enabled)
  497. return false;
  498. if (atomic_inc_return(&ring->irq_refcount) == 1) {
  499. drm_i915_private_t *dev_priv = dev->dev_private;
  500. unsigned long irqflags;
  501. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  502. ironlake_enable_graphics_irq(dev_priv, flag);
  503. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  504. }
  505. return true;
  506. }
  507. static void
  508. ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
  509. {
  510. struct drm_device *dev = ring->dev;
  511. if (atomic_dec_and_test(&ring->irq_refcount)) {
  512. drm_i915_private_t *dev_priv = dev->dev_private;
  513. unsigned long irqflags;
  514. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  515. ironlake_disable_graphics_irq(dev_priv, flag);
  516. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  517. }
  518. }
  519. static bool
  520. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  521. {
  522. return ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
  523. }
  524. static void
  525. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  526. {
  527. ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
  528. }
  529. static int
  530. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  531. {
  532. int ret;
  533. ret = intel_ring_begin(ring, 2);
  534. if (ret)
  535. return ret;
  536. intel_ring_emit(ring,
  537. MI_BATCH_BUFFER_START | (2 << 6) |
  538. MI_BATCH_NON_SECURE_I965);
  539. intel_ring_emit(ring, offset);
  540. intel_ring_advance(ring);
  541. return 0;
  542. }
  543. static int
  544. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  545. u32 offset, u32 len)
  546. {
  547. struct drm_device *dev = ring->dev;
  548. drm_i915_private_t *dev_priv = dev->dev_private;
  549. int ret;
  550. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  551. if (IS_I830(dev) || IS_845G(dev)) {
  552. ret = intel_ring_begin(ring, 4);
  553. if (ret)
  554. return ret;
  555. intel_ring_emit(ring, MI_BATCH_BUFFER);
  556. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  557. intel_ring_emit(ring, offset + len - 8);
  558. intel_ring_emit(ring, 0);
  559. } else {
  560. ret = intel_ring_begin(ring, 2);
  561. if (ret)
  562. return ret;
  563. if (INTEL_INFO(dev)->gen >= 4) {
  564. intel_ring_emit(ring,
  565. MI_BATCH_BUFFER_START | (2 << 6) |
  566. MI_BATCH_NON_SECURE_I965);
  567. intel_ring_emit(ring, offset);
  568. } else {
  569. intel_ring_emit(ring,
  570. MI_BATCH_BUFFER_START | (2 << 6));
  571. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  572. }
  573. }
  574. intel_ring_advance(ring);
  575. return 0;
  576. }
  577. static void cleanup_status_page(struct intel_ring_buffer *ring)
  578. {
  579. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  580. struct drm_i915_gem_object *obj;
  581. obj = ring->status_page.obj;
  582. if (obj == NULL)
  583. return;
  584. kunmap(obj->pages[0]);
  585. i915_gem_object_unpin(obj);
  586. drm_gem_object_unreference(&obj->base);
  587. ring->status_page.obj = NULL;
  588. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  589. }
  590. static int init_status_page(struct intel_ring_buffer *ring)
  591. {
  592. struct drm_device *dev = ring->dev;
  593. drm_i915_private_t *dev_priv = dev->dev_private;
  594. struct drm_i915_gem_object *obj;
  595. int ret;
  596. obj = i915_gem_alloc_object(dev, 4096);
  597. if (obj == NULL) {
  598. DRM_ERROR("Failed to allocate status page\n");
  599. ret = -ENOMEM;
  600. goto err;
  601. }
  602. obj->agp_type = AGP_USER_CACHED_MEMORY;
  603. ret = i915_gem_object_pin(obj, 4096, true);
  604. if (ret != 0) {
  605. goto err_unref;
  606. }
  607. ring->status_page.gfx_addr = obj->gtt_offset;
  608. ring->status_page.page_addr = kmap(obj->pages[0]);
  609. if (ring->status_page.page_addr == NULL) {
  610. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  611. goto err_unpin;
  612. }
  613. ring->status_page.obj = obj;
  614. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  615. intel_ring_setup_status_page(ring);
  616. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  617. ring->name, ring->status_page.gfx_addr);
  618. return 0;
  619. err_unpin:
  620. i915_gem_object_unpin(obj);
  621. err_unref:
  622. drm_gem_object_unreference(&obj->base);
  623. err:
  624. return ret;
  625. }
  626. int intel_init_ring_buffer(struct drm_device *dev,
  627. struct intel_ring_buffer *ring)
  628. {
  629. struct drm_i915_gem_object *obj;
  630. int ret;
  631. ring->dev = dev;
  632. INIT_LIST_HEAD(&ring->active_list);
  633. INIT_LIST_HEAD(&ring->request_list);
  634. INIT_LIST_HEAD(&ring->gpu_write_list);
  635. if (I915_NEED_GFX_HWS(dev)) {
  636. ret = init_status_page(ring);
  637. if (ret)
  638. return ret;
  639. }
  640. obj = i915_gem_alloc_object(dev, ring->size);
  641. if (obj == NULL) {
  642. DRM_ERROR("Failed to allocate ringbuffer\n");
  643. ret = -ENOMEM;
  644. goto err_hws;
  645. }
  646. ring->obj = obj;
  647. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  648. if (ret)
  649. goto err_unref;
  650. ring->map.size = ring->size;
  651. ring->map.offset = dev->agp->base + obj->gtt_offset;
  652. ring->map.type = 0;
  653. ring->map.flags = 0;
  654. ring->map.mtrr = 0;
  655. drm_core_ioremap_wc(&ring->map, dev);
  656. if (ring->map.handle == NULL) {
  657. DRM_ERROR("Failed to map ringbuffer.\n");
  658. ret = -EINVAL;
  659. goto err_unpin;
  660. }
  661. ring->virtual_start = ring->map.handle;
  662. ret = ring->init(ring);
  663. if (ret)
  664. goto err_unmap;
  665. return 0;
  666. err_unmap:
  667. drm_core_ioremapfree(&ring->map, dev);
  668. err_unpin:
  669. i915_gem_object_unpin(obj);
  670. err_unref:
  671. drm_gem_object_unreference(&obj->base);
  672. ring->obj = NULL;
  673. err_hws:
  674. cleanup_status_page(ring);
  675. return ret;
  676. }
  677. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  678. {
  679. struct drm_i915_private *dev_priv;
  680. int ret;
  681. if (ring->obj == NULL)
  682. return;
  683. /* Disable the ring buffer. The ring must be idle at this point */
  684. dev_priv = ring->dev->dev_private;
  685. ret = intel_wait_ring_buffer(ring, ring->size - 8);
  686. I915_WRITE_CTL(ring, 0);
  687. drm_core_ioremapfree(&ring->map, ring->dev);
  688. i915_gem_object_unpin(ring->obj);
  689. drm_gem_object_unreference(&ring->obj->base);
  690. ring->obj = NULL;
  691. if (ring->cleanup)
  692. ring->cleanup(ring);
  693. cleanup_status_page(ring);
  694. }
  695. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  696. {
  697. unsigned int *virt;
  698. int rem;
  699. rem = ring->size - ring->tail;
  700. if (ring->space < rem) {
  701. int ret = intel_wait_ring_buffer(ring, rem);
  702. if (ret)
  703. return ret;
  704. }
  705. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  706. rem /= 8;
  707. while (rem--) {
  708. *virt++ = MI_NOOP;
  709. *virt++ = MI_NOOP;
  710. }
  711. ring->tail = 0;
  712. ring->space = ring->head - 8;
  713. return 0;
  714. }
  715. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  716. {
  717. struct drm_device *dev = ring->dev;
  718. struct drm_i915_private *dev_priv = dev->dev_private;
  719. unsigned long end;
  720. u32 head;
  721. trace_i915_ring_wait_begin (dev);
  722. end = jiffies + 3 * HZ;
  723. do {
  724. /* If the reported head position has wrapped or hasn't advanced,
  725. * fallback to the slow and accurate path.
  726. */
  727. head = intel_read_status_page(ring, 4);
  728. if (head < ring->actual_head)
  729. head = I915_READ_HEAD(ring);
  730. ring->actual_head = head;
  731. ring->head = head & HEAD_ADDR;
  732. ring->space = ring->head - (ring->tail + 8);
  733. if (ring->space < 0)
  734. ring->space += ring->size;
  735. if (ring->space >= n) {
  736. trace_i915_ring_wait_end(dev);
  737. return 0;
  738. }
  739. if (dev->primary->master) {
  740. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  741. if (master_priv->sarea_priv)
  742. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  743. }
  744. msleep(1);
  745. if (atomic_read(&dev_priv->mm.wedged))
  746. return -EAGAIN;
  747. } while (!time_after(jiffies, end));
  748. trace_i915_ring_wait_end (dev);
  749. return -EBUSY;
  750. }
  751. int intel_ring_begin(struct intel_ring_buffer *ring,
  752. int num_dwords)
  753. {
  754. int n = 4*num_dwords;
  755. int ret;
  756. if (unlikely(ring->tail + n > ring->size)) {
  757. ret = intel_wrap_ring_buffer(ring);
  758. if (unlikely(ret))
  759. return ret;
  760. }
  761. if (unlikely(ring->space < n)) {
  762. ret = intel_wait_ring_buffer(ring, n);
  763. if (unlikely(ret))
  764. return ret;
  765. }
  766. ring->space -= n;
  767. return 0;
  768. }
  769. void intel_ring_advance(struct intel_ring_buffer *ring)
  770. {
  771. ring->tail &= ring->size - 1;
  772. ring->write_tail(ring, ring->tail);
  773. }
  774. static const struct intel_ring_buffer render_ring = {
  775. .name = "render ring",
  776. .id = RING_RENDER,
  777. .mmio_base = RENDER_RING_BASE,
  778. .size = 32 * PAGE_SIZE,
  779. .init = init_render_ring,
  780. .write_tail = ring_write_tail,
  781. .flush = render_ring_flush,
  782. .add_request = render_ring_add_request,
  783. .get_seqno = ring_get_seqno,
  784. .irq_get = render_ring_get_irq,
  785. .irq_put = render_ring_put_irq,
  786. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  787. .cleanup = render_ring_cleanup,
  788. };
  789. /* ring buffer for bit-stream decoder */
  790. static const struct intel_ring_buffer bsd_ring = {
  791. .name = "bsd ring",
  792. .id = RING_BSD,
  793. .mmio_base = BSD_RING_BASE,
  794. .size = 32 * PAGE_SIZE,
  795. .init = init_ring_common,
  796. .write_tail = ring_write_tail,
  797. .flush = bsd_ring_flush,
  798. .add_request = ring_add_request,
  799. .get_seqno = ring_get_seqno,
  800. .irq_get = bsd_ring_get_irq,
  801. .irq_put = bsd_ring_put_irq,
  802. .dispatch_execbuffer = ring_dispatch_execbuffer,
  803. };
  804. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  805. u32 value)
  806. {
  807. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  808. /* Every tail move must follow the sequence below */
  809. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  810. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  811. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  812. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  813. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  814. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  815. 50))
  816. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  817. I915_WRITE_TAIL(ring, value);
  818. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  819. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  820. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  821. }
  822. static void gen6_ring_flush(struct intel_ring_buffer *ring,
  823. u32 invalidate_domains,
  824. u32 flush_domains)
  825. {
  826. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  827. return;
  828. if (intel_ring_begin(ring, 4) == 0) {
  829. intel_ring_emit(ring, MI_FLUSH_DW);
  830. intel_ring_emit(ring, 0);
  831. intel_ring_emit(ring, 0);
  832. intel_ring_emit(ring, 0);
  833. intel_ring_advance(ring);
  834. }
  835. }
  836. static int
  837. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  838. u32 offset, u32 len)
  839. {
  840. int ret;
  841. ret = intel_ring_begin(ring, 2);
  842. if (ret)
  843. return ret;
  844. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  845. /* bit0-7 is the length on GEN6+ */
  846. intel_ring_emit(ring, offset);
  847. intel_ring_advance(ring);
  848. return 0;
  849. }
  850. static bool
  851. gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
  852. {
  853. return ring_get_irq(ring, GT_GEN6_BSD_USER_INTERRUPT);
  854. }
  855. static void
  856. gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
  857. {
  858. ring_put_irq(ring, GT_GEN6_BSD_USER_INTERRUPT);
  859. }
  860. /* ring buffer for Video Codec for Gen6+ */
  861. static const struct intel_ring_buffer gen6_bsd_ring = {
  862. .name = "gen6 bsd ring",
  863. .id = RING_BSD,
  864. .mmio_base = GEN6_BSD_RING_BASE,
  865. .size = 32 * PAGE_SIZE,
  866. .init = init_ring_common,
  867. .write_tail = gen6_bsd_ring_write_tail,
  868. .flush = gen6_ring_flush,
  869. .add_request = gen6_add_request,
  870. .get_seqno = ring_get_seqno,
  871. .irq_get = gen6_bsd_ring_get_irq,
  872. .irq_put = gen6_bsd_ring_put_irq,
  873. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  874. };
  875. /* Blitter support (SandyBridge+) */
  876. static bool
  877. blt_ring_get_irq(struct intel_ring_buffer *ring)
  878. {
  879. return ring_get_irq(ring, GT_BLT_USER_INTERRUPT);
  880. }
  881. static void
  882. blt_ring_put_irq(struct intel_ring_buffer *ring)
  883. {
  884. ring_put_irq(ring, GT_BLT_USER_INTERRUPT);
  885. }
  886. /* Workaround for some stepping of SNB,
  887. * each time when BLT engine ring tail moved,
  888. * the first command in the ring to be parsed
  889. * should be MI_BATCH_BUFFER_START
  890. */
  891. #define NEED_BLT_WORKAROUND(dev) \
  892. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  893. static inline struct drm_i915_gem_object *
  894. to_blt_workaround(struct intel_ring_buffer *ring)
  895. {
  896. return ring->private;
  897. }
  898. static int blt_ring_init(struct intel_ring_buffer *ring)
  899. {
  900. if (NEED_BLT_WORKAROUND(ring->dev)) {
  901. struct drm_i915_gem_object *obj;
  902. u32 *ptr;
  903. int ret;
  904. obj = i915_gem_alloc_object(ring->dev, 4096);
  905. if (obj == NULL)
  906. return -ENOMEM;
  907. ret = i915_gem_object_pin(obj, 4096, true);
  908. if (ret) {
  909. drm_gem_object_unreference(&obj->base);
  910. return ret;
  911. }
  912. ptr = kmap(obj->pages[0]);
  913. *ptr++ = MI_BATCH_BUFFER_END;
  914. *ptr++ = MI_NOOP;
  915. kunmap(obj->pages[0]);
  916. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  917. if (ret) {
  918. i915_gem_object_unpin(obj);
  919. drm_gem_object_unreference(&obj->base);
  920. return ret;
  921. }
  922. ring->private = obj;
  923. }
  924. return init_ring_common(ring);
  925. }
  926. static int blt_ring_begin(struct intel_ring_buffer *ring,
  927. int num_dwords)
  928. {
  929. if (ring->private) {
  930. int ret = intel_ring_begin(ring, num_dwords+2);
  931. if (ret)
  932. return ret;
  933. intel_ring_emit(ring, MI_BATCH_BUFFER_START);
  934. intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
  935. return 0;
  936. } else
  937. return intel_ring_begin(ring, 4);
  938. }
  939. static void blt_ring_flush(struct intel_ring_buffer *ring,
  940. u32 invalidate_domains,
  941. u32 flush_domains)
  942. {
  943. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  944. return;
  945. if (blt_ring_begin(ring, 4) == 0) {
  946. intel_ring_emit(ring, MI_FLUSH_DW);
  947. intel_ring_emit(ring, 0);
  948. intel_ring_emit(ring, 0);
  949. intel_ring_emit(ring, 0);
  950. intel_ring_advance(ring);
  951. }
  952. }
  953. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  954. {
  955. if (!ring->private)
  956. return;
  957. i915_gem_object_unpin(ring->private);
  958. drm_gem_object_unreference(ring->private);
  959. ring->private = NULL;
  960. }
  961. static const struct intel_ring_buffer gen6_blt_ring = {
  962. .name = "blt ring",
  963. .id = RING_BLT,
  964. .mmio_base = BLT_RING_BASE,
  965. .size = 32 * PAGE_SIZE,
  966. .init = blt_ring_init,
  967. .write_tail = ring_write_tail,
  968. .flush = blt_ring_flush,
  969. .add_request = gen6_add_request,
  970. .get_seqno = ring_get_seqno,
  971. .irq_get = blt_ring_get_irq,
  972. .irq_put = blt_ring_put_irq,
  973. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  974. .cleanup = blt_ring_cleanup,
  975. };
  976. int intel_init_render_ring_buffer(struct drm_device *dev)
  977. {
  978. drm_i915_private_t *dev_priv = dev->dev_private;
  979. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  980. *ring = render_ring;
  981. if (INTEL_INFO(dev)->gen >= 6) {
  982. ring->add_request = gen6_add_request;
  983. } else if (IS_GEN5(dev)) {
  984. ring->add_request = pc_render_add_request;
  985. ring->get_seqno = pc_render_get_seqno;
  986. }
  987. if (!I915_NEED_GFX_HWS(dev)) {
  988. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  989. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  990. }
  991. return intel_init_ring_buffer(dev, ring);
  992. }
  993. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  994. {
  995. drm_i915_private_t *dev_priv = dev->dev_private;
  996. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  997. if (IS_GEN6(dev))
  998. *ring = gen6_bsd_ring;
  999. else
  1000. *ring = bsd_ring;
  1001. return intel_init_ring_buffer(dev, ring);
  1002. }
  1003. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1004. {
  1005. drm_i915_private_t *dev_priv = dev->dev_private;
  1006. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1007. *ring = gen6_blt_ring;
  1008. return intel_init_ring_buffer(dev, ring);
  1009. }