tlv320dac33.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@nokia.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/gpio.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <linux/slab.h>
  34. #include <sound/core.h>
  35. #include <sound/pcm.h>
  36. #include <sound/pcm_params.h>
  37. #include <sound/soc.h>
  38. #include <sound/soc-dapm.h>
  39. #include <sound/initval.h>
  40. #include <sound/tlv.h>
  41. #include <sound/tlv320dac33-plat.h>
  42. #include "tlv320dac33.h"
  43. #define DAC33_BUFFER_SIZE_BYTES 24576 /* bytes, 12288 16 bit words,
  44. * 6144 stereo */
  45. #define DAC33_BUFFER_SIZE_SAMPLES 6144
  46. #define NSAMPLE_MAX 5700
  47. #define MODE7_LTHR 10
  48. #define MODE7_UTHR (DAC33_BUFFER_SIZE_SAMPLES - 10)
  49. #define BURST_BASEFREQ_HZ 49152000
  50. #define SAMPLES_TO_US(rate, samples) \
  51. (1000000000 / ((rate * 1000) / samples))
  52. #define US_TO_SAMPLES(rate, us) \
  53. (rate / (1000000 / us))
  54. #define UTHR_FROM_PERIOD_SIZE(samples, playrate, burstrate) \
  55. ((samples * 5000) / ((burstrate * 5000) / (burstrate - playrate)))
  56. static void dac33_calculate_times(struct snd_pcm_substream *substream);
  57. static int dac33_prepare_chip(struct snd_pcm_substream *substream);
  58. enum dac33_state {
  59. DAC33_IDLE = 0,
  60. DAC33_PREFILL,
  61. DAC33_PLAYBACK,
  62. DAC33_FLUSH,
  63. };
  64. enum dac33_fifo_modes {
  65. DAC33_FIFO_BYPASS = 0,
  66. DAC33_FIFO_MODE1,
  67. DAC33_FIFO_MODE7,
  68. DAC33_FIFO_LAST_MODE,
  69. };
  70. #define DAC33_NUM_SUPPLIES 3
  71. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  72. "AVDD",
  73. "DVDD",
  74. "IOVDD",
  75. };
  76. struct tlv320dac33_priv {
  77. struct mutex mutex;
  78. struct workqueue_struct *dac33_wq;
  79. struct work_struct work;
  80. struct snd_soc_codec *codec;
  81. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  82. struct snd_pcm_substream *substream;
  83. int power_gpio;
  84. int chip_power;
  85. int irq;
  86. unsigned int refclk;
  87. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  88. unsigned int nsample_min; /* nsample should not be lower than
  89. * this */
  90. unsigned int nsample_max; /* nsample should not be higher than
  91. * this */
  92. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  93. unsigned int nsample; /* burst read amount from host */
  94. int mode1_latency; /* latency caused by the i2c writes in
  95. * us */
  96. int auto_fifo_config; /* Configure the FIFO based on the
  97. * period size */
  98. u8 burst_bclkdiv; /* BCLK divider value in burst mode */
  99. unsigned int burst_rate; /* Interface speed in Burst modes */
  100. int keep_bclk; /* Keep the BCLK continuously running
  101. * in FIFO modes */
  102. spinlock_t lock;
  103. unsigned long long t_stamp1; /* Time stamp for FIFO modes to */
  104. unsigned long long t_stamp2; /* calculate the FIFO caused delay */
  105. unsigned int mode1_us_burst; /* Time to burst read n number of
  106. * samples */
  107. unsigned int mode7_us_to_lthr; /* Time to reach lthr from uthr */
  108. unsigned int uthr;
  109. enum dac33_state state;
  110. enum snd_soc_control_type control_type;
  111. void *control_data;
  112. };
  113. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  114. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  115. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  117. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  118. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  119. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  120. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  121. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  122. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  123. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  124. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  125. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  126. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  127. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  128. 0x00, 0x00, /* 0x38 - 0x39 */
  129. /* Registers 0x3a - 0x3f are reserved */
  130. 0x00, 0x00, /* 0x3a - 0x3b */
  131. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  132. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  133. 0x00, 0x80, /* 0x44 - 0x45 */
  134. /* Registers 0x46 - 0x47 are reserved */
  135. 0x80, 0x80, /* 0x46 - 0x47 */
  136. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  137. /* Registers 0x4b - 0x7c are reserved */
  138. 0x00, /* 0x4b */
  139. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  140. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  141. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  142. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  143. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  144. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  145. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  146. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  147. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  148. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  149. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  150. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  151. 0x00, /* 0x7c */
  152. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  153. };
  154. /* Register read and write */
  155. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  156. unsigned reg)
  157. {
  158. u8 *cache = codec->reg_cache;
  159. if (reg >= DAC33_CACHEREGNUM)
  160. return 0;
  161. return cache[reg];
  162. }
  163. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  164. u8 reg, u8 value)
  165. {
  166. u8 *cache = codec->reg_cache;
  167. if (reg >= DAC33_CACHEREGNUM)
  168. return;
  169. cache[reg] = value;
  170. }
  171. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  172. u8 *value)
  173. {
  174. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  175. int val;
  176. *value = reg & 0xff;
  177. /* If powered off, return the cached value */
  178. if (dac33->chip_power) {
  179. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  180. if (val < 0) {
  181. dev_err(codec->dev, "Read failed (%d)\n", val);
  182. value[0] = dac33_read_reg_cache(codec, reg);
  183. } else {
  184. value[0] = val;
  185. dac33_write_reg_cache(codec, reg, val);
  186. }
  187. } else {
  188. value[0] = dac33_read_reg_cache(codec, reg);
  189. }
  190. return 0;
  191. }
  192. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  193. unsigned int value)
  194. {
  195. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  196. u8 data[2];
  197. int ret = 0;
  198. /*
  199. * data is
  200. * D15..D8 dac33 register offset
  201. * D7...D0 register data
  202. */
  203. data[0] = reg & 0xff;
  204. data[1] = value & 0xff;
  205. dac33_write_reg_cache(codec, data[0], data[1]);
  206. if (dac33->chip_power) {
  207. ret = codec->hw_write(codec->control_data, data, 2);
  208. if (ret != 2)
  209. dev_err(codec->dev, "Write failed (%d)\n", ret);
  210. else
  211. ret = 0;
  212. }
  213. return ret;
  214. }
  215. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  216. unsigned int value)
  217. {
  218. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  219. int ret;
  220. mutex_lock(&dac33->mutex);
  221. ret = dac33_write(codec, reg, value);
  222. mutex_unlock(&dac33->mutex);
  223. return ret;
  224. }
  225. #define DAC33_I2C_ADDR_AUTOINC 0x80
  226. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  227. unsigned int value)
  228. {
  229. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  230. u8 data[3];
  231. int ret = 0;
  232. /*
  233. * data is
  234. * D23..D16 dac33 register offset
  235. * D15..D8 register data MSB
  236. * D7...D0 register data LSB
  237. */
  238. data[0] = reg & 0xff;
  239. data[1] = (value >> 8) & 0xff;
  240. data[2] = value & 0xff;
  241. dac33_write_reg_cache(codec, data[0], data[1]);
  242. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  243. if (dac33->chip_power) {
  244. /* We need to set autoincrement mode for 16 bit writes */
  245. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  246. ret = codec->hw_write(codec->control_data, data, 3);
  247. if (ret != 3)
  248. dev_err(codec->dev, "Write failed (%d)\n", ret);
  249. else
  250. ret = 0;
  251. }
  252. return ret;
  253. }
  254. static void dac33_init_chip(struct snd_soc_codec *codec)
  255. {
  256. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  257. if (unlikely(!dac33->chip_power))
  258. return;
  259. /* 44-46: DAC Control Registers */
  260. /* A : DAC sample rate Fsref/1.5 */
  261. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
  262. /* B : DAC src=normal, not muted */
  263. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  264. DAC33_DACSRCL_LEFT);
  265. /* C : (defaults) */
  266. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  267. /* 73 : volume soft stepping control,
  268. clock source = internal osc (?) */
  269. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  270. dac33_write(codec, DAC33_PWR_CTRL, DAC33_PDNALLB);
  271. /* Restore only selected registers (gains mostly) */
  272. dac33_write(codec, DAC33_LDAC_DIG_VOL_CTRL,
  273. dac33_read_reg_cache(codec, DAC33_LDAC_DIG_VOL_CTRL));
  274. dac33_write(codec, DAC33_RDAC_DIG_VOL_CTRL,
  275. dac33_read_reg_cache(codec, DAC33_RDAC_DIG_VOL_CTRL));
  276. dac33_write(codec, DAC33_LINEL_TO_LLO_VOL,
  277. dac33_read_reg_cache(codec, DAC33_LINEL_TO_LLO_VOL));
  278. dac33_write(codec, DAC33_LINER_TO_RLO_VOL,
  279. dac33_read_reg_cache(codec, DAC33_LINER_TO_RLO_VOL));
  280. }
  281. static inline void dac33_read_id(struct snd_soc_codec *codec)
  282. {
  283. u8 reg;
  284. dac33_read(codec, DAC33_DEVICE_ID_MSB, &reg);
  285. dac33_read(codec, DAC33_DEVICE_ID_LSB, &reg);
  286. dac33_read(codec, DAC33_DEVICE_REV_ID, &reg);
  287. }
  288. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  289. {
  290. u8 reg;
  291. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  292. if (power)
  293. reg |= DAC33_PDNALLB;
  294. else
  295. reg &= ~(DAC33_PDNALLB | DAC33_OSCPDNB |
  296. DAC33_DACRPDNB | DAC33_DACLPDNB);
  297. dac33_write(codec, DAC33_PWR_CTRL, reg);
  298. }
  299. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  300. {
  301. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  302. int ret = 0;
  303. mutex_lock(&dac33->mutex);
  304. /* Safety check */
  305. if (unlikely(power == dac33->chip_power)) {
  306. dev_dbg(codec->dev, "Trying to set the same power state: %s\n",
  307. power ? "ON" : "OFF");
  308. goto exit;
  309. }
  310. if (power) {
  311. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  312. dac33->supplies);
  313. if (ret != 0) {
  314. dev_err(codec->dev,
  315. "Failed to enable supplies: %d\n", ret);
  316. goto exit;
  317. }
  318. if (dac33->power_gpio >= 0)
  319. gpio_set_value(dac33->power_gpio, 1);
  320. dac33->chip_power = 1;
  321. } else {
  322. dac33_soft_power(codec, 0);
  323. if (dac33->power_gpio >= 0)
  324. gpio_set_value(dac33->power_gpio, 0);
  325. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  326. dac33->supplies);
  327. if (ret != 0) {
  328. dev_err(codec->dev,
  329. "Failed to disable supplies: %d\n", ret);
  330. goto exit;
  331. }
  332. dac33->chip_power = 0;
  333. }
  334. exit:
  335. mutex_unlock(&dac33->mutex);
  336. return ret;
  337. }
  338. static int playback_event(struct snd_soc_dapm_widget *w,
  339. struct snd_kcontrol *kcontrol, int event)
  340. {
  341. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(w->codec);
  342. switch (event) {
  343. case SND_SOC_DAPM_PRE_PMU:
  344. if (likely(dac33->substream)) {
  345. dac33_calculate_times(dac33->substream);
  346. dac33_prepare_chip(dac33->substream);
  347. }
  348. break;
  349. }
  350. return 0;
  351. }
  352. static int dac33_get_nsample(struct snd_kcontrol *kcontrol,
  353. struct snd_ctl_elem_value *ucontrol)
  354. {
  355. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  356. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  357. ucontrol->value.integer.value[0] = dac33->nsample;
  358. return 0;
  359. }
  360. static int dac33_set_nsample(struct snd_kcontrol *kcontrol,
  361. struct snd_ctl_elem_value *ucontrol)
  362. {
  363. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  364. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  365. int ret = 0;
  366. if (dac33->nsample == ucontrol->value.integer.value[0])
  367. return 0;
  368. if (ucontrol->value.integer.value[0] < dac33->nsample_min ||
  369. ucontrol->value.integer.value[0] > dac33->nsample_max) {
  370. ret = -EINVAL;
  371. } else {
  372. dac33->nsample = ucontrol->value.integer.value[0];
  373. /* Re calculate the burst time */
  374. dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
  375. dac33->nsample);
  376. }
  377. return ret;
  378. }
  379. static int dac33_get_uthr(struct snd_kcontrol *kcontrol,
  380. struct snd_ctl_elem_value *ucontrol)
  381. {
  382. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  383. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  384. ucontrol->value.integer.value[0] = dac33->uthr;
  385. return 0;
  386. }
  387. static int dac33_set_uthr(struct snd_kcontrol *kcontrol,
  388. struct snd_ctl_elem_value *ucontrol)
  389. {
  390. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  391. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  392. int ret = 0;
  393. if (dac33->substream)
  394. return -EBUSY;
  395. if (dac33->uthr == ucontrol->value.integer.value[0])
  396. return 0;
  397. if (ucontrol->value.integer.value[0] < (MODE7_LTHR + 10) ||
  398. ucontrol->value.integer.value[0] > MODE7_UTHR)
  399. ret = -EINVAL;
  400. else
  401. dac33->uthr = ucontrol->value.integer.value[0];
  402. return ret;
  403. }
  404. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  405. struct snd_ctl_elem_value *ucontrol)
  406. {
  407. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  408. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  409. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  410. return 0;
  411. }
  412. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  413. struct snd_ctl_elem_value *ucontrol)
  414. {
  415. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  416. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  417. int ret = 0;
  418. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  419. return 0;
  420. /* Do not allow changes while stream is running*/
  421. if (codec->active)
  422. return -EPERM;
  423. if (ucontrol->value.integer.value[0] < 0 ||
  424. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  425. ret = -EINVAL;
  426. else
  427. dac33->fifo_mode = ucontrol->value.integer.value[0];
  428. return ret;
  429. }
  430. /* Codec operation modes */
  431. static const char *dac33_fifo_mode_texts[] = {
  432. "Bypass", "Mode 1", "Mode 7"
  433. };
  434. static const struct soc_enum dac33_fifo_mode_enum =
  435. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
  436. dac33_fifo_mode_texts);
  437. /*
  438. * DACL/R digital volume control:
  439. * from 0 dB to -63.5 in 0.5 dB steps
  440. * Need to be inverted later on:
  441. * 0x00 == 0 dB
  442. * 0x7f == -63.5 dB
  443. */
  444. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  445. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  446. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  447. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  448. 0, 0x7f, 1, dac_digivol_tlv),
  449. SOC_DOUBLE_R("DAC Digital Playback Switch",
  450. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  451. SOC_DOUBLE_R("Line to Line Out Volume",
  452. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  453. };
  454. static const struct snd_kcontrol_new dac33_mode_snd_controls[] = {
  455. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  456. dac33_get_fifo_mode, dac33_set_fifo_mode),
  457. };
  458. static const struct snd_kcontrol_new dac33_fifo_snd_controls[] = {
  459. SOC_SINGLE_EXT("nSample", 0, 0, 5900, 0,
  460. dac33_get_nsample, dac33_set_nsample),
  461. SOC_SINGLE_EXT("UTHR", 0, 0, MODE7_UTHR, 0,
  462. dac33_get_uthr, dac33_set_uthr),
  463. };
  464. /* Analog bypass */
  465. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  466. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  467. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  468. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  469. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  470. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  471. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  472. SND_SOC_DAPM_INPUT("LINEL"),
  473. SND_SOC_DAPM_INPUT("LINER"),
  474. SND_SOC_DAPM_DAC("DACL", "Left Playback", DAC33_LDAC_PWR_CTRL, 2, 0),
  475. SND_SOC_DAPM_DAC("DACR", "Right Playback", DAC33_RDAC_PWR_CTRL, 2, 0),
  476. /* Analog bypass */
  477. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  478. &dac33_dapm_abypassl_control),
  479. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  480. &dac33_dapm_abypassr_control),
  481. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amp Power",
  482. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  483. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amp Power",
  484. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  485. SND_SOC_DAPM_PRE("Prepare Playback", playback_event),
  486. };
  487. static const struct snd_soc_dapm_route audio_map[] = {
  488. /* Analog bypass */
  489. {"Analog Left Bypass", "Switch", "LINEL"},
  490. {"Analog Right Bypass", "Switch", "LINER"},
  491. {"Output Left Amp Power", NULL, "DACL"},
  492. {"Output Right Amp Power", NULL, "DACR"},
  493. {"Output Left Amp Power", NULL, "Analog Left Bypass"},
  494. {"Output Right Amp Power", NULL, "Analog Right Bypass"},
  495. /* output */
  496. {"LEFT_LO", NULL, "Output Left Amp Power"},
  497. {"RIGHT_LO", NULL, "Output Right Amp Power"},
  498. };
  499. static int dac33_add_widgets(struct snd_soc_codec *codec)
  500. {
  501. snd_soc_dapm_new_controls(codec, dac33_dapm_widgets,
  502. ARRAY_SIZE(dac33_dapm_widgets));
  503. /* set up audio path interconnects */
  504. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  505. return 0;
  506. }
  507. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  508. enum snd_soc_bias_level level)
  509. {
  510. int ret;
  511. switch (level) {
  512. case SND_SOC_BIAS_ON:
  513. dac33_soft_power(codec, 1);
  514. break;
  515. case SND_SOC_BIAS_PREPARE:
  516. break;
  517. case SND_SOC_BIAS_STANDBY:
  518. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  519. /* Coming from OFF, switch on the codec */
  520. ret = dac33_hard_power(codec, 1);
  521. if (ret != 0)
  522. return ret;
  523. dac33_init_chip(codec);
  524. }
  525. break;
  526. case SND_SOC_BIAS_OFF:
  527. /* Do not power off, when the codec is already off */
  528. if (codec->bias_level == SND_SOC_BIAS_OFF)
  529. return 0;
  530. ret = dac33_hard_power(codec, 0);
  531. if (ret != 0)
  532. return ret;
  533. break;
  534. }
  535. codec->bias_level = level;
  536. return 0;
  537. }
  538. static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
  539. {
  540. struct snd_soc_codec *codec = dac33->codec;
  541. switch (dac33->fifo_mode) {
  542. case DAC33_FIFO_MODE1:
  543. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  544. DAC33_THRREG(dac33->nsample));
  545. /* Take the timestamps */
  546. spin_lock_irq(&dac33->lock);
  547. dac33->t_stamp2 = ktime_to_us(ktime_get());
  548. dac33->t_stamp1 = dac33->t_stamp2;
  549. spin_unlock_irq(&dac33->lock);
  550. dac33_write16(codec, DAC33_PREFILL_MSB,
  551. DAC33_THRREG(dac33->alarm_threshold));
  552. /* Enable Alarm Threshold IRQ with a delay */
  553. udelay(SAMPLES_TO_US(dac33->burst_rate,
  554. dac33->alarm_threshold));
  555. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  556. break;
  557. case DAC33_FIFO_MODE7:
  558. /* Take the timestamp */
  559. spin_lock_irq(&dac33->lock);
  560. dac33->t_stamp1 = ktime_to_us(ktime_get());
  561. /* Move back the timestamp with drain time */
  562. dac33->t_stamp1 -= dac33->mode7_us_to_lthr;
  563. spin_unlock_irq(&dac33->lock);
  564. dac33_write16(codec, DAC33_PREFILL_MSB,
  565. DAC33_THRREG(MODE7_LTHR));
  566. /* Enable Upper Threshold IRQ */
  567. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MUT);
  568. break;
  569. default:
  570. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  571. dac33->fifo_mode);
  572. break;
  573. }
  574. }
  575. static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
  576. {
  577. struct snd_soc_codec *codec = dac33->codec;
  578. switch (dac33->fifo_mode) {
  579. case DAC33_FIFO_MODE1:
  580. /* Take the timestamp */
  581. spin_lock_irq(&dac33->lock);
  582. dac33->t_stamp2 = ktime_to_us(ktime_get());
  583. spin_unlock_irq(&dac33->lock);
  584. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  585. DAC33_THRREG(dac33->nsample));
  586. break;
  587. case DAC33_FIFO_MODE7:
  588. /* At the moment we are not using interrupts in mode7 */
  589. break;
  590. default:
  591. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  592. dac33->fifo_mode);
  593. break;
  594. }
  595. }
  596. static void dac33_work(struct work_struct *work)
  597. {
  598. struct snd_soc_codec *codec;
  599. struct tlv320dac33_priv *dac33;
  600. u8 reg;
  601. dac33 = container_of(work, struct tlv320dac33_priv, work);
  602. codec = dac33->codec;
  603. mutex_lock(&dac33->mutex);
  604. switch (dac33->state) {
  605. case DAC33_PREFILL:
  606. dac33->state = DAC33_PLAYBACK;
  607. dac33_prefill_handler(dac33);
  608. break;
  609. case DAC33_PLAYBACK:
  610. dac33_playback_handler(dac33);
  611. break;
  612. case DAC33_IDLE:
  613. break;
  614. case DAC33_FLUSH:
  615. dac33->state = DAC33_IDLE;
  616. /* Mask all interrupts from dac33 */
  617. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  618. /* flush fifo */
  619. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  620. reg |= DAC33_FIFOFLUSH;
  621. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  622. break;
  623. }
  624. mutex_unlock(&dac33->mutex);
  625. }
  626. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  627. {
  628. struct snd_soc_codec *codec = dev;
  629. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  630. spin_lock(&dac33->lock);
  631. dac33->t_stamp1 = ktime_to_us(ktime_get());
  632. spin_unlock(&dac33->lock);
  633. /* Do not schedule the workqueue in Mode7 */
  634. if (dac33->fifo_mode != DAC33_FIFO_MODE7)
  635. queue_work(dac33->dac33_wq, &dac33->work);
  636. return IRQ_HANDLED;
  637. }
  638. static void dac33_oscwait(struct snd_soc_codec *codec)
  639. {
  640. int timeout = 20;
  641. u8 reg;
  642. do {
  643. msleep(1);
  644. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  645. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  646. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  647. dev_err(codec->dev,
  648. "internal oscillator calibration failed\n");
  649. }
  650. static int dac33_startup(struct snd_pcm_substream *substream,
  651. struct snd_soc_dai *dai)
  652. {
  653. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  654. struct snd_soc_codec *codec = rtd->codec;
  655. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  656. /* Stream started, save the substream pointer */
  657. dac33->substream = substream;
  658. return 0;
  659. }
  660. static void dac33_shutdown(struct snd_pcm_substream *substream,
  661. struct snd_soc_dai *dai)
  662. {
  663. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  664. struct snd_soc_codec *codec = rtd->codec;
  665. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  666. dac33->substream = NULL;
  667. /* Reset the nSample restrictions */
  668. dac33->nsample_min = 0;
  669. dac33->nsample_max = NSAMPLE_MAX;
  670. }
  671. static int dac33_hw_params(struct snd_pcm_substream *substream,
  672. struct snd_pcm_hw_params *params,
  673. struct snd_soc_dai *dai)
  674. {
  675. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  676. struct snd_soc_codec *codec = rtd->codec;
  677. /* Check parameters for validity */
  678. switch (params_rate(params)) {
  679. case 44100:
  680. case 48000:
  681. break;
  682. default:
  683. dev_err(codec->dev, "unsupported rate %d\n",
  684. params_rate(params));
  685. return -EINVAL;
  686. }
  687. switch (params_format(params)) {
  688. case SNDRV_PCM_FORMAT_S16_LE:
  689. break;
  690. default:
  691. dev_err(codec->dev, "unsupported format %d\n",
  692. params_format(params));
  693. return -EINVAL;
  694. }
  695. return 0;
  696. }
  697. #define CALC_OSCSET(rate, refclk) ( \
  698. ((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
  699. #define CALC_RATIOSET(rate, refclk) ( \
  700. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  701. /*
  702. * tlv320dac33 is strict on the sequence of the register writes, if the register
  703. * writes happens in different order, than dac33 might end up in unknown state.
  704. * Use the known, working sequence of register writes to initialize the dac33.
  705. */
  706. static int dac33_prepare_chip(struct snd_pcm_substream *substream)
  707. {
  708. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  709. struct snd_soc_codec *codec = rtd->codec;
  710. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  711. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  712. u8 aictrl_a, aictrl_b, fifoctrl_a;
  713. switch (substream->runtime->rate) {
  714. case 44100:
  715. case 48000:
  716. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  717. ratioset = CALC_RATIOSET(substream->runtime->rate,
  718. dac33->refclk);
  719. break;
  720. default:
  721. dev_err(codec->dev, "unsupported rate %d\n",
  722. substream->runtime->rate);
  723. return -EINVAL;
  724. }
  725. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  726. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  727. /* Read FIFO control A, and clear FIFO flush bit */
  728. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  729. fifoctrl_a &= ~DAC33_FIFOFLUSH;
  730. fifoctrl_a &= ~DAC33_WIDTH;
  731. switch (substream->runtime->format) {
  732. case SNDRV_PCM_FORMAT_S16_LE:
  733. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  734. fifoctrl_a |= DAC33_WIDTH;
  735. break;
  736. default:
  737. dev_err(codec->dev, "unsupported format %d\n",
  738. substream->runtime->format);
  739. return -EINVAL;
  740. }
  741. mutex_lock(&dac33->mutex);
  742. if (!dac33->chip_power) {
  743. /*
  744. * Chip is not powered yet.
  745. * Do the init in the dac33_set_bias_level later.
  746. */
  747. mutex_unlock(&dac33->mutex);
  748. return 0;
  749. }
  750. dac33_soft_power(codec, 0);
  751. dac33_soft_power(codec, 1);
  752. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  753. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  754. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  755. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  756. /* calib time: 128 is a nice number ;) */
  757. dac33_write(codec, DAC33_CALIB_TIME, 128);
  758. /* adjustment treshold & step */
  759. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  760. DAC33_ADJSTEP(1));
  761. /* div=4 / gain=1 / div */
  762. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  763. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  764. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  765. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  766. dac33_oscwait(codec);
  767. if (dac33->fifo_mode) {
  768. /* Generic for all FIFO modes */
  769. /* 50-51 : ASRC Control registers */
  770. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
  771. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  772. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  773. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  774. /* Set interrupts to high active */
  775. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  776. } else {
  777. /* FIFO bypass mode */
  778. /* 50-51 : ASRC Control registers */
  779. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  780. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  781. }
  782. /* Interrupt behaviour configuration */
  783. switch (dac33->fifo_mode) {
  784. case DAC33_FIFO_MODE1:
  785. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  786. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  787. break;
  788. case DAC33_FIFO_MODE7:
  789. dac33_write(codec, DAC33_FIFO_IRQ_MODE_A,
  790. DAC33_UTM(DAC33_FIFO_IRQ_MODE_LEVEL));
  791. break;
  792. default:
  793. /* in FIFO bypass mode, the interrupts are not used */
  794. break;
  795. }
  796. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  797. switch (dac33->fifo_mode) {
  798. case DAC33_FIFO_MODE1:
  799. /*
  800. * For mode1:
  801. * Disable the FIFO bypass (Enable the use of FIFO)
  802. * Select nSample mode
  803. * BCLK is only running when data is needed by DAC33
  804. */
  805. fifoctrl_a &= ~DAC33_FBYPAS;
  806. fifoctrl_a &= ~DAC33_FAUTO;
  807. if (dac33->keep_bclk)
  808. aictrl_b |= DAC33_BCLKON;
  809. else
  810. aictrl_b &= ~DAC33_BCLKON;
  811. break;
  812. case DAC33_FIFO_MODE7:
  813. /*
  814. * For mode1:
  815. * Disable the FIFO bypass (Enable the use of FIFO)
  816. * Select Threshold mode
  817. * BCLK is only running when data is needed by DAC33
  818. */
  819. fifoctrl_a &= ~DAC33_FBYPAS;
  820. fifoctrl_a |= DAC33_FAUTO;
  821. if (dac33->keep_bclk)
  822. aictrl_b |= DAC33_BCLKON;
  823. else
  824. aictrl_b &= ~DAC33_BCLKON;
  825. break;
  826. default:
  827. /*
  828. * For FIFO bypass mode:
  829. * Enable the FIFO bypass (Disable the FIFO use)
  830. * Set the BCLK as continous
  831. */
  832. fifoctrl_a |= DAC33_FBYPAS;
  833. aictrl_b |= DAC33_BCLKON;
  834. break;
  835. }
  836. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  837. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  838. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  839. /*
  840. * BCLK divide ratio
  841. * 0: 1.5
  842. * 1: 1
  843. * 2: 2
  844. * ...
  845. * 254: 254
  846. * 255: 255
  847. */
  848. if (dac33->fifo_mode)
  849. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
  850. dac33->burst_bclkdiv);
  851. else
  852. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  853. switch (dac33->fifo_mode) {
  854. case DAC33_FIFO_MODE1:
  855. dac33_write16(codec, DAC33_ATHR_MSB,
  856. DAC33_THRREG(dac33->alarm_threshold));
  857. break;
  858. case DAC33_FIFO_MODE7:
  859. /*
  860. * Configure the threshold levels, and leave 10 sample space
  861. * at the bottom, and also at the top of the FIFO
  862. */
  863. dac33_write16(codec, DAC33_UTHR_MSB, DAC33_THRREG(dac33->uthr));
  864. dac33_write16(codec, DAC33_LTHR_MSB, DAC33_THRREG(MODE7_LTHR));
  865. break;
  866. default:
  867. break;
  868. }
  869. mutex_unlock(&dac33->mutex);
  870. return 0;
  871. }
  872. static void dac33_calculate_times(struct snd_pcm_substream *substream)
  873. {
  874. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  875. struct snd_soc_codec *codec = rtd->codec;
  876. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  877. unsigned int period_size = substream->runtime->period_size;
  878. unsigned int rate = substream->runtime->rate;
  879. unsigned int nsample_limit;
  880. /* In bypass mode we don't need to calculate */
  881. if (!dac33->fifo_mode)
  882. return;
  883. switch (dac33->fifo_mode) {
  884. case DAC33_FIFO_MODE1:
  885. /* Number of samples under i2c latency */
  886. dac33->alarm_threshold = US_TO_SAMPLES(rate,
  887. dac33->mode1_latency);
  888. if (dac33->auto_fifo_config) {
  889. if (period_size <= dac33->alarm_threshold)
  890. /*
  891. * Configure nSamaple to number of periods,
  892. * which covers the latency requironment.
  893. */
  894. dac33->nsample = period_size *
  895. ((dac33->alarm_threshold / period_size) +
  896. (dac33->alarm_threshold % period_size ?
  897. 1 : 0));
  898. else
  899. dac33->nsample = period_size;
  900. } else {
  901. /* nSample time shall not be shorter than i2c latency */
  902. dac33->nsample_min = dac33->alarm_threshold;
  903. /*
  904. * nSample should not be bigger than alsa buffer minus
  905. * size of one period to avoid overruns
  906. */
  907. dac33->nsample_max = substream->runtime->buffer_size -
  908. period_size;
  909. nsample_limit = DAC33_BUFFER_SIZE_SAMPLES -
  910. dac33->alarm_threshold;
  911. if (dac33->nsample_max > nsample_limit)
  912. dac33->nsample_max = nsample_limit;
  913. /* Correct the nSample if it is outside of the ranges */
  914. if (dac33->nsample < dac33->nsample_min)
  915. dac33->nsample = dac33->nsample_min;
  916. if (dac33->nsample > dac33->nsample_max)
  917. dac33->nsample = dac33->nsample_max;
  918. }
  919. dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
  920. dac33->nsample);
  921. dac33->t_stamp1 = 0;
  922. dac33->t_stamp2 = 0;
  923. break;
  924. case DAC33_FIFO_MODE7:
  925. if (dac33->auto_fifo_config) {
  926. dac33->uthr = UTHR_FROM_PERIOD_SIZE(
  927. period_size,
  928. rate,
  929. dac33->burst_rate) + 9;
  930. if (dac33->uthr > MODE7_UTHR)
  931. dac33->uthr = MODE7_UTHR;
  932. if (dac33->uthr < (MODE7_LTHR + 10))
  933. dac33->uthr = (MODE7_LTHR + 10);
  934. }
  935. dac33->mode7_us_to_lthr =
  936. SAMPLES_TO_US(substream->runtime->rate,
  937. dac33->uthr - MODE7_LTHR + 1);
  938. dac33->t_stamp1 = 0;
  939. break;
  940. default:
  941. break;
  942. }
  943. }
  944. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  945. struct snd_soc_dai *dai)
  946. {
  947. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  948. struct snd_soc_codec *codec = rtd->codec;
  949. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  950. int ret = 0;
  951. switch (cmd) {
  952. case SNDRV_PCM_TRIGGER_START:
  953. case SNDRV_PCM_TRIGGER_RESUME:
  954. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  955. if (dac33->fifo_mode) {
  956. dac33->state = DAC33_PREFILL;
  957. queue_work(dac33->dac33_wq, &dac33->work);
  958. }
  959. break;
  960. case SNDRV_PCM_TRIGGER_STOP:
  961. case SNDRV_PCM_TRIGGER_SUSPEND:
  962. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  963. if (dac33->fifo_mode) {
  964. dac33->state = DAC33_FLUSH;
  965. queue_work(dac33->dac33_wq, &dac33->work);
  966. }
  967. break;
  968. default:
  969. ret = -EINVAL;
  970. }
  971. return ret;
  972. }
  973. static snd_pcm_sframes_t dac33_dai_delay(
  974. struct snd_pcm_substream *substream,
  975. struct snd_soc_dai *dai)
  976. {
  977. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  978. struct snd_soc_codec *codec = rtd->codec;
  979. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  980. unsigned long long t0, t1, t_now;
  981. unsigned int time_delta, uthr;
  982. int samples_out, samples_in, samples;
  983. snd_pcm_sframes_t delay = 0;
  984. switch (dac33->fifo_mode) {
  985. case DAC33_FIFO_BYPASS:
  986. break;
  987. case DAC33_FIFO_MODE1:
  988. spin_lock(&dac33->lock);
  989. t0 = dac33->t_stamp1;
  990. t1 = dac33->t_stamp2;
  991. spin_unlock(&dac33->lock);
  992. t_now = ktime_to_us(ktime_get());
  993. /* We have not started to fill the FIFO yet, delay is 0 */
  994. if (!t1)
  995. goto out;
  996. if (t0 > t1) {
  997. /*
  998. * Phase 1:
  999. * After Alarm threshold, and before nSample write
  1000. */
  1001. time_delta = t_now - t0;
  1002. samples_out = time_delta ? US_TO_SAMPLES(
  1003. substream->runtime->rate,
  1004. time_delta) : 0;
  1005. if (likely(dac33->alarm_threshold > samples_out))
  1006. delay = dac33->alarm_threshold - samples_out;
  1007. else
  1008. delay = 0;
  1009. } else if ((t_now - t1) <= dac33->mode1_us_burst) {
  1010. /*
  1011. * Phase 2:
  1012. * After nSample write (during burst operation)
  1013. */
  1014. time_delta = t_now - t0;
  1015. samples_out = time_delta ? US_TO_SAMPLES(
  1016. substream->runtime->rate,
  1017. time_delta) : 0;
  1018. time_delta = t_now - t1;
  1019. samples_in = time_delta ? US_TO_SAMPLES(
  1020. dac33->burst_rate,
  1021. time_delta) : 0;
  1022. samples = dac33->alarm_threshold;
  1023. samples += (samples_in - samples_out);
  1024. if (likely(samples > 0))
  1025. delay = samples;
  1026. else
  1027. delay = 0;
  1028. } else {
  1029. /*
  1030. * Phase 3:
  1031. * After burst operation, before next alarm threshold
  1032. */
  1033. time_delta = t_now - t0;
  1034. samples_out = time_delta ? US_TO_SAMPLES(
  1035. substream->runtime->rate,
  1036. time_delta) : 0;
  1037. samples_in = dac33->nsample;
  1038. samples = dac33->alarm_threshold;
  1039. samples += (samples_in - samples_out);
  1040. if (likely(samples > 0))
  1041. delay = samples > DAC33_BUFFER_SIZE_SAMPLES ?
  1042. DAC33_BUFFER_SIZE_SAMPLES : samples;
  1043. else
  1044. delay = 0;
  1045. }
  1046. break;
  1047. case DAC33_FIFO_MODE7:
  1048. spin_lock(&dac33->lock);
  1049. t0 = dac33->t_stamp1;
  1050. uthr = dac33->uthr;
  1051. spin_unlock(&dac33->lock);
  1052. t_now = ktime_to_us(ktime_get());
  1053. /* We have not started to fill the FIFO yet, delay is 0 */
  1054. if (!t0)
  1055. goto out;
  1056. if (t_now <= t0) {
  1057. /*
  1058. * Either the timestamps are messed or equal. Report
  1059. * maximum delay
  1060. */
  1061. delay = uthr;
  1062. goto out;
  1063. }
  1064. time_delta = t_now - t0;
  1065. if (time_delta <= dac33->mode7_us_to_lthr) {
  1066. /*
  1067. * Phase 1:
  1068. * After burst (draining phase)
  1069. */
  1070. samples_out = US_TO_SAMPLES(
  1071. substream->runtime->rate,
  1072. time_delta);
  1073. if (likely(uthr > samples_out))
  1074. delay = uthr - samples_out;
  1075. else
  1076. delay = 0;
  1077. } else {
  1078. /*
  1079. * Phase 2:
  1080. * During burst operation
  1081. */
  1082. time_delta = time_delta - dac33->mode7_us_to_lthr;
  1083. samples_out = US_TO_SAMPLES(
  1084. substream->runtime->rate,
  1085. time_delta);
  1086. samples_in = US_TO_SAMPLES(
  1087. dac33->burst_rate,
  1088. time_delta);
  1089. delay = MODE7_LTHR + samples_in - samples_out;
  1090. if (unlikely(delay > uthr))
  1091. delay = uthr;
  1092. }
  1093. break;
  1094. default:
  1095. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  1096. dac33->fifo_mode);
  1097. break;
  1098. }
  1099. out:
  1100. return delay;
  1101. }
  1102. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1103. int clk_id, unsigned int freq, int dir)
  1104. {
  1105. struct snd_soc_codec *codec = codec_dai->codec;
  1106. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1107. u8 ioc_reg, asrcb_reg;
  1108. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  1109. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  1110. switch (clk_id) {
  1111. case TLV320DAC33_MCLK:
  1112. ioc_reg |= DAC33_REFSEL;
  1113. asrcb_reg |= DAC33_SRCREFSEL;
  1114. break;
  1115. case TLV320DAC33_SLEEPCLK:
  1116. ioc_reg &= ~DAC33_REFSEL;
  1117. asrcb_reg &= ~DAC33_SRCREFSEL;
  1118. break;
  1119. default:
  1120. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  1121. break;
  1122. }
  1123. dac33->refclk = freq;
  1124. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  1125. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  1126. return 0;
  1127. }
  1128. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1129. unsigned int fmt)
  1130. {
  1131. struct snd_soc_codec *codec = codec_dai->codec;
  1132. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1133. u8 aictrl_a, aictrl_b;
  1134. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  1135. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  1136. /* set master/slave audio interface */
  1137. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1138. case SND_SOC_DAIFMT_CBM_CFM:
  1139. /* Codec Master */
  1140. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  1141. break;
  1142. case SND_SOC_DAIFMT_CBS_CFS:
  1143. /* Codec Slave */
  1144. if (dac33->fifo_mode) {
  1145. dev_err(codec->dev, "FIFO mode requires master mode\n");
  1146. return -EINVAL;
  1147. } else
  1148. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  1149. break;
  1150. default:
  1151. return -EINVAL;
  1152. }
  1153. aictrl_a &= ~DAC33_AFMT_MASK;
  1154. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1155. case SND_SOC_DAIFMT_I2S:
  1156. aictrl_a |= DAC33_AFMT_I2S;
  1157. break;
  1158. case SND_SOC_DAIFMT_DSP_A:
  1159. aictrl_a |= DAC33_AFMT_DSP;
  1160. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  1161. aictrl_b |= DAC33_DATA_DELAY(0);
  1162. break;
  1163. case SND_SOC_DAIFMT_RIGHT_J:
  1164. aictrl_a |= DAC33_AFMT_RIGHT_J;
  1165. break;
  1166. case SND_SOC_DAIFMT_LEFT_J:
  1167. aictrl_a |= DAC33_AFMT_LEFT_J;
  1168. break;
  1169. default:
  1170. dev_err(codec->dev, "Unsupported format (%u)\n",
  1171. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  1172. return -EINVAL;
  1173. }
  1174. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  1175. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  1176. return 0;
  1177. }
  1178. static int dac33_soc_probe(struct snd_soc_codec *codec)
  1179. {
  1180. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1181. int ret = 0;
  1182. codec->control_data = dac33->control_data;
  1183. codec->hw_write = (hw_write_t) i2c_master_send;
  1184. codec->idle_bias_off = 1;
  1185. dac33->codec = codec;
  1186. /* Read the tlv320dac33 ID registers */
  1187. ret = dac33_hard_power(codec, 1);
  1188. if (ret != 0) {
  1189. dev_err(codec->dev, "Failed to power up codec: %d\n", ret);
  1190. goto err_power;
  1191. }
  1192. dac33_read_id(codec);
  1193. dac33_hard_power(codec, 0);
  1194. /* Check if the IRQ number is valid and request it */
  1195. if (dac33->irq >= 0) {
  1196. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  1197. IRQF_TRIGGER_RISING | IRQF_DISABLED,
  1198. codec->name, codec);
  1199. if (ret < 0) {
  1200. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  1201. dac33->irq, ret);
  1202. dac33->irq = -1;
  1203. }
  1204. if (dac33->irq != -1) {
  1205. /* Setup work queue */
  1206. dac33->dac33_wq =
  1207. create_singlethread_workqueue("tlv320dac33");
  1208. if (dac33->dac33_wq == NULL) {
  1209. free_irq(dac33->irq, codec);
  1210. return -ENOMEM;
  1211. }
  1212. INIT_WORK(&dac33->work, dac33_work);
  1213. }
  1214. }
  1215. snd_soc_add_controls(codec, dac33_snd_controls,
  1216. ARRAY_SIZE(dac33_snd_controls));
  1217. /* Only add the FIFO controls, if we have valid IRQ number */
  1218. if (dac33->irq >= 0) {
  1219. snd_soc_add_controls(codec, dac33_mode_snd_controls,
  1220. ARRAY_SIZE(dac33_mode_snd_controls));
  1221. /* FIFO usage controls only, if autoio config is not selected */
  1222. if (!dac33->auto_fifo_config)
  1223. snd_soc_add_controls(codec, dac33_fifo_snd_controls,
  1224. ARRAY_SIZE(dac33_fifo_snd_controls));
  1225. }
  1226. dac33_add_widgets(codec);
  1227. err_power:
  1228. return ret;
  1229. }
  1230. static int dac33_soc_remove(struct snd_soc_codec *codec)
  1231. {
  1232. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1233. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1234. if (dac33->irq >= 0) {
  1235. free_irq(dac33->irq, dac33->codec);
  1236. destroy_workqueue(dac33->dac33_wq);
  1237. }
  1238. return 0;
  1239. }
  1240. static int dac33_soc_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1241. {
  1242. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1243. return 0;
  1244. }
  1245. static int dac33_soc_resume(struct snd_soc_codec *codec)
  1246. {
  1247. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1248. return 0;
  1249. }
  1250. static struct snd_soc_codec_driver soc_codec_dev_tlv320dac33 = {
  1251. .read = dac33_read_reg_cache,
  1252. .write = dac33_write_locked,
  1253. .set_bias_level = dac33_set_bias_level,
  1254. .reg_cache_size = ARRAY_SIZE(dac33_reg),
  1255. .reg_word_size = sizeof(u8),
  1256. .reg_cache_default = dac33_reg,
  1257. .probe = dac33_soc_probe,
  1258. .remove = dac33_soc_remove,
  1259. .suspend = dac33_soc_suspend,
  1260. .resume = dac33_soc_resume,
  1261. };
  1262. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  1263. SNDRV_PCM_RATE_48000)
  1264. #define DAC33_FORMATS SNDRV_PCM_FMTBIT_S16_LE
  1265. static struct snd_soc_dai_ops dac33_dai_ops = {
  1266. .startup = dac33_startup,
  1267. .shutdown = dac33_shutdown,
  1268. .hw_params = dac33_hw_params,
  1269. .trigger = dac33_pcm_trigger,
  1270. .delay = dac33_dai_delay,
  1271. .set_sysclk = dac33_set_dai_sysclk,
  1272. .set_fmt = dac33_set_dai_fmt,
  1273. };
  1274. static struct snd_soc_dai_driver dac33_dai = {
  1275. .name = "tlv320dac33-hifi",
  1276. .playback = {
  1277. .stream_name = "Playback",
  1278. .channels_min = 2,
  1279. .channels_max = 2,
  1280. .rates = DAC33_RATES,
  1281. .formats = DAC33_FORMATS,},
  1282. .ops = &dac33_dai_ops,
  1283. };
  1284. static int __devinit dac33_i2c_probe(struct i2c_client *client,
  1285. const struct i2c_device_id *id)
  1286. {
  1287. struct tlv320dac33_platform_data *pdata;
  1288. struct tlv320dac33_priv *dac33;
  1289. int ret, i;
  1290. if (client->dev.platform_data == NULL) {
  1291. dev_err(&client->dev, "Platform data not set\n");
  1292. return -ENODEV;
  1293. }
  1294. pdata = client->dev.platform_data;
  1295. dac33 = kzalloc(sizeof(struct tlv320dac33_priv), GFP_KERNEL);
  1296. if (dac33 == NULL)
  1297. return -ENOMEM;
  1298. dac33->control_data = client;
  1299. mutex_init(&dac33->mutex);
  1300. spin_lock_init(&dac33->lock);
  1301. i2c_set_clientdata(client, dac33);
  1302. dac33->power_gpio = pdata->power_gpio;
  1303. dac33->burst_bclkdiv = pdata->burst_bclkdiv;
  1304. /* Pre calculate the burst rate */
  1305. dac33->burst_rate = BURST_BASEFREQ_HZ / dac33->burst_bclkdiv / 32;
  1306. dac33->keep_bclk = pdata->keep_bclk;
  1307. dac33->auto_fifo_config = pdata->auto_fifo_config;
  1308. dac33->mode1_latency = pdata->mode1_latency;
  1309. if (!dac33->mode1_latency)
  1310. dac33->mode1_latency = 10000; /* 10ms */
  1311. dac33->irq = client->irq;
  1312. dac33->nsample = NSAMPLE_MAX;
  1313. dac33->nsample_max = NSAMPLE_MAX;
  1314. dac33->uthr = MODE7_UTHR;
  1315. /* Disable FIFO use by default */
  1316. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  1317. /* Check if the reset GPIO number is valid and request it */
  1318. if (dac33->power_gpio >= 0) {
  1319. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  1320. if (ret < 0) {
  1321. dev_err(&client->dev,
  1322. "Failed to request reset GPIO (%d)\n",
  1323. dac33->power_gpio);
  1324. goto err_gpio;
  1325. }
  1326. gpio_direction_output(dac33->power_gpio, 0);
  1327. }
  1328. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  1329. dac33->supplies[i].supply = dac33_supply_names[i];
  1330. ret = regulator_bulk_get(&client->dev, ARRAY_SIZE(dac33->supplies),
  1331. dac33->supplies);
  1332. if (ret != 0) {
  1333. dev_err(&client->dev, "Failed to request supplies: %d\n", ret);
  1334. goto err_get;
  1335. }
  1336. ret = snd_soc_register_codec(&client->dev,
  1337. &soc_codec_dev_tlv320dac33, &dac33_dai, 1);
  1338. if (ret < 0)
  1339. goto err_register;
  1340. return ret;
  1341. err_register:
  1342. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1343. err_get:
  1344. if (dac33->power_gpio >= 0)
  1345. gpio_free(dac33->power_gpio);
  1346. err_gpio:
  1347. kfree(dac33);
  1348. return ret;
  1349. }
  1350. static int __devexit dac33_i2c_remove(struct i2c_client *client)
  1351. {
  1352. struct tlv320dac33_priv *dac33 = i2c_get_clientdata(client);
  1353. if (unlikely(dac33->chip_power))
  1354. dac33_hard_power(dac33->codec, 0);
  1355. if (dac33->power_gpio >= 0)
  1356. gpio_free(dac33->power_gpio);
  1357. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1358. snd_soc_unregister_codec(&client->dev);
  1359. kfree(dac33);
  1360. return 0;
  1361. }
  1362. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1363. {
  1364. .name = "tlv320dac33",
  1365. .driver_data = 0,
  1366. },
  1367. { },
  1368. };
  1369. static struct i2c_driver tlv320dac33_i2c_driver = {
  1370. .driver = {
  1371. .name = "tlv320dac33-codec",
  1372. .owner = THIS_MODULE,
  1373. },
  1374. .probe = dac33_i2c_probe,
  1375. .remove = __devexit_p(dac33_i2c_remove),
  1376. .id_table = tlv320dac33_i2c_id,
  1377. };
  1378. static int __init dac33_module_init(void)
  1379. {
  1380. int r;
  1381. r = i2c_add_driver(&tlv320dac33_i2c_driver);
  1382. if (r < 0) {
  1383. printk(KERN_ERR "DAC33: driver registration failed\n");
  1384. return r;
  1385. }
  1386. return 0;
  1387. }
  1388. module_init(dac33_module_init);
  1389. static void __exit dac33_module_exit(void)
  1390. {
  1391. i2c_del_driver(&tlv320dac33_i2c_driver);
  1392. }
  1393. module_exit(dac33_module_exit);
  1394. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1395. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@nokia.com>");
  1396. MODULE_LICENSE("GPL");