lite5200.dts 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /*
  2. * Lite5200 board Device Tree Source
  3. *
  4. * Copyright 2006 Secret Lab Technologies Ltd.
  5. * Grant Likely <grant.likely@secretlab.ca>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. / {
  13. model = "Lite5200";
  14. compatible = "lite5200\0lite52xx\0mpc5200\0mpc52xx";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. cpus {
  18. #cpus = <1>;
  19. #address-cells = <1>;
  20. #size-cells = <0>;
  21. PowerPC,5200@0 {
  22. device_type = "cpu";
  23. reg = <0>;
  24. d-cache-line-size = <20>;
  25. i-cache-line-size = <20>;
  26. d-cache-size = <4000>; // L1, 16K
  27. i-cache-size = <4000>; // L1, 16K
  28. timebase-frequency = <0>; // from bootloader
  29. bus-frequency = <0>; // from bootloader
  30. clock-frequency = <0>; // from bootloader
  31. 32-bit;
  32. };
  33. };
  34. memory {
  35. device_type = "memory";
  36. reg = <00000000 04000000>; // 64MB
  37. };
  38. soc5200@f0000000 {
  39. #interrupt-cells = <3>;
  40. device_type = "soc";
  41. ranges = <0 f0000000 f0010000>;
  42. reg = <f0000000 00010000>;
  43. bus-frequency = <0>; // from bootloader
  44. cdm@200 {
  45. compatible = "mpc5200-cdm\0mpc52xx-cdm";
  46. reg = <200 38>;
  47. };
  48. pic@500 {
  49. // 5200 interrupts are encoded into two levels;
  50. linux,phandle = <500>;
  51. interrupt-controller;
  52. #interrupt-cells = <3>;
  53. device_type = "interrupt-controller";
  54. compatible = "mpc5200-pic\0mpc52xx-pic";
  55. reg = <500 80>;
  56. built-in;
  57. };
  58. gpt@600 { // General Purpose Timer
  59. compatible = "mpc5200-gpt\0mpc52xx-gpt";
  60. device_type = "gpt";
  61. reg = <600 10>;
  62. interrupts = <1 9 0>;
  63. interrupt-parent = <500>;
  64. };
  65. gpt@610 { // General Purpose Timer
  66. compatible = "mpc5200-gpt\0mpc52xx-gpt";
  67. device_type = "gpt";
  68. reg = <610 10>;
  69. interrupts = <1 a 0>;
  70. interrupt-parent = <500>;
  71. };
  72. gpt@620 { // General Purpose Timer
  73. compatible = "mpc5200-gpt\0mpc52xx-gpt";
  74. device_type = "gpt";
  75. reg = <620 10>;
  76. interrupts = <1 b 0>;
  77. interrupt-parent = <500>;
  78. };
  79. gpt@630 { // General Purpose Timer
  80. compatible = "mpc5200-gpt\0mpc52xx-gpt";
  81. device_type = "gpt";
  82. reg = <630 10>;
  83. interrupts = <1 c 0>;
  84. interrupt-parent = <500>;
  85. };
  86. gpt@640 { // General Purpose Timer
  87. compatible = "mpc5200-gpt\0mpc52xx-gpt";
  88. device_type = "gpt";
  89. reg = <640 10>;
  90. interrupts = <1 d 0>;
  91. interrupt-parent = <500>;
  92. };
  93. gpt@650 { // General Purpose Timer
  94. compatible = "mpc5200-gpt\0mpc52xx-gpt";
  95. device_type = "gpt";
  96. reg = <650 10>;
  97. interrupts = <1 e 0>;
  98. interrupt-parent = <500>;
  99. };
  100. gpt@660 { // General Purpose Timer
  101. compatible = "mpc5200-gpt\0mpc52xx-gpt";
  102. device_type = "gpt";
  103. reg = <660 10>;
  104. interrupts = <1 f 0>;
  105. interrupt-parent = <500>;
  106. };
  107. gpt@670 { // General Purpose Timer
  108. compatible = "mpc5200-gpt\0mpc52xx-gpt";
  109. device_type = "gpt";
  110. reg = <670 10>;
  111. interrupts = <1 10 0>;
  112. interrupt-parent = <500>;
  113. };
  114. rtc@800 { // Real time clock
  115. compatible = "mpc5200-rtc\0mpc52xx-rtc";
  116. device_type = "rtc";
  117. reg = <800 100>;
  118. interrupts = <1 5 0 1 6 0>;
  119. interrupt-parent = <500>;
  120. };
  121. mscan@900 {
  122. device_type = "mscan";
  123. compatible = "mpc5200-mscan\0mpc52xx-mscan";
  124. interrupts = <2 11 0>;
  125. interrupt-parent = <500>;
  126. reg = <900 80>;
  127. };
  128. mscan@980 {
  129. device_type = "mscan";
  130. compatible = "mpc5200-mscan\0mpc52xx-mscan";
  131. interrupts = <1 12 0>;
  132. interrupt-parent = <500>;
  133. reg = <980 80>;
  134. };
  135. gpio@b00 {
  136. compatible = "mpc5200-gpio\0mpc52xx-gpio";
  137. reg = <b00 40>;
  138. interrupts = <1 7 0>;
  139. interrupt-parent = <500>;
  140. };
  141. gpio-wkup@b00 {
  142. compatible = "mpc5200-gpio-wkup\0mpc52xx-gpio-wkup";
  143. reg = <c00 40>;
  144. interrupts = <1 8 0 0 3 0>;
  145. interrupt-parent = <500>;
  146. };
  147. pci@0d00 {
  148. #interrupt-cells = <1>;
  149. #size-cells = <2>;
  150. #address-cells = <3>;
  151. device_type = "pci";
  152. compatible = "mpc5200-pci\0mpc52xx-pci";
  153. reg = <d00 100>;
  154. interrupt-map-mask = <f800 0 0 7>;
  155. interrupt-map = <c000 0 0 1 500 0 0 3
  156. c000 0 0 2 500 0 0 3
  157. c000 0 0 3 500 0 0 3
  158. c000 0 0 4 500 0 0 3>;
  159. clock-frequency = <0>; // From boot loader
  160. interrupts = <2 8 0 2 9 0 2 a 0>;
  161. interrupt-parent = <500>;
  162. bus-range = <0 0>;
  163. ranges = <42000000 0 80000000 80000000 0 20000000
  164. 02000000 0 a0000000 a0000000 0 10000000
  165. 01000000 0 00000000 b0000000 0 01000000>;
  166. };
  167. spi@f00 {
  168. device_type = "spi";
  169. compatible = "mpc5200-spi\0mpc52xx-spi";
  170. reg = <f00 20>;
  171. interrupts = <2 d 0 2 e 0>;
  172. interrupt-parent = <500>;
  173. };
  174. usb@1000 {
  175. device_type = "usb-ohci-be";
  176. compatible = "mpc5200-ohci\0mpc52xx-ohci\0ohci-be";
  177. reg = <1000 ff>;
  178. interrupts = <2 6 0>;
  179. interrupt-parent = <500>;
  180. };
  181. bestcomm@1200 {
  182. device_type = "dma-controller";
  183. compatible = "mpc5200-bestcomm\0mpc52xx-bestcomm";
  184. reg = <1200 80>;
  185. interrupts = <3 0 0 3 1 0 3 2 0 3 3 0
  186. 3 4 0 3 5 0 3 6 0 3 7 0
  187. 3 8 0 3 9 0 3 a 0 3 b 0
  188. 3 c 0 3 d 0 3 e 0 3 f 0>;
  189. interrupt-parent = <500>;
  190. };
  191. xlb@1f00 {
  192. compatible = "mpc5200-xlb\0mpc52xx-xlb";
  193. reg = <1f00 100>;
  194. };
  195. serial@2000 { // PSC1
  196. device_type = "serial";
  197. compatible = "mpc5200-psc-uart\0mpc52xx-psc-uart";
  198. port-number = <0>; // Logical port assignment
  199. reg = <2000 100>;
  200. interrupts = <2 1 0>;
  201. interrupt-parent = <500>;
  202. };
  203. // PSC2 in spi mode example
  204. spi@2200 { // PSC2
  205. device_type = "spi";
  206. compatible = "mpc5200-psc-spi\0mpc52xx-psc-spi";
  207. reg = <2200 100>;
  208. interrupts = <2 2 0>;
  209. interrupt-parent = <500>;
  210. };
  211. // PSC3 in CODEC mode example
  212. i2s@2400 { // PSC3
  213. device_type = "i2s";
  214. compatible = "mpc5200-psc-i2s\0mpc52xx-psc-i2s";
  215. reg = <2400 100>;
  216. interrupts = <2 3 0>;
  217. interrupt-parent = <500>;
  218. };
  219. // PSC4 unconfigured
  220. //serial@2600 { // PSC4
  221. // device_type = "serial";
  222. // compatible = "mpc5200-psc-uart\0mpc52xx-psc-uart";
  223. // reg = <2600 100>;
  224. // interrupts = <2 b 0>;
  225. // interrupt-parent = <500>;
  226. //};
  227. // PSC5 unconfigured
  228. //serial@2800 { // PSC5
  229. // device_type = "serial";
  230. // compatible = "mpc5200-psc-uart\0mpc52xx-psc-uart";
  231. // reg = <2800 100>;
  232. // interrupts = <2 c 0>;
  233. // interrupt-parent = <500>;
  234. //};
  235. // PSC6 in AC97 mode example
  236. ac97@2c00 { // PSC6
  237. device_type = "ac97";
  238. compatible = "mpc5200-psc-ac97\0mpc52xx-psc-ac97";
  239. reg = <2c00 100>;
  240. interrupts = <2 4 0>;
  241. interrupt-parent = <500>;
  242. };
  243. ethernet@3000 {
  244. device_type = "network";
  245. compatible = "mpc5200-fec\0mpc52xx-fec";
  246. reg = <3000 800>;
  247. mac-address = [ 02 03 04 05 06 07 ]; // Bad!
  248. interrupts = <2 5 0>;
  249. interrupt-parent = <500>;
  250. };
  251. ata@3a00 {
  252. device_type = "ata";
  253. compatible = "mpc5200-ata\0mpc52xx-ata";
  254. reg = <3a00 100>;
  255. interrupts = <2 7 0>;
  256. interrupt-parent = <500>;
  257. };
  258. i2c@3d00 {
  259. device_type = "i2c";
  260. compatible = "mpc5200-i2c\0mpc52xx-i2c";
  261. reg = <3d00 40>;
  262. interrupts = <2 f 0>;
  263. interrupt-parent = <500>;
  264. };
  265. i2c@3d40 {
  266. device_type = "i2c";
  267. compatible = "mpc5200-i2c\0mpc52xx-i2c";
  268. reg = <3d40 40>;
  269. interrupts = <2 10 0>;
  270. interrupt-parent = <500>;
  271. };
  272. sram@8000 {
  273. device_type = "sram";
  274. compatible = "mpc5200-sram\0mpc52xx-sram\0sram";
  275. reg = <8000 4000>;
  276. };
  277. };
  278. };