tg3.c 400 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define DRV_MODULE_VERSION "3.108"
  62. #define DRV_MODULE_RELDATE "February 17, 2010"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_RING_SIZE 512
  88. #define TG3_DEF_RX_RING_PENDING 200
  89. #define TG3_RX_JUMBO_RING_SIZE 256
  90. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  91. #define TG3_RSS_INDIR_TBL_SIZE 128
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  100. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  101. #define TG3_TX_RING_SIZE 512
  102. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  103. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RING_SIZE)
  105. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  106. TG3_RX_JUMBO_RING_SIZE)
  107. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RCB_RING_SIZE(tp))
  109. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  110. TG3_TX_RING_SIZE)
  111. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  112. #define TG3_DMA_BYTE_ENAB 64
  113. #define TG3_RX_STD_DMA_SZ 1536
  114. #define TG3_RX_JMB_DMA_SZ 9046
  115. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  116. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  117. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  118. #define TG3_RX_STD_BUFF_RING_SIZE \
  119. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  120. #define TG3_RX_JMB_BUFF_RING_SIZE \
  121. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  122. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  123. /* minimum number of free TX descriptors required to wake up TX process */
  124. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  125. #define TG3_RAW_IP_ALIGN 2
  126. /* number of ETHTOOL_GSTATS u64's */
  127. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  128. #define TG3_NUM_TEST 6
  129. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  130. #define FIRMWARE_TG3 "tigon/tg3.bin"
  131. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  132. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  133. static char version[] __devinitdata =
  134. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  135. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  136. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  137. MODULE_LICENSE("GPL");
  138. MODULE_VERSION(DRV_MODULE_VERSION);
  139. MODULE_FIRMWARE(FIRMWARE_TG3);
  140. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  141. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  142. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  143. module_param(tg3_debug, int, 0);
  144. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  145. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  228. {}
  229. };
  230. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  231. static const struct {
  232. const char string[ETH_GSTRING_LEN];
  233. } ethtool_stats_keys[TG3_NUM_STATS] = {
  234. { "rx_octets" },
  235. { "rx_fragments" },
  236. { "rx_ucast_packets" },
  237. { "rx_mcast_packets" },
  238. { "rx_bcast_packets" },
  239. { "rx_fcs_errors" },
  240. { "rx_align_errors" },
  241. { "rx_xon_pause_rcvd" },
  242. { "rx_xoff_pause_rcvd" },
  243. { "rx_mac_ctrl_rcvd" },
  244. { "rx_xoff_entered" },
  245. { "rx_frame_too_long_errors" },
  246. { "rx_jabbers" },
  247. { "rx_undersize_packets" },
  248. { "rx_in_length_errors" },
  249. { "rx_out_length_errors" },
  250. { "rx_64_or_less_octet_packets" },
  251. { "rx_65_to_127_octet_packets" },
  252. { "rx_128_to_255_octet_packets" },
  253. { "rx_256_to_511_octet_packets" },
  254. { "rx_512_to_1023_octet_packets" },
  255. { "rx_1024_to_1522_octet_packets" },
  256. { "rx_1523_to_2047_octet_packets" },
  257. { "rx_2048_to_4095_octet_packets" },
  258. { "rx_4096_to_8191_octet_packets" },
  259. { "rx_8192_to_9022_octet_packets" },
  260. { "tx_octets" },
  261. { "tx_collisions" },
  262. { "tx_xon_sent" },
  263. { "tx_xoff_sent" },
  264. { "tx_flow_control" },
  265. { "tx_mac_errors" },
  266. { "tx_single_collisions" },
  267. { "tx_mult_collisions" },
  268. { "tx_deferred" },
  269. { "tx_excessive_collisions" },
  270. { "tx_late_collisions" },
  271. { "tx_collide_2times" },
  272. { "tx_collide_3times" },
  273. { "tx_collide_4times" },
  274. { "tx_collide_5times" },
  275. { "tx_collide_6times" },
  276. { "tx_collide_7times" },
  277. { "tx_collide_8times" },
  278. { "tx_collide_9times" },
  279. { "tx_collide_10times" },
  280. { "tx_collide_11times" },
  281. { "tx_collide_12times" },
  282. { "tx_collide_13times" },
  283. { "tx_collide_14times" },
  284. { "tx_collide_15times" },
  285. { "tx_ucast_packets" },
  286. { "tx_mcast_packets" },
  287. { "tx_bcast_packets" },
  288. { "tx_carrier_sense_errors" },
  289. { "tx_discards" },
  290. { "tx_errors" },
  291. { "dma_writeq_full" },
  292. { "dma_write_prioq_full" },
  293. { "rxbds_empty" },
  294. { "rx_discards" },
  295. { "rx_errors" },
  296. { "rx_threshold_hit" },
  297. { "dma_readq_full" },
  298. { "dma_read_prioq_full" },
  299. { "tx_comp_queue_full" },
  300. { "ring_set_send_prod_index" },
  301. { "ring_status_update" },
  302. { "nic_irqs" },
  303. { "nic_avoided_irqs" },
  304. { "nic_tx_threshold_hit" }
  305. };
  306. static const struct {
  307. const char string[ETH_GSTRING_LEN];
  308. } ethtool_test_keys[TG3_NUM_TEST] = {
  309. { "nvram test (online) " },
  310. { "link test (online) " },
  311. { "register test (offline)" },
  312. { "memory test (offline)" },
  313. { "loopback test (offline)" },
  314. { "interrupt test (offline)" },
  315. };
  316. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  317. {
  318. writel(val, tp->regs + off);
  319. }
  320. static u32 tg3_read32(struct tg3 *tp, u32 off)
  321. {
  322. return (readl(tp->regs + off));
  323. }
  324. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  325. {
  326. writel(val, tp->aperegs + off);
  327. }
  328. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  329. {
  330. return (readl(tp->aperegs + off));
  331. }
  332. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  333. {
  334. unsigned long flags;
  335. spin_lock_irqsave(&tp->indirect_lock, flags);
  336. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  337. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  338. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  339. }
  340. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  341. {
  342. writel(val, tp->regs + off);
  343. readl(tp->regs + off);
  344. }
  345. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  346. {
  347. unsigned long flags;
  348. u32 val;
  349. spin_lock_irqsave(&tp->indirect_lock, flags);
  350. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  351. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  352. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  353. return val;
  354. }
  355. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  356. {
  357. unsigned long flags;
  358. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  359. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  360. TG3_64BIT_REG_LOW, val);
  361. return;
  362. }
  363. if (off == TG3_RX_STD_PROD_IDX_REG) {
  364. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  365. TG3_64BIT_REG_LOW, val);
  366. return;
  367. }
  368. spin_lock_irqsave(&tp->indirect_lock, flags);
  369. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  370. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  371. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  372. /* In indirect mode when disabling interrupts, we also need
  373. * to clear the interrupt bit in the GRC local ctrl register.
  374. */
  375. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  376. (val == 0x1)) {
  377. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  378. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  379. }
  380. }
  381. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  382. {
  383. unsigned long flags;
  384. u32 val;
  385. spin_lock_irqsave(&tp->indirect_lock, flags);
  386. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  387. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  388. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  389. return val;
  390. }
  391. /* usec_wait specifies the wait time in usec when writing to certain registers
  392. * where it is unsafe to read back the register without some delay.
  393. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  394. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  395. */
  396. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  397. {
  398. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  399. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  400. /* Non-posted methods */
  401. tp->write32(tp, off, val);
  402. else {
  403. /* Posted method */
  404. tg3_write32(tp, off, val);
  405. if (usec_wait)
  406. udelay(usec_wait);
  407. tp->read32(tp, off);
  408. }
  409. /* Wait again after the read for the posted method to guarantee that
  410. * the wait time is met.
  411. */
  412. if (usec_wait)
  413. udelay(usec_wait);
  414. }
  415. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  416. {
  417. tp->write32_mbox(tp, off, val);
  418. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  419. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  420. tp->read32_mbox(tp, off);
  421. }
  422. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  423. {
  424. void __iomem *mbox = tp->regs + off;
  425. writel(val, mbox);
  426. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  427. writel(val, mbox);
  428. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  429. readl(mbox);
  430. }
  431. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  432. {
  433. return (readl(tp->regs + off + GRCMBOX_BASE));
  434. }
  435. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  436. {
  437. writel(val, tp->regs + off + GRCMBOX_BASE);
  438. }
  439. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  440. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  441. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  442. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  443. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  444. #define tw32(reg, val) tp->write32(tp, reg, val)
  445. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  446. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  447. #define tr32(reg) tp->read32(tp, reg)
  448. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  449. {
  450. unsigned long flags;
  451. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  452. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  453. return;
  454. spin_lock_irqsave(&tp->indirect_lock, flags);
  455. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  456. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  457. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  458. /* Always leave this as zero. */
  459. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  460. } else {
  461. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  462. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  463. /* Always leave this as zero. */
  464. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  465. }
  466. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  467. }
  468. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  469. {
  470. unsigned long flags;
  471. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  472. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  473. *val = 0;
  474. return;
  475. }
  476. spin_lock_irqsave(&tp->indirect_lock, flags);
  477. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  478. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  479. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  480. /* Always leave this as zero. */
  481. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  482. } else {
  483. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  484. *val = tr32(TG3PCI_MEM_WIN_DATA);
  485. /* Always leave this as zero. */
  486. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  487. }
  488. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  489. }
  490. static void tg3_ape_lock_init(struct tg3 *tp)
  491. {
  492. int i;
  493. /* Make sure the driver hasn't any stale locks. */
  494. for (i = 0; i < 8; i++)
  495. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  496. APE_LOCK_GRANT_DRIVER);
  497. }
  498. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  499. {
  500. int i, off;
  501. int ret = 0;
  502. u32 status;
  503. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  504. return 0;
  505. switch (locknum) {
  506. case TG3_APE_LOCK_GRC:
  507. case TG3_APE_LOCK_MEM:
  508. break;
  509. default:
  510. return -EINVAL;
  511. }
  512. off = 4 * locknum;
  513. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  514. /* Wait for up to 1 millisecond to acquire lock. */
  515. for (i = 0; i < 100; i++) {
  516. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  517. if (status == APE_LOCK_GRANT_DRIVER)
  518. break;
  519. udelay(10);
  520. }
  521. if (status != APE_LOCK_GRANT_DRIVER) {
  522. /* Revoke the lock request. */
  523. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  524. APE_LOCK_GRANT_DRIVER);
  525. ret = -EBUSY;
  526. }
  527. return ret;
  528. }
  529. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  530. {
  531. int off;
  532. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  533. return;
  534. switch (locknum) {
  535. case TG3_APE_LOCK_GRC:
  536. case TG3_APE_LOCK_MEM:
  537. break;
  538. default:
  539. return;
  540. }
  541. off = 4 * locknum;
  542. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  543. }
  544. static void tg3_disable_ints(struct tg3 *tp)
  545. {
  546. int i;
  547. tw32(TG3PCI_MISC_HOST_CTRL,
  548. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  549. for (i = 0; i < tp->irq_max; i++)
  550. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  551. }
  552. static void tg3_enable_ints(struct tg3 *tp)
  553. {
  554. int i;
  555. tp->irq_sync = 0;
  556. wmb();
  557. tw32(TG3PCI_MISC_HOST_CTRL,
  558. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  559. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  560. for (i = 0; i < tp->irq_cnt; i++) {
  561. struct tg3_napi *tnapi = &tp->napi[i];
  562. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  563. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  564. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  565. tp->coal_now |= tnapi->coal_now;
  566. }
  567. /* Force an initial interrupt */
  568. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  569. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  570. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  571. else
  572. tw32(HOSTCC_MODE, tp->coal_now);
  573. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  574. }
  575. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  576. {
  577. struct tg3 *tp = tnapi->tp;
  578. struct tg3_hw_status *sblk = tnapi->hw_status;
  579. unsigned int work_exists = 0;
  580. /* check for phy events */
  581. if (!(tp->tg3_flags &
  582. (TG3_FLAG_USE_LINKCHG_REG |
  583. TG3_FLAG_POLL_SERDES))) {
  584. if (sblk->status & SD_STATUS_LINK_CHG)
  585. work_exists = 1;
  586. }
  587. /* check for RX/TX work to do */
  588. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  589. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  590. work_exists = 1;
  591. return work_exists;
  592. }
  593. /* tg3_int_reenable
  594. * similar to tg3_enable_ints, but it accurately determines whether there
  595. * is new work pending and can return without flushing the PIO write
  596. * which reenables interrupts
  597. */
  598. static void tg3_int_reenable(struct tg3_napi *tnapi)
  599. {
  600. struct tg3 *tp = tnapi->tp;
  601. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  602. mmiowb();
  603. /* When doing tagged status, this work check is unnecessary.
  604. * The last_tag we write above tells the chip which piece of
  605. * work we've completed.
  606. */
  607. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  608. tg3_has_work(tnapi))
  609. tw32(HOSTCC_MODE, tp->coalesce_mode |
  610. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  611. }
  612. static void tg3_napi_disable(struct tg3 *tp)
  613. {
  614. int i;
  615. for (i = tp->irq_cnt - 1; i >= 0; i--)
  616. napi_disable(&tp->napi[i].napi);
  617. }
  618. static void tg3_napi_enable(struct tg3 *tp)
  619. {
  620. int i;
  621. for (i = 0; i < tp->irq_cnt; i++)
  622. napi_enable(&tp->napi[i].napi);
  623. }
  624. static inline void tg3_netif_stop(struct tg3 *tp)
  625. {
  626. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  627. tg3_napi_disable(tp);
  628. netif_tx_disable(tp->dev);
  629. }
  630. static inline void tg3_netif_start(struct tg3 *tp)
  631. {
  632. /* NOTE: unconditional netif_tx_wake_all_queues is only
  633. * appropriate so long as all callers are assured to
  634. * have free tx slots (such as after tg3_init_hw)
  635. */
  636. netif_tx_wake_all_queues(tp->dev);
  637. tg3_napi_enable(tp);
  638. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  639. tg3_enable_ints(tp);
  640. }
  641. static void tg3_switch_clocks(struct tg3 *tp)
  642. {
  643. u32 clock_ctrl;
  644. u32 orig_clock_ctrl;
  645. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  646. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  647. return;
  648. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  649. orig_clock_ctrl = clock_ctrl;
  650. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  651. CLOCK_CTRL_CLKRUN_OENABLE |
  652. 0x1f);
  653. tp->pci_clock_ctrl = clock_ctrl;
  654. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  655. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  656. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  657. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  658. }
  659. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  660. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  661. clock_ctrl |
  662. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  663. 40);
  664. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  665. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  666. 40);
  667. }
  668. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  669. }
  670. #define PHY_BUSY_LOOPS 5000
  671. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  672. {
  673. u32 frame_val;
  674. unsigned int loops;
  675. int ret;
  676. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  677. tw32_f(MAC_MI_MODE,
  678. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  679. udelay(80);
  680. }
  681. *val = 0x0;
  682. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  683. MI_COM_PHY_ADDR_MASK);
  684. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  685. MI_COM_REG_ADDR_MASK);
  686. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  687. tw32_f(MAC_MI_COM, frame_val);
  688. loops = PHY_BUSY_LOOPS;
  689. while (loops != 0) {
  690. udelay(10);
  691. frame_val = tr32(MAC_MI_COM);
  692. if ((frame_val & MI_COM_BUSY) == 0) {
  693. udelay(5);
  694. frame_val = tr32(MAC_MI_COM);
  695. break;
  696. }
  697. loops -= 1;
  698. }
  699. ret = -EBUSY;
  700. if (loops != 0) {
  701. *val = frame_val & MI_COM_DATA_MASK;
  702. ret = 0;
  703. }
  704. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  705. tw32_f(MAC_MI_MODE, tp->mi_mode);
  706. udelay(80);
  707. }
  708. return ret;
  709. }
  710. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  711. {
  712. u32 frame_val;
  713. unsigned int loops;
  714. int ret;
  715. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  716. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  717. return 0;
  718. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  719. tw32_f(MAC_MI_MODE,
  720. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  721. udelay(80);
  722. }
  723. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  724. MI_COM_PHY_ADDR_MASK);
  725. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  726. MI_COM_REG_ADDR_MASK);
  727. frame_val |= (val & MI_COM_DATA_MASK);
  728. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  729. tw32_f(MAC_MI_COM, frame_val);
  730. loops = PHY_BUSY_LOOPS;
  731. while (loops != 0) {
  732. udelay(10);
  733. frame_val = tr32(MAC_MI_COM);
  734. if ((frame_val & MI_COM_BUSY) == 0) {
  735. udelay(5);
  736. frame_val = tr32(MAC_MI_COM);
  737. break;
  738. }
  739. loops -= 1;
  740. }
  741. ret = -EBUSY;
  742. if (loops != 0)
  743. ret = 0;
  744. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  745. tw32_f(MAC_MI_MODE, tp->mi_mode);
  746. udelay(80);
  747. }
  748. return ret;
  749. }
  750. static int tg3_bmcr_reset(struct tg3 *tp)
  751. {
  752. u32 phy_control;
  753. int limit, err;
  754. /* OK, reset it, and poll the BMCR_RESET bit until it
  755. * clears or we time out.
  756. */
  757. phy_control = BMCR_RESET;
  758. err = tg3_writephy(tp, MII_BMCR, phy_control);
  759. if (err != 0)
  760. return -EBUSY;
  761. limit = 5000;
  762. while (limit--) {
  763. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  764. if (err != 0)
  765. return -EBUSY;
  766. if ((phy_control & BMCR_RESET) == 0) {
  767. udelay(40);
  768. break;
  769. }
  770. udelay(10);
  771. }
  772. if (limit < 0)
  773. return -EBUSY;
  774. return 0;
  775. }
  776. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  777. {
  778. struct tg3 *tp = bp->priv;
  779. u32 val;
  780. spin_lock_bh(&tp->lock);
  781. if (tg3_readphy(tp, reg, &val))
  782. val = -EIO;
  783. spin_unlock_bh(&tp->lock);
  784. return val;
  785. }
  786. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  787. {
  788. struct tg3 *tp = bp->priv;
  789. u32 ret = 0;
  790. spin_lock_bh(&tp->lock);
  791. if (tg3_writephy(tp, reg, val))
  792. ret = -EIO;
  793. spin_unlock_bh(&tp->lock);
  794. return ret;
  795. }
  796. static int tg3_mdio_reset(struct mii_bus *bp)
  797. {
  798. return 0;
  799. }
  800. static void tg3_mdio_config_5785(struct tg3 *tp)
  801. {
  802. u32 val;
  803. struct phy_device *phydev;
  804. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  805. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  806. case PHY_ID_BCM50610:
  807. case PHY_ID_BCM50610M:
  808. val = MAC_PHYCFG2_50610_LED_MODES;
  809. break;
  810. case PHY_ID_BCMAC131:
  811. val = MAC_PHYCFG2_AC131_LED_MODES;
  812. break;
  813. case PHY_ID_RTL8211C:
  814. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  815. break;
  816. case PHY_ID_RTL8201E:
  817. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  818. break;
  819. default:
  820. return;
  821. }
  822. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  823. tw32(MAC_PHYCFG2, val);
  824. val = tr32(MAC_PHYCFG1);
  825. val &= ~(MAC_PHYCFG1_RGMII_INT |
  826. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  827. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  828. tw32(MAC_PHYCFG1, val);
  829. return;
  830. }
  831. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  832. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  833. MAC_PHYCFG2_FMODE_MASK_MASK |
  834. MAC_PHYCFG2_GMODE_MASK_MASK |
  835. MAC_PHYCFG2_ACT_MASK_MASK |
  836. MAC_PHYCFG2_QUAL_MASK_MASK |
  837. MAC_PHYCFG2_INBAND_ENABLE;
  838. tw32(MAC_PHYCFG2, val);
  839. val = tr32(MAC_PHYCFG1);
  840. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  841. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  842. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  843. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  844. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  845. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  846. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  847. }
  848. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  849. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  850. tw32(MAC_PHYCFG1, val);
  851. val = tr32(MAC_EXT_RGMII_MODE);
  852. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  853. MAC_RGMII_MODE_RX_QUALITY |
  854. MAC_RGMII_MODE_RX_ACTIVITY |
  855. MAC_RGMII_MODE_RX_ENG_DET |
  856. MAC_RGMII_MODE_TX_ENABLE |
  857. MAC_RGMII_MODE_TX_LOWPWR |
  858. MAC_RGMII_MODE_TX_RESET);
  859. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  860. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  861. val |= MAC_RGMII_MODE_RX_INT_B |
  862. MAC_RGMII_MODE_RX_QUALITY |
  863. MAC_RGMII_MODE_RX_ACTIVITY |
  864. MAC_RGMII_MODE_RX_ENG_DET;
  865. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  866. val |= MAC_RGMII_MODE_TX_ENABLE |
  867. MAC_RGMII_MODE_TX_LOWPWR |
  868. MAC_RGMII_MODE_TX_RESET;
  869. }
  870. tw32(MAC_EXT_RGMII_MODE, val);
  871. }
  872. static void tg3_mdio_start(struct tg3 *tp)
  873. {
  874. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  875. tw32_f(MAC_MI_MODE, tp->mi_mode);
  876. udelay(80);
  877. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  878. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  879. tg3_mdio_config_5785(tp);
  880. }
  881. static int tg3_mdio_init(struct tg3 *tp)
  882. {
  883. int i;
  884. u32 reg;
  885. struct phy_device *phydev;
  886. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  887. u32 funcnum, is_serdes;
  888. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  889. if (funcnum)
  890. tp->phy_addr = 2;
  891. else
  892. tp->phy_addr = 1;
  893. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  894. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  895. else
  896. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  897. TG3_CPMU_PHY_STRAP_IS_SERDES;
  898. if (is_serdes)
  899. tp->phy_addr += 7;
  900. } else
  901. tp->phy_addr = TG3_PHY_MII_ADDR;
  902. tg3_mdio_start(tp);
  903. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  904. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  905. return 0;
  906. tp->mdio_bus = mdiobus_alloc();
  907. if (tp->mdio_bus == NULL)
  908. return -ENOMEM;
  909. tp->mdio_bus->name = "tg3 mdio bus";
  910. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  911. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  912. tp->mdio_bus->priv = tp;
  913. tp->mdio_bus->parent = &tp->pdev->dev;
  914. tp->mdio_bus->read = &tg3_mdio_read;
  915. tp->mdio_bus->write = &tg3_mdio_write;
  916. tp->mdio_bus->reset = &tg3_mdio_reset;
  917. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  918. tp->mdio_bus->irq = &tp->mdio_irq[0];
  919. for (i = 0; i < PHY_MAX_ADDR; i++)
  920. tp->mdio_bus->irq[i] = PHY_POLL;
  921. /* The bus registration will look for all the PHYs on the mdio bus.
  922. * Unfortunately, it does not ensure the PHY is powered up before
  923. * accessing the PHY ID registers. A chip reset is the
  924. * quickest way to bring the device back to an operational state..
  925. */
  926. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  927. tg3_bmcr_reset(tp);
  928. i = mdiobus_register(tp->mdio_bus);
  929. if (i) {
  930. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  931. mdiobus_free(tp->mdio_bus);
  932. return i;
  933. }
  934. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  935. if (!phydev || !phydev->drv) {
  936. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  937. mdiobus_unregister(tp->mdio_bus);
  938. mdiobus_free(tp->mdio_bus);
  939. return -ENODEV;
  940. }
  941. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  942. case PHY_ID_BCM57780:
  943. phydev->interface = PHY_INTERFACE_MODE_GMII;
  944. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  945. break;
  946. case PHY_ID_BCM50610:
  947. case PHY_ID_BCM50610M:
  948. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  949. PHY_BRCM_RX_REFCLK_UNUSED |
  950. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  951. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  952. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  953. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  954. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  955. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  956. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  957. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  958. /* fallthru */
  959. case PHY_ID_RTL8211C:
  960. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  961. break;
  962. case PHY_ID_RTL8201E:
  963. case PHY_ID_BCMAC131:
  964. phydev->interface = PHY_INTERFACE_MODE_MII;
  965. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  966. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  967. break;
  968. }
  969. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  970. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  971. tg3_mdio_config_5785(tp);
  972. return 0;
  973. }
  974. static void tg3_mdio_fini(struct tg3 *tp)
  975. {
  976. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  977. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  978. mdiobus_unregister(tp->mdio_bus);
  979. mdiobus_free(tp->mdio_bus);
  980. }
  981. }
  982. /* tp->lock is held. */
  983. static inline void tg3_generate_fw_event(struct tg3 *tp)
  984. {
  985. u32 val;
  986. val = tr32(GRC_RX_CPU_EVENT);
  987. val |= GRC_RX_CPU_DRIVER_EVENT;
  988. tw32_f(GRC_RX_CPU_EVENT, val);
  989. tp->last_event_jiffies = jiffies;
  990. }
  991. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  992. /* tp->lock is held. */
  993. static void tg3_wait_for_event_ack(struct tg3 *tp)
  994. {
  995. int i;
  996. unsigned int delay_cnt;
  997. long time_remain;
  998. /* If enough time has passed, no wait is necessary. */
  999. time_remain = (long)(tp->last_event_jiffies + 1 +
  1000. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1001. (long)jiffies;
  1002. if (time_remain < 0)
  1003. return;
  1004. /* Check if we can shorten the wait time. */
  1005. delay_cnt = jiffies_to_usecs(time_remain);
  1006. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1007. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1008. delay_cnt = (delay_cnt >> 3) + 1;
  1009. for (i = 0; i < delay_cnt; i++) {
  1010. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1011. break;
  1012. udelay(8);
  1013. }
  1014. }
  1015. /* tp->lock is held. */
  1016. static void tg3_ump_link_report(struct tg3 *tp)
  1017. {
  1018. u32 reg;
  1019. u32 val;
  1020. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1021. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1022. return;
  1023. tg3_wait_for_event_ack(tp);
  1024. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1025. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1026. val = 0;
  1027. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1028. val = reg << 16;
  1029. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1030. val |= (reg & 0xffff);
  1031. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1032. val = 0;
  1033. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1034. val = reg << 16;
  1035. if (!tg3_readphy(tp, MII_LPA, &reg))
  1036. val |= (reg & 0xffff);
  1037. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1038. val = 0;
  1039. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1040. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1041. val = reg << 16;
  1042. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1043. val |= (reg & 0xffff);
  1044. }
  1045. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1046. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1047. val = reg << 16;
  1048. else
  1049. val = 0;
  1050. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1051. tg3_generate_fw_event(tp);
  1052. }
  1053. static void tg3_link_report(struct tg3 *tp)
  1054. {
  1055. if (!netif_carrier_ok(tp->dev)) {
  1056. netif_info(tp, link, tp->dev, "Link is down\n");
  1057. tg3_ump_link_report(tp);
  1058. } else if (netif_msg_link(tp)) {
  1059. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1060. (tp->link_config.active_speed == SPEED_1000 ?
  1061. 1000 :
  1062. (tp->link_config.active_speed == SPEED_100 ?
  1063. 100 : 10)),
  1064. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1065. "full" : "half"));
  1066. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1067. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1068. "on" : "off",
  1069. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1070. "on" : "off");
  1071. tg3_ump_link_report(tp);
  1072. }
  1073. }
  1074. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1075. {
  1076. u16 miireg;
  1077. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1078. miireg = ADVERTISE_PAUSE_CAP;
  1079. else if (flow_ctrl & FLOW_CTRL_TX)
  1080. miireg = ADVERTISE_PAUSE_ASYM;
  1081. else if (flow_ctrl & FLOW_CTRL_RX)
  1082. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1083. else
  1084. miireg = 0;
  1085. return miireg;
  1086. }
  1087. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1088. {
  1089. u16 miireg;
  1090. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1091. miireg = ADVERTISE_1000XPAUSE;
  1092. else if (flow_ctrl & FLOW_CTRL_TX)
  1093. miireg = ADVERTISE_1000XPSE_ASYM;
  1094. else if (flow_ctrl & FLOW_CTRL_RX)
  1095. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1096. else
  1097. miireg = 0;
  1098. return miireg;
  1099. }
  1100. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1101. {
  1102. u8 cap = 0;
  1103. if (lcladv & ADVERTISE_1000XPAUSE) {
  1104. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1105. if (rmtadv & LPA_1000XPAUSE)
  1106. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1107. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1108. cap = FLOW_CTRL_RX;
  1109. } else {
  1110. if (rmtadv & LPA_1000XPAUSE)
  1111. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1112. }
  1113. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1114. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1115. cap = FLOW_CTRL_TX;
  1116. }
  1117. return cap;
  1118. }
  1119. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1120. {
  1121. u8 autoneg;
  1122. u8 flowctrl = 0;
  1123. u32 old_rx_mode = tp->rx_mode;
  1124. u32 old_tx_mode = tp->tx_mode;
  1125. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1126. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1127. else
  1128. autoneg = tp->link_config.autoneg;
  1129. if (autoneg == AUTONEG_ENABLE &&
  1130. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1131. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1132. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1133. else
  1134. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1135. } else
  1136. flowctrl = tp->link_config.flowctrl;
  1137. tp->link_config.active_flowctrl = flowctrl;
  1138. if (flowctrl & FLOW_CTRL_RX)
  1139. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1140. else
  1141. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1142. if (old_rx_mode != tp->rx_mode)
  1143. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1144. if (flowctrl & FLOW_CTRL_TX)
  1145. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1146. else
  1147. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1148. if (old_tx_mode != tp->tx_mode)
  1149. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1150. }
  1151. static void tg3_adjust_link(struct net_device *dev)
  1152. {
  1153. u8 oldflowctrl, linkmesg = 0;
  1154. u32 mac_mode, lcl_adv, rmt_adv;
  1155. struct tg3 *tp = netdev_priv(dev);
  1156. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1157. spin_lock_bh(&tp->lock);
  1158. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1159. MAC_MODE_HALF_DUPLEX);
  1160. oldflowctrl = tp->link_config.active_flowctrl;
  1161. if (phydev->link) {
  1162. lcl_adv = 0;
  1163. rmt_adv = 0;
  1164. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1165. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1166. else if (phydev->speed == SPEED_1000 ||
  1167. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1168. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1169. else
  1170. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1171. if (phydev->duplex == DUPLEX_HALF)
  1172. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1173. else {
  1174. lcl_adv = tg3_advert_flowctrl_1000T(
  1175. tp->link_config.flowctrl);
  1176. if (phydev->pause)
  1177. rmt_adv = LPA_PAUSE_CAP;
  1178. if (phydev->asym_pause)
  1179. rmt_adv |= LPA_PAUSE_ASYM;
  1180. }
  1181. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1182. } else
  1183. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1184. if (mac_mode != tp->mac_mode) {
  1185. tp->mac_mode = mac_mode;
  1186. tw32_f(MAC_MODE, tp->mac_mode);
  1187. udelay(40);
  1188. }
  1189. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1190. if (phydev->speed == SPEED_10)
  1191. tw32(MAC_MI_STAT,
  1192. MAC_MI_STAT_10MBPS_MODE |
  1193. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1194. else
  1195. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1196. }
  1197. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1198. tw32(MAC_TX_LENGTHS,
  1199. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1200. (6 << TX_LENGTHS_IPG_SHIFT) |
  1201. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1202. else
  1203. tw32(MAC_TX_LENGTHS,
  1204. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1205. (6 << TX_LENGTHS_IPG_SHIFT) |
  1206. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1207. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1208. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1209. phydev->speed != tp->link_config.active_speed ||
  1210. phydev->duplex != tp->link_config.active_duplex ||
  1211. oldflowctrl != tp->link_config.active_flowctrl)
  1212. linkmesg = 1;
  1213. tp->link_config.active_speed = phydev->speed;
  1214. tp->link_config.active_duplex = phydev->duplex;
  1215. spin_unlock_bh(&tp->lock);
  1216. if (linkmesg)
  1217. tg3_link_report(tp);
  1218. }
  1219. static int tg3_phy_init(struct tg3 *tp)
  1220. {
  1221. struct phy_device *phydev;
  1222. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1223. return 0;
  1224. /* Bring the PHY back to a known state. */
  1225. tg3_bmcr_reset(tp);
  1226. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1227. /* Attach the MAC to the PHY. */
  1228. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1229. phydev->dev_flags, phydev->interface);
  1230. if (IS_ERR(phydev)) {
  1231. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1232. return PTR_ERR(phydev);
  1233. }
  1234. /* Mask with MAC supported features. */
  1235. switch (phydev->interface) {
  1236. case PHY_INTERFACE_MODE_GMII:
  1237. case PHY_INTERFACE_MODE_RGMII:
  1238. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1239. phydev->supported &= (PHY_GBIT_FEATURES |
  1240. SUPPORTED_Pause |
  1241. SUPPORTED_Asym_Pause);
  1242. break;
  1243. }
  1244. /* fallthru */
  1245. case PHY_INTERFACE_MODE_MII:
  1246. phydev->supported &= (PHY_BASIC_FEATURES |
  1247. SUPPORTED_Pause |
  1248. SUPPORTED_Asym_Pause);
  1249. break;
  1250. default:
  1251. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1252. return -EINVAL;
  1253. }
  1254. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1255. phydev->advertising = phydev->supported;
  1256. return 0;
  1257. }
  1258. static void tg3_phy_start(struct tg3 *tp)
  1259. {
  1260. struct phy_device *phydev;
  1261. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1262. return;
  1263. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1264. if (tp->link_config.phy_is_low_power) {
  1265. tp->link_config.phy_is_low_power = 0;
  1266. phydev->speed = tp->link_config.orig_speed;
  1267. phydev->duplex = tp->link_config.orig_duplex;
  1268. phydev->autoneg = tp->link_config.orig_autoneg;
  1269. phydev->advertising = tp->link_config.orig_advertising;
  1270. }
  1271. phy_start(phydev);
  1272. phy_start_aneg(phydev);
  1273. }
  1274. static void tg3_phy_stop(struct tg3 *tp)
  1275. {
  1276. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1277. return;
  1278. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1279. }
  1280. static void tg3_phy_fini(struct tg3 *tp)
  1281. {
  1282. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1283. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1284. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1285. }
  1286. }
  1287. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1288. {
  1289. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1290. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1291. }
  1292. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1293. {
  1294. u32 phytest;
  1295. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1296. u32 phy;
  1297. tg3_writephy(tp, MII_TG3_FET_TEST,
  1298. phytest | MII_TG3_FET_SHADOW_EN);
  1299. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1300. if (enable)
  1301. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1302. else
  1303. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1304. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1305. }
  1306. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1307. }
  1308. }
  1309. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1310. {
  1311. u32 reg;
  1312. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1313. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1314. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1315. return;
  1316. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1317. tg3_phy_fet_toggle_apd(tp, enable);
  1318. return;
  1319. }
  1320. reg = MII_TG3_MISC_SHDW_WREN |
  1321. MII_TG3_MISC_SHDW_SCR5_SEL |
  1322. MII_TG3_MISC_SHDW_SCR5_LPED |
  1323. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1324. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1325. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1326. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1327. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1328. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1329. reg = MII_TG3_MISC_SHDW_WREN |
  1330. MII_TG3_MISC_SHDW_APD_SEL |
  1331. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1332. if (enable)
  1333. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1334. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1335. }
  1336. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1337. {
  1338. u32 phy;
  1339. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1340. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1341. return;
  1342. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1343. u32 ephy;
  1344. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1345. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1346. tg3_writephy(tp, MII_TG3_FET_TEST,
  1347. ephy | MII_TG3_FET_SHADOW_EN);
  1348. if (!tg3_readphy(tp, reg, &phy)) {
  1349. if (enable)
  1350. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1351. else
  1352. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1353. tg3_writephy(tp, reg, phy);
  1354. }
  1355. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1356. }
  1357. } else {
  1358. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1359. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1360. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1361. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1362. if (enable)
  1363. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1364. else
  1365. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1366. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1367. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1368. }
  1369. }
  1370. }
  1371. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1372. {
  1373. u32 val;
  1374. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1375. return;
  1376. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1377. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1378. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1379. (val | (1 << 15) | (1 << 4)));
  1380. }
  1381. static void tg3_phy_apply_otp(struct tg3 *tp)
  1382. {
  1383. u32 otp, phy;
  1384. if (!tp->phy_otp)
  1385. return;
  1386. otp = tp->phy_otp;
  1387. /* Enable SM_DSP clock and tx 6dB coding. */
  1388. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1389. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1390. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1391. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1392. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1393. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1394. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1395. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1396. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1397. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1398. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1399. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1400. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1401. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1402. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1403. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1404. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1405. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1406. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1407. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1408. /* Turn off SM_DSP clock. */
  1409. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1410. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1411. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1412. }
  1413. static int tg3_wait_macro_done(struct tg3 *tp)
  1414. {
  1415. int limit = 100;
  1416. while (limit--) {
  1417. u32 tmp32;
  1418. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1419. if ((tmp32 & 0x1000) == 0)
  1420. break;
  1421. }
  1422. }
  1423. if (limit < 0)
  1424. return -EBUSY;
  1425. return 0;
  1426. }
  1427. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1428. {
  1429. static const u32 test_pat[4][6] = {
  1430. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1431. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1432. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1433. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1434. };
  1435. int chan;
  1436. for (chan = 0; chan < 4; chan++) {
  1437. int i;
  1438. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1439. (chan * 0x2000) | 0x0200);
  1440. tg3_writephy(tp, 0x16, 0x0002);
  1441. for (i = 0; i < 6; i++)
  1442. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1443. test_pat[chan][i]);
  1444. tg3_writephy(tp, 0x16, 0x0202);
  1445. if (tg3_wait_macro_done(tp)) {
  1446. *resetp = 1;
  1447. return -EBUSY;
  1448. }
  1449. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1450. (chan * 0x2000) | 0x0200);
  1451. tg3_writephy(tp, 0x16, 0x0082);
  1452. if (tg3_wait_macro_done(tp)) {
  1453. *resetp = 1;
  1454. return -EBUSY;
  1455. }
  1456. tg3_writephy(tp, 0x16, 0x0802);
  1457. if (tg3_wait_macro_done(tp)) {
  1458. *resetp = 1;
  1459. return -EBUSY;
  1460. }
  1461. for (i = 0; i < 6; i += 2) {
  1462. u32 low, high;
  1463. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1464. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1465. tg3_wait_macro_done(tp)) {
  1466. *resetp = 1;
  1467. return -EBUSY;
  1468. }
  1469. low &= 0x7fff;
  1470. high &= 0x000f;
  1471. if (low != test_pat[chan][i] ||
  1472. high != test_pat[chan][i+1]) {
  1473. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1474. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1475. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1476. return -EBUSY;
  1477. }
  1478. }
  1479. }
  1480. return 0;
  1481. }
  1482. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1483. {
  1484. int chan;
  1485. for (chan = 0; chan < 4; chan++) {
  1486. int i;
  1487. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1488. (chan * 0x2000) | 0x0200);
  1489. tg3_writephy(tp, 0x16, 0x0002);
  1490. for (i = 0; i < 6; i++)
  1491. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1492. tg3_writephy(tp, 0x16, 0x0202);
  1493. if (tg3_wait_macro_done(tp))
  1494. return -EBUSY;
  1495. }
  1496. return 0;
  1497. }
  1498. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1499. {
  1500. u32 reg32, phy9_orig;
  1501. int retries, do_phy_reset, err;
  1502. retries = 10;
  1503. do_phy_reset = 1;
  1504. do {
  1505. if (do_phy_reset) {
  1506. err = tg3_bmcr_reset(tp);
  1507. if (err)
  1508. return err;
  1509. do_phy_reset = 0;
  1510. }
  1511. /* Disable transmitter and interrupt. */
  1512. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1513. continue;
  1514. reg32 |= 0x3000;
  1515. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1516. /* Set full-duplex, 1000 mbps. */
  1517. tg3_writephy(tp, MII_BMCR,
  1518. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1519. /* Set to master mode. */
  1520. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1521. continue;
  1522. tg3_writephy(tp, MII_TG3_CTRL,
  1523. (MII_TG3_CTRL_AS_MASTER |
  1524. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1525. /* Enable SM_DSP_CLOCK and 6dB. */
  1526. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1527. /* Block the PHY control access. */
  1528. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1529. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1530. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1531. if (!err)
  1532. break;
  1533. } while (--retries);
  1534. err = tg3_phy_reset_chanpat(tp);
  1535. if (err)
  1536. return err;
  1537. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1538. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1539. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1540. tg3_writephy(tp, 0x16, 0x0000);
  1541. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1542. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1543. /* Set Extended packet length bit for jumbo frames */
  1544. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1545. }
  1546. else {
  1547. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1548. }
  1549. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1550. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1551. reg32 &= ~0x3000;
  1552. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1553. } else if (!err)
  1554. err = -EBUSY;
  1555. return err;
  1556. }
  1557. /* This will reset the tigon3 PHY if there is no valid
  1558. * link unless the FORCE argument is non-zero.
  1559. */
  1560. static int tg3_phy_reset(struct tg3 *tp)
  1561. {
  1562. u32 cpmuctrl;
  1563. u32 phy_status;
  1564. int err;
  1565. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1566. u32 val;
  1567. val = tr32(GRC_MISC_CFG);
  1568. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1569. udelay(40);
  1570. }
  1571. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1572. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1573. if (err != 0)
  1574. return -EBUSY;
  1575. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1576. netif_carrier_off(tp->dev);
  1577. tg3_link_report(tp);
  1578. }
  1579. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1580. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1581. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1582. err = tg3_phy_reset_5703_4_5(tp);
  1583. if (err)
  1584. return err;
  1585. goto out;
  1586. }
  1587. cpmuctrl = 0;
  1588. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1589. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1590. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1591. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1592. tw32(TG3_CPMU_CTRL,
  1593. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1594. }
  1595. err = tg3_bmcr_reset(tp);
  1596. if (err)
  1597. return err;
  1598. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1599. u32 phy;
  1600. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1601. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1602. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1603. }
  1604. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1605. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1606. u32 val;
  1607. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1608. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1609. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1610. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1611. udelay(40);
  1612. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1613. }
  1614. }
  1615. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1616. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
  1617. return 0;
  1618. tg3_phy_apply_otp(tp);
  1619. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1620. tg3_phy_toggle_apd(tp, true);
  1621. else
  1622. tg3_phy_toggle_apd(tp, false);
  1623. out:
  1624. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1625. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1626. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1627. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1628. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1629. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1630. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1631. }
  1632. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1633. tg3_writephy(tp, 0x1c, 0x8d68);
  1634. tg3_writephy(tp, 0x1c, 0x8d68);
  1635. }
  1636. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1637. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1638. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1639. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1640. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1641. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1642. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1643. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1644. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1645. }
  1646. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1647. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1648. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1649. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1650. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1651. tg3_writephy(tp, MII_TG3_TEST1,
  1652. MII_TG3_TEST1_TRIM_EN | 0x4);
  1653. } else
  1654. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1655. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1656. }
  1657. /* Set Extended packet length bit (bit 14) on all chips that */
  1658. /* support jumbo frames */
  1659. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1660. /* Cannot do read-modify-write on 5401 */
  1661. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1662. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1663. u32 phy_reg;
  1664. /* Set bit 14 with read-modify-write to preserve other bits */
  1665. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1666. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1667. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1668. }
  1669. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1670. * jumbo frames transmission.
  1671. */
  1672. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1673. u32 phy_reg;
  1674. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1675. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1676. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1677. }
  1678. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1679. /* adjust output voltage */
  1680. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1681. }
  1682. tg3_phy_toggle_automdix(tp, 1);
  1683. tg3_phy_set_wirespeed(tp);
  1684. return 0;
  1685. }
  1686. static void tg3_frob_aux_power(struct tg3 *tp)
  1687. {
  1688. struct tg3 *tp_peer = tp;
  1689. /* The GPIOs do something completely different on 57765. */
  1690. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1691. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1692. return;
  1693. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1694. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1695. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1696. struct net_device *dev_peer;
  1697. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1698. /* remove_one() may have been run on the peer. */
  1699. if (!dev_peer)
  1700. tp_peer = tp;
  1701. else
  1702. tp_peer = netdev_priv(dev_peer);
  1703. }
  1704. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1705. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1706. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1707. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1708. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1709. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1710. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1711. (GRC_LCLCTRL_GPIO_OE0 |
  1712. GRC_LCLCTRL_GPIO_OE1 |
  1713. GRC_LCLCTRL_GPIO_OE2 |
  1714. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1715. GRC_LCLCTRL_GPIO_OUTPUT1),
  1716. 100);
  1717. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1718. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1719. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1720. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1721. GRC_LCLCTRL_GPIO_OE1 |
  1722. GRC_LCLCTRL_GPIO_OE2 |
  1723. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1724. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1725. tp->grc_local_ctrl;
  1726. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1727. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1728. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1729. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1730. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1731. } else {
  1732. u32 no_gpio2;
  1733. u32 grc_local_ctrl = 0;
  1734. if (tp_peer != tp &&
  1735. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1736. return;
  1737. /* Workaround to prevent overdrawing Amps. */
  1738. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1739. ASIC_REV_5714) {
  1740. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1741. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1742. grc_local_ctrl, 100);
  1743. }
  1744. /* On 5753 and variants, GPIO2 cannot be used. */
  1745. no_gpio2 = tp->nic_sram_data_cfg &
  1746. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1747. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1748. GRC_LCLCTRL_GPIO_OE1 |
  1749. GRC_LCLCTRL_GPIO_OE2 |
  1750. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1751. GRC_LCLCTRL_GPIO_OUTPUT2;
  1752. if (no_gpio2) {
  1753. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1754. GRC_LCLCTRL_GPIO_OUTPUT2);
  1755. }
  1756. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1757. grc_local_ctrl, 100);
  1758. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1759. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1760. grc_local_ctrl, 100);
  1761. if (!no_gpio2) {
  1762. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1763. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1764. grc_local_ctrl, 100);
  1765. }
  1766. }
  1767. } else {
  1768. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1769. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1770. if (tp_peer != tp &&
  1771. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1772. return;
  1773. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1774. (GRC_LCLCTRL_GPIO_OE1 |
  1775. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1776. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1777. GRC_LCLCTRL_GPIO_OE1, 100);
  1778. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1779. (GRC_LCLCTRL_GPIO_OE1 |
  1780. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1781. }
  1782. }
  1783. }
  1784. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1785. {
  1786. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1787. return 1;
  1788. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1789. if (speed != SPEED_10)
  1790. return 1;
  1791. } else if (speed == SPEED_10)
  1792. return 1;
  1793. return 0;
  1794. }
  1795. static int tg3_setup_phy(struct tg3 *, int);
  1796. #define RESET_KIND_SHUTDOWN 0
  1797. #define RESET_KIND_INIT 1
  1798. #define RESET_KIND_SUSPEND 2
  1799. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1800. static int tg3_halt_cpu(struct tg3 *, u32);
  1801. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1802. {
  1803. u32 val;
  1804. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1805. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1806. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1807. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1808. sg_dig_ctrl |=
  1809. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1810. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1811. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1812. }
  1813. return;
  1814. }
  1815. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1816. tg3_bmcr_reset(tp);
  1817. val = tr32(GRC_MISC_CFG);
  1818. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1819. udelay(40);
  1820. return;
  1821. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1822. u32 phytest;
  1823. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1824. u32 phy;
  1825. tg3_writephy(tp, MII_ADVERTISE, 0);
  1826. tg3_writephy(tp, MII_BMCR,
  1827. BMCR_ANENABLE | BMCR_ANRESTART);
  1828. tg3_writephy(tp, MII_TG3_FET_TEST,
  1829. phytest | MII_TG3_FET_SHADOW_EN);
  1830. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1831. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1832. tg3_writephy(tp,
  1833. MII_TG3_FET_SHDW_AUXMODE4,
  1834. phy);
  1835. }
  1836. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1837. }
  1838. return;
  1839. } else if (do_low_power) {
  1840. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1841. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1842. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1843. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1844. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1845. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1846. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1847. }
  1848. /* The PHY should not be powered down on some chips because
  1849. * of bugs.
  1850. */
  1851. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1853. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1854. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1855. return;
  1856. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1857. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1858. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1859. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1860. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1861. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1862. }
  1863. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1864. }
  1865. /* tp->lock is held. */
  1866. static int tg3_nvram_lock(struct tg3 *tp)
  1867. {
  1868. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1869. int i;
  1870. if (tp->nvram_lock_cnt == 0) {
  1871. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1872. for (i = 0; i < 8000; i++) {
  1873. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1874. break;
  1875. udelay(20);
  1876. }
  1877. if (i == 8000) {
  1878. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1879. return -ENODEV;
  1880. }
  1881. }
  1882. tp->nvram_lock_cnt++;
  1883. }
  1884. return 0;
  1885. }
  1886. /* tp->lock is held. */
  1887. static void tg3_nvram_unlock(struct tg3 *tp)
  1888. {
  1889. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1890. if (tp->nvram_lock_cnt > 0)
  1891. tp->nvram_lock_cnt--;
  1892. if (tp->nvram_lock_cnt == 0)
  1893. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1894. }
  1895. }
  1896. /* tp->lock is held. */
  1897. static void tg3_enable_nvram_access(struct tg3 *tp)
  1898. {
  1899. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1900. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1901. u32 nvaccess = tr32(NVRAM_ACCESS);
  1902. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1903. }
  1904. }
  1905. /* tp->lock is held. */
  1906. static void tg3_disable_nvram_access(struct tg3 *tp)
  1907. {
  1908. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1909. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1910. u32 nvaccess = tr32(NVRAM_ACCESS);
  1911. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1912. }
  1913. }
  1914. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1915. u32 offset, u32 *val)
  1916. {
  1917. u32 tmp;
  1918. int i;
  1919. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1920. return -EINVAL;
  1921. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1922. EEPROM_ADDR_DEVID_MASK |
  1923. EEPROM_ADDR_READ);
  1924. tw32(GRC_EEPROM_ADDR,
  1925. tmp |
  1926. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1927. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1928. EEPROM_ADDR_ADDR_MASK) |
  1929. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1930. for (i = 0; i < 1000; i++) {
  1931. tmp = tr32(GRC_EEPROM_ADDR);
  1932. if (tmp & EEPROM_ADDR_COMPLETE)
  1933. break;
  1934. msleep(1);
  1935. }
  1936. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1937. return -EBUSY;
  1938. tmp = tr32(GRC_EEPROM_DATA);
  1939. /*
  1940. * The data will always be opposite the native endian
  1941. * format. Perform a blind byteswap to compensate.
  1942. */
  1943. *val = swab32(tmp);
  1944. return 0;
  1945. }
  1946. #define NVRAM_CMD_TIMEOUT 10000
  1947. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1948. {
  1949. int i;
  1950. tw32(NVRAM_CMD, nvram_cmd);
  1951. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1952. udelay(10);
  1953. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1954. udelay(10);
  1955. break;
  1956. }
  1957. }
  1958. if (i == NVRAM_CMD_TIMEOUT)
  1959. return -EBUSY;
  1960. return 0;
  1961. }
  1962. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1963. {
  1964. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1965. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1966. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1967. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1968. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1969. addr = ((addr / tp->nvram_pagesize) <<
  1970. ATMEL_AT45DB0X1B_PAGE_POS) +
  1971. (addr % tp->nvram_pagesize);
  1972. return addr;
  1973. }
  1974. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1975. {
  1976. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1977. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1978. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1979. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1980. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1981. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1982. tp->nvram_pagesize) +
  1983. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1984. return addr;
  1985. }
  1986. /* NOTE: Data read in from NVRAM is byteswapped according to
  1987. * the byteswapping settings for all other register accesses.
  1988. * tg3 devices are BE devices, so on a BE machine, the data
  1989. * returned will be exactly as it is seen in NVRAM. On a LE
  1990. * machine, the 32-bit value will be byteswapped.
  1991. */
  1992. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1993. {
  1994. int ret;
  1995. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1996. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1997. offset = tg3_nvram_phys_addr(tp, offset);
  1998. if (offset > NVRAM_ADDR_MSK)
  1999. return -EINVAL;
  2000. ret = tg3_nvram_lock(tp);
  2001. if (ret)
  2002. return ret;
  2003. tg3_enable_nvram_access(tp);
  2004. tw32(NVRAM_ADDR, offset);
  2005. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2006. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2007. if (ret == 0)
  2008. *val = tr32(NVRAM_RDDATA);
  2009. tg3_disable_nvram_access(tp);
  2010. tg3_nvram_unlock(tp);
  2011. return ret;
  2012. }
  2013. /* Ensures NVRAM data is in bytestream format. */
  2014. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2015. {
  2016. u32 v;
  2017. int res = tg3_nvram_read(tp, offset, &v);
  2018. if (!res)
  2019. *val = cpu_to_be32(v);
  2020. return res;
  2021. }
  2022. /* tp->lock is held. */
  2023. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2024. {
  2025. u32 addr_high, addr_low;
  2026. int i;
  2027. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2028. tp->dev->dev_addr[1]);
  2029. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2030. (tp->dev->dev_addr[3] << 16) |
  2031. (tp->dev->dev_addr[4] << 8) |
  2032. (tp->dev->dev_addr[5] << 0));
  2033. for (i = 0; i < 4; i++) {
  2034. if (i == 1 && skip_mac_1)
  2035. continue;
  2036. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2037. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2038. }
  2039. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2040. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2041. for (i = 0; i < 12; i++) {
  2042. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2043. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2044. }
  2045. }
  2046. addr_high = (tp->dev->dev_addr[0] +
  2047. tp->dev->dev_addr[1] +
  2048. tp->dev->dev_addr[2] +
  2049. tp->dev->dev_addr[3] +
  2050. tp->dev->dev_addr[4] +
  2051. tp->dev->dev_addr[5]) &
  2052. TX_BACKOFF_SEED_MASK;
  2053. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2054. }
  2055. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2056. {
  2057. u32 misc_host_ctrl;
  2058. bool device_should_wake, do_low_power;
  2059. /* Make sure register accesses (indirect or otherwise)
  2060. * will function correctly.
  2061. */
  2062. pci_write_config_dword(tp->pdev,
  2063. TG3PCI_MISC_HOST_CTRL,
  2064. tp->misc_host_ctrl);
  2065. switch (state) {
  2066. case PCI_D0:
  2067. pci_enable_wake(tp->pdev, state, false);
  2068. pci_set_power_state(tp->pdev, PCI_D0);
  2069. /* Switch out of Vaux if it is a NIC */
  2070. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2071. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2072. return 0;
  2073. case PCI_D1:
  2074. case PCI_D2:
  2075. case PCI_D3hot:
  2076. break;
  2077. default:
  2078. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2079. state);
  2080. return -EINVAL;
  2081. }
  2082. /* Restore the CLKREQ setting. */
  2083. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2084. u16 lnkctl;
  2085. pci_read_config_word(tp->pdev,
  2086. tp->pcie_cap + PCI_EXP_LNKCTL,
  2087. &lnkctl);
  2088. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2089. pci_write_config_word(tp->pdev,
  2090. tp->pcie_cap + PCI_EXP_LNKCTL,
  2091. lnkctl);
  2092. }
  2093. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2094. tw32(TG3PCI_MISC_HOST_CTRL,
  2095. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2096. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2097. device_may_wakeup(&tp->pdev->dev) &&
  2098. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2099. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2100. do_low_power = false;
  2101. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2102. !tp->link_config.phy_is_low_power) {
  2103. struct phy_device *phydev;
  2104. u32 phyid, advertising;
  2105. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2106. tp->link_config.phy_is_low_power = 1;
  2107. tp->link_config.orig_speed = phydev->speed;
  2108. tp->link_config.orig_duplex = phydev->duplex;
  2109. tp->link_config.orig_autoneg = phydev->autoneg;
  2110. tp->link_config.orig_advertising = phydev->advertising;
  2111. advertising = ADVERTISED_TP |
  2112. ADVERTISED_Pause |
  2113. ADVERTISED_Autoneg |
  2114. ADVERTISED_10baseT_Half;
  2115. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2116. device_should_wake) {
  2117. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2118. advertising |=
  2119. ADVERTISED_100baseT_Half |
  2120. ADVERTISED_100baseT_Full |
  2121. ADVERTISED_10baseT_Full;
  2122. else
  2123. advertising |= ADVERTISED_10baseT_Full;
  2124. }
  2125. phydev->advertising = advertising;
  2126. phy_start_aneg(phydev);
  2127. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2128. if (phyid != PHY_ID_BCMAC131) {
  2129. phyid &= PHY_BCM_OUI_MASK;
  2130. if (phyid == PHY_BCM_OUI_1 ||
  2131. phyid == PHY_BCM_OUI_2 ||
  2132. phyid == PHY_BCM_OUI_3)
  2133. do_low_power = true;
  2134. }
  2135. }
  2136. } else {
  2137. do_low_power = true;
  2138. if (tp->link_config.phy_is_low_power == 0) {
  2139. tp->link_config.phy_is_low_power = 1;
  2140. tp->link_config.orig_speed = tp->link_config.speed;
  2141. tp->link_config.orig_duplex = tp->link_config.duplex;
  2142. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2143. }
  2144. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2145. tp->link_config.speed = SPEED_10;
  2146. tp->link_config.duplex = DUPLEX_HALF;
  2147. tp->link_config.autoneg = AUTONEG_ENABLE;
  2148. tg3_setup_phy(tp, 0);
  2149. }
  2150. }
  2151. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2152. u32 val;
  2153. val = tr32(GRC_VCPU_EXT_CTRL);
  2154. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2155. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2156. int i;
  2157. u32 val;
  2158. for (i = 0; i < 200; i++) {
  2159. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2160. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2161. break;
  2162. msleep(1);
  2163. }
  2164. }
  2165. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2166. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2167. WOL_DRV_STATE_SHUTDOWN |
  2168. WOL_DRV_WOL |
  2169. WOL_SET_MAGIC_PKT);
  2170. if (device_should_wake) {
  2171. u32 mac_mode;
  2172. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2173. if (do_low_power) {
  2174. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2175. udelay(40);
  2176. }
  2177. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2178. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2179. else
  2180. mac_mode = MAC_MODE_PORT_MODE_MII;
  2181. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2182. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2183. ASIC_REV_5700) {
  2184. u32 speed = (tp->tg3_flags &
  2185. TG3_FLAG_WOL_SPEED_100MB) ?
  2186. SPEED_100 : SPEED_10;
  2187. if (tg3_5700_link_polarity(tp, speed))
  2188. mac_mode |= MAC_MODE_LINK_POLARITY;
  2189. else
  2190. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2191. }
  2192. } else {
  2193. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2194. }
  2195. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2196. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2197. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2198. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2199. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2200. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2201. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2202. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2203. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2204. mac_mode |= tp->mac_mode &
  2205. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2206. if (mac_mode & MAC_MODE_APE_TX_EN)
  2207. mac_mode |= MAC_MODE_TDE_ENABLE;
  2208. }
  2209. tw32_f(MAC_MODE, mac_mode);
  2210. udelay(100);
  2211. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2212. udelay(10);
  2213. }
  2214. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2215. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2216. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2217. u32 base_val;
  2218. base_val = tp->pci_clock_ctrl;
  2219. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2220. CLOCK_CTRL_TXCLK_DISABLE);
  2221. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2222. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2223. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2224. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2225. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2226. /* do nothing */
  2227. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2228. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2229. u32 newbits1, newbits2;
  2230. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2231. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2232. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2233. CLOCK_CTRL_TXCLK_DISABLE |
  2234. CLOCK_CTRL_ALTCLK);
  2235. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2236. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2237. newbits1 = CLOCK_CTRL_625_CORE;
  2238. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2239. } else {
  2240. newbits1 = CLOCK_CTRL_ALTCLK;
  2241. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2242. }
  2243. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2244. 40);
  2245. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2246. 40);
  2247. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2248. u32 newbits3;
  2249. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2250. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2251. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2252. CLOCK_CTRL_TXCLK_DISABLE |
  2253. CLOCK_CTRL_44MHZ_CORE);
  2254. } else {
  2255. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2256. }
  2257. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2258. tp->pci_clock_ctrl | newbits3, 40);
  2259. }
  2260. }
  2261. if (!(device_should_wake) &&
  2262. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2263. tg3_power_down_phy(tp, do_low_power);
  2264. tg3_frob_aux_power(tp);
  2265. /* Workaround for unstable PLL clock */
  2266. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2267. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2268. u32 val = tr32(0x7d00);
  2269. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2270. tw32(0x7d00, val);
  2271. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2272. int err;
  2273. err = tg3_nvram_lock(tp);
  2274. tg3_halt_cpu(tp, RX_CPU_BASE);
  2275. if (!err)
  2276. tg3_nvram_unlock(tp);
  2277. }
  2278. }
  2279. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2280. if (device_should_wake)
  2281. pci_enable_wake(tp->pdev, state, true);
  2282. /* Finally, set the new power state. */
  2283. pci_set_power_state(tp->pdev, state);
  2284. return 0;
  2285. }
  2286. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2287. {
  2288. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2289. case MII_TG3_AUX_STAT_10HALF:
  2290. *speed = SPEED_10;
  2291. *duplex = DUPLEX_HALF;
  2292. break;
  2293. case MII_TG3_AUX_STAT_10FULL:
  2294. *speed = SPEED_10;
  2295. *duplex = DUPLEX_FULL;
  2296. break;
  2297. case MII_TG3_AUX_STAT_100HALF:
  2298. *speed = SPEED_100;
  2299. *duplex = DUPLEX_HALF;
  2300. break;
  2301. case MII_TG3_AUX_STAT_100FULL:
  2302. *speed = SPEED_100;
  2303. *duplex = DUPLEX_FULL;
  2304. break;
  2305. case MII_TG3_AUX_STAT_1000HALF:
  2306. *speed = SPEED_1000;
  2307. *duplex = DUPLEX_HALF;
  2308. break;
  2309. case MII_TG3_AUX_STAT_1000FULL:
  2310. *speed = SPEED_1000;
  2311. *duplex = DUPLEX_FULL;
  2312. break;
  2313. default:
  2314. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2315. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2316. SPEED_10;
  2317. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2318. DUPLEX_HALF;
  2319. break;
  2320. }
  2321. *speed = SPEED_INVALID;
  2322. *duplex = DUPLEX_INVALID;
  2323. break;
  2324. }
  2325. }
  2326. static void tg3_phy_copper_begin(struct tg3 *tp)
  2327. {
  2328. u32 new_adv;
  2329. int i;
  2330. if (tp->link_config.phy_is_low_power) {
  2331. /* Entering low power mode. Disable gigabit and
  2332. * 100baseT advertisements.
  2333. */
  2334. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2335. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2336. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2337. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2338. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2339. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2340. } else if (tp->link_config.speed == SPEED_INVALID) {
  2341. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2342. tp->link_config.advertising &=
  2343. ~(ADVERTISED_1000baseT_Half |
  2344. ADVERTISED_1000baseT_Full);
  2345. new_adv = ADVERTISE_CSMA;
  2346. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2347. new_adv |= ADVERTISE_10HALF;
  2348. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2349. new_adv |= ADVERTISE_10FULL;
  2350. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2351. new_adv |= ADVERTISE_100HALF;
  2352. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2353. new_adv |= ADVERTISE_100FULL;
  2354. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2355. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2356. if (tp->link_config.advertising &
  2357. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2358. new_adv = 0;
  2359. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2360. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2361. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2362. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2363. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2364. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2365. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2366. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2367. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2368. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2369. } else {
  2370. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2371. }
  2372. } else {
  2373. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2374. new_adv |= ADVERTISE_CSMA;
  2375. /* Asking for a specific link mode. */
  2376. if (tp->link_config.speed == SPEED_1000) {
  2377. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2378. if (tp->link_config.duplex == DUPLEX_FULL)
  2379. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2380. else
  2381. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2382. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2383. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2384. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2385. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2386. } else {
  2387. if (tp->link_config.speed == SPEED_100) {
  2388. if (tp->link_config.duplex == DUPLEX_FULL)
  2389. new_adv |= ADVERTISE_100FULL;
  2390. else
  2391. new_adv |= ADVERTISE_100HALF;
  2392. } else {
  2393. if (tp->link_config.duplex == DUPLEX_FULL)
  2394. new_adv |= ADVERTISE_10FULL;
  2395. else
  2396. new_adv |= ADVERTISE_10HALF;
  2397. }
  2398. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2399. new_adv = 0;
  2400. }
  2401. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2402. }
  2403. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2404. tp->link_config.speed != SPEED_INVALID) {
  2405. u32 bmcr, orig_bmcr;
  2406. tp->link_config.active_speed = tp->link_config.speed;
  2407. tp->link_config.active_duplex = tp->link_config.duplex;
  2408. bmcr = 0;
  2409. switch (tp->link_config.speed) {
  2410. default:
  2411. case SPEED_10:
  2412. break;
  2413. case SPEED_100:
  2414. bmcr |= BMCR_SPEED100;
  2415. break;
  2416. case SPEED_1000:
  2417. bmcr |= TG3_BMCR_SPEED1000;
  2418. break;
  2419. }
  2420. if (tp->link_config.duplex == DUPLEX_FULL)
  2421. bmcr |= BMCR_FULLDPLX;
  2422. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2423. (bmcr != orig_bmcr)) {
  2424. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2425. for (i = 0; i < 1500; i++) {
  2426. u32 tmp;
  2427. udelay(10);
  2428. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2429. tg3_readphy(tp, MII_BMSR, &tmp))
  2430. continue;
  2431. if (!(tmp & BMSR_LSTATUS)) {
  2432. udelay(40);
  2433. break;
  2434. }
  2435. }
  2436. tg3_writephy(tp, MII_BMCR, bmcr);
  2437. udelay(40);
  2438. }
  2439. } else {
  2440. tg3_writephy(tp, MII_BMCR,
  2441. BMCR_ANENABLE | BMCR_ANRESTART);
  2442. }
  2443. }
  2444. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2445. {
  2446. int err;
  2447. /* Turn off tap power management. */
  2448. /* Set Extended packet length bit */
  2449. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2450. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2451. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2452. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2453. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2454. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2455. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2456. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2457. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2458. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2459. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2460. udelay(40);
  2461. return err;
  2462. }
  2463. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2464. {
  2465. u32 adv_reg, all_mask = 0;
  2466. if (mask & ADVERTISED_10baseT_Half)
  2467. all_mask |= ADVERTISE_10HALF;
  2468. if (mask & ADVERTISED_10baseT_Full)
  2469. all_mask |= ADVERTISE_10FULL;
  2470. if (mask & ADVERTISED_100baseT_Half)
  2471. all_mask |= ADVERTISE_100HALF;
  2472. if (mask & ADVERTISED_100baseT_Full)
  2473. all_mask |= ADVERTISE_100FULL;
  2474. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2475. return 0;
  2476. if ((adv_reg & all_mask) != all_mask)
  2477. return 0;
  2478. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2479. u32 tg3_ctrl;
  2480. all_mask = 0;
  2481. if (mask & ADVERTISED_1000baseT_Half)
  2482. all_mask |= ADVERTISE_1000HALF;
  2483. if (mask & ADVERTISED_1000baseT_Full)
  2484. all_mask |= ADVERTISE_1000FULL;
  2485. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2486. return 0;
  2487. if ((tg3_ctrl & all_mask) != all_mask)
  2488. return 0;
  2489. }
  2490. return 1;
  2491. }
  2492. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2493. {
  2494. u32 curadv, reqadv;
  2495. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2496. return 1;
  2497. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2498. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2499. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2500. if (curadv != reqadv)
  2501. return 0;
  2502. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2503. tg3_readphy(tp, MII_LPA, rmtadv);
  2504. } else {
  2505. /* Reprogram the advertisement register, even if it
  2506. * does not affect the current link. If the link
  2507. * gets renegotiated in the future, we can save an
  2508. * additional renegotiation cycle by advertising
  2509. * it correctly in the first place.
  2510. */
  2511. if (curadv != reqadv) {
  2512. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2513. ADVERTISE_PAUSE_ASYM);
  2514. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2515. }
  2516. }
  2517. return 1;
  2518. }
  2519. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2520. {
  2521. int current_link_up;
  2522. u32 bmsr, dummy;
  2523. u32 lcl_adv, rmt_adv;
  2524. u16 current_speed;
  2525. u8 current_duplex;
  2526. int i, err;
  2527. tw32(MAC_EVENT, 0);
  2528. tw32_f(MAC_STATUS,
  2529. (MAC_STATUS_SYNC_CHANGED |
  2530. MAC_STATUS_CFG_CHANGED |
  2531. MAC_STATUS_MI_COMPLETION |
  2532. MAC_STATUS_LNKSTATE_CHANGED));
  2533. udelay(40);
  2534. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2535. tw32_f(MAC_MI_MODE,
  2536. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2537. udelay(80);
  2538. }
  2539. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2540. /* Some third-party PHYs need to be reset on link going
  2541. * down.
  2542. */
  2543. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2544. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2545. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2546. netif_carrier_ok(tp->dev)) {
  2547. tg3_readphy(tp, MII_BMSR, &bmsr);
  2548. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2549. !(bmsr & BMSR_LSTATUS))
  2550. force_reset = 1;
  2551. }
  2552. if (force_reset)
  2553. tg3_phy_reset(tp);
  2554. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2555. tg3_readphy(tp, MII_BMSR, &bmsr);
  2556. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2557. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2558. bmsr = 0;
  2559. if (!(bmsr & BMSR_LSTATUS)) {
  2560. err = tg3_init_5401phy_dsp(tp);
  2561. if (err)
  2562. return err;
  2563. tg3_readphy(tp, MII_BMSR, &bmsr);
  2564. for (i = 0; i < 1000; i++) {
  2565. udelay(10);
  2566. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2567. (bmsr & BMSR_LSTATUS)) {
  2568. udelay(40);
  2569. break;
  2570. }
  2571. }
  2572. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2573. TG3_PHY_REV_BCM5401_B0 &&
  2574. !(bmsr & BMSR_LSTATUS) &&
  2575. tp->link_config.active_speed == SPEED_1000) {
  2576. err = tg3_phy_reset(tp);
  2577. if (!err)
  2578. err = tg3_init_5401phy_dsp(tp);
  2579. if (err)
  2580. return err;
  2581. }
  2582. }
  2583. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2584. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2585. /* 5701 {A0,B0} CRC bug workaround */
  2586. tg3_writephy(tp, 0x15, 0x0a75);
  2587. tg3_writephy(tp, 0x1c, 0x8c68);
  2588. tg3_writephy(tp, 0x1c, 0x8d68);
  2589. tg3_writephy(tp, 0x1c, 0x8c68);
  2590. }
  2591. /* Clear pending interrupts... */
  2592. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2593. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2594. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2595. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2596. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2597. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2598. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2599. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2600. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2601. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2602. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2603. else
  2604. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2605. }
  2606. current_link_up = 0;
  2607. current_speed = SPEED_INVALID;
  2608. current_duplex = DUPLEX_INVALID;
  2609. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2610. u32 val;
  2611. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2612. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2613. if (!(val & (1 << 10))) {
  2614. val |= (1 << 10);
  2615. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2616. goto relink;
  2617. }
  2618. }
  2619. bmsr = 0;
  2620. for (i = 0; i < 100; i++) {
  2621. tg3_readphy(tp, MII_BMSR, &bmsr);
  2622. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2623. (bmsr & BMSR_LSTATUS))
  2624. break;
  2625. udelay(40);
  2626. }
  2627. if (bmsr & BMSR_LSTATUS) {
  2628. u32 aux_stat, bmcr;
  2629. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2630. for (i = 0; i < 2000; i++) {
  2631. udelay(10);
  2632. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2633. aux_stat)
  2634. break;
  2635. }
  2636. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2637. &current_speed,
  2638. &current_duplex);
  2639. bmcr = 0;
  2640. for (i = 0; i < 200; i++) {
  2641. tg3_readphy(tp, MII_BMCR, &bmcr);
  2642. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2643. continue;
  2644. if (bmcr && bmcr != 0x7fff)
  2645. break;
  2646. udelay(10);
  2647. }
  2648. lcl_adv = 0;
  2649. rmt_adv = 0;
  2650. tp->link_config.active_speed = current_speed;
  2651. tp->link_config.active_duplex = current_duplex;
  2652. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2653. if ((bmcr & BMCR_ANENABLE) &&
  2654. tg3_copper_is_advertising_all(tp,
  2655. tp->link_config.advertising)) {
  2656. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2657. &rmt_adv))
  2658. current_link_up = 1;
  2659. }
  2660. } else {
  2661. if (!(bmcr & BMCR_ANENABLE) &&
  2662. tp->link_config.speed == current_speed &&
  2663. tp->link_config.duplex == current_duplex &&
  2664. tp->link_config.flowctrl ==
  2665. tp->link_config.active_flowctrl) {
  2666. current_link_up = 1;
  2667. }
  2668. }
  2669. if (current_link_up == 1 &&
  2670. tp->link_config.active_duplex == DUPLEX_FULL)
  2671. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2672. }
  2673. relink:
  2674. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2675. u32 tmp;
  2676. tg3_phy_copper_begin(tp);
  2677. tg3_readphy(tp, MII_BMSR, &tmp);
  2678. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2679. (tmp & BMSR_LSTATUS))
  2680. current_link_up = 1;
  2681. }
  2682. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2683. if (current_link_up == 1) {
  2684. if (tp->link_config.active_speed == SPEED_100 ||
  2685. tp->link_config.active_speed == SPEED_10)
  2686. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2687. else
  2688. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2689. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2690. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2691. else
  2692. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2693. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2694. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2695. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2696. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2697. if (current_link_up == 1 &&
  2698. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2699. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2700. else
  2701. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2702. }
  2703. /* ??? Without this setting Netgear GA302T PHY does not
  2704. * ??? send/receive packets...
  2705. */
  2706. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2707. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2708. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2709. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2710. udelay(80);
  2711. }
  2712. tw32_f(MAC_MODE, tp->mac_mode);
  2713. udelay(40);
  2714. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2715. /* Polled via timer. */
  2716. tw32_f(MAC_EVENT, 0);
  2717. } else {
  2718. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2719. }
  2720. udelay(40);
  2721. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2722. current_link_up == 1 &&
  2723. tp->link_config.active_speed == SPEED_1000 &&
  2724. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2725. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2726. udelay(120);
  2727. tw32_f(MAC_STATUS,
  2728. (MAC_STATUS_SYNC_CHANGED |
  2729. MAC_STATUS_CFG_CHANGED));
  2730. udelay(40);
  2731. tg3_write_mem(tp,
  2732. NIC_SRAM_FIRMWARE_MBOX,
  2733. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2734. }
  2735. /* Prevent send BD corruption. */
  2736. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2737. u16 oldlnkctl, newlnkctl;
  2738. pci_read_config_word(tp->pdev,
  2739. tp->pcie_cap + PCI_EXP_LNKCTL,
  2740. &oldlnkctl);
  2741. if (tp->link_config.active_speed == SPEED_100 ||
  2742. tp->link_config.active_speed == SPEED_10)
  2743. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2744. else
  2745. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2746. if (newlnkctl != oldlnkctl)
  2747. pci_write_config_word(tp->pdev,
  2748. tp->pcie_cap + PCI_EXP_LNKCTL,
  2749. newlnkctl);
  2750. }
  2751. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2752. if (current_link_up)
  2753. netif_carrier_on(tp->dev);
  2754. else
  2755. netif_carrier_off(tp->dev);
  2756. tg3_link_report(tp);
  2757. }
  2758. return 0;
  2759. }
  2760. struct tg3_fiber_aneginfo {
  2761. int state;
  2762. #define ANEG_STATE_UNKNOWN 0
  2763. #define ANEG_STATE_AN_ENABLE 1
  2764. #define ANEG_STATE_RESTART_INIT 2
  2765. #define ANEG_STATE_RESTART 3
  2766. #define ANEG_STATE_DISABLE_LINK_OK 4
  2767. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2768. #define ANEG_STATE_ABILITY_DETECT 6
  2769. #define ANEG_STATE_ACK_DETECT_INIT 7
  2770. #define ANEG_STATE_ACK_DETECT 8
  2771. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2772. #define ANEG_STATE_COMPLETE_ACK 10
  2773. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2774. #define ANEG_STATE_IDLE_DETECT 12
  2775. #define ANEG_STATE_LINK_OK 13
  2776. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2777. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2778. u32 flags;
  2779. #define MR_AN_ENABLE 0x00000001
  2780. #define MR_RESTART_AN 0x00000002
  2781. #define MR_AN_COMPLETE 0x00000004
  2782. #define MR_PAGE_RX 0x00000008
  2783. #define MR_NP_LOADED 0x00000010
  2784. #define MR_TOGGLE_TX 0x00000020
  2785. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2786. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2787. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2788. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2789. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2790. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2791. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2792. #define MR_TOGGLE_RX 0x00002000
  2793. #define MR_NP_RX 0x00004000
  2794. #define MR_LINK_OK 0x80000000
  2795. unsigned long link_time, cur_time;
  2796. u32 ability_match_cfg;
  2797. int ability_match_count;
  2798. char ability_match, idle_match, ack_match;
  2799. u32 txconfig, rxconfig;
  2800. #define ANEG_CFG_NP 0x00000080
  2801. #define ANEG_CFG_ACK 0x00000040
  2802. #define ANEG_CFG_RF2 0x00000020
  2803. #define ANEG_CFG_RF1 0x00000010
  2804. #define ANEG_CFG_PS2 0x00000001
  2805. #define ANEG_CFG_PS1 0x00008000
  2806. #define ANEG_CFG_HD 0x00004000
  2807. #define ANEG_CFG_FD 0x00002000
  2808. #define ANEG_CFG_INVAL 0x00001f06
  2809. };
  2810. #define ANEG_OK 0
  2811. #define ANEG_DONE 1
  2812. #define ANEG_TIMER_ENAB 2
  2813. #define ANEG_FAILED -1
  2814. #define ANEG_STATE_SETTLE_TIME 10000
  2815. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2816. struct tg3_fiber_aneginfo *ap)
  2817. {
  2818. u16 flowctrl;
  2819. unsigned long delta;
  2820. u32 rx_cfg_reg;
  2821. int ret;
  2822. if (ap->state == ANEG_STATE_UNKNOWN) {
  2823. ap->rxconfig = 0;
  2824. ap->link_time = 0;
  2825. ap->cur_time = 0;
  2826. ap->ability_match_cfg = 0;
  2827. ap->ability_match_count = 0;
  2828. ap->ability_match = 0;
  2829. ap->idle_match = 0;
  2830. ap->ack_match = 0;
  2831. }
  2832. ap->cur_time++;
  2833. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2834. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2835. if (rx_cfg_reg != ap->ability_match_cfg) {
  2836. ap->ability_match_cfg = rx_cfg_reg;
  2837. ap->ability_match = 0;
  2838. ap->ability_match_count = 0;
  2839. } else {
  2840. if (++ap->ability_match_count > 1) {
  2841. ap->ability_match = 1;
  2842. ap->ability_match_cfg = rx_cfg_reg;
  2843. }
  2844. }
  2845. if (rx_cfg_reg & ANEG_CFG_ACK)
  2846. ap->ack_match = 1;
  2847. else
  2848. ap->ack_match = 0;
  2849. ap->idle_match = 0;
  2850. } else {
  2851. ap->idle_match = 1;
  2852. ap->ability_match_cfg = 0;
  2853. ap->ability_match_count = 0;
  2854. ap->ability_match = 0;
  2855. ap->ack_match = 0;
  2856. rx_cfg_reg = 0;
  2857. }
  2858. ap->rxconfig = rx_cfg_reg;
  2859. ret = ANEG_OK;
  2860. switch(ap->state) {
  2861. case ANEG_STATE_UNKNOWN:
  2862. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2863. ap->state = ANEG_STATE_AN_ENABLE;
  2864. /* fallthru */
  2865. case ANEG_STATE_AN_ENABLE:
  2866. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2867. if (ap->flags & MR_AN_ENABLE) {
  2868. ap->link_time = 0;
  2869. ap->cur_time = 0;
  2870. ap->ability_match_cfg = 0;
  2871. ap->ability_match_count = 0;
  2872. ap->ability_match = 0;
  2873. ap->idle_match = 0;
  2874. ap->ack_match = 0;
  2875. ap->state = ANEG_STATE_RESTART_INIT;
  2876. } else {
  2877. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2878. }
  2879. break;
  2880. case ANEG_STATE_RESTART_INIT:
  2881. ap->link_time = ap->cur_time;
  2882. ap->flags &= ~(MR_NP_LOADED);
  2883. ap->txconfig = 0;
  2884. tw32(MAC_TX_AUTO_NEG, 0);
  2885. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2886. tw32_f(MAC_MODE, tp->mac_mode);
  2887. udelay(40);
  2888. ret = ANEG_TIMER_ENAB;
  2889. ap->state = ANEG_STATE_RESTART;
  2890. /* fallthru */
  2891. case ANEG_STATE_RESTART:
  2892. delta = ap->cur_time - ap->link_time;
  2893. if (delta > ANEG_STATE_SETTLE_TIME) {
  2894. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2895. } else {
  2896. ret = ANEG_TIMER_ENAB;
  2897. }
  2898. break;
  2899. case ANEG_STATE_DISABLE_LINK_OK:
  2900. ret = ANEG_DONE;
  2901. break;
  2902. case ANEG_STATE_ABILITY_DETECT_INIT:
  2903. ap->flags &= ~(MR_TOGGLE_TX);
  2904. ap->txconfig = ANEG_CFG_FD;
  2905. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2906. if (flowctrl & ADVERTISE_1000XPAUSE)
  2907. ap->txconfig |= ANEG_CFG_PS1;
  2908. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2909. ap->txconfig |= ANEG_CFG_PS2;
  2910. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2911. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2912. tw32_f(MAC_MODE, tp->mac_mode);
  2913. udelay(40);
  2914. ap->state = ANEG_STATE_ABILITY_DETECT;
  2915. break;
  2916. case ANEG_STATE_ABILITY_DETECT:
  2917. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2918. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2919. }
  2920. break;
  2921. case ANEG_STATE_ACK_DETECT_INIT:
  2922. ap->txconfig |= ANEG_CFG_ACK;
  2923. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2924. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2925. tw32_f(MAC_MODE, tp->mac_mode);
  2926. udelay(40);
  2927. ap->state = ANEG_STATE_ACK_DETECT;
  2928. /* fallthru */
  2929. case ANEG_STATE_ACK_DETECT:
  2930. if (ap->ack_match != 0) {
  2931. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2932. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2933. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2934. } else {
  2935. ap->state = ANEG_STATE_AN_ENABLE;
  2936. }
  2937. } else if (ap->ability_match != 0 &&
  2938. ap->rxconfig == 0) {
  2939. ap->state = ANEG_STATE_AN_ENABLE;
  2940. }
  2941. break;
  2942. case ANEG_STATE_COMPLETE_ACK_INIT:
  2943. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2944. ret = ANEG_FAILED;
  2945. break;
  2946. }
  2947. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2948. MR_LP_ADV_HALF_DUPLEX |
  2949. MR_LP_ADV_SYM_PAUSE |
  2950. MR_LP_ADV_ASYM_PAUSE |
  2951. MR_LP_ADV_REMOTE_FAULT1 |
  2952. MR_LP_ADV_REMOTE_FAULT2 |
  2953. MR_LP_ADV_NEXT_PAGE |
  2954. MR_TOGGLE_RX |
  2955. MR_NP_RX);
  2956. if (ap->rxconfig & ANEG_CFG_FD)
  2957. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2958. if (ap->rxconfig & ANEG_CFG_HD)
  2959. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2960. if (ap->rxconfig & ANEG_CFG_PS1)
  2961. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2962. if (ap->rxconfig & ANEG_CFG_PS2)
  2963. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2964. if (ap->rxconfig & ANEG_CFG_RF1)
  2965. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2966. if (ap->rxconfig & ANEG_CFG_RF2)
  2967. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2968. if (ap->rxconfig & ANEG_CFG_NP)
  2969. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2970. ap->link_time = ap->cur_time;
  2971. ap->flags ^= (MR_TOGGLE_TX);
  2972. if (ap->rxconfig & 0x0008)
  2973. ap->flags |= MR_TOGGLE_RX;
  2974. if (ap->rxconfig & ANEG_CFG_NP)
  2975. ap->flags |= MR_NP_RX;
  2976. ap->flags |= MR_PAGE_RX;
  2977. ap->state = ANEG_STATE_COMPLETE_ACK;
  2978. ret = ANEG_TIMER_ENAB;
  2979. break;
  2980. case ANEG_STATE_COMPLETE_ACK:
  2981. if (ap->ability_match != 0 &&
  2982. ap->rxconfig == 0) {
  2983. ap->state = ANEG_STATE_AN_ENABLE;
  2984. break;
  2985. }
  2986. delta = ap->cur_time - ap->link_time;
  2987. if (delta > ANEG_STATE_SETTLE_TIME) {
  2988. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2989. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2990. } else {
  2991. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2992. !(ap->flags & MR_NP_RX)) {
  2993. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2994. } else {
  2995. ret = ANEG_FAILED;
  2996. }
  2997. }
  2998. }
  2999. break;
  3000. case ANEG_STATE_IDLE_DETECT_INIT:
  3001. ap->link_time = ap->cur_time;
  3002. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3003. tw32_f(MAC_MODE, tp->mac_mode);
  3004. udelay(40);
  3005. ap->state = ANEG_STATE_IDLE_DETECT;
  3006. ret = ANEG_TIMER_ENAB;
  3007. break;
  3008. case ANEG_STATE_IDLE_DETECT:
  3009. if (ap->ability_match != 0 &&
  3010. ap->rxconfig == 0) {
  3011. ap->state = ANEG_STATE_AN_ENABLE;
  3012. break;
  3013. }
  3014. delta = ap->cur_time - ap->link_time;
  3015. if (delta > ANEG_STATE_SETTLE_TIME) {
  3016. /* XXX another gem from the Broadcom driver :( */
  3017. ap->state = ANEG_STATE_LINK_OK;
  3018. }
  3019. break;
  3020. case ANEG_STATE_LINK_OK:
  3021. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3022. ret = ANEG_DONE;
  3023. break;
  3024. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3025. /* ??? unimplemented */
  3026. break;
  3027. case ANEG_STATE_NEXT_PAGE_WAIT:
  3028. /* ??? unimplemented */
  3029. break;
  3030. default:
  3031. ret = ANEG_FAILED;
  3032. break;
  3033. }
  3034. return ret;
  3035. }
  3036. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3037. {
  3038. int res = 0;
  3039. struct tg3_fiber_aneginfo aninfo;
  3040. int status = ANEG_FAILED;
  3041. unsigned int tick;
  3042. u32 tmp;
  3043. tw32_f(MAC_TX_AUTO_NEG, 0);
  3044. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3045. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3046. udelay(40);
  3047. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3048. udelay(40);
  3049. memset(&aninfo, 0, sizeof(aninfo));
  3050. aninfo.flags |= MR_AN_ENABLE;
  3051. aninfo.state = ANEG_STATE_UNKNOWN;
  3052. aninfo.cur_time = 0;
  3053. tick = 0;
  3054. while (++tick < 195000) {
  3055. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3056. if (status == ANEG_DONE || status == ANEG_FAILED)
  3057. break;
  3058. udelay(1);
  3059. }
  3060. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3061. tw32_f(MAC_MODE, tp->mac_mode);
  3062. udelay(40);
  3063. *txflags = aninfo.txconfig;
  3064. *rxflags = aninfo.flags;
  3065. if (status == ANEG_DONE &&
  3066. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3067. MR_LP_ADV_FULL_DUPLEX)))
  3068. res = 1;
  3069. return res;
  3070. }
  3071. static void tg3_init_bcm8002(struct tg3 *tp)
  3072. {
  3073. u32 mac_status = tr32(MAC_STATUS);
  3074. int i;
  3075. /* Reset when initting first time or we have a link. */
  3076. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3077. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3078. return;
  3079. /* Set PLL lock range. */
  3080. tg3_writephy(tp, 0x16, 0x8007);
  3081. /* SW reset */
  3082. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3083. /* Wait for reset to complete. */
  3084. /* XXX schedule_timeout() ... */
  3085. for (i = 0; i < 500; i++)
  3086. udelay(10);
  3087. /* Config mode; select PMA/Ch 1 regs. */
  3088. tg3_writephy(tp, 0x10, 0x8411);
  3089. /* Enable auto-lock and comdet, select txclk for tx. */
  3090. tg3_writephy(tp, 0x11, 0x0a10);
  3091. tg3_writephy(tp, 0x18, 0x00a0);
  3092. tg3_writephy(tp, 0x16, 0x41ff);
  3093. /* Assert and deassert POR. */
  3094. tg3_writephy(tp, 0x13, 0x0400);
  3095. udelay(40);
  3096. tg3_writephy(tp, 0x13, 0x0000);
  3097. tg3_writephy(tp, 0x11, 0x0a50);
  3098. udelay(40);
  3099. tg3_writephy(tp, 0x11, 0x0a10);
  3100. /* Wait for signal to stabilize */
  3101. /* XXX schedule_timeout() ... */
  3102. for (i = 0; i < 15000; i++)
  3103. udelay(10);
  3104. /* Deselect the channel register so we can read the PHYID
  3105. * later.
  3106. */
  3107. tg3_writephy(tp, 0x10, 0x8011);
  3108. }
  3109. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3110. {
  3111. u16 flowctrl;
  3112. u32 sg_dig_ctrl, sg_dig_status;
  3113. u32 serdes_cfg, expected_sg_dig_ctrl;
  3114. int workaround, port_a;
  3115. int current_link_up;
  3116. serdes_cfg = 0;
  3117. expected_sg_dig_ctrl = 0;
  3118. workaround = 0;
  3119. port_a = 1;
  3120. current_link_up = 0;
  3121. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3122. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3123. workaround = 1;
  3124. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3125. port_a = 0;
  3126. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3127. /* preserve bits 20-23 for voltage regulator */
  3128. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3129. }
  3130. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3131. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3132. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3133. if (workaround) {
  3134. u32 val = serdes_cfg;
  3135. if (port_a)
  3136. val |= 0xc010000;
  3137. else
  3138. val |= 0x4010000;
  3139. tw32_f(MAC_SERDES_CFG, val);
  3140. }
  3141. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3142. }
  3143. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3144. tg3_setup_flow_control(tp, 0, 0);
  3145. current_link_up = 1;
  3146. }
  3147. goto out;
  3148. }
  3149. /* Want auto-negotiation. */
  3150. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3151. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3152. if (flowctrl & ADVERTISE_1000XPAUSE)
  3153. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3154. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3155. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3156. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3157. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3158. tp->serdes_counter &&
  3159. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3160. MAC_STATUS_RCVD_CFG)) ==
  3161. MAC_STATUS_PCS_SYNCED)) {
  3162. tp->serdes_counter--;
  3163. current_link_up = 1;
  3164. goto out;
  3165. }
  3166. restart_autoneg:
  3167. if (workaround)
  3168. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3169. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3170. udelay(5);
  3171. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3172. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3173. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3174. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3175. MAC_STATUS_SIGNAL_DET)) {
  3176. sg_dig_status = tr32(SG_DIG_STATUS);
  3177. mac_status = tr32(MAC_STATUS);
  3178. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3179. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3180. u32 local_adv = 0, remote_adv = 0;
  3181. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3182. local_adv |= ADVERTISE_1000XPAUSE;
  3183. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3184. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3185. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3186. remote_adv |= LPA_1000XPAUSE;
  3187. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3188. remote_adv |= LPA_1000XPAUSE_ASYM;
  3189. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3190. current_link_up = 1;
  3191. tp->serdes_counter = 0;
  3192. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3193. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3194. if (tp->serdes_counter)
  3195. tp->serdes_counter--;
  3196. else {
  3197. if (workaround) {
  3198. u32 val = serdes_cfg;
  3199. if (port_a)
  3200. val |= 0xc010000;
  3201. else
  3202. val |= 0x4010000;
  3203. tw32_f(MAC_SERDES_CFG, val);
  3204. }
  3205. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3206. udelay(40);
  3207. /* Link parallel detection - link is up */
  3208. /* only if we have PCS_SYNC and not */
  3209. /* receiving config code words */
  3210. mac_status = tr32(MAC_STATUS);
  3211. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3212. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3213. tg3_setup_flow_control(tp, 0, 0);
  3214. current_link_up = 1;
  3215. tp->tg3_flags2 |=
  3216. TG3_FLG2_PARALLEL_DETECT;
  3217. tp->serdes_counter =
  3218. SERDES_PARALLEL_DET_TIMEOUT;
  3219. } else
  3220. goto restart_autoneg;
  3221. }
  3222. }
  3223. } else {
  3224. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3225. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3226. }
  3227. out:
  3228. return current_link_up;
  3229. }
  3230. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3231. {
  3232. int current_link_up = 0;
  3233. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3234. goto out;
  3235. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3236. u32 txflags, rxflags;
  3237. int i;
  3238. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3239. u32 local_adv = 0, remote_adv = 0;
  3240. if (txflags & ANEG_CFG_PS1)
  3241. local_adv |= ADVERTISE_1000XPAUSE;
  3242. if (txflags & ANEG_CFG_PS2)
  3243. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3244. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3245. remote_adv |= LPA_1000XPAUSE;
  3246. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3247. remote_adv |= LPA_1000XPAUSE_ASYM;
  3248. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3249. current_link_up = 1;
  3250. }
  3251. for (i = 0; i < 30; i++) {
  3252. udelay(20);
  3253. tw32_f(MAC_STATUS,
  3254. (MAC_STATUS_SYNC_CHANGED |
  3255. MAC_STATUS_CFG_CHANGED));
  3256. udelay(40);
  3257. if ((tr32(MAC_STATUS) &
  3258. (MAC_STATUS_SYNC_CHANGED |
  3259. MAC_STATUS_CFG_CHANGED)) == 0)
  3260. break;
  3261. }
  3262. mac_status = tr32(MAC_STATUS);
  3263. if (current_link_up == 0 &&
  3264. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3265. !(mac_status & MAC_STATUS_RCVD_CFG))
  3266. current_link_up = 1;
  3267. } else {
  3268. tg3_setup_flow_control(tp, 0, 0);
  3269. /* Forcing 1000FD link up. */
  3270. current_link_up = 1;
  3271. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3272. udelay(40);
  3273. tw32_f(MAC_MODE, tp->mac_mode);
  3274. udelay(40);
  3275. }
  3276. out:
  3277. return current_link_up;
  3278. }
  3279. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3280. {
  3281. u32 orig_pause_cfg;
  3282. u16 orig_active_speed;
  3283. u8 orig_active_duplex;
  3284. u32 mac_status;
  3285. int current_link_up;
  3286. int i;
  3287. orig_pause_cfg = tp->link_config.active_flowctrl;
  3288. orig_active_speed = tp->link_config.active_speed;
  3289. orig_active_duplex = tp->link_config.active_duplex;
  3290. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3291. netif_carrier_ok(tp->dev) &&
  3292. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3293. mac_status = tr32(MAC_STATUS);
  3294. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3295. MAC_STATUS_SIGNAL_DET |
  3296. MAC_STATUS_CFG_CHANGED |
  3297. MAC_STATUS_RCVD_CFG);
  3298. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3299. MAC_STATUS_SIGNAL_DET)) {
  3300. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3301. MAC_STATUS_CFG_CHANGED));
  3302. return 0;
  3303. }
  3304. }
  3305. tw32_f(MAC_TX_AUTO_NEG, 0);
  3306. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3307. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3308. tw32_f(MAC_MODE, tp->mac_mode);
  3309. udelay(40);
  3310. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3311. tg3_init_bcm8002(tp);
  3312. /* Enable link change event even when serdes polling. */
  3313. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3314. udelay(40);
  3315. current_link_up = 0;
  3316. mac_status = tr32(MAC_STATUS);
  3317. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3318. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3319. else
  3320. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3321. tp->napi[0].hw_status->status =
  3322. (SD_STATUS_UPDATED |
  3323. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3324. for (i = 0; i < 100; i++) {
  3325. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3326. MAC_STATUS_CFG_CHANGED));
  3327. udelay(5);
  3328. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3329. MAC_STATUS_CFG_CHANGED |
  3330. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3331. break;
  3332. }
  3333. mac_status = tr32(MAC_STATUS);
  3334. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3335. current_link_up = 0;
  3336. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3337. tp->serdes_counter == 0) {
  3338. tw32_f(MAC_MODE, (tp->mac_mode |
  3339. MAC_MODE_SEND_CONFIGS));
  3340. udelay(1);
  3341. tw32_f(MAC_MODE, tp->mac_mode);
  3342. }
  3343. }
  3344. if (current_link_up == 1) {
  3345. tp->link_config.active_speed = SPEED_1000;
  3346. tp->link_config.active_duplex = DUPLEX_FULL;
  3347. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3348. LED_CTRL_LNKLED_OVERRIDE |
  3349. LED_CTRL_1000MBPS_ON));
  3350. } else {
  3351. tp->link_config.active_speed = SPEED_INVALID;
  3352. tp->link_config.active_duplex = DUPLEX_INVALID;
  3353. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3354. LED_CTRL_LNKLED_OVERRIDE |
  3355. LED_CTRL_TRAFFIC_OVERRIDE));
  3356. }
  3357. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3358. if (current_link_up)
  3359. netif_carrier_on(tp->dev);
  3360. else
  3361. netif_carrier_off(tp->dev);
  3362. tg3_link_report(tp);
  3363. } else {
  3364. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3365. if (orig_pause_cfg != now_pause_cfg ||
  3366. orig_active_speed != tp->link_config.active_speed ||
  3367. orig_active_duplex != tp->link_config.active_duplex)
  3368. tg3_link_report(tp);
  3369. }
  3370. return 0;
  3371. }
  3372. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3373. {
  3374. int current_link_up, err = 0;
  3375. u32 bmsr, bmcr;
  3376. u16 current_speed;
  3377. u8 current_duplex;
  3378. u32 local_adv, remote_adv;
  3379. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3380. tw32_f(MAC_MODE, tp->mac_mode);
  3381. udelay(40);
  3382. tw32(MAC_EVENT, 0);
  3383. tw32_f(MAC_STATUS,
  3384. (MAC_STATUS_SYNC_CHANGED |
  3385. MAC_STATUS_CFG_CHANGED |
  3386. MAC_STATUS_MI_COMPLETION |
  3387. MAC_STATUS_LNKSTATE_CHANGED));
  3388. udelay(40);
  3389. if (force_reset)
  3390. tg3_phy_reset(tp);
  3391. current_link_up = 0;
  3392. current_speed = SPEED_INVALID;
  3393. current_duplex = DUPLEX_INVALID;
  3394. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3395. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3396. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3397. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3398. bmsr |= BMSR_LSTATUS;
  3399. else
  3400. bmsr &= ~BMSR_LSTATUS;
  3401. }
  3402. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3403. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3404. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3405. /* do nothing, just check for link up at the end */
  3406. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3407. u32 adv, new_adv;
  3408. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3409. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3410. ADVERTISE_1000XPAUSE |
  3411. ADVERTISE_1000XPSE_ASYM |
  3412. ADVERTISE_SLCT);
  3413. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3414. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3415. new_adv |= ADVERTISE_1000XHALF;
  3416. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3417. new_adv |= ADVERTISE_1000XFULL;
  3418. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3419. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3420. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3421. tg3_writephy(tp, MII_BMCR, bmcr);
  3422. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3423. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3424. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3425. return err;
  3426. }
  3427. } else {
  3428. u32 new_bmcr;
  3429. bmcr &= ~BMCR_SPEED1000;
  3430. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3431. if (tp->link_config.duplex == DUPLEX_FULL)
  3432. new_bmcr |= BMCR_FULLDPLX;
  3433. if (new_bmcr != bmcr) {
  3434. /* BMCR_SPEED1000 is a reserved bit that needs
  3435. * to be set on write.
  3436. */
  3437. new_bmcr |= BMCR_SPEED1000;
  3438. /* Force a linkdown */
  3439. if (netif_carrier_ok(tp->dev)) {
  3440. u32 adv;
  3441. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3442. adv &= ~(ADVERTISE_1000XFULL |
  3443. ADVERTISE_1000XHALF |
  3444. ADVERTISE_SLCT);
  3445. tg3_writephy(tp, MII_ADVERTISE, adv);
  3446. tg3_writephy(tp, MII_BMCR, bmcr |
  3447. BMCR_ANRESTART |
  3448. BMCR_ANENABLE);
  3449. udelay(10);
  3450. netif_carrier_off(tp->dev);
  3451. }
  3452. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3453. bmcr = new_bmcr;
  3454. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3455. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3456. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3457. ASIC_REV_5714) {
  3458. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3459. bmsr |= BMSR_LSTATUS;
  3460. else
  3461. bmsr &= ~BMSR_LSTATUS;
  3462. }
  3463. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3464. }
  3465. }
  3466. if (bmsr & BMSR_LSTATUS) {
  3467. current_speed = SPEED_1000;
  3468. current_link_up = 1;
  3469. if (bmcr & BMCR_FULLDPLX)
  3470. current_duplex = DUPLEX_FULL;
  3471. else
  3472. current_duplex = DUPLEX_HALF;
  3473. local_adv = 0;
  3474. remote_adv = 0;
  3475. if (bmcr & BMCR_ANENABLE) {
  3476. u32 common;
  3477. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3478. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3479. common = local_adv & remote_adv;
  3480. if (common & (ADVERTISE_1000XHALF |
  3481. ADVERTISE_1000XFULL)) {
  3482. if (common & ADVERTISE_1000XFULL)
  3483. current_duplex = DUPLEX_FULL;
  3484. else
  3485. current_duplex = DUPLEX_HALF;
  3486. }
  3487. else
  3488. current_link_up = 0;
  3489. }
  3490. }
  3491. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3492. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3493. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3494. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3495. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3496. tw32_f(MAC_MODE, tp->mac_mode);
  3497. udelay(40);
  3498. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3499. tp->link_config.active_speed = current_speed;
  3500. tp->link_config.active_duplex = current_duplex;
  3501. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3502. if (current_link_up)
  3503. netif_carrier_on(tp->dev);
  3504. else {
  3505. netif_carrier_off(tp->dev);
  3506. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3507. }
  3508. tg3_link_report(tp);
  3509. }
  3510. return err;
  3511. }
  3512. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3513. {
  3514. if (tp->serdes_counter) {
  3515. /* Give autoneg time to complete. */
  3516. tp->serdes_counter--;
  3517. return;
  3518. }
  3519. if (!netif_carrier_ok(tp->dev) &&
  3520. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3521. u32 bmcr;
  3522. tg3_readphy(tp, MII_BMCR, &bmcr);
  3523. if (bmcr & BMCR_ANENABLE) {
  3524. u32 phy1, phy2;
  3525. /* Select shadow register 0x1f */
  3526. tg3_writephy(tp, 0x1c, 0x7c00);
  3527. tg3_readphy(tp, 0x1c, &phy1);
  3528. /* Select expansion interrupt status register */
  3529. tg3_writephy(tp, 0x17, 0x0f01);
  3530. tg3_readphy(tp, 0x15, &phy2);
  3531. tg3_readphy(tp, 0x15, &phy2);
  3532. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3533. /* We have signal detect and not receiving
  3534. * config code words, link is up by parallel
  3535. * detection.
  3536. */
  3537. bmcr &= ~BMCR_ANENABLE;
  3538. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3539. tg3_writephy(tp, MII_BMCR, bmcr);
  3540. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3541. }
  3542. }
  3543. }
  3544. else if (netif_carrier_ok(tp->dev) &&
  3545. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3546. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3547. u32 phy2;
  3548. /* Select expansion interrupt status register */
  3549. tg3_writephy(tp, 0x17, 0x0f01);
  3550. tg3_readphy(tp, 0x15, &phy2);
  3551. if (phy2 & 0x20) {
  3552. u32 bmcr;
  3553. /* Config code words received, turn on autoneg. */
  3554. tg3_readphy(tp, MII_BMCR, &bmcr);
  3555. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3556. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3557. }
  3558. }
  3559. }
  3560. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3561. {
  3562. int err;
  3563. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3564. err = tg3_setup_fiber_phy(tp, force_reset);
  3565. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3566. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3567. } else {
  3568. err = tg3_setup_copper_phy(tp, force_reset);
  3569. }
  3570. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3571. u32 val, scale;
  3572. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3573. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3574. scale = 65;
  3575. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3576. scale = 6;
  3577. else
  3578. scale = 12;
  3579. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3580. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3581. tw32(GRC_MISC_CFG, val);
  3582. }
  3583. if (tp->link_config.active_speed == SPEED_1000 &&
  3584. tp->link_config.active_duplex == DUPLEX_HALF)
  3585. tw32(MAC_TX_LENGTHS,
  3586. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3587. (6 << TX_LENGTHS_IPG_SHIFT) |
  3588. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3589. else
  3590. tw32(MAC_TX_LENGTHS,
  3591. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3592. (6 << TX_LENGTHS_IPG_SHIFT) |
  3593. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3594. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3595. if (netif_carrier_ok(tp->dev)) {
  3596. tw32(HOSTCC_STAT_COAL_TICKS,
  3597. tp->coal.stats_block_coalesce_usecs);
  3598. } else {
  3599. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3600. }
  3601. }
  3602. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3603. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3604. if (!netif_carrier_ok(tp->dev))
  3605. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3606. tp->pwrmgmt_thresh;
  3607. else
  3608. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3609. tw32(PCIE_PWR_MGMT_THRESH, val);
  3610. }
  3611. return err;
  3612. }
  3613. /* This is called whenever we suspect that the system chipset is re-
  3614. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3615. * is bogus tx completions. We try to recover by setting the
  3616. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3617. * in the workqueue.
  3618. */
  3619. static void tg3_tx_recover(struct tg3 *tp)
  3620. {
  3621. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3622. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3623. netdev_warn(tp->dev,
  3624. "The system may be re-ordering memory-mapped I/O "
  3625. "cycles to the network device, attempting to recover. "
  3626. "Please report the problem to the driver maintainer "
  3627. "and include system chipset information.\n");
  3628. spin_lock(&tp->lock);
  3629. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3630. spin_unlock(&tp->lock);
  3631. }
  3632. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3633. {
  3634. smp_mb();
  3635. return tnapi->tx_pending -
  3636. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3637. }
  3638. /* Tigon3 never reports partial packet sends. So we do not
  3639. * need special logic to handle SKBs that have not had all
  3640. * of their frags sent yet, like SunGEM does.
  3641. */
  3642. static void tg3_tx(struct tg3_napi *tnapi)
  3643. {
  3644. struct tg3 *tp = tnapi->tp;
  3645. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3646. u32 sw_idx = tnapi->tx_cons;
  3647. struct netdev_queue *txq;
  3648. int index = tnapi - tp->napi;
  3649. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3650. index--;
  3651. txq = netdev_get_tx_queue(tp->dev, index);
  3652. while (sw_idx != hw_idx) {
  3653. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3654. struct sk_buff *skb = ri->skb;
  3655. int i, tx_bug = 0;
  3656. if (unlikely(skb == NULL)) {
  3657. tg3_tx_recover(tp);
  3658. return;
  3659. }
  3660. pci_unmap_single(tp->pdev,
  3661. pci_unmap_addr(ri, mapping),
  3662. skb_headlen(skb),
  3663. PCI_DMA_TODEVICE);
  3664. ri->skb = NULL;
  3665. sw_idx = NEXT_TX(sw_idx);
  3666. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3667. ri = &tnapi->tx_buffers[sw_idx];
  3668. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3669. tx_bug = 1;
  3670. pci_unmap_page(tp->pdev,
  3671. pci_unmap_addr(ri, mapping),
  3672. skb_shinfo(skb)->frags[i].size,
  3673. PCI_DMA_TODEVICE);
  3674. sw_idx = NEXT_TX(sw_idx);
  3675. }
  3676. dev_kfree_skb(skb);
  3677. if (unlikely(tx_bug)) {
  3678. tg3_tx_recover(tp);
  3679. return;
  3680. }
  3681. }
  3682. tnapi->tx_cons = sw_idx;
  3683. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3684. * before checking for netif_queue_stopped(). Without the
  3685. * memory barrier, there is a small possibility that tg3_start_xmit()
  3686. * will miss it and cause the queue to be stopped forever.
  3687. */
  3688. smp_mb();
  3689. if (unlikely(netif_tx_queue_stopped(txq) &&
  3690. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3691. __netif_tx_lock(txq, smp_processor_id());
  3692. if (netif_tx_queue_stopped(txq) &&
  3693. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3694. netif_tx_wake_queue(txq);
  3695. __netif_tx_unlock(txq);
  3696. }
  3697. }
  3698. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3699. {
  3700. if (!ri->skb)
  3701. return;
  3702. pci_unmap_single(tp->pdev, pci_unmap_addr(ri, mapping),
  3703. map_sz, PCI_DMA_FROMDEVICE);
  3704. dev_kfree_skb_any(ri->skb);
  3705. ri->skb = NULL;
  3706. }
  3707. /* Returns size of skb allocated or < 0 on error.
  3708. *
  3709. * We only need to fill in the address because the other members
  3710. * of the RX descriptor are invariant, see tg3_init_rings.
  3711. *
  3712. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3713. * posting buffers we only dirty the first cache line of the RX
  3714. * descriptor (containing the address). Whereas for the RX status
  3715. * buffers the cpu only reads the last cacheline of the RX descriptor
  3716. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3717. */
  3718. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3719. u32 opaque_key, u32 dest_idx_unmasked)
  3720. {
  3721. struct tg3_rx_buffer_desc *desc;
  3722. struct ring_info *map, *src_map;
  3723. struct sk_buff *skb;
  3724. dma_addr_t mapping;
  3725. int skb_size, dest_idx;
  3726. src_map = NULL;
  3727. switch (opaque_key) {
  3728. case RXD_OPAQUE_RING_STD:
  3729. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3730. desc = &tpr->rx_std[dest_idx];
  3731. map = &tpr->rx_std_buffers[dest_idx];
  3732. skb_size = tp->rx_pkt_map_sz;
  3733. break;
  3734. case RXD_OPAQUE_RING_JUMBO:
  3735. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3736. desc = &tpr->rx_jmb[dest_idx].std;
  3737. map = &tpr->rx_jmb_buffers[dest_idx];
  3738. skb_size = TG3_RX_JMB_MAP_SZ;
  3739. break;
  3740. default:
  3741. return -EINVAL;
  3742. }
  3743. /* Do not overwrite any of the map or rp information
  3744. * until we are sure we can commit to a new buffer.
  3745. *
  3746. * Callers depend upon this behavior and assume that
  3747. * we leave everything unchanged if we fail.
  3748. */
  3749. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3750. if (skb == NULL)
  3751. return -ENOMEM;
  3752. skb_reserve(skb, tp->rx_offset);
  3753. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3754. PCI_DMA_FROMDEVICE);
  3755. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3756. dev_kfree_skb(skb);
  3757. return -EIO;
  3758. }
  3759. map->skb = skb;
  3760. pci_unmap_addr_set(map, mapping, mapping);
  3761. desc->addr_hi = ((u64)mapping >> 32);
  3762. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3763. return skb_size;
  3764. }
  3765. /* We only need to move over in the address because the other
  3766. * members of the RX descriptor are invariant. See notes above
  3767. * tg3_alloc_rx_skb for full details.
  3768. */
  3769. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3770. struct tg3_rx_prodring_set *dpr,
  3771. u32 opaque_key, int src_idx,
  3772. u32 dest_idx_unmasked)
  3773. {
  3774. struct tg3 *tp = tnapi->tp;
  3775. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3776. struct ring_info *src_map, *dest_map;
  3777. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3778. int dest_idx;
  3779. switch (opaque_key) {
  3780. case RXD_OPAQUE_RING_STD:
  3781. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3782. dest_desc = &dpr->rx_std[dest_idx];
  3783. dest_map = &dpr->rx_std_buffers[dest_idx];
  3784. src_desc = &spr->rx_std[src_idx];
  3785. src_map = &spr->rx_std_buffers[src_idx];
  3786. break;
  3787. case RXD_OPAQUE_RING_JUMBO:
  3788. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3789. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3790. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3791. src_desc = &spr->rx_jmb[src_idx].std;
  3792. src_map = &spr->rx_jmb_buffers[src_idx];
  3793. break;
  3794. default:
  3795. return;
  3796. }
  3797. dest_map->skb = src_map->skb;
  3798. pci_unmap_addr_set(dest_map, mapping,
  3799. pci_unmap_addr(src_map, mapping));
  3800. dest_desc->addr_hi = src_desc->addr_hi;
  3801. dest_desc->addr_lo = src_desc->addr_lo;
  3802. /* Ensure that the update to the skb happens after the physical
  3803. * addresses have been transferred to the new BD location.
  3804. */
  3805. smp_wmb();
  3806. src_map->skb = NULL;
  3807. }
  3808. /* The RX ring scheme is composed of multiple rings which post fresh
  3809. * buffers to the chip, and one special ring the chip uses to report
  3810. * status back to the host.
  3811. *
  3812. * The special ring reports the status of received packets to the
  3813. * host. The chip does not write into the original descriptor the
  3814. * RX buffer was obtained from. The chip simply takes the original
  3815. * descriptor as provided by the host, updates the status and length
  3816. * field, then writes this into the next status ring entry.
  3817. *
  3818. * Each ring the host uses to post buffers to the chip is described
  3819. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3820. * it is first placed into the on-chip ram. When the packet's length
  3821. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3822. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3823. * which is within the range of the new packet's length is chosen.
  3824. *
  3825. * The "separate ring for rx status" scheme may sound queer, but it makes
  3826. * sense from a cache coherency perspective. If only the host writes
  3827. * to the buffer post rings, and only the chip writes to the rx status
  3828. * rings, then cache lines never move beyond shared-modified state.
  3829. * If both the host and chip were to write into the same ring, cache line
  3830. * eviction could occur since both entities want it in an exclusive state.
  3831. */
  3832. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3833. {
  3834. struct tg3 *tp = tnapi->tp;
  3835. u32 work_mask, rx_std_posted = 0;
  3836. u32 std_prod_idx, jmb_prod_idx;
  3837. u32 sw_idx = tnapi->rx_rcb_ptr;
  3838. u16 hw_idx;
  3839. int received;
  3840. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3841. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3842. /*
  3843. * We need to order the read of hw_idx and the read of
  3844. * the opaque cookie.
  3845. */
  3846. rmb();
  3847. work_mask = 0;
  3848. received = 0;
  3849. std_prod_idx = tpr->rx_std_prod_idx;
  3850. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3851. while (sw_idx != hw_idx && budget > 0) {
  3852. struct ring_info *ri;
  3853. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3854. unsigned int len;
  3855. struct sk_buff *skb;
  3856. dma_addr_t dma_addr;
  3857. u32 opaque_key, desc_idx, *post_ptr;
  3858. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3859. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3860. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3861. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3862. dma_addr = pci_unmap_addr(ri, mapping);
  3863. skb = ri->skb;
  3864. post_ptr = &std_prod_idx;
  3865. rx_std_posted++;
  3866. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3867. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3868. dma_addr = pci_unmap_addr(ri, mapping);
  3869. skb = ri->skb;
  3870. post_ptr = &jmb_prod_idx;
  3871. } else
  3872. goto next_pkt_nopost;
  3873. work_mask |= opaque_key;
  3874. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3875. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3876. drop_it:
  3877. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3878. desc_idx, *post_ptr);
  3879. drop_it_no_recycle:
  3880. /* Other statistics kept track of by card. */
  3881. tp->net_stats.rx_dropped++;
  3882. goto next_pkt;
  3883. }
  3884. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3885. ETH_FCS_LEN;
  3886. if (len > RX_COPY_THRESHOLD &&
  3887. tp->rx_offset == NET_IP_ALIGN) {
  3888. /* rx_offset will likely not equal NET_IP_ALIGN
  3889. * if this is a 5701 card running in PCI-X mode
  3890. * [see tg3_get_invariants()]
  3891. */
  3892. int skb_size;
  3893. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3894. *post_ptr);
  3895. if (skb_size < 0)
  3896. goto drop_it;
  3897. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3898. PCI_DMA_FROMDEVICE);
  3899. /* Ensure that the update to the skb happens
  3900. * after the usage of the old DMA mapping.
  3901. */
  3902. smp_wmb();
  3903. ri->skb = NULL;
  3904. skb_put(skb, len);
  3905. } else {
  3906. struct sk_buff *copy_skb;
  3907. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3908. desc_idx, *post_ptr);
  3909. copy_skb = netdev_alloc_skb(tp->dev,
  3910. len + TG3_RAW_IP_ALIGN);
  3911. if (copy_skb == NULL)
  3912. goto drop_it_no_recycle;
  3913. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3914. skb_put(copy_skb, len);
  3915. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3916. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3917. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3918. /* We'll reuse the original ring buffer. */
  3919. skb = copy_skb;
  3920. }
  3921. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3922. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3923. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3924. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3925. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3926. else
  3927. skb->ip_summed = CHECKSUM_NONE;
  3928. skb->protocol = eth_type_trans(skb, tp->dev);
  3929. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3930. skb->protocol != htons(ETH_P_8021Q)) {
  3931. dev_kfree_skb(skb);
  3932. goto next_pkt;
  3933. }
  3934. #if TG3_VLAN_TAG_USED
  3935. if (tp->vlgrp != NULL &&
  3936. desc->type_flags & RXD_FLAG_VLAN) {
  3937. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3938. desc->err_vlan & RXD_VLAN_MASK, skb);
  3939. } else
  3940. #endif
  3941. napi_gro_receive(&tnapi->napi, skb);
  3942. received++;
  3943. budget--;
  3944. next_pkt:
  3945. (*post_ptr)++;
  3946. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3947. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3948. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3949. tpr->rx_std_prod_idx);
  3950. work_mask &= ~RXD_OPAQUE_RING_STD;
  3951. rx_std_posted = 0;
  3952. }
  3953. next_pkt_nopost:
  3954. sw_idx++;
  3955. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3956. /* Refresh hw_idx to see if there is new work */
  3957. if (sw_idx == hw_idx) {
  3958. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3959. rmb();
  3960. }
  3961. }
  3962. /* ACK the status ring. */
  3963. tnapi->rx_rcb_ptr = sw_idx;
  3964. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3965. /* Refill RX ring(s). */
  3966. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  3967. if (work_mask & RXD_OPAQUE_RING_STD) {
  3968. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3969. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3970. tpr->rx_std_prod_idx);
  3971. }
  3972. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3973. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  3974. TG3_RX_JUMBO_RING_SIZE;
  3975. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  3976. tpr->rx_jmb_prod_idx);
  3977. }
  3978. mmiowb();
  3979. } else if (work_mask) {
  3980. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  3981. * updated before the producer indices can be updated.
  3982. */
  3983. smp_wmb();
  3984. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3985. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  3986. if (tnapi != &tp->napi[1])
  3987. napi_schedule(&tp->napi[1].napi);
  3988. }
  3989. return received;
  3990. }
  3991. static void tg3_poll_link(struct tg3 *tp)
  3992. {
  3993. /* handle link change and other phy events */
  3994. if (!(tp->tg3_flags &
  3995. (TG3_FLAG_USE_LINKCHG_REG |
  3996. TG3_FLAG_POLL_SERDES))) {
  3997. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  3998. if (sblk->status & SD_STATUS_LINK_CHG) {
  3999. sblk->status = SD_STATUS_UPDATED |
  4000. (sblk->status & ~SD_STATUS_LINK_CHG);
  4001. spin_lock(&tp->lock);
  4002. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4003. tw32_f(MAC_STATUS,
  4004. (MAC_STATUS_SYNC_CHANGED |
  4005. MAC_STATUS_CFG_CHANGED |
  4006. MAC_STATUS_MI_COMPLETION |
  4007. MAC_STATUS_LNKSTATE_CHANGED));
  4008. udelay(40);
  4009. } else
  4010. tg3_setup_phy(tp, 0);
  4011. spin_unlock(&tp->lock);
  4012. }
  4013. }
  4014. }
  4015. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4016. struct tg3_rx_prodring_set *dpr,
  4017. struct tg3_rx_prodring_set *spr)
  4018. {
  4019. u32 si, di, cpycnt, src_prod_idx;
  4020. int i, err = 0;
  4021. while (1) {
  4022. src_prod_idx = spr->rx_std_prod_idx;
  4023. /* Make sure updates to the rx_std_buffers[] entries and the
  4024. * standard producer index are seen in the correct order.
  4025. */
  4026. smp_rmb();
  4027. if (spr->rx_std_cons_idx == src_prod_idx)
  4028. break;
  4029. if (spr->rx_std_cons_idx < src_prod_idx)
  4030. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4031. else
  4032. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4033. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4034. si = spr->rx_std_cons_idx;
  4035. di = dpr->rx_std_prod_idx;
  4036. for (i = di; i < di + cpycnt; i++) {
  4037. if (dpr->rx_std_buffers[i].skb) {
  4038. cpycnt = i - di;
  4039. err = -ENOSPC;
  4040. break;
  4041. }
  4042. }
  4043. if (!cpycnt)
  4044. break;
  4045. /* Ensure that updates to the rx_std_buffers ring and the
  4046. * shadowed hardware producer ring from tg3_recycle_skb() are
  4047. * ordered correctly WRT the skb check above.
  4048. */
  4049. smp_rmb();
  4050. memcpy(&dpr->rx_std_buffers[di],
  4051. &spr->rx_std_buffers[si],
  4052. cpycnt * sizeof(struct ring_info));
  4053. for (i = 0; i < cpycnt; i++, di++, si++) {
  4054. struct tg3_rx_buffer_desc *sbd, *dbd;
  4055. sbd = &spr->rx_std[si];
  4056. dbd = &dpr->rx_std[di];
  4057. dbd->addr_hi = sbd->addr_hi;
  4058. dbd->addr_lo = sbd->addr_lo;
  4059. }
  4060. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4061. TG3_RX_RING_SIZE;
  4062. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4063. TG3_RX_RING_SIZE;
  4064. }
  4065. while (1) {
  4066. src_prod_idx = spr->rx_jmb_prod_idx;
  4067. /* Make sure updates to the rx_jmb_buffers[] entries and
  4068. * the jumbo producer index are seen in the correct order.
  4069. */
  4070. smp_rmb();
  4071. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4072. break;
  4073. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4074. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4075. else
  4076. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4077. cpycnt = min(cpycnt,
  4078. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4079. si = spr->rx_jmb_cons_idx;
  4080. di = dpr->rx_jmb_prod_idx;
  4081. for (i = di; i < di + cpycnt; i++) {
  4082. if (dpr->rx_jmb_buffers[i].skb) {
  4083. cpycnt = i - di;
  4084. err = -ENOSPC;
  4085. break;
  4086. }
  4087. }
  4088. if (!cpycnt)
  4089. break;
  4090. /* Ensure that updates to the rx_jmb_buffers ring and the
  4091. * shadowed hardware producer ring from tg3_recycle_skb() are
  4092. * ordered correctly WRT the skb check above.
  4093. */
  4094. smp_rmb();
  4095. memcpy(&dpr->rx_jmb_buffers[di],
  4096. &spr->rx_jmb_buffers[si],
  4097. cpycnt * sizeof(struct ring_info));
  4098. for (i = 0; i < cpycnt; i++, di++, si++) {
  4099. struct tg3_rx_buffer_desc *sbd, *dbd;
  4100. sbd = &spr->rx_jmb[si].std;
  4101. dbd = &dpr->rx_jmb[di].std;
  4102. dbd->addr_hi = sbd->addr_hi;
  4103. dbd->addr_lo = sbd->addr_lo;
  4104. }
  4105. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4106. TG3_RX_JUMBO_RING_SIZE;
  4107. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4108. TG3_RX_JUMBO_RING_SIZE;
  4109. }
  4110. return err;
  4111. }
  4112. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4113. {
  4114. struct tg3 *tp = tnapi->tp;
  4115. /* run TX completion thread */
  4116. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4117. tg3_tx(tnapi);
  4118. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4119. return work_done;
  4120. }
  4121. /* run RX thread, within the bounds set by NAPI.
  4122. * All RX "locking" is done by ensuring outside
  4123. * code synchronizes with tg3->napi.poll()
  4124. */
  4125. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4126. work_done += tg3_rx(tnapi, budget - work_done);
  4127. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4128. struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
  4129. int i, err = 0;
  4130. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4131. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4132. for (i = 1; i < tp->irq_cnt; i++)
  4133. err |= tg3_rx_prodring_xfer(tp, dpr,
  4134. tp->napi[i].prodring);
  4135. wmb();
  4136. if (std_prod_idx != dpr->rx_std_prod_idx)
  4137. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4138. dpr->rx_std_prod_idx);
  4139. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4140. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4141. dpr->rx_jmb_prod_idx);
  4142. mmiowb();
  4143. if (err)
  4144. tw32_f(HOSTCC_MODE, tp->coal_now);
  4145. }
  4146. return work_done;
  4147. }
  4148. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4149. {
  4150. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4151. struct tg3 *tp = tnapi->tp;
  4152. int work_done = 0;
  4153. struct tg3_hw_status *sblk = tnapi->hw_status;
  4154. while (1) {
  4155. work_done = tg3_poll_work(tnapi, work_done, budget);
  4156. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4157. goto tx_recovery;
  4158. if (unlikely(work_done >= budget))
  4159. break;
  4160. /* tp->last_tag is used in tg3_int_reenable() below
  4161. * to tell the hw how much work has been processed,
  4162. * so we must read it before checking for more work.
  4163. */
  4164. tnapi->last_tag = sblk->status_tag;
  4165. tnapi->last_irq_tag = tnapi->last_tag;
  4166. rmb();
  4167. /* check for RX/TX work to do */
  4168. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4169. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4170. napi_complete(napi);
  4171. /* Reenable interrupts. */
  4172. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4173. mmiowb();
  4174. break;
  4175. }
  4176. }
  4177. return work_done;
  4178. tx_recovery:
  4179. /* work_done is guaranteed to be less than budget. */
  4180. napi_complete(napi);
  4181. schedule_work(&tp->reset_task);
  4182. return work_done;
  4183. }
  4184. static int tg3_poll(struct napi_struct *napi, int budget)
  4185. {
  4186. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4187. struct tg3 *tp = tnapi->tp;
  4188. int work_done = 0;
  4189. struct tg3_hw_status *sblk = tnapi->hw_status;
  4190. while (1) {
  4191. tg3_poll_link(tp);
  4192. work_done = tg3_poll_work(tnapi, work_done, budget);
  4193. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4194. goto tx_recovery;
  4195. if (unlikely(work_done >= budget))
  4196. break;
  4197. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4198. /* tp->last_tag is used in tg3_int_reenable() below
  4199. * to tell the hw how much work has been processed,
  4200. * so we must read it before checking for more work.
  4201. */
  4202. tnapi->last_tag = sblk->status_tag;
  4203. tnapi->last_irq_tag = tnapi->last_tag;
  4204. rmb();
  4205. } else
  4206. sblk->status &= ~SD_STATUS_UPDATED;
  4207. if (likely(!tg3_has_work(tnapi))) {
  4208. napi_complete(napi);
  4209. tg3_int_reenable(tnapi);
  4210. break;
  4211. }
  4212. }
  4213. return work_done;
  4214. tx_recovery:
  4215. /* work_done is guaranteed to be less than budget. */
  4216. napi_complete(napi);
  4217. schedule_work(&tp->reset_task);
  4218. return work_done;
  4219. }
  4220. static void tg3_irq_quiesce(struct tg3 *tp)
  4221. {
  4222. int i;
  4223. BUG_ON(tp->irq_sync);
  4224. tp->irq_sync = 1;
  4225. smp_mb();
  4226. for (i = 0; i < tp->irq_cnt; i++)
  4227. synchronize_irq(tp->napi[i].irq_vec);
  4228. }
  4229. static inline int tg3_irq_sync(struct tg3 *tp)
  4230. {
  4231. return tp->irq_sync;
  4232. }
  4233. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4234. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4235. * with as well. Most of the time, this is not necessary except when
  4236. * shutting down the device.
  4237. */
  4238. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4239. {
  4240. spin_lock_bh(&tp->lock);
  4241. if (irq_sync)
  4242. tg3_irq_quiesce(tp);
  4243. }
  4244. static inline void tg3_full_unlock(struct tg3 *tp)
  4245. {
  4246. spin_unlock_bh(&tp->lock);
  4247. }
  4248. /* One-shot MSI handler - Chip automatically disables interrupt
  4249. * after sending MSI so driver doesn't have to do it.
  4250. */
  4251. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4252. {
  4253. struct tg3_napi *tnapi = dev_id;
  4254. struct tg3 *tp = tnapi->tp;
  4255. prefetch(tnapi->hw_status);
  4256. if (tnapi->rx_rcb)
  4257. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4258. if (likely(!tg3_irq_sync(tp)))
  4259. napi_schedule(&tnapi->napi);
  4260. return IRQ_HANDLED;
  4261. }
  4262. /* MSI ISR - No need to check for interrupt sharing and no need to
  4263. * flush status block and interrupt mailbox. PCI ordering rules
  4264. * guarantee that MSI will arrive after the status block.
  4265. */
  4266. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4267. {
  4268. struct tg3_napi *tnapi = dev_id;
  4269. struct tg3 *tp = tnapi->tp;
  4270. prefetch(tnapi->hw_status);
  4271. if (tnapi->rx_rcb)
  4272. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4273. /*
  4274. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4275. * chip-internal interrupt pending events.
  4276. * Writing non-zero to intr-mbox-0 additional tells the
  4277. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4278. * event coalescing.
  4279. */
  4280. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4281. if (likely(!tg3_irq_sync(tp)))
  4282. napi_schedule(&tnapi->napi);
  4283. return IRQ_RETVAL(1);
  4284. }
  4285. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4286. {
  4287. struct tg3_napi *tnapi = dev_id;
  4288. struct tg3 *tp = tnapi->tp;
  4289. struct tg3_hw_status *sblk = tnapi->hw_status;
  4290. unsigned int handled = 1;
  4291. /* In INTx mode, it is possible for the interrupt to arrive at
  4292. * the CPU before the status block posted prior to the interrupt.
  4293. * Reading the PCI State register will confirm whether the
  4294. * interrupt is ours and will flush the status block.
  4295. */
  4296. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4297. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4298. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4299. handled = 0;
  4300. goto out;
  4301. }
  4302. }
  4303. /*
  4304. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4305. * chip-internal interrupt pending events.
  4306. * Writing non-zero to intr-mbox-0 additional tells the
  4307. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4308. * event coalescing.
  4309. *
  4310. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4311. * spurious interrupts. The flush impacts performance but
  4312. * excessive spurious interrupts can be worse in some cases.
  4313. */
  4314. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4315. if (tg3_irq_sync(tp))
  4316. goto out;
  4317. sblk->status &= ~SD_STATUS_UPDATED;
  4318. if (likely(tg3_has_work(tnapi))) {
  4319. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4320. napi_schedule(&tnapi->napi);
  4321. } else {
  4322. /* No work, shared interrupt perhaps? re-enable
  4323. * interrupts, and flush that PCI write
  4324. */
  4325. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4326. 0x00000000);
  4327. }
  4328. out:
  4329. return IRQ_RETVAL(handled);
  4330. }
  4331. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4332. {
  4333. struct tg3_napi *tnapi = dev_id;
  4334. struct tg3 *tp = tnapi->tp;
  4335. struct tg3_hw_status *sblk = tnapi->hw_status;
  4336. unsigned int handled = 1;
  4337. /* In INTx mode, it is possible for the interrupt to arrive at
  4338. * the CPU before the status block posted prior to the interrupt.
  4339. * Reading the PCI State register will confirm whether the
  4340. * interrupt is ours and will flush the status block.
  4341. */
  4342. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4343. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4344. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4345. handled = 0;
  4346. goto out;
  4347. }
  4348. }
  4349. /*
  4350. * writing any value to intr-mbox-0 clears PCI INTA# and
  4351. * chip-internal interrupt pending events.
  4352. * writing non-zero to intr-mbox-0 additional tells the
  4353. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4354. * event coalescing.
  4355. *
  4356. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4357. * spurious interrupts. The flush impacts performance but
  4358. * excessive spurious interrupts can be worse in some cases.
  4359. */
  4360. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4361. /*
  4362. * In a shared interrupt configuration, sometimes other devices'
  4363. * interrupts will scream. We record the current status tag here
  4364. * so that the above check can report that the screaming interrupts
  4365. * are unhandled. Eventually they will be silenced.
  4366. */
  4367. tnapi->last_irq_tag = sblk->status_tag;
  4368. if (tg3_irq_sync(tp))
  4369. goto out;
  4370. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4371. napi_schedule(&tnapi->napi);
  4372. out:
  4373. return IRQ_RETVAL(handled);
  4374. }
  4375. /* ISR for interrupt test */
  4376. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4377. {
  4378. struct tg3_napi *tnapi = dev_id;
  4379. struct tg3 *tp = tnapi->tp;
  4380. struct tg3_hw_status *sblk = tnapi->hw_status;
  4381. if ((sblk->status & SD_STATUS_UPDATED) ||
  4382. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4383. tg3_disable_ints(tp);
  4384. return IRQ_RETVAL(1);
  4385. }
  4386. return IRQ_RETVAL(0);
  4387. }
  4388. static int tg3_init_hw(struct tg3 *, int);
  4389. static int tg3_halt(struct tg3 *, int, int);
  4390. /* Restart hardware after configuration changes, self-test, etc.
  4391. * Invoked with tp->lock held.
  4392. */
  4393. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4394. __releases(tp->lock)
  4395. __acquires(tp->lock)
  4396. {
  4397. int err;
  4398. err = tg3_init_hw(tp, reset_phy);
  4399. if (err) {
  4400. netdev_err(tp->dev,
  4401. "Failed to re-initialize device, aborting\n");
  4402. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4403. tg3_full_unlock(tp);
  4404. del_timer_sync(&tp->timer);
  4405. tp->irq_sync = 0;
  4406. tg3_napi_enable(tp);
  4407. dev_close(tp->dev);
  4408. tg3_full_lock(tp, 0);
  4409. }
  4410. return err;
  4411. }
  4412. #ifdef CONFIG_NET_POLL_CONTROLLER
  4413. static void tg3_poll_controller(struct net_device *dev)
  4414. {
  4415. int i;
  4416. struct tg3 *tp = netdev_priv(dev);
  4417. for (i = 0; i < tp->irq_cnt; i++)
  4418. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4419. }
  4420. #endif
  4421. static void tg3_reset_task(struct work_struct *work)
  4422. {
  4423. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4424. int err;
  4425. unsigned int restart_timer;
  4426. tg3_full_lock(tp, 0);
  4427. if (!netif_running(tp->dev)) {
  4428. tg3_full_unlock(tp);
  4429. return;
  4430. }
  4431. tg3_full_unlock(tp);
  4432. tg3_phy_stop(tp);
  4433. tg3_netif_stop(tp);
  4434. tg3_full_lock(tp, 1);
  4435. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4436. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4437. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4438. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4439. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4440. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4441. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4442. }
  4443. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4444. err = tg3_init_hw(tp, 1);
  4445. if (err)
  4446. goto out;
  4447. tg3_netif_start(tp);
  4448. if (restart_timer)
  4449. mod_timer(&tp->timer, jiffies + 1);
  4450. out:
  4451. tg3_full_unlock(tp);
  4452. if (!err)
  4453. tg3_phy_start(tp);
  4454. }
  4455. static void tg3_dump_short_state(struct tg3 *tp)
  4456. {
  4457. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4458. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4459. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4460. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4461. }
  4462. static void tg3_tx_timeout(struct net_device *dev)
  4463. {
  4464. struct tg3 *tp = netdev_priv(dev);
  4465. if (netif_msg_tx_err(tp)) {
  4466. netdev_err(dev, "transmit timed out, resetting\n");
  4467. tg3_dump_short_state(tp);
  4468. }
  4469. schedule_work(&tp->reset_task);
  4470. }
  4471. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4472. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4473. {
  4474. u32 base = (u32) mapping & 0xffffffff;
  4475. return ((base > 0xffffdcc0) &&
  4476. (base + len + 8 < base));
  4477. }
  4478. /* Test for DMA addresses > 40-bit */
  4479. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4480. int len)
  4481. {
  4482. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4483. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4484. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4485. return 0;
  4486. #else
  4487. return 0;
  4488. #endif
  4489. }
  4490. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4491. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4492. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4493. struct sk_buff *skb, u32 last_plus_one,
  4494. u32 *start, u32 base_flags, u32 mss)
  4495. {
  4496. struct tg3 *tp = tnapi->tp;
  4497. struct sk_buff *new_skb;
  4498. dma_addr_t new_addr = 0;
  4499. u32 entry = *start;
  4500. int i, ret = 0;
  4501. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4502. new_skb = skb_copy(skb, GFP_ATOMIC);
  4503. else {
  4504. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4505. new_skb = skb_copy_expand(skb,
  4506. skb_headroom(skb) + more_headroom,
  4507. skb_tailroom(skb), GFP_ATOMIC);
  4508. }
  4509. if (!new_skb) {
  4510. ret = -1;
  4511. } else {
  4512. /* New SKB is guaranteed to be linear. */
  4513. entry = *start;
  4514. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4515. PCI_DMA_TODEVICE);
  4516. /* Make sure the mapping succeeded */
  4517. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4518. ret = -1;
  4519. dev_kfree_skb(new_skb);
  4520. new_skb = NULL;
  4521. /* Make sure new skb does not cross any 4G boundaries.
  4522. * Drop the packet if it does.
  4523. */
  4524. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4525. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4526. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4527. PCI_DMA_TODEVICE);
  4528. ret = -1;
  4529. dev_kfree_skb(new_skb);
  4530. new_skb = NULL;
  4531. } else {
  4532. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4533. base_flags, 1 | (mss << 1));
  4534. *start = NEXT_TX(entry);
  4535. }
  4536. }
  4537. /* Now clean up the sw ring entries. */
  4538. i = 0;
  4539. while (entry != last_plus_one) {
  4540. int len;
  4541. if (i == 0)
  4542. len = skb_headlen(skb);
  4543. else
  4544. len = skb_shinfo(skb)->frags[i-1].size;
  4545. pci_unmap_single(tp->pdev,
  4546. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4547. mapping),
  4548. len, PCI_DMA_TODEVICE);
  4549. if (i == 0) {
  4550. tnapi->tx_buffers[entry].skb = new_skb;
  4551. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4552. new_addr);
  4553. } else {
  4554. tnapi->tx_buffers[entry].skb = NULL;
  4555. }
  4556. entry = NEXT_TX(entry);
  4557. i++;
  4558. }
  4559. dev_kfree_skb(skb);
  4560. return ret;
  4561. }
  4562. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4563. dma_addr_t mapping, int len, u32 flags,
  4564. u32 mss_and_is_end)
  4565. {
  4566. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4567. int is_end = (mss_and_is_end & 0x1);
  4568. u32 mss = (mss_and_is_end >> 1);
  4569. u32 vlan_tag = 0;
  4570. if (is_end)
  4571. flags |= TXD_FLAG_END;
  4572. if (flags & TXD_FLAG_VLAN) {
  4573. vlan_tag = flags >> 16;
  4574. flags &= 0xffff;
  4575. }
  4576. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4577. txd->addr_hi = ((u64) mapping >> 32);
  4578. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4579. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4580. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4581. }
  4582. /* hard_start_xmit for devices that don't have any bugs and
  4583. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4584. */
  4585. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4586. struct net_device *dev)
  4587. {
  4588. struct tg3 *tp = netdev_priv(dev);
  4589. u32 len, entry, base_flags, mss;
  4590. dma_addr_t mapping;
  4591. struct tg3_napi *tnapi;
  4592. struct netdev_queue *txq;
  4593. unsigned int i, last;
  4594. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4595. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4596. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4597. tnapi++;
  4598. /* We are running in BH disabled context with netif_tx_lock
  4599. * and TX reclaim runs via tp->napi.poll inside of a software
  4600. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4601. * no IRQ context deadlocks to worry about either. Rejoice!
  4602. */
  4603. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4604. if (!netif_tx_queue_stopped(txq)) {
  4605. netif_tx_stop_queue(txq);
  4606. /* This is a hard error, log it. */
  4607. netdev_err(dev,
  4608. "BUG! Tx Ring full when queue awake!\n");
  4609. }
  4610. return NETDEV_TX_BUSY;
  4611. }
  4612. entry = tnapi->tx_prod;
  4613. base_flags = 0;
  4614. mss = 0;
  4615. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4616. int tcp_opt_len, ip_tcp_len;
  4617. u32 hdrlen;
  4618. if (skb_header_cloned(skb) &&
  4619. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4620. dev_kfree_skb(skb);
  4621. goto out_unlock;
  4622. }
  4623. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4624. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4625. else {
  4626. struct iphdr *iph = ip_hdr(skb);
  4627. tcp_opt_len = tcp_optlen(skb);
  4628. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4629. iph->check = 0;
  4630. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4631. hdrlen = ip_tcp_len + tcp_opt_len;
  4632. }
  4633. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4634. mss |= (hdrlen & 0xc) << 12;
  4635. if (hdrlen & 0x10)
  4636. base_flags |= 0x00000010;
  4637. base_flags |= (hdrlen & 0x3e0) << 5;
  4638. } else
  4639. mss |= hdrlen << 9;
  4640. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4641. TXD_FLAG_CPU_POST_DMA);
  4642. tcp_hdr(skb)->check = 0;
  4643. }
  4644. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4645. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4646. #if TG3_VLAN_TAG_USED
  4647. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4648. base_flags |= (TXD_FLAG_VLAN |
  4649. (vlan_tx_tag_get(skb) << 16));
  4650. #endif
  4651. len = skb_headlen(skb);
  4652. /* Queue skb data, a.k.a. the main skb fragment. */
  4653. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4654. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4655. dev_kfree_skb(skb);
  4656. goto out_unlock;
  4657. }
  4658. tnapi->tx_buffers[entry].skb = skb;
  4659. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4660. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4661. !mss && skb->len > ETH_DATA_LEN)
  4662. base_flags |= TXD_FLAG_JMB_PKT;
  4663. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4664. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4665. entry = NEXT_TX(entry);
  4666. /* Now loop through additional data fragments, and queue them. */
  4667. if (skb_shinfo(skb)->nr_frags > 0) {
  4668. last = skb_shinfo(skb)->nr_frags - 1;
  4669. for (i = 0; i <= last; i++) {
  4670. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4671. len = frag->size;
  4672. mapping = pci_map_page(tp->pdev,
  4673. frag->page,
  4674. frag->page_offset,
  4675. len, PCI_DMA_TODEVICE);
  4676. if (pci_dma_mapping_error(tp->pdev, mapping))
  4677. goto dma_error;
  4678. tnapi->tx_buffers[entry].skb = NULL;
  4679. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4680. mapping);
  4681. tg3_set_txd(tnapi, entry, mapping, len,
  4682. base_flags, (i == last) | (mss << 1));
  4683. entry = NEXT_TX(entry);
  4684. }
  4685. }
  4686. /* Packets are ready, update Tx producer idx local and on card. */
  4687. tw32_tx_mbox(tnapi->prodmbox, entry);
  4688. tnapi->tx_prod = entry;
  4689. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4690. netif_tx_stop_queue(txq);
  4691. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4692. netif_tx_wake_queue(txq);
  4693. }
  4694. out_unlock:
  4695. mmiowb();
  4696. return NETDEV_TX_OK;
  4697. dma_error:
  4698. last = i;
  4699. entry = tnapi->tx_prod;
  4700. tnapi->tx_buffers[entry].skb = NULL;
  4701. pci_unmap_single(tp->pdev,
  4702. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4703. skb_headlen(skb),
  4704. PCI_DMA_TODEVICE);
  4705. for (i = 0; i <= last; i++) {
  4706. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4707. entry = NEXT_TX(entry);
  4708. pci_unmap_page(tp->pdev,
  4709. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4710. mapping),
  4711. frag->size, PCI_DMA_TODEVICE);
  4712. }
  4713. dev_kfree_skb(skb);
  4714. return NETDEV_TX_OK;
  4715. }
  4716. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4717. struct net_device *);
  4718. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4719. * TSO header is greater than 80 bytes.
  4720. */
  4721. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4722. {
  4723. struct sk_buff *segs, *nskb;
  4724. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4725. /* Estimate the number of fragments in the worst case */
  4726. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4727. netif_stop_queue(tp->dev);
  4728. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4729. return NETDEV_TX_BUSY;
  4730. netif_wake_queue(tp->dev);
  4731. }
  4732. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4733. if (IS_ERR(segs))
  4734. goto tg3_tso_bug_end;
  4735. do {
  4736. nskb = segs;
  4737. segs = segs->next;
  4738. nskb->next = NULL;
  4739. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4740. } while (segs);
  4741. tg3_tso_bug_end:
  4742. dev_kfree_skb(skb);
  4743. return NETDEV_TX_OK;
  4744. }
  4745. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4746. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4747. */
  4748. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4749. struct net_device *dev)
  4750. {
  4751. struct tg3 *tp = netdev_priv(dev);
  4752. u32 len, entry, base_flags, mss;
  4753. int would_hit_hwbug;
  4754. dma_addr_t mapping;
  4755. struct tg3_napi *tnapi;
  4756. struct netdev_queue *txq;
  4757. unsigned int i, last;
  4758. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4759. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4760. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4761. tnapi++;
  4762. /* We are running in BH disabled context with netif_tx_lock
  4763. * and TX reclaim runs via tp->napi.poll inside of a software
  4764. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4765. * no IRQ context deadlocks to worry about either. Rejoice!
  4766. */
  4767. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4768. if (!netif_tx_queue_stopped(txq)) {
  4769. netif_tx_stop_queue(txq);
  4770. /* This is a hard error, log it. */
  4771. netdev_err(dev,
  4772. "BUG! Tx Ring full when queue awake!\n");
  4773. }
  4774. return NETDEV_TX_BUSY;
  4775. }
  4776. entry = tnapi->tx_prod;
  4777. base_flags = 0;
  4778. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4779. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4780. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4781. struct iphdr *iph;
  4782. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4783. if (skb_header_cloned(skb) &&
  4784. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4785. dev_kfree_skb(skb);
  4786. goto out_unlock;
  4787. }
  4788. tcp_opt_len = tcp_optlen(skb);
  4789. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4790. hdr_len = ip_tcp_len + tcp_opt_len;
  4791. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4792. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4793. return (tg3_tso_bug(tp, skb));
  4794. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4795. TXD_FLAG_CPU_POST_DMA);
  4796. iph = ip_hdr(skb);
  4797. iph->check = 0;
  4798. iph->tot_len = htons(mss + hdr_len);
  4799. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4800. tcp_hdr(skb)->check = 0;
  4801. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4802. } else
  4803. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4804. iph->daddr, 0,
  4805. IPPROTO_TCP,
  4806. 0);
  4807. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4808. mss |= (hdr_len & 0xc) << 12;
  4809. if (hdr_len & 0x10)
  4810. base_flags |= 0x00000010;
  4811. base_flags |= (hdr_len & 0x3e0) << 5;
  4812. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4813. mss |= hdr_len << 9;
  4814. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4815. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4816. if (tcp_opt_len || iph->ihl > 5) {
  4817. int tsflags;
  4818. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4819. mss |= (tsflags << 11);
  4820. }
  4821. } else {
  4822. if (tcp_opt_len || iph->ihl > 5) {
  4823. int tsflags;
  4824. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4825. base_flags |= tsflags << 12;
  4826. }
  4827. }
  4828. }
  4829. #if TG3_VLAN_TAG_USED
  4830. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4831. base_flags |= (TXD_FLAG_VLAN |
  4832. (vlan_tx_tag_get(skb) << 16));
  4833. #endif
  4834. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4835. !mss && skb->len > ETH_DATA_LEN)
  4836. base_flags |= TXD_FLAG_JMB_PKT;
  4837. len = skb_headlen(skb);
  4838. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4839. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4840. dev_kfree_skb(skb);
  4841. goto out_unlock;
  4842. }
  4843. tnapi->tx_buffers[entry].skb = skb;
  4844. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4845. would_hit_hwbug = 0;
  4846. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4847. would_hit_hwbug = 1;
  4848. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4849. tg3_4g_overflow_test(mapping, len))
  4850. would_hit_hwbug = 1;
  4851. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4852. tg3_40bit_overflow_test(tp, mapping, len))
  4853. would_hit_hwbug = 1;
  4854. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4855. would_hit_hwbug = 1;
  4856. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4857. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4858. entry = NEXT_TX(entry);
  4859. /* Now loop through additional data fragments, and queue them. */
  4860. if (skb_shinfo(skb)->nr_frags > 0) {
  4861. last = skb_shinfo(skb)->nr_frags - 1;
  4862. for (i = 0; i <= last; i++) {
  4863. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4864. len = frag->size;
  4865. mapping = pci_map_page(tp->pdev,
  4866. frag->page,
  4867. frag->page_offset,
  4868. len, PCI_DMA_TODEVICE);
  4869. tnapi->tx_buffers[entry].skb = NULL;
  4870. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4871. mapping);
  4872. if (pci_dma_mapping_error(tp->pdev, mapping))
  4873. goto dma_error;
  4874. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4875. len <= 8)
  4876. would_hit_hwbug = 1;
  4877. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4878. tg3_4g_overflow_test(mapping, len))
  4879. would_hit_hwbug = 1;
  4880. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4881. tg3_40bit_overflow_test(tp, mapping, len))
  4882. would_hit_hwbug = 1;
  4883. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4884. tg3_set_txd(tnapi, entry, mapping, len,
  4885. base_flags, (i == last)|(mss << 1));
  4886. else
  4887. tg3_set_txd(tnapi, entry, mapping, len,
  4888. base_flags, (i == last));
  4889. entry = NEXT_TX(entry);
  4890. }
  4891. }
  4892. if (would_hit_hwbug) {
  4893. u32 last_plus_one = entry;
  4894. u32 start;
  4895. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4896. start &= (TG3_TX_RING_SIZE - 1);
  4897. /* If the workaround fails due to memory/mapping
  4898. * failure, silently drop this packet.
  4899. */
  4900. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4901. &start, base_flags, mss))
  4902. goto out_unlock;
  4903. entry = start;
  4904. }
  4905. /* Packets are ready, update Tx producer idx local and on card. */
  4906. tw32_tx_mbox(tnapi->prodmbox, entry);
  4907. tnapi->tx_prod = entry;
  4908. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4909. netif_tx_stop_queue(txq);
  4910. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4911. netif_tx_wake_queue(txq);
  4912. }
  4913. out_unlock:
  4914. mmiowb();
  4915. return NETDEV_TX_OK;
  4916. dma_error:
  4917. last = i;
  4918. entry = tnapi->tx_prod;
  4919. tnapi->tx_buffers[entry].skb = NULL;
  4920. pci_unmap_single(tp->pdev,
  4921. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4922. skb_headlen(skb),
  4923. PCI_DMA_TODEVICE);
  4924. for (i = 0; i <= last; i++) {
  4925. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4926. entry = NEXT_TX(entry);
  4927. pci_unmap_page(tp->pdev,
  4928. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4929. mapping),
  4930. frag->size, PCI_DMA_TODEVICE);
  4931. }
  4932. dev_kfree_skb(skb);
  4933. return NETDEV_TX_OK;
  4934. }
  4935. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4936. int new_mtu)
  4937. {
  4938. dev->mtu = new_mtu;
  4939. if (new_mtu > ETH_DATA_LEN) {
  4940. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4941. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4942. ethtool_op_set_tso(dev, 0);
  4943. }
  4944. else
  4945. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4946. } else {
  4947. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4948. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4949. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4950. }
  4951. }
  4952. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4953. {
  4954. struct tg3 *tp = netdev_priv(dev);
  4955. int err;
  4956. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4957. return -EINVAL;
  4958. if (!netif_running(dev)) {
  4959. /* We'll just catch it later when the
  4960. * device is up'd.
  4961. */
  4962. tg3_set_mtu(dev, tp, new_mtu);
  4963. return 0;
  4964. }
  4965. tg3_phy_stop(tp);
  4966. tg3_netif_stop(tp);
  4967. tg3_full_lock(tp, 1);
  4968. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4969. tg3_set_mtu(dev, tp, new_mtu);
  4970. err = tg3_restart_hw(tp, 0);
  4971. if (!err)
  4972. tg3_netif_start(tp);
  4973. tg3_full_unlock(tp);
  4974. if (!err)
  4975. tg3_phy_start(tp);
  4976. return err;
  4977. }
  4978. static void tg3_rx_prodring_free(struct tg3 *tp,
  4979. struct tg3_rx_prodring_set *tpr)
  4980. {
  4981. int i;
  4982. if (tpr != &tp->prodring[0]) {
  4983. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  4984. i = (i + 1) % TG3_RX_RING_SIZE)
  4985. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4986. tp->rx_pkt_map_sz);
  4987. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4988. for (i = tpr->rx_jmb_cons_idx;
  4989. i != tpr->rx_jmb_prod_idx;
  4990. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  4991. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4992. TG3_RX_JMB_MAP_SZ);
  4993. }
  4994. }
  4995. return;
  4996. }
  4997. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  4998. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4999. tp->rx_pkt_map_sz);
  5000. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5001. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  5002. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5003. TG3_RX_JMB_MAP_SZ);
  5004. }
  5005. }
  5006. /* Initialize rx rings for packet processing.
  5007. *
  5008. * The chip has been shut down and the driver detached from
  5009. * the networking, so no interrupts or new tx packets will
  5010. * end up in the driver. tp->{tx,}lock are held and thus
  5011. * we may not sleep.
  5012. */
  5013. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5014. struct tg3_rx_prodring_set *tpr)
  5015. {
  5016. u32 i, rx_pkt_dma_sz;
  5017. tpr->rx_std_cons_idx = 0;
  5018. tpr->rx_std_prod_idx = 0;
  5019. tpr->rx_jmb_cons_idx = 0;
  5020. tpr->rx_jmb_prod_idx = 0;
  5021. if (tpr != &tp->prodring[0]) {
  5022. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  5023. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  5024. memset(&tpr->rx_jmb_buffers[0], 0,
  5025. TG3_RX_JMB_BUFF_RING_SIZE);
  5026. goto done;
  5027. }
  5028. /* Zero out all descriptors. */
  5029. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  5030. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5031. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5032. tp->dev->mtu > ETH_DATA_LEN)
  5033. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5034. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5035. /* Initialize invariants of the rings, we only set this
  5036. * stuff once. This works because the card does not
  5037. * write into the rx buffer posting rings.
  5038. */
  5039. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  5040. struct tg3_rx_buffer_desc *rxd;
  5041. rxd = &tpr->rx_std[i];
  5042. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5043. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5044. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5045. (i << RXD_OPAQUE_INDEX_SHIFT));
  5046. }
  5047. /* Now allocate fresh SKBs for each rx ring. */
  5048. for (i = 0; i < tp->rx_pending; i++) {
  5049. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5050. netdev_warn(tp->dev,
  5051. "Using a smaller RX standard ring. Only "
  5052. "%d out of %d buffers were allocated "
  5053. "successfully\n", i, tp->rx_pending);
  5054. if (i == 0)
  5055. goto initfail;
  5056. tp->rx_pending = i;
  5057. break;
  5058. }
  5059. }
  5060. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5061. goto done;
  5062. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5063. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5064. goto done;
  5065. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5066. struct tg3_rx_buffer_desc *rxd;
  5067. rxd = &tpr->rx_jmb[i].std;
  5068. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5069. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5070. RXD_FLAG_JUMBO;
  5071. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5072. (i << RXD_OPAQUE_INDEX_SHIFT));
  5073. }
  5074. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5075. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5076. netdev_warn(tp->dev,
  5077. "Using a smaller RX jumbo ring. Only %d "
  5078. "out of %d buffers were allocated "
  5079. "successfully\n", i, tp->rx_jumbo_pending);
  5080. if (i == 0)
  5081. goto initfail;
  5082. tp->rx_jumbo_pending = i;
  5083. break;
  5084. }
  5085. }
  5086. done:
  5087. return 0;
  5088. initfail:
  5089. tg3_rx_prodring_free(tp, tpr);
  5090. return -ENOMEM;
  5091. }
  5092. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5093. struct tg3_rx_prodring_set *tpr)
  5094. {
  5095. kfree(tpr->rx_std_buffers);
  5096. tpr->rx_std_buffers = NULL;
  5097. kfree(tpr->rx_jmb_buffers);
  5098. tpr->rx_jmb_buffers = NULL;
  5099. if (tpr->rx_std) {
  5100. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5101. tpr->rx_std, tpr->rx_std_mapping);
  5102. tpr->rx_std = NULL;
  5103. }
  5104. if (tpr->rx_jmb) {
  5105. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5106. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5107. tpr->rx_jmb = NULL;
  5108. }
  5109. }
  5110. static int tg3_rx_prodring_init(struct tg3 *tp,
  5111. struct tg3_rx_prodring_set *tpr)
  5112. {
  5113. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5114. if (!tpr->rx_std_buffers)
  5115. return -ENOMEM;
  5116. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5117. &tpr->rx_std_mapping);
  5118. if (!tpr->rx_std)
  5119. goto err_out;
  5120. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5121. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5122. GFP_KERNEL);
  5123. if (!tpr->rx_jmb_buffers)
  5124. goto err_out;
  5125. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5126. TG3_RX_JUMBO_RING_BYTES,
  5127. &tpr->rx_jmb_mapping);
  5128. if (!tpr->rx_jmb)
  5129. goto err_out;
  5130. }
  5131. return 0;
  5132. err_out:
  5133. tg3_rx_prodring_fini(tp, tpr);
  5134. return -ENOMEM;
  5135. }
  5136. /* Free up pending packets in all rx/tx rings.
  5137. *
  5138. * The chip has been shut down and the driver detached from
  5139. * the networking, so no interrupts or new tx packets will
  5140. * end up in the driver. tp->{tx,}lock is not held and we are not
  5141. * in an interrupt context and thus may sleep.
  5142. */
  5143. static void tg3_free_rings(struct tg3 *tp)
  5144. {
  5145. int i, j;
  5146. for (j = 0; j < tp->irq_cnt; j++) {
  5147. struct tg3_napi *tnapi = &tp->napi[j];
  5148. if (!tnapi->tx_buffers)
  5149. continue;
  5150. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5151. struct ring_info *txp;
  5152. struct sk_buff *skb;
  5153. unsigned int k;
  5154. txp = &tnapi->tx_buffers[i];
  5155. skb = txp->skb;
  5156. if (skb == NULL) {
  5157. i++;
  5158. continue;
  5159. }
  5160. pci_unmap_single(tp->pdev,
  5161. pci_unmap_addr(txp, mapping),
  5162. skb_headlen(skb),
  5163. PCI_DMA_TODEVICE);
  5164. txp->skb = NULL;
  5165. i++;
  5166. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5167. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5168. pci_unmap_page(tp->pdev,
  5169. pci_unmap_addr(txp, mapping),
  5170. skb_shinfo(skb)->frags[k].size,
  5171. PCI_DMA_TODEVICE);
  5172. i++;
  5173. }
  5174. dev_kfree_skb_any(skb);
  5175. }
  5176. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5177. }
  5178. }
  5179. /* Initialize tx/rx rings for packet processing.
  5180. *
  5181. * The chip has been shut down and the driver detached from
  5182. * the networking, so no interrupts or new tx packets will
  5183. * end up in the driver. tp->{tx,}lock are held and thus
  5184. * we may not sleep.
  5185. */
  5186. static int tg3_init_rings(struct tg3 *tp)
  5187. {
  5188. int i;
  5189. /* Free up all the SKBs. */
  5190. tg3_free_rings(tp);
  5191. for (i = 0; i < tp->irq_cnt; i++) {
  5192. struct tg3_napi *tnapi = &tp->napi[i];
  5193. tnapi->last_tag = 0;
  5194. tnapi->last_irq_tag = 0;
  5195. tnapi->hw_status->status = 0;
  5196. tnapi->hw_status->status_tag = 0;
  5197. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5198. tnapi->tx_prod = 0;
  5199. tnapi->tx_cons = 0;
  5200. if (tnapi->tx_ring)
  5201. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5202. tnapi->rx_rcb_ptr = 0;
  5203. if (tnapi->rx_rcb)
  5204. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5205. if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
  5206. tg3_free_rings(tp);
  5207. return -ENOMEM;
  5208. }
  5209. }
  5210. return 0;
  5211. }
  5212. /*
  5213. * Must not be invoked with interrupt sources disabled and
  5214. * the hardware shutdown down.
  5215. */
  5216. static void tg3_free_consistent(struct tg3 *tp)
  5217. {
  5218. int i;
  5219. for (i = 0; i < tp->irq_cnt; i++) {
  5220. struct tg3_napi *tnapi = &tp->napi[i];
  5221. if (tnapi->tx_ring) {
  5222. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5223. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5224. tnapi->tx_ring = NULL;
  5225. }
  5226. kfree(tnapi->tx_buffers);
  5227. tnapi->tx_buffers = NULL;
  5228. if (tnapi->rx_rcb) {
  5229. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5230. tnapi->rx_rcb,
  5231. tnapi->rx_rcb_mapping);
  5232. tnapi->rx_rcb = NULL;
  5233. }
  5234. if (tnapi->hw_status) {
  5235. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5236. tnapi->hw_status,
  5237. tnapi->status_mapping);
  5238. tnapi->hw_status = NULL;
  5239. }
  5240. }
  5241. if (tp->hw_stats) {
  5242. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5243. tp->hw_stats, tp->stats_mapping);
  5244. tp->hw_stats = NULL;
  5245. }
  5246. for (i = 0; i < tp->irq_cnt; i++)
  5247. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5248. }
  5249. /*
  5250. * Must not be invoked with interrupt sources disabled and
  5251. * the hardware shutdown down. Can sleep.
  5252. */
  5253. static int tg3_alloc_consistent(struct tg3 *tp)
  5254. {
  5255. int i;
  5256. for (i = 0; i < tp->irq_cnt; i++) {
  5257. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5258. goto err_out;
  5259. }
  5260. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5261. sizeof(struct tg3_hw_stats),
  5262. &tp->stats_mapping);
  5263. if (!tp->hw_stats)
  5264. goto err_out;
  5265. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5266. for (i = 0; i < tp->irq_cnt; i++) {
  5267. struct tg3_napi *tnapi = &tp->napi[i];
  5268. struct tg3_hw_status *sblk;
  5269. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5270. TG3_HW_STATUS_SIZE,
  5271. &tnapi->status_mapping);
  5272. if (!tnapi->hw_status)
  5273. goto err_out;
  5274. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5275. sblk = tnapi->hw_status;
  5276. /* If multivector TSS is enabled, vector 0 does not handle
  5277. * tx interrupts. Don't allocate any resources for it.
  5278. */
  5279. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5280. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5281. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5282. TG3_TX_RING_SIZE,
  5283. GFP_KERNEL);
  5284. if (!tnapi->tx_buffers)
  5285. goto err_out;
  5286. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5287. TG3_TX_RING_BYTES,
  5288. &tnapi->tx_desc_mapping);
  5289. if (!tnapi->tx_ring)
  5290. goto err_out;
  5291. }
  5292. /*
  5293. * When RSS is enabled, the status block format changes
  5294. * slightly. The "rx_jumbo_consumer", "reserved",
  5295. * and "rx_mini_consumer" members get mapped to the
  5296. * other three rx return ring producer indexes.
  5297. */
  5298. switch (i) {
  5299. default:
  5300. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5301. break;
  5302. case 2:
  5303. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5304. break;
  5305. case 3:
  5306. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5307. break;
  5308. case 4:
  5309. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5310. break;
  5311. }
  5312. tnapi->prodring = &tp->prodring[i];
  5313. /*
  5314. * If multivector RSS is enabled, vector 0 does not handle
  5315. * rx or tx interrupts. Don't allocate any resources for it.
  5316. */
  5317. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5318. continue;
  5319. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5320. TG3_RX_RCB_RING_BYTES(tp),
  5321. &tnapi->rx_rcb_mapping);
  5322. if (!tnapi->rx_rcb)
  5323. goto err_out;
  5324. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5325. }
  5326. return 0;
  5327. err_out:
  5328. tg3_free_consistent(tp);
  5329. return -ENOMEM;
  5330. }
  5331. #define MAX_WAIT_CNT 1000
  5332. /* To stop a block, clear the enable bit and poll till it
  5333. * clears. tp->lock is held.
  5334. */
  5335. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5336. {
  5337. unsigned int i;
  5338. u32 val;
  5339. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5340. switch (ofs) {
  5341. case RCVLSC_MODE:
  5342. case DMAC_MODE:
  5343. case MBFREE_MODE:
  5344. case BUFMGR_MODE:
  5345. case MEMARB_MODE:
  5346. /* We can't enable/disable these bits of the
  5347. * 5705/5750, just say success.
  5348. */
  5349. return 0;
  5350. default:
  5351. break;
  5352. }
  5353. }
  5354. val = tr32(ofs);
  5355. val &= ~enable_bit;
  5356. tw32_f(ofs, val);
  5357. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5358. udelay(100);
  5359. val = tr32(ofs);
  5360. if ((val & enable_bit) == 0)
  5361. break;
  5362. }
  5363. if (i == MAX_WAIT_CNT && !silent) {
  5364. dev_err(&tp->pdev->dev,
  5365. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5366. ofs, enable_bit);
  5367. return -ENODEV;
  5368. }
  5369. return 0;
  5370. }
  5371. /* tp->lock is held. */
  5372. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5373. {
  5374. int i, err;
  5375. tg3_disable_ints(tp);
  5376. tp->rx_mode &= ~RX_MODE_ENABLE;
  5377. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5378. udelay(10);
  5379. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5380. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5381. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5382. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5383. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5384. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5385. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5386. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5387. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5388. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5389. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5390. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5391. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5392. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5393. tw32_f(MAC_MODE, tp->mac_mode);
  5394. udelay(40);
  5395. tp->tx_mode &= ~TX_MODE_ENABLE;
  5396. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5397. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5398. udelay(100);
  5399. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5400. break;
  5401. }
  5402. if (i >= MAX_WAIT_CNT) {
  5403. dev_err(&tp->pdev->dev,
  5404. "%s timed out, TX_MODE_ENABLE will not clear "
  5405. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5406. err |= -ENODEV;
  5407. }
  5408. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5409. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5410. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5411. tw32(FTQ_RESET, 0xffffffff);
  5412. tw32(FTQ_RESET, 0x00000000);
  5413. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5414. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5415. for (i = 0; i < tp->irq_cnt; i++) {
  5416. struct tg3_napi *tnapi = &tp->napi[i];
  5417. if (tnapi->hw_status)
  5418. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5419. }
  5420. if (tp->hw_stats)
  5421. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5422. return err;
  5423. }
  5424. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5425. {
  5426. int i;
  5427. u32 apedata;
  5428. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5429. if (apedata != APE_SEG_SIG_MAGIC)
  5430. return;
  5431. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5432. if (!(apedata & APE_FW_STATUS_READY))
  5433. return;
  5434. /* Wait for up to 1 millisecond for APE to service previous event. */
  5435. for (i = 0; i < 10; i++) {
  5436. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5437. return;
  5438. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5439. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5440. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5441. event | APE_EVENT_STATUS_EVENT_PENDING);
  5442. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5443. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5444. break;
  5445. udelay(100);
  5446. }
  5447. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5448. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5449. }
  5450. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5451. {
  5452. u32 event;
  5453. u32 apedata;
  5454. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5455. return;
  5456. switch (kind) {
  5457. case RESET_KIND_INIT:
  5458. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5459. APE_HOST_SEG_SIG_MAGIC);
  5460. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5461. APE_HOST_SEG_LEN_MAGIC);
  5462. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5463. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5464. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5465. APE_HOST_DRIVER_ID_MAGIC);
  5466. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5467. APE_HOST_BEHAV_NO_PHYLOCK);
  5468. event = APE_EVENT_STATUS_STATE_START;
  5469. break;
  5470. case RESET_KIND_SHUTDOWN:
  5471. /* With the interface we are currently using,
  5472. * APE does not track driver state. Wiping
  5473. * out the HOST SEGMENT SIGNATURE forces
  5474. * the APE to assume OS absent status.
  5475. */
  5476. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5477. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5478. break;
  5479. case RESET_KIND_SUSPEND:
  5480. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5481. break;
  5482. default:
  5483. return;
  5484. }
  5485. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5486. tg3_ape_send_event(tp, event);
  5487. }
  5488. /* tp->lock is held. */
  5489. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5490. {
  5491. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5492. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5493. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5494. switch (kind) {
  5495. case RESET_KIND_INIT:
  5496. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5497. DRV_STATE_START);
  5498. break;
  5499. case RESET_KIND_SHUTDOWN:
  5500. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5501. DRV_STATE_UNLOAD);
  5502. break;
  5503. case RESET_KIND_SUSPEND:
  5504. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5505. DRV_STATE_SUSPEND);
  5506. break;
  5507. default:
  5508. break;
  5509. }
  5510. }
  5511. if (kind == RESET_KIND_INIT ||
  5512. kind == RESET_KIND_SUSPEND)
  5513. tg3_ape_driver_state_change(tp, kind);
  5514. }
  5515. /* tp->lock is held. */
  5516. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5517. {
  5518. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5519. switch (kind) {
  5520. case RESET_KIND_INIT:
  5521. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5522. DRV_STATE_START_DONE);
  5523. break;
  5524. case RESET_KIND_SHUTDOWN:
  5525. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5526. DRV_STATE_UNLOAD_DONE);
  5527. break;
  5528. default:
  5529. break;
  5530. }
  5531. }
  5532. if (kind == RESET_KIND_SHUTDOWN)
  5533. tg3_ape_driver_state_change(tp, kind);
  5534. }
  5535. /* tp->lock is held. */
  5536. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5537. {
  5538. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5539. switch (kind) {
  5540. case RESET_KIND_INIT:
  5541. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5542. DRV_STATE_START);
  5543. break;
  5544. case RESET_KIND_SHUTDOWN:
  5545. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5546. DRV_STATE_UNLOAD);
  5547. break;
  5548. case RESET_KIND_SUSPEND:
  5549. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5550. DRV_STATE_SUSPEND);
  5551. break;
  5552. default:
  5553. break;
  5554. }
  5555. }
  5556. }
  5557. static int tg3_poll_fw(struct tg3 *tp)
  5558. {
  5559. int i;
  5560. u32 val;
  5561. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5562. /* Wait up to 20ms for init done. */
  5563. for (i = 0; i < 200; i++) {
  5564. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5565. return 0;
  5566. udelay(100);
  5567. }
  5568. return -ENODEV;
  5569. }
  5570. /* Wait for firmware initialization to complete. */
  5571. for (i = 0; i < 100000; i++) {
  5572. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5573. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5574. break;
  5575. udelay(10);
  5576. }
  5577. /* Chip might not be fitted with firmware. Some Sun onboard
  5578. * parts are configured like that. So don't signal the timeout
  5579. * of the above loop as an error, but do report the lack of
  5580. * running firmware once.
  5581. */
  5582. if (i >= 100000 &&
  5583. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5584. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5585. netdev_info(tp->dev, "No firmware running\n");
  5586. }
  5587. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5588. /* The 57765 A0 needs a little more
  5589. * time to do some important work.
  5590. */
  5591. mdelay(10);
  5592. }
  5593. return 0;
  5594. }
  5595. /* Save PCI command register before chip reset */
  5596. static void tg3_save_pci_state(struct tg3 *tp)
  5597. {
  5598. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5599. }
  5600. /* Restore PCI state after chip reset */
  5601. static void tg3_restore_pci_state(struct tg3 *tp)
  5602. {
  5603. u32 val;
  5604. /* Re-enable indirect register accesses. */
  5605. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5606. tp->misc_host_ctrl);
  5607. /* Set MAX PCI retry to zero. */
  5608. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5609. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5610. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5611. val |= PCISTATE_RETRY_SAME_DMA;
  5612. /* Allow reads and writes to the APE register and memory space. */
  5613. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5614. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5615. PCISTATE_ALLOW_APE_SHMEM_WR;
  5616. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5617. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5618. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5619. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5620. pcie_set_readrq(tp->pdev, 4096);
  5621. else {
  5622. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5623. tp->pci_cacheline_sz);
  5624. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5625. tp->pci_lat_timer);
  5626. }
  5627. }
  5628. /* Make sure PCI-X relaxed ordering bit is clear. */
  5629. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5630. u16 pcix_cmd;
  5631. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5632. &pcix_cmd);
  5633. pcix_cmd &= ~PCI_X_CMD_ERO;
  5634. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5635. pcix_cmd);
  5636. }
  5637. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5638. /* Chip reset on 5780 will reset MSI enable bit,
  5639. * so need to restore it.
  5640. */
  5641. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5642. u16 ctrl;
  5643. pci_read_config_word(tp->pdev,
  5644. tp->msi_cap + PCI_MSI_FLAGS,
  5645. &ctrl);
  5646. pci_write_config_word(tp->pdev,
  5647. tp->msi_cap + PCI_MSI_FLAGS,
  5648. ctrl | PCI_MSI_FLAGS_ENABLE);
  5649. val = tr32(MSGINT_MODE);
  5650. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5651. }
  5652. }
  5653. }
  5654. static void tg3_stop_fw(struct tg3 *);
  5655. /* tp->lock is held. */
  5656. static int tg3_chip_reset(struct tg3 *tp)
  5657. {
  5658. u32 val;
  5659. void (*write_op)(struct tg3 *, u32, u32);
  5660. int i, err;
  5661. tg3_nvram_lock(tp);
  5662. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5663. /* No matching tg3_nvram_unlock() after this because
  5664. * chip reset below will undo the nvram lock.
  5665. */
  5666. tp->nvram_lock_cnt = 0;
  5667. /* GRC_MISC_CFG core clock reset will clear the memory
  5668. * enable bit in PCI register 4 and the MSI enable bit
  5669. * on some chips, so we save relevant registers here.
  5670. */
  5671. tg3_save_pci_state(tp);
  5672. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5673. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5674. tw32(GRC_FASTBOOT_PC, 0);
  5675. /*
  5676. * We must avoid the readl() that normally takes place.
  5677. * It locks machines, causes machine checks, and other
  5678. * fun things. So, temporarily disable the 5701
  5679. * hardware workaround, while we do the reset.
  5680. */
  5681. write_op = tp->write32;
  5682. if (write_op == tg3_write_flush_reg32)
  5683. tp->write32 = tg3_write32;
  5684. /* Prevent the irq handler from reading or writing PCI registers
  5685. * during chip reset when the memory enable bit in the PCI command
  5686. * register may be cleared. The chip does not generate interrupt
  5687. * at this time, but the irq handler may still be called due to irq
  5688. * sharing or irqpoll.
  5689. */
  5690. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5691. for (i = 0; i < tp->irq_cnt; i++) {
  5692. struct tg3_napi *tnapi = &tp->napi[i];
  5693. if (tnapi->hw_status) {
  5694. tnapi->hw_status->status = 0;
  5695. tnapi->hw_status->status_tag = 0;
  5696. }
  5697. tnapi->last_tag = 0;
  5698. tnapi->last_irq_tag = 0;
  5699. }
  5700. smp_mb();
  5701. for (i = 0; i < tp->irq_cnt; i++)
  5702. synchronize_irq(tp->napi[i].irq_vec);
  5703. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5704. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5705. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5706. }
  5707. /* do the reset */
  5708. val = GRC_MISC_CFG_CORECLK_RESET;
  5709. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5710. if (tr32(0x7e2c) == 0x60) {
  5711. tw32(0x7e2c, 0x20);
  5712. }
  5713. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5714. tw32(GRC_MISC_CFG, (1 << 29));
  5715. val |= (1 << 29);
  5716. }
  5717. }
  5718. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5719. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5720. tw32(GRC_VCPU_EXT_CTRL,
  5721. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5722. }
  5723. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5724. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5725. tw32(GRC_MISC_CFG, val);
  5726. /* restore 5701 hardware bug workaround write method */
  5727. tp->write32 = write_op;
  5728. /* Unfortunately, we have to delay before the PCI read back.
  5729. * Some 575X chips even will not respond to a PCI cfg access
  5730. * when the reset command is given to the chip.
  5731. *
  5732. * How do these hardware designers expect things to work
  5733. * properly if the PCI write is posted for a long period
  5734. * of time? It is always necessary to have some method by
  5735. * which a register read back can occur to push the write
  5736. * out which does the reset.
  5737. *
  5738. * For most tg3 variants the trick below was working.
  5739. * Ho hum...
  5740. */
  5741. udelay(120);
  5742. /* Flush PCI posted writes. The normal MMIO registers
  5743. * are inaccessible at this time so this is the only
  5744. * way to make this reliably (actually, this is no longer
  5745. * the case, see above). I tried to use indirect
  5746. * register read/write but this upset some 5701 variants.
  5747. */
  5748. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5749. udelay(120);
  5750. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5751. u16 val16;
  5752. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5753. int i;
  5754. u32 cfg_val;
  5755. /* Wait for link training to complete. */
  5756. for (i = 0; i < 5000; i++)
  5757. udelay(100);
  5758. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5759. pci_write_config_dword(tp->pdev, 0xc4,
  5760. cfg_val | (1 << 15));
  5761. }
  5762. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5763. pci_read_config_word(tp->pdev,
  5764. tp->pcie_cap + PCI_EXP_DEVCTL,
  5765. &val16);
  5766. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5767. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5768. /*
  5769. * Older PCIe devices only support the 128 byte
  5770. * MPS setting. Enforce the restriction.
  5771. */
  5772. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5773. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5774. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5775. pci_write_config_word(tp->pdev,
  5776. tp->pcie_cap + PCI_EXP_DEVCTL,
  5777. val16);
  5778. pcie_set_readrq(tp->pdev, 4096);
  5779. /* Clear error status */
  5780. pci_write_config_word(tp->pdev,
  5781. tp->pcie_cap + PCI_EXP_DEVSTA,
  5782. PCI_EXP_DEVSTA_CED |
  5783. PCI_EXP_DEVSTA_NFED |
  5784. PCI_EXP_DEVSTA_FED |
  5785. PCI_EXP_DEVSTA_URD);
  5786. }
  5787. tg3_restore_pci_state(tp);
  5788. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5789. val = 0;
  5790. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5791. val = tr32(MEMARB_MODE);
  5792. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5793. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5794. tg3_stop_fw(tp);
  5795. tw32(0x5000, 0x400);
  5796. }
  5797. tw32(GRC_MODE, tp->grc_mode);
  5798. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5799. val = tr32(0xc4);
  5800. tw32(0xc4, val | (1 << 15));
  5801. }
  5802. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5803. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5804. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5805. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5806. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5807. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5808. }
  5809. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5810. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5811. tw32_f(MAC_MODE, tp->mac_mode);
  5812. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5813. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5814. tw32_f(MAC_MODE, tp->mac_mode);
  5815. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5816. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5817. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5818. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5819. tw32_f(MAC_MODE, tp->mac_mode);
  5820. } else
  5821. tw32_f(MAC_MODE, 0);
  5822. udelay(40);
  5823. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5824. err = tg3_poll_fw(tp);
  5825. if (err)
  5826. return err;
  5827. tg3_mdio_start(tp);
  5828. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5829. u8 phy_addr;
  5830. phy_addr = tp->phy_addr;
  5831. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5832. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5833. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5834. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5835. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5836. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5837. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5838. udelay(10);
  5839. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5840. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5841. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5842. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5843. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5844. udelay(10);
  5845. tp->phy_addr = phy_addr;
  5846. }
  5847. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5848. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5849. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5850. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  5851. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  5852. val = tr32(0x7c00);
  5853. tw32(0x7c00, val | (1 << 25));
  5854. }
  5855. /* Reprobe ASF enable state. */
  5856. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5857. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5858. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5859. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5860. u32 nic_cfg;
  5861. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5862. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5863. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5864. tp->last_event_jiffies = jiffies;
  5865. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5866. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5867. }
  5868. }
  5869. return 0;
  5870. }
  5871. /* tp->lock is held. */
  5872. static void tg3_stop_fw(struct tg3 *tp)
  5873. {
  5874. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5875. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5876. /* Wait for RX cpu to ACK the previous event. */
  5877. tg3_wait_for_event_ack(tp);
  5878. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5879. tg3_generate_fw_event(tp);
  5880. /* Wait for RX cpu to ACK this event. */
  5881. tg3_wait_for_event_ack(tp);
  5882. }
  5883. }
  5884. /* tp->lock is held. */
  5885. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5886. {
  5887. int err;
  5888. tg3_stop_fw(tp);
  5889. tg3_write_sig_pre_reset(tp, kind);
  5890. tg3_abort_hw(tp, silent);
  5891. err = tg3_chip_reset(tp);
  5892. __tg3_set_mac_addr(tp, 0);
  5893. tg3_write_sig_legacy(tp, kind);
  5894. tg3_write_sig_post_reset(tp, kind);
  5895. if (err)
  5896. return err;
  5897. return 0;
  5898. }
  5899. #define RX_CPU_SCRATCH_BASE 0x30000
  5900. #define RX_CPU_SCRATCH_SIZE 0x04000
  5901. #define TX_CPU_SCRATCH_BASE 0x34000
  5902. #define TX_CPU_SCRATCH_SIZE 0x04000
  5903. /* tp->lock is held. */
  5904. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5905. {
  5906. int i;
  5907. BUG_ON(offset == TX_CPU_BASE &&
  5908. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5909. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5910. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5911. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5912. return 0;
  5913. }
  5914. if (offset == RX_CPU_BASE) {
  5915. for (i = 0; i < 10000; i++) {
  5916. tw32(offset + CPU_STATE, 0xffffffff);
  5917. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5918. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5919. break;
  5920. }
  5921. tw32(offset + CPU_STATE, 0xffffffff);
  5922. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5923. udelay(10);
  5924. } else {
  5925. for (i = 0; i < 10000; i++) {
  5926. tw32(offset + CPU_STATE, 0xffffffff);
  5927. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5928. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5929. break;
  5930. }
  5931. }
  5932. if (i >= 10000) {
  5933. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  5934. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  5935. return -ENODEV;
  5936. }
  5937. /* Clear firmware's nvram arbitration. */
  5938. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5939. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5940. return 0;
  5941. }
  5942. struct fw_info {
  5943. unsigned int fw_base;
  5944. unsigned int fw_len;
  5945. const __be32 *fw_data;
  5946. };
  5947. /* tp->lock is held. */
  5948. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5949. int cpu_scratch_size, struct fw_info *info)
  5950. {
  5951. int err, lock_err, i;
  5952. void (*write_op)(struct tg3 *, u32, u32);
  5953. if (cpu_base == TX_CPU_BASE &&
  5954. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5955. netdev_err(tp->dev,
  5956. "%s: Trying to load TX cpu firmware which is 5705\n",
  5957. __func__);
  5958. return -EINVAL;
  5959. }
  5960. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5961. write_op = tg3_write_mem;
  5962. else
  5963. write_op = tg3_write_indirect_reg32;
  5964. /* It is possible that bootcode is still loading at this point.
  5965. * Get the nvram lock first before halting the cpu.
  5966. */
  5967. lock_err = tg3_nvram_lock(tp);
  5968. err = tg3_halt_cpu(tp, cpu_base);
  5969. if (!lock_err)
  5970. tg3_nvram_unlock(tp);
  5971. if (err)
  5972. goto out;
  5973. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5974. write_op(tp, cpu_scratch_base + i, 0);
  5975. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5976. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5977. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5978. write_op(tp, (cpu_scratch_base +
  5979. (info->fw_base & 0xffff) +
  5980. (i * sizeof(u32))),
  5981. be32_to_cpu(info->fw_data[i]));
  5982. err = 0;
  5983. out:
  5984. return err;
  5985. }
  5986. /* tp->lock is held. */
  5987. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5988. {
  5989. struct fw_info info;
  5990. const __be32 *fw_data;
  5991. int err, i;
  5992. fw_data = (void *)tp->fw->data;
  5993. /* Firmware blob starts with version numbers, followed by
  5994. start address and length. We are setting complete length.
  5995. length = end_address_of_bss - start_address_of_text.
  5996. Remainder is the blob to be loaded contiguously
  5997. from start address. */
  5998. info.fw_base = be32_to_cpu(fw_data[1]);
  5999. info.fw_len = tp->fw->size - 12;
  6000. info.fw_data = &fw_data[3];
  6001. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6002. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6003. &info);
  6004. if (err)
  6005. return err;
  6006. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6007. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6008. &info);
  6009. if (err)
  6010. return err;
  6011. /* Now startup only the RX cpu. */
  6012. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6013. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6014. for (i = 0; i < 5; i++) {
  6015. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6016. break;
  6017. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6018. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6019. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6020. udelay(1000);
  6021. }
  6022. if (i >= 5) {
  6023. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6024. "should be %08x\n", __func__,
  6025. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6026. return -ENODEV;
  6027. }
  6028. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6029. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6030. return 0;
  6031. }
  6032. /* 5705 needs a special version of the TSO firmware. */
  6033. /* tp->lock is held. */
  6034. static int tg3_load_tso_firmware(struct tg3 *tp)
  6035. {
  6036. struct fw_info info;
  6037. const __be32 *fw_data;
  6038. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6039. int err, i;
  6040. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6041. return 0;
  6042. fw_data = (void *)tp->fw->data;
  6043. /* Firmware blob starts with version numbers, followed by
  6044. start address and length. We are setting complete length.
  6045. length = end_address_of_bss - start_address_of_text.
  6046. Remainder is the blob to be loaded contiguously
  6047. from start address. */
  6048. info.fw_base = be32_to_cpu(fw_data[1]);
  6049. cpu_scratch_size = tp->fw_len;
  6050. info.fw_len = tp->fw->size - 12;
  6051. info.fw_data = &fw_data[3];
  6052. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6053. cpu_base = RX_CPU_BASE;
  6054. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6055. } else {
  6056. cpu_base = TX_CPU_BASE;
  6057. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6058. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6059. }
  6060. err = tg3_load_firmware_cpu(tp, cpu_base,
  6061. cpu_scratch_base, cpu_scratch_size,
  6062. &info);
  6063. if (err)
  6064. return err;
  6065. /* Now startup the cpu. */
  6066. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6067. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6068. for (i = 0; i < 5; i++) {
  6069. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6070. break;
  6071. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6072. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6073. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6074. udelay(1000);
  6075. }
  6076. if (i >= 5) {
  6077. netdev_err(tp->dev,
  6078. "%s fails to set CPU PC, is %08x should be %08x\n",
  6079. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6080. return -ENODEV;
  6081. }
  6082. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6083. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6084. return 0;
  6085. }
  6086. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6087. {
  6088. struct tg3 *tp = netdev_priv(dev);
  6089. struct sockaddr *addr = p;
  6090. int err = 0, skip_mac_1 = 0;
  6091. if (!is_valid_ether_addr(addr->sa_data))
  6092. return -EINVAL;
  6093. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6094. if (!netif_running(dev))
  6095. return 0;
  6096. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6097. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6098. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6099. addr0_low = tr32(MAC_ADDR_0_LOW);
  6100. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6101. addr1_low = tr32(MAC_ADDR_1_LOW);
  6102. /* Skip MAC addr 1 if ASF is using it. */
  6103. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6104. !(addr1_high == 0 && addr1_low == 0))
  6105. skip_mac_1 = 1;
  6106. }
  6107. spin_lock_bh(&tp->lock);
  6108. __tg3_set_mac_addr(tp, skip_mac_1);
  6109. spin_unlock_bh(&tp->lock);
  6110. return err;
  6111. }
  6112. /* tp->lock is held. */
  6113. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6114. dma_addr_t mapping, u32 maxlen_flags,
  6115. u32 nic_addr)
  6116. {
  6117. tg3_write_mem(tp,
  6118. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6119. ((u64) mapping >> 32));
  6120. tg3_write_mem(tp,
  6121. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6122. ((u64) mapping & 0xffffffff));
  6123. tg3_write_mem(tp,
  6124. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6125. maxlen_flags);
  6126. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6127. tg3_write_mem(tp,
  6128. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6129. nic_addr);
  6130. }
  6131. static void __tg3_set_rx_mode(struct net_device *);
  6132. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6133. {
  6134. int i;
  6135. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6136. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6137. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6138. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6139. } else {
  6140. tw32(HOSTCC_TXCOL_TICKS, 0);
  6141. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6142. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6143. }
  6144. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6145. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6146. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6147. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6148. } else {
  6149. tw32(HOSTCC_RXCOL_TICKS, 0);
  6150. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6151. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6152. }
  6153. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6154. u32 val = ec->stats_block_coalesce_usecs;
  6155. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6156. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6157. if (!netif_carrier_ok(tp->dev))
  6158. val = 0;
  6159. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6160. }
  6161. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6162. u32 reg;
  6163. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6164. tw32(reg, ec->rx_coalesce_usecs);
  6165. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6166. tw32(reg, ec->rx_max_coalesced_frames);
  6167. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6168. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6169. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6170. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6171. tw32(reg, ec->tx_coalesce_usecs);
  6172. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6173. tw32(reg, ec->tx_max_coalesced_frames);
  6174. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6175. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6176. }
  6177. }
  6178. for (; i < tp->irq_max - 1; i++) {
  6179. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6180. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6181. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6182. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6183. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6184. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6185. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6186. }
  6187. }
  6188. }
  6189. /* tp->lock is held. */
  6190. static void tg3_rings_reset(struct tg3 *tp)
  6191. {
  6192. int i;
  6193. u32 stblk, txrcb, rxrcb, limit;
  6194. struct tg3_napi *tnapi = &tp->napi[0];
  6195. /* Disable all transmit rings but the first. */
  6196. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6197. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6198. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6199. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6200. else
  6201. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6202. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6203. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6204. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6205. BDINFO_FLAGS_DISABLED);
  6206. /* Disable all receive return rings but the first. */
  6207. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6208. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6209. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6210. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6211. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6212. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6213. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6214. else
  6215. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6216. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6217. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6218. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6219. BDINFO_FLAGS_DISABLED);
  6220. /* Disable interrupts */
  6221. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6222. /* Zero mailbox registers. */
  6223. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6224. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6225. tp->napi[i].tx_prod = 0;
  6226. tp->napi[i].tx_cons = 0;
  6227. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6228. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6229. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6230. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6231. }
  6232. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6233. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6234. } else {
  6235. tp->napi[0].tx_prod = 0;
  6236. tp->napi[0].tx_cons = 0;
  6237. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6238. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6239. }
  6240. /* Make sure the NIC-based send BD rings are disabled. */
  6241. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6242. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6243. for (i = 0; i < 16; i++)
  6244. tw32_tx_mbox(mbox + i * 8, 0);
  6245. }
  6246. txrcb = NIC_SRAM_SEND_RCB;
  6247. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6248. /* Clear status block in ram. */
  6249. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6250. /* Set status block DMA address */
  6251. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6252. ((u64) tnapi->status_mapping >> 32));
  6253. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6254. ((u64) tnapi->status_mapping & 0xffffffff));
  6255. if (tnapi->tx_ring) {
  6256. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6257. (TG3_TX_RING_SIZE <<
  6258. BDINFO_FLAGS_MAXLEN_SHIFT),
  6259. NIC_SRAM_TX_BUFFER_DESC);
  6260. txrcb += TG3_BDINFO_SIZE;
  6261. }
  6262. if (tnapi->rx_rcb) {
  6263. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6264. (TG3_RX_RCB_RING_SIZE(tp) <<
  6265. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6266. rxrcb += TG3_BDINFO_SIZE;
  6267. }
  6268. stblk = HOSTCC_STATBLCK_RING1;
  6269. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6270. u64 mapping = (u64)tnapi->status_mapping;
  6271. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6272. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6273. /* Clear status block in ram. */
  6274. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6275. if (tnapi->tx_ring) {
  6276. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6277. (TG3_TX_RING_SIZE <<
  6278. BDINFO_FLAGS_MAXLEN_SHIFT),
  6279. NIC_SRAM_TX_BUFFER_DESC);
  6280. txrcb += TG3_BDINFO_SIZE;
  6281. }
  6282. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6283. (TG3_RX_RCB_RING_SIZE(tp) <<
  6284. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6285. stblk += 8;
  6286. rxrcb += TG3_BDINFO_SIZE;
  6287. }
  6288. }
  6289. /* tp->lock is held. */
  6290. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6291. {
  6292. u32 val, rdmac_mode;
  6293. int i, err, limit;
  6294. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6295. tg3_disable_ints(tp);
  6296. tg3_stop_fw(tp);
  6297. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6298. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  6299. tg3_abort_hw(tp, 1);
  6300. }
  6301. if (reset_phy)
  6302. tg3_phy_reset(tp);
  6303. err = tg3_chip_reset(tp);
  6304. if (err)
  6305. return err;
  6306. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6307. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6308. val = tr32(TG3_CPMU_CTRL);
  6309. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6310. tw32(TG3_CPMU_CTRL, val);
  6311. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6312. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6313. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6314. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6315. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6316. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6317. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6318. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6319. val = tr32(TG3_CPMU_HST_ACC);
  6320. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6321. val |= CPMU_HST_ACC_MACCLK_6_25;
  6322. tw32(TG3_CPMU_HST_ACC, val);
  6323. }
  6324. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6325. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6326. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6327. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6328. tw32(PCIE_PWR_MGMT_THRESH, val);
  6329. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6330. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6331. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6332. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6333. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6334. }
  6335. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6336. u32 grc_mode = tr32(GRC_MODE);
  6337. /* Access the lower 1K of PL PCIE block registers. */
  6338. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6339. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6340. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6341. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6342. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6343. tw32(GRC_MODE, grc_mode);
  6344. }
  6345. /* This works around an issue with Athlon chipsets on
  6346. * B3 tigon3 silicon. This bit has no effect on any
  6347. * other revision. But do not set this on PCI Express
  6348. * chips and don't even touch the clocks if the CPMU is present.
  6349. */
  6350. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6351. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6352. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6353. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6354. }
  6355. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6356. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6357. val = tr32(TG3PCI_PCISTATE);
  6358. val |= PCISTATE_RETRY_SAME_DMA;
  6359. tw32(TG3PCI_PCISTATE, val);
  6360. }
  6361. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6362. /* Allow reads and writes to the
  6363. * APE register and memory space.
  6364. */
  6365. val = tr32(TG3PCI_PCISTATE);
  6366. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6367. PCISTATE_ALLOW_APE_SHMEM_WR;
  6368. tw32(TG3PCI_PCISTATE, val);
  6369. }
  6370. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6371. /* Enable some hw fixes. */
  6372. val = tr32(TG3PCI_MSI_DATA);
  6373. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6374. tw32(TG3PCI_MSI_DATA, val);
  6375. }
  6376. /* Descriptor ring init may make accesses to the
  6377. * NIC SRAM area to setup the TX descriptors, so we
  6378. * can only do this after the hardware has been
  6379. * successfully reset.
  6380. */
  6381. err = tg3_init_rings(tp);
  6382. if (err)
  6383. return err;
  6384. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6385. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6386. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6387. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6388. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6389. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6390. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6391. /* This value is determined during the probe time DMA
  6392. * engine test, tg3_test_dma.
  6393. */
  6394. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6395. }
  6396. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6397. GRC_MODE_4X_NIC_SEND_RINGS |
  6398. GRC_MODE_NO_TX_PHDR_CSUM |
  6399. GRC_MODE_NO_RX_PHDR_CSUM);
  6400. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6401. /* Pseudo-header checksum is done by hardware logic and not
  6402. * the offload processers, so make the chip do the pseudo-
  6403. * header checksums on receive. For transmit it is more
  6404. * convenient to do the pseudo-header checksum in software
  6405. * as Linux does that on transmit for us in all cases.
  6406. */
  6407. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6408. tw32(GRC_MODE,
  6409. tp->grc_mode |
  6410. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6411. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6412. val = tr32(GRC_MISC_CFG);
  6413. val &= ~0xff;
  6414. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6415. tw32(GRC_MISC_CFG, val);
  6416. /* Initialize MBUF/DESC pool. */
  6417. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6418. /* Do nothing. */
  6419. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6420. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6421. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6422. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6423. else
  6424. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6425. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6426. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6427. }
  6428. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6429. int fw_len;
  6430. fw_len = tp->fw_len;
  6431. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6432. tw32(BUFMGR_MB_POOL_ADDR,
  6433. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6434. tw32(BUFMGR_MB_POOL_SIZE,
  6435. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6436. }
  6437. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6438. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6439. tp->bufmgr_config.mbuf_read_dma_low_water);
  6440. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6441. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6442. tw32(BUFMGR_MB_HIGH_WATER,
  6443. tp->bufmgr_config.mbuf_high_water);
  6444. } else {
  6445. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6446. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6447. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6448. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6449. tw32(BUFMGR_MB_HIGH_WATER,
  6450. tp->bufmgr_config.mbuf_high_water_jumbo);
  6451. }
  6452. tw32(BUFMGR_DMA_LOW_WATER,
  6453. tp->bufmgr_config.dma_low_water);
  6454. tw32(BUFMGR_DMA_HIGH_WATER,
  6455. tp->bufmgr_config.dma_high_water);
  6456. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6457. for (i = 0; i < 2000; i++) {
  6458. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6459. break;
  6460. udelay(10);
  6461. }
  6462. if (i >= 2000) {
  6463. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6464. return -ENODEV;
  6465. }
  6466. /* Setup replenish threshold. */
  6467. val = tp->rx_pending / 8;
  6468. if (val == 0)
  6469. val = 1;
  6470. else if (val > tp->rx_std_max_post)
  6471. val = tp->rx_std_max_post;
  6472. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6473. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6474. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6475. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6476. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6477. }
  6478. tw32(RCVBDI_STD_THRESH, val);
  6479. /* Initialize TG3_BDINFO's at:
  6480. * RCVDBDI_STD_BD: standard eth size rx ring
  6481. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6482. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6483. *
  6484. * like so:
  6485. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6486. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6487. * ring attribute flags
  6488. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6489. *
  6490. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6491. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6492. *
  6493. * The size of each ring is fixed in the firmware, but the location is
  6494. * configurable.
  6495. */
  6496. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6497. ((u64) tpr->rx_std_mapping >> 32));
  6498. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6499. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6500. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6501. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6502. NIC_SRAM_RX_BUFFER_DESC);
  6503. /* Disable the mini ring */
  6504. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6505. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6506. BDINFO_FLAGS_DISABLED);
  6507. /* Program the jumbo buffer descriptor ring control
  6508. * blocks on those devices that have them.
  6509. */
  6510. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6511. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6512. /* Setup replenish threshold. */
  6513. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6514. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6515. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6516. ((u64) tpr->rx_jmb_mapping >> 32));
  6517. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6518. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6519. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6520. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6521. BDINFO_FLAGS_USE_EXT_RECV);
  6522. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6523. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6524. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6525. } else {
  6526. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6527. BDINFO_FLAGS_DISABLED);
  6528. }
  6529. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6530. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6531. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6532. (RX_STD_MAX_SIZE << 2);
  6533. else
  6534. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6535. } else
  6536. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6537. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6538. tpr->rx_std_prod_idx = tp->rx_pending;
  6539. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6540. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6541. tp->rx_jumbo_pending : 0;
  6542. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6543. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6544. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6545. tw32(STD_REPLENISH_LWM, 32);
  6546. tw32(JMB_REPLENISH_LWM, 16);
  6547. }
  6548. tg3_rings_reset(tp);
  6549. /* Initialize MAC address and backoff seed. */
  6550. __tg3_set_mac_addr(tp, 0);
  6551. /* MTU + ethernet header + FCS + optional VLAN tag */
  6552. tw32(MAC_RX_MTU_SIZE,
  6553. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6554. /* The slot time is changed by tg3_setup_phy if we
  6555. * run at gigabit with half duplex.
  6556. */
  6557. tw32(MAC_TX_LENGTHS,
  6558. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6559. (6 << TX_LENGTHS_IPG_SHIFT) |
  6560. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6561. /* Receive rules. */
  6562. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6563. tw32(RCVLPC_CONFIG, 0x0181);
  6564. /* Calculate RDMAC_MODE setting early, we need it to determine
  6565. * the RCVLPC_STATE_ENABLE mask.
  6566. */
  6567. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6568. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6569. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6570. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6571. RDMAC_MODE_LNGREAD_ENAB);
  6572. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6573. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6576. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6577. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6578. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6579. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6580. /* If statement applies to 5705 and 5750 PCI devices only */
  6581. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6582. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6583. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6584. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6585. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6586. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6587. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6588. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6589. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6590. }
  6591. }
  6592. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6593. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6594. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6595. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6596. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6597. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6598. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6599. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6600. /* Receive/send statistics. */
  6601. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6602. val = tr32(RCVLPC_STATS_ENABLE);
  6603. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6604. tw32(RCVLPC_STATS_ENABLE, val);
  6605. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6606. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6607. val = tr32(RCVLPC_STATS_ENABLE);
  6608. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6609. tw32(RCVLPC_STATS_ENABLE, val);
  6610. } else {
  6611. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6612. }
  6613. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6614. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6615. tw32(SNDDATAI_STATSCTRL,
  6616. (SNDDATAI_SCTRL_ENABLE |
  6617. SNDDATAI_SCTRL_FASTUPD));
  6618. /* Setup host coalescing engine. */
  6619. tw32(HOSTCC_MODE, 0);
  6620. for (i = 0; i < 2000; i++) {
  6621. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6622. break;
  6623. udelay(10);
  6624. }
  6625. __tg3_set_coalesce(tp, &tp->coal);
  6626. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6627. /* Status/statistics block address. See tg3_timer,
  6628. * the tg3_periodic_fetch_stats call there, and
  6629. * tg3_get_stats to see how this works for 5705/5750 chips.
  6630. */
  6631. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6632. ((u64) tp->stats_mapping >> 32));
  6633. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6634. ((u64) tp->stats_mapping & 0xffffffff));
  6635. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6636. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6637. /* Clear statistics and status block memory areas */
  6638. for (i = NIC_SRAM_STATS_BLK;
  6639. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6640. i += sizeof(u32)) {
  6641. tg3_write_mem(tp, i, 0);
  6642. udelay(40);
  6643. }
  6644. }
  6645. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6646. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6647. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6648. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6649. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6650. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6651. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6652. /* reset to prevent losing 1st rx packet intermittently */
  6653. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6654. udelay(10);
  6655. }
  6656. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6657. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6658. else
  6659. tp->mac_mode = 0;
  6660. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6661. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6662. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6663. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6664. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6665. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6666. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6667. udelay(40);
  6668. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6669. * If TG3_FLG2_IS_NIC is zero, we should read the
  6670. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6671. * whether used as inputs or outputs, are set by boot code after
  6672. * reset.
  6673. */
  6674. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6675. u32 gpio_mask;
  6676. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6677. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6678. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6679. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6680. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6681. GRC_LCLCTRL_GPIO_OUTPUT3;
  6682. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6683. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6684. tp->grc_local_ctrl &= ~gpio_mask;
  6685. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6686. /* GPIO1 must be driven high for eeprom write protect */
  6687. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6688. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6689. GRC_LCLCTRL_GPIO_OUTPUT1);
  6690. }
  6691. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6692. udelay(100);
  6693. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6694. val = tr32(MSGINT_MODE);
  6695. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6696. tw32(MSGINT_MODE, val);
  6697. }
  6698. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6699. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6700. udelay(40);
  6701. }
  6702. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6703. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6704. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6705. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6706. WDMAC_MODE_LNGREAD_ENAB);
  6707. /* If statement applies to 5705 and 5750 PCI devices only */
  6708. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6709. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6710. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6711. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6712. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6713. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6714. /* nothing */
  6715. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6716. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6717. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6718. val |= WDMAC_MODE_RX_ACCEL;
  6719. }
  6720. }
  6721. /* Enable host coalescing bug fix */
  6722. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6723. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6724. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6725. val |= WDMAC_MODE_BURST_ALL_DATA;
  6726. tw32_f(WDMAC_MODE, val);
  6727. udelay(40);
  6728. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6729. u16 pcix_cmd;
  6730. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6731. &pcix_cmd);
  6732. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6733. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6734. pcix_cmd |= PCI_X_CMD_READ_2K;
  6735. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6736. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6737. pcix_cmd |= PCI_X_CMD_READ_2K;
  6738. }
  6739. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6740. pcix_cmd);
  6741. }
  6742. tw32_f(RDMAC_MODE, rdmac_mode);
  6743. udelay(40);
  6744. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6745. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6746. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6748. tw32(SNDDATAC_MODE,
  6749. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6750. else
  6751. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6752. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6753. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6754. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6755. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6756. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6757. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6758. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6759. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6760. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6761. tw32(SNDBDI_MODE, val);
  6762. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6763. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6764. err = tg3_load_5701_a0_firmware_fix(tp);
  6765. if (err)
  6766. return err;
  6767. }
  6768. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6769. err = tg3_load_tso_firmware(tp);
  6770. if (err)
  6771. return err;
  6772. }
  6773. tp->tx_mode = TX_MODE_ENABLE;
  6774. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6775. udelay(100);
  6776. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6777. u32 reg = MAC_RSS_INDIR_TBL_0;
  6778. u8 *ent = (u8 *)&val;
  6779. /* Setup the indirection table */
  6780. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6781. int idx = i % sizeof(val);
  6782. ent[idx] = i % (tp->irq_cnt - 1);
  6783. if (idx == sizeof(val) - 1) {
  6784. tw32(reg, val);
  6785. reg += 4;
  6786. }
  6787. }
  6788. /* Setup the "secret" hash key. */
  6789. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6790. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6791. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6792. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6793. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6794. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6795. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6796. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6797. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6798. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6799. }
  6800. tp->rx_mode = RX_MODE_ENABLE;
  6801. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6802. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6803. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6804. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6805. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6806. RX_MODE_RSS_IPV6_HASH_EN |
  6807. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6808. RX_MODE_RSS_IPV4_HASH_EN |
  6809. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6810. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6811. udelay(10);
  6812. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6813. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6814. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6815. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6816. udelay(10);
  6817. }
  6818. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6819. udelay(10);
  6820. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6821. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6822. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6823. /* Set drive transmission level to 1.2V */
  6824. /* only if the signal pre-emphasis bit is not set */
  6825. val = tr32(MAC_SERDES_CFG);
  6826. val &= 0xfffff000;
  6827. val |= 0x880;
  6828. tw32(MAC_SERDES_CFG, val);
  6829. }
  6830. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6831. tw32(MAC_SERDES_CFG, 0x616000);
  6832. }
  6833. /* Prevent chip from dropping frames when flow control
  6834. * is enabled.
  6835. */
  6836. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6837. val = 1;
  6838. else
  6839. val = 2;
  6840. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6841. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6842. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6843. /* Use hardware link auto-negotiation */
  6844. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6845. }
  6846. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6847. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6848. u32 tmp;
  6849. tmp = tr32(SERDES_RX_CTRL);
  6850. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6851. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6852. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6853. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6854. }
  6855. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6856. if (tp->link_config.phy_is_low_power) {
  6857. tp->link_config.phy_is_low_power = 0;
  6858. tp->link_config.speed = tp->link_config.orig_speed;
  6859. tp->link_config.duplex = tp->link_config.orig_duplex;
  6860. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6861. }
  6862. err = tg3_setup_phy(tp, 0);
  6863. if (err)
  6864. return err;
  6865. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6866. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6867. u32 tmp;
  6868. /* Clear CRC stats. */
  6869. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6870. tg3_writephy(tp, MII_TG3_TEST1,
  6871. tmp | MII_TG3_TEST1_CRC_EN);
  6872. tg3_readphy(tp, 0x14, &tmp);
  6873. }
  6874. }
  6875. }
  6876. __tg3_set_rx_mode(tp->dev);
  6877. /* Initialize receive rules. */
  6878. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6879. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6880. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6881. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6882. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6883. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6884. limit = 8;
  6885. else
  6886. limit = 16;
  6887. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6888. limit -= 4;
  6889. switch (limit) {
  6890. case 16:
  6891. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6892. case 15:
  6893. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6894. case 14:
  6895. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6896. case 13:
  6897. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6898. case 12:
  6899. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6900. case 11:
  6901. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6902. case 10:
  6903. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6904. case 9:
  6905. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6906. case 8:
  6907. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6908. case 7:
  6909. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6910. case 6:
  6911. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6912. case 5:
  6913. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6914. case 4:
  6915. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6916. case 3:
  6917. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6918. case 2:
  6919. case 1:
  6920. default:
  6921. break;
  6922. }
  6923. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6924. /* Write our heartbeat update interval to APE. */
  6925. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6926. APE_HOST_HEARTBEAT_INT_DISABLE);
  6927. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6928. return 0;
  6929. }
  6930. /* Called at device open time to get the chip ready for
  6931. * packet processing. Invoked with tp->lock held.
  6932. */
  6933. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6934. {
  6935. tg3_switch_clocks(tp);
  6936. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6937. return tg3_reset_hw(tp, reset_phy);
  6938. }
  6939. #define TG3_STAT_ADD32(PSTAT, REG) \
  6940. do { u32 __val = tr32(REG); \
  6941. (PSTAT)->low += __val; \
  6942. if ((PSTAT)->low < __val) \
  6943. (PSTAT)->high += 1; \
  6944. } while (0)
  6945. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6946. {
  6947. struct tg3_hw_stats *sp = tp->hw_stats;
  6948. if (!netif_carrier_ok(tp->dev))
  6949. return;
  6950. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6951. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6952. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6953. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6954. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6955. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6956. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6957. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6958. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6959. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6960. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6961. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6962. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6963. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6964. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6965. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6966. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6967. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6968. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6969. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6970. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6971. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6972. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6973. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6974. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6975. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6976. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6977. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6978. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6979. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6980. }
  6981. static void tg3_timer(unsigned long __opaque)
  6982. {
  6983. struct tg3 *tp = (struct tg3 *) __opaque;
  6984. if (tp->irq_sync)
  6985. goto restart_timer;
  6986. spin_lock(&tp->lock);
  6987. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6988. /* All of this garbage is because when using non-tagged
  6989. * IRQ status the mailbox/status_block protocol the chip
  6990. * uses with the cpu is race prone.
  6991. */
  6992. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6993. tw32(GRC_LOCAL_CTRL,
  6994. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6995. } else {
  6996. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6997. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6998. }
  6999. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7000. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7001. spin_unlock(&tp->lock);
  7002. schedule_work(&tp->reset_task);
  7003. return;
  7004. }
  7005. }
  7006. /* This part only runs once per second. */
  7007. if (!--tp->timer_counter) {
  7008. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7009. tg3_periodic_fetch_stats(tp);
  7010. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7011. u32 mac_stat;
  7012. int phy_event;
  7013. mac_stat = tr32(MAC_STATUS);
  7014. phy_event = 0;
  7015. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  7016. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7017. phy_event = 1;
  7018. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7019. phy_event = 1;
  7020. if (phy_event)
  7021. tg3_setup_phy(tp, 0);
  7022. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7023. u32 mac_stat = tr32(MAC_STATUS);
  7024. int need_setup = 0;
  7025. if (netif_carrier_ok(tp->dev) &&
  7026. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7027. need_setup = 1;
  7028. }
  7029. if (! netif_carrier_ok(tp->dev) &&
  7030. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7031. MAC_STATUS_SIGNAL_DET))) {
  7032. need_setup = 1;
  7033. }
  7034. if (need_setup) {
  7035. if (!tp->serdes_counter) {
  7036. tw32_f(MAC_MODE,
  7037. (tp->mac_mode &
  7038. ~MAC_MODE_PORT_MODE_MASK));
  7039. udelay(40);
  7040. tw32_f(MAC_MODE, tp->mac_mode);
  7041. udelay(40);
  7042. }
  7043. tg3_setup_phy(tp, 0);
  7044. }
  7045. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7046. tg3_serdes_parallel_detect(tp);
  7047. tp->timer_counter = tp->timer_multiplier;
  7048. }
  7049. /* Heartbeat is only sent once every 2 seconds.
  7050. *
  7051. * The heartbeat is to tell the ASF firmware that the host
  7052. * driver is still alive. In the event that the OS crashes,
  7053. * ASF needs to reset the hardware to free up the FIFO space
  7054. * that may be filled with rx packets destined for the host.
  7055. * If the FIFO is full, ASF will no longer function properly.
  7056. *
  7057. * Unintended resets have been reported on real time kernels
  7058. * where the timer doesn't run on time. Netpoll will also have
  7059. * same problem.
  7060. *
  7061. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7062. * to check the ring condition when the heartbeat is expiring
  7063. * before doing the reset. This will prevent most unintended
  7064. * resets.
  7065. */
  7066. if (!--tp->asf_counter) {
  7067. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7068. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7069. tg3_wait_for_event_ack(tp);
  7070. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7071. FWCMD_NICDRV_ALIVE3);
  7072. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7073. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7074. TG3_FW_UPDATE_TIMEOUT_SEC);
  7075. tg3_generate_fw_event(tp);
  7076. }
  7077. tp->asf_counter = tp->asf_multiplier;
  7078. }
  7079. spin_unlock(&tp->lock);
  7080. restart_timer:
  7081. tp->timer.expires = jiffies + tp->timer_offset;
  7082. add_timer(&tp->timer);
  7083. }
  7084. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7085. {
  7086. irq_handler_t fn;
  7087. unsigned long flags;
  7088. char *name;
  7089. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7090. if (tp->irq_cnt == 1)
  7091. name = tp->dev->name;
  7092. else {
  7093. name = &tnapi->irq_lbl[0];
  7094. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7095. name[IFNAMSIZ-1] = 0;
  7096. }
  7097. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7098. fn = tg3_msi;
  7099. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7100. fn = tg3_msi_1shot;
  7101. flags = IRQF_SAMPLE_RANDOM;
  7102. } else {
  7103. fn = tg3_interrupt;
  7104. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7105. fn = tg3_interrupt_tagged;
  7106. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7107. }
  7108. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7109. }
  7110. static int tg3_test_interrupt(struct tg3 *tp)
  7111. {
  7112. struct tg3_napi *tnapi = &tp->napi[0];
  7113. struct net_device *dev = tp->dev;
  7114. int err, i, intr_ok = 0;
  7115. u32 val;
  7116. if (!netif_running(dev))
  7117. return -ENODEV;
  7118. tg3_disable_ints(tp);
  7119. free_irq(tnapi->irq_vec, tnapi);
  7120. /*
  7121. * Turn off MSI one shot mode. Otherwise this test has no
  7122. * observable way to know whether the interrupt was delivered.
  7123. */
  7124. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7125. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7126. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7127. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7128. tw32(MSGINT_MODE, val);
  7129. }
  7130. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7131. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7132. if (err)
  7133. return err;
  7134. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7135. tg3_enable_ints(tp);
  7136. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7137. tnapi->coal_now);
  7138. for (i = 0; i < 5; i++) {
  7139. u32 int_mbox, misc_host_ctrl;
  7140. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7141. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7142. if ((int_mbox != 0) ||
  7143. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7144. intr_ok = 1;
  7145. break;
  7146. }
  7147. msleep(10);
  7148. }
  7149. tg3_disable_ints(tp);
  7150. free_irq(tnapi->irq_vec, tnapi);
  7151. err = tg3_request_irq(tp, 0);
  7152. if (err)
  7153. return err;
  7154. if (intr_ok) {
  7155. /* Reenable MSI one shot mode. */
  7156. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7157. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7158. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7159. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7160. tw32(MSGINT_MODE, val);
  7161. }
  7162. return 0;
  7163. }
  7164. return -EIO;
  7165. }
  7166. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7167. * successfully restored
  7168. */
  7169. static int tg3_test_msi(struct tg3 *tp)
  7170. {
  7171. int err;
  7172. u16 pci_cmd;
  7173. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7174. return 0;
  7175. /* Turn off SERR reporting in case MSI terminates with Master
  7176. * Abort.
  7177. */
  7178. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7179. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7180. pci_cmd & ~PCI_COMMAND_SERR);
  7181. err = tg3_test_interrupt(tp);
  7182. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7183. if (!err)
  7184. return 0;
  7185. /* other failures */
  7186. if (err != -EIO)
  7187. return err;
  7188. /* MSI test failed, go back to INTx mode */
  7189. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7190. "to INTx mode. Please report this failure to the PCI "
  7191. "maintainer and include system chipset information\n");
  7192. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7193. pci_disable_msi(tp->pdev);
  7194. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7195. err = tg3_request_irq(tp, 0);
  7196. if (err)
  7197. return err;
  7198. /* Need to reset the chip because the MSI cycle may have terminated
  7199. * with Master Abort.
  7200. */
  7201. tg3_full_lock(tp, 1);
  7202. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7203. err = tg3_init_hw(tp, 1);
  7204. tg3_full_unlock(tp);
  7205. if (err)
  7206. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7207. return err;
  7208. }
  7209. static int tg3_request_firmware(struct tg3 *tp)
  7210. {
  7211. const __be32 *fw_data;
  7212. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7213. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7214. tp->fw_needed);
  7215. return -ENOENT;
  7216. }
  7217. fw_data = (void *)tp->fw->data;
  7218. /* Firmware blob starts with version numbers, followed by
  7219. * start address and _full_ length including BSS sections
  7220. * (which must be longer than the actual data, of course
  7221. */
  7222. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7223. if (tp->fw_len < (tp->fw->size - 12)) {
  7224. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7225. tp->fw_len, tp->fw_needed);
  7226. release_firmware(tp->fw);
  7227. tp->fw = NULL;
  7228. return -EINVAL;
  7229. }
  7230. /* We no longer need firmware; we have it. */
  7231. tp->fw_needed = NULL;
  7232. return 0;
  7233. }
  7234. static bool tg3_enable_msix(struct tg3 *tp)
  7235. {
  7236. int i, rc, cpus = num_online_cpus();
  7237. struct msix_entry msix_ent[tp->irq_max];
  7238. if (cpus == 1)
  7239. /* Just fallback to the simpler MSI mode. */
  7240. return false;
  7241. /*
  7242. * We want as many rx rings enabled as there are cpus.
  7243. * The first MSIX vector only deals with link interrupts, etc,
  7244. * so we add one to the number of vectors we are requesting.
  7245. */
  7246. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7247. for (i = 0; i < tp->irq_max; i++) {
  7248. msix_ent[i].entry = i;
  7249. msix_ent[i].vector = 0;
  7250. }
  7251. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7252. if (rc != 0) {
  7253. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  7254. return false;
  7255. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7256. return false;
  7257. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7258. tp->irq_cnt, rc);
  7259. tp->irq_cnt = rc;
  7260. }
  7261. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7262. for (i = 0; i < tp->irq_max; i++)
  7263. tp->napi[i].irq_vec = msix_ent[i].vector;
  7264. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  7265. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7266. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7267. } else
  7268. tp->dev->real_num_tx_queues = 1;
  7269. return true;
  7270. }
  7271. static void tg3_ints_init(struct tg3 *tp)
  7272. {
  7273. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7274. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7275. /* All MSI supporting chips should support tagged
  7276. * status. Assert that this is the case.
  7277. */
  7278. netdev_warn(tp->dev,
  7279. "MSI without TAGGED_STATUS? Not using MSI\n");
  7280. goto defcfg;
  7281. }
  7282. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7283. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7284. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7285. pci_enable_msi(tp->pdev) == 0)
  7286. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7287. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7288. u32 msi_mode = tr32(MSGINT_MODE);
  7289. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7290. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7291. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7292. }
  7293. defcfg:
  7294. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7295. tp->irq_cnt = 1;
  7296. tp->napi[0].irq_vec = tp->pdev->irq;
  7297. tp->dev->real_num_tx_queues = 1;
  7298. }
  7299. }
  7300. static void tg3_ints_fini(struct tg3 *tp)
  7301. {
  7302. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7303. pci_disable_msix(tp->pdev);
  7304. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7305. pci_disable_msi(tp->pdev);
  7306. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7307. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7308. }
  7309. static int tg3_open(struct net_device *dev)
  7310. {
  7311. struct tg3 *tp = netdev_priv(dev);
  7312. int i, err;
  7313. if (tp->fw_needed) {
  7314. err = tg3_request_firmware(tp);
  7315. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7316. if (err)
  7317. return err;
  7318. } else if (err) {
  7319. netdev_warn(tp->dev, "TSO capability disabled\n");
  7320. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7321. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7322. netdev_notice(tp->dev, "TSO capability restored\n");
  7323. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7324. }
  7325. }
  7326. netif_carrier_off(tp->dev);
  7327. err = tg3_set_power_state(tp, PCI_D0);
  7328. if (err)
  7329. return err;
  7330. tg3_full_lock(tp, 0);
  7331. tg3_disable_ints(tp);
  7332. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7333. tg3_full_unlock(tp);
  7334. /*
  7335. * Setup interrupts first so we know how
  7336. * many NAPI resources to allocate
  7337. */
  7338. tg3_ints_init(tp);
  7339. /* The placement of this call is tied
  7340. * to the setup and use of Host TX descriptors.
  7341. */
  7342. err = tg3_alloc_consistent(tp);
  7343. if (err)
  7344. goto err_out1;
  7345. tg3_napi_enable(tp);
  7346. for (i = 0; i < tp->irq_cnt; i++) {
  7347. struct tg3_napi *tnapi = &tp->napi[i];
  7348. err = tg3_request_irq(tp, i);
  7349. if (err) {
  7350. for (i--; i >= 0; i--)
  7351. free_irq(tnapi->irq_vec, tnapi);
  7352. break;
  7353. }
  7354. }
  7355. if (err)
  7356. goto err_out2;
  7357. tg3_full_lock(tp, 0);
  7358. err = tg3_init_hw(tp, 1);
  7359. if (err) {
  7360. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7361. tg3_free_rings(tp);
  7362. } else {
  7363. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7364. tp->timer_offset = HZ;
  7365. else
  7366. tp->timer_offset = HZ / 10;
  7367. BUG_ON(tp->timer_offset > HZ);
  7368. tp->timer_counter = tp->timer_multiplier =
  7369. (HZ / tp->timer_offset);
  7370. tp->asf_counter = tp->asf_multiplier =
  7371. ((HZ / tp->timer_offset) * 2);
  7372. init_timer(&tp->timer);
  7373. tp->timer.expires = jiffies + tp->timer_offset;
  7374. tp->timer.data = (unsigned long) tp;
  7375. tp->timer.function = tg3_timer;
  7376. }
  7377. tg3_full_unlock(tp);
  7378. if (err)
  7379. goto err_out3;
  7380. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7381. err = tg3_test_msi(tp);
  7382. if (err) {
  7383. tg3_full_lock(tp, 0);
  7384. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7385. tg3_free_rings(tp);
  7386. tg3_full_unlock(tp);
  7387. goto err_out2;
  7388. }
  7389. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7390. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  7391. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7392. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7393. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7394. tw32(PCIE_TRANSACTION_CFG,
  7395. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7396. }
  7397. }
  7398. tg3_phy_start(tp);
  7399. tg3_full_lock(tp, 0);
  7400. add_timer(&tp->timer);
  7401. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7402. tg3_enable_ints(tp);
  7403. tg3_full_unlock(tp);
  7404. netif_tx_start_all_queues(dev);
  7405. return 0;
  7406. err_out3:
  7407. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7408. struct tg3_napi *tnapi = &tp->napi[i];
  7409. free_irq(tnapi->irq_vec, tnapi);
  7410. }
  7411. err_out2:
  7412. tg3_napi_disable(tp);
  7413. tg3_free_consistent(tp);
  7414. err_out1:
  7415. tg3_ints_fini(tp);
  7416. return err;
  7417. }
  7418. #if 0
  7419. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7420. {
  7421. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7422. u16 val16;
  7423. int i;
  7424. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7425. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7426. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7427. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7428. val16, val32);
  7429. /* MAC block */
  7430. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7431. tr32(MAC_MODE), tr32(MAC_STATUS));
  7432. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7433. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7434. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7435. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7436. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7437. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7438. /* Send data initiator control block */
  7439. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7440. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7441. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7442. tr32(SNDDATAI_STATSCTRL));
  7443. /* Send data completion control block */
  7444. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7445. /* Send BD ring selector block */
  7446. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7447. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7448. /* Send BD initiator control block */
  7449. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7450. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7451. /* Send BD completion control block */
  7452. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7453. /* Receive list placement control block */
  7454. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7455. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7456. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7457. tr32(RCVLPC_STATSCTRL));
  7458. /* Receive data and receive BD initiator control block */
  7459. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7460. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7461. /* Receive data completion control block */
  7462. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7463. tr32(RCVDCC_MODE));
  7464. /* Receive BD initiator control block */
  7465. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7466. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7467. /* Receive BD completion control block */
  7468. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7469. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7470. /* Receive list selector control block */
  7471. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7472. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7473. /* Mbuf cluster free block */
  7474. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7475. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7476. /* Host coalescing control block */
  7477. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7478. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7479. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7480. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7481. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7482. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7483. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7484. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7485. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7486. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7487. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7488. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7489. /* Memory arbiter control block */
  7490. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7491. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7492. /* Buffer manager control block */
  7493. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7494. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7495. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7496. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7497. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7498. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7499. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7500. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7501. /* Read DMA control block */
  7502. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7503. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7504. /* Write DMA control block */
  7505. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7506. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7507. /* DMA completion block */
  7508. printk("DEBUG: DMAC_MODE[%08x]\n",
  7509. tr32(DMAC_MODE));
  7510. /* GRC block */
  7511. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7512. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7513. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7514. tr32(GRC_LOCAL_CTRL));
  7515. /* TG3_BDINFOs */
  7516. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7517. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7518. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7519. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7520. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7521. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7522. tr32(RCVDBDI_STD_BD + 0x0),
  7523. tr32(RCVDBDI_STD_BD + 0x4),
  7524. tr32(RCVDBDI_STD_BD + 0x8),
  7525. tr32(RCVDBDI_STD_BD + 0xc));
  7526. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7527. tr32(RCVDBDI_MINI_BD + 0x0),
  7528. tr32(RCVDBDI_MINI_BD + 0x4),
  7529. tr32(RCVDBDI_MINI_BD + 0x8),
  7530. tr32(RCVDBDI_MINI_BD + 0xc));
  7531. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7532. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7533. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7534. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7535. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7536. val32, val32_2, val32_3, val32_4);
  7537. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7538. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7539. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7540. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7541. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7542. val32, val32_2, val32_3, val32_4);
  7543. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7544. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7545. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7546. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7547. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7548. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7549. val32, val32_2, val32_3, val32_4, val32_5);
  7550. /* SW status block */
  7551. printk(KERN_DEBUG
  7552. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7553. sblk->status,
  7554. sblk->status_tag,
  7555. sblk->rx_jumbo_consumer,
  7556. sblk->rx_consumer,
  7557. sblk->rx_mini_consumer,
  7558. sblk->idx[0].rx_producer,
  7559. sblk->idx[0].tx_consumer);
  7560. /* SW statistics block */
  7561. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7562. ((u32 *)tp->hw_stats)[0],
  7563. ((u32 *)tp->hw_stats)[1],
  7564. ((u32 *)tp->hw_stats)[2],
  7565. ((u32 *)tp->hw_stats)[3]);
  7566. /* Mailboxes */
  7567. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7568. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7569. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7570. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7571. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7572. /* NIC side send descriptors. */
  7573. for (i = 0; i < 6; i++) {
  7574. unsigned long txd;
  7575. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7576. + (i * sizeof(struct tg3_tx_buffer_desc));
  7577. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7578. i,
  7579. readl(txd + 0x0), readl(txd + 0x4),
  7580. readl(txd + 0x8), readl(txd + 0xc));
  7581. }
  7582. /* NIC side RX descriptors. */
  7583. for (i = 0; i < 6; i++) {
  7584. unsigned long rxd;
  7585. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7586. + (i * sizeof(struct tg3_rx_buffer_desc));
  7587. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7588. i,
  7589. readl(rxd + 0x0), readl(rxd + 0x4),
  7590. readl(rxd + 0x8), readl(rxd + 0xc));
  7591. rxd += (4 * sizeof(u32));
  7592. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7593. i,
  7594. readl(rxd + 0x0), readl(rxd + 0x4),
  7595. readl(rxd + 0x8), readl(rxd + 0xc));
  7596. }
  7597. for (i = 0; i < 6; i++) {
  7598. unsigned long rxd;
  7599. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7600. + (i * sizeof(struct tg3_rx_buffer_desc));
  7601. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7602. i,
  7603. readl(rxd + 0x0), readl(rxd + 0x4),
  7604. readl(rxd + 0x8), readl(rxd + 0xc));
  7605. rxd += (4 * sizeof(u32));
  7606. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7607. i,
  7608. readl(rxd + 0x0), readl(rxd + 0x4),
  7609. readl(rxd + 0x8), readl(rxd + 0xc));
  7610. }
  7611. }
  7612. #endif
  7613. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7614. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7615. static int tg3_close(struct net_device *dev)
  7616. {
  7617. int i;
  7618. struct tg3 *tp = netdev_priv(dev);
  7619. tg3_napi_disable(tp);
  7620. cancel_work_sync(&tp->reset_task);
  7621. netif_tx_stop_all_queues(dev);
  7622. del_timer_sync(&tp->timer);
  7623. tg3_phy_stop(tp);
  7624. tg3_full_lock(tp, 1);
  7625. #if 0
  7626. tg3_dump_state(tp);
  7627. #endif
  7628. tg3_disable_ints(tp);
  7629. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7630. tg3_free_rings(tp);
  7631. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7632. tg3_full_unlock(tp);
  7633. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7634. struct tg3_napi *tnapi = &tp->napi[i];
  7635. free_irq(tnapi->irq_vec, tnapi);
  7636. }
  7637. tg3_ints_fini(tp);
  7638. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7639. sizeof(tp->net_stats_prev));
  7640. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7641. sizeof(tp->estats_prev));
  7642. tg3_free_consistent(tp);
  7643. tg3_set_power_state(tp, PCI_D3hot);
  7644. netif_carrier_off(tp->dev);
  7645. return 0;
  7646. }
  7647. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7648. {
  7649. unsigned long ret;
  7650. #if (BITS_PER_LONG == 32)
  7651. ret = val->low;
  7652. #else
  7653. ret = ((u64)val->high << 32) | ((u64)val->low);
  7654. #endif
  7655. return ret;
  7656. }
  7657. static inline u64 get_estat64(tg3_stat64_t *val)
  7658. {
  7659. return ((u64)val->high << 32) | ((u64)val->low);
  7660. }
  7661. static unsigned long calc_crc_errors(struct tg3 *tp)
  7662. {
  7663. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7664. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7665. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7666. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7667. u32 val;
  7668. spin_lock_bh(&tp->lock);
  7669. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7670. tg3_writephy(tp, MII_TG3_TEST1,
  7671. val | MII_TG3_TEST1_CRC_EN);
  7672. tg3_readphy(tp, 0x14, &val);
  7673. } else
  7674. val = 0;
  7675. spin_unlock_bh(&tp->lock);
  7676. tp->phy_crc_errors += val;
  7677. return tp->phy_crc_errors;
  7678. }
  7679. return get_stat64(&hw_stats->rx_fcs_errors);
  7680. }
  7681. #define ESTAT_ADD(member) \
  7682. estats->member = old_estats->member + \
  7683. get_estat64(&hw_stats->member)
  7684. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7685. {
  7686. struct tg3_ethtool_stats *estats = &tp->estats;
  7687. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7688. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7689. if (!hw_stats)
  7690. return old_estats;
  7691. ESTAT_ADD(rx_octets);
  7692. ESTAT_ADD(rx_fragments);
  7693. ESTAT_ADD(rx_ucast_packets);
  7694. ESTAT_ADD(rx_mcast_packets);
  7695. ESTAT_ADD(rx_bcast_packets);
  7696. ESTAT_ADD(rx_fcs_errors);
  7697. ESTAT_ADD(rx_align_errors);
  7698. ESTAT_ADD(rx_xon_pause_rcvd);
  7699. ESTAT_ADD(rx_xoff_pause_rcvd);
  7700. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7701. ESTAT_ADD(rx_xoff_entered);
  7702. ESTAT_ADD(rx_frame_too_long_errors);
  7703. ESTAT_ADD(rx_jabbers);
  7704. ESTAT_ADD(rx_undersize_packets);
  7705. ESTAT_ADD(rx_in_length_errors);
  7706. ESTAT_ADD(rx_out_length_errors);
  7707. ESTAT_ADD(rx_64_or_less_octet_packets);
  7708. ESTAT_ADD(rx_65_to_127_octet_packets);
  7709. ESTAT_ADD(rx_128_to_255_octet_packets);
  7710. ESTAT_ADD(rx_256_to_511_octet_packets);
  7711. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7712. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7713. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7714. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7715. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7716. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7717. ESTAT_ADD(tx_octets);
  7718. ESTAT_ADD(tx_collisions);
  7719. ESTAT_ADD(tx_xon_sent);
  7720. ESTAT_ADD(tx_xoff_sent);
  7721. ESTAT_ADD(tx_flow_control);
  7722. ESTAT_ADD(tx_mac_errors);
  7723. ESTAT_ADD(tx_single_collisions);
  7724. ESTAT_ADD(tx_mult_collisions);
  7725. ESTAT_ADD(tx_deferred);
  7726. ESTAT_ADD(tx_excessive_collisions);
  7727. ESTAT_ADD(tx_late_collisions);
  7728. ESTAT_ADD(tx_collide_2times);
  7729. ESTAT_ADD(tx_collide_3times);
  7730. ESTAT_ADD(tx_collide_4times);
  7731. ESTAT_ADD(tx_collide_5times);
  7732. ESTAT_ADD(tx_collide_6times);
  7733. ESTAT_ADD(tx_collide_7times);
  7734. ESTAT_ADD(tx_collide_8times);
  7735. ESTAT_ADD(tx_collide_9times);
  7736. ESTAT_ADD(tx_collide_10times);
  7737. ESTAT_ADD(tx_collide_11times);
  7738. ESTAT_ADD(tx_collide_12times);
  7739. ESTAT_ADD(tx_collide_13times);
  7740. ESTAT_ADD(tx_collide_14times);
  7741. ESTAT_ADD(tx_collide_15times);
  7742. ESTAT_ADD(tx_ucast_packets);
  7743. ESTAT_ADD(tx_mcast_packets);
  7744. ESTAT_ADD(tx_bcast_packets);
  7745. ESTAT_ADD(tx_carrier_sense_errors);
  7746. ESTAT_ADD(tx_discards);
  7747. ESTAT_ADD(tx_errors);
  7748. ESTAT_ADD(dma_writeq_full);
  7749. ESTAT_ADD(dma_write_prioq_full);
  7750. ESTAT_ADD(rxbds_empty);
  7751. ESTAT_ADD(rx_discards);
  7752. ESTAT_ADD(rx_errors);
  7753. ESTAT_ADD(rx_threshold_hit);
  7754. ESTAT_ADD(dma_readq_full);
  7755. ESTAT_ADD(dma_read_prioq_full);
  7756. ESTAT_ADD(tx_comp_queue_full);
  7757. ESTAT_ADD(ring_set_send_prod_index);
  7758. ESTAT_ADD(ring_status_update);
  7759. ESTAT_ADD(nic_irqs);
  7760. ESTAT_ADD(nic_avoided_irqs);
  7761. ESTAT_ADD(nic_tx_threshold_hit);
  7762. return estats;
  7763. }
  7764. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7765. {
  7766. struct tg3 *tp = netdev_priv(dev);
  7767. struct net_device_stats *stats = &tp->net_stats;
  7768. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7769. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7770. if (!hw_stats)
  7771. return old_stats;
  7772. stats->rx_packets = old_stats->rx_packets +
  7773. get_stat64(&hw_stats->rx_ucast_packets) +
  7774. get_stat64(&hw_stats->rx_mcast_packets) +
  7775. get_stat64(&hw_stats->rx_bcast_packets);
  7776. stats->tx_packets = old_stats->tx_packets +
  7777. get_stat64(&hw_stats->tx_ucast_packets) +
  7778. get_stat64(&hw_stats->tx_mcast_packets) +
  7779. get_stat64(&hw_stats->tx_bcast_packets);
  7780. stats->rx_bytes = old_stats->rx_bytes +
  7781. get_stat64(&hw_stats->rx_octets);
  7782. stats->tx_bytes = old_stats->tx_bytes +
  7783. get_stat64(&hw_stats->tx_octets);
  7784. stats->rx_errors = old_stats->rx_errors +
  7785. get_stat64(&hw_stats->rx_errors);
  7786. stats->tx_errors = old_stats->tx_errors +
  7787. get_stat64(&hw_stats->tx_errors) +
  7788. get_stat64(&hw_stats->tx_mac_errors) +
  7789. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7790. get_stat64(&hw_stats->tx_discards);
  7791. stats->multicast = old_stats->multicast +
  7792. get_stat64(&hw_stats->rx_mcast_packets);
  7793. stats->collisions = old_stats->collisions +
  7794. get_stat64(&hw_stats->tx_collisions);
  7795. stats->rx_length_errors = old_stats->rx_length_errors +
  7796. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7797. get_stat64(&hw_stats->rx_undersize_packets);
  7798. stats->rx_over_errors = old_stats->rx_over_errors +
  7799. get_stat64(&hw_stats->rxbds_empty);
  7800. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7801. get_stat64(&hw_stats->rx_align_errors);
  7802. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7803. get_stat64(&hw_stats->tx_discards);
  7804. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7805. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7806. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7807. calc_crc_errors(tp);
  7808. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7809. get_stat64(&hw_stats->rx_discards);
  7810. return stats;
  7811. }
  7812. static inline u32 calc_crc(unsigned char *buf, int len)
  7813. {
  7814. u32 reg;
  7815. u32 tmp;
  7816. int j, k;
  7817. reg = 0xffffffff;
  7818. for (j = 0; j < len; j++) {
  7819. reg ^= buf[j];
  7820. for (k = 0; k < 8; k++) {
  7821. tmp = reg & 0x01;
  7822. reg >>= 1;
  7823. if (tmp) {
  7824. reg ^= 0xedb88320;
  7825. }
  7826. }
  7827. }
  7828. return ~reg;
  7829. }
  7830. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7831. {
  7832. /* accept or reject all multicast frames */
  7833. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7834. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7835. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7836. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7837. }
  7838. static void __tg3_set_rx_mode(struct net_device *dev)
  7839. {
  7840. struct tg3 *tp = netdev_priv(dev);
  7841. u32 rx_mode;
  7842. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7843. RX_MODE_KEEP_VLAN_TAG);
  7844. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7845. * flag clear.
  7846. */
  7847. #if TG3_VLAN_TAG_USED
  7848. if (!tp->vlgrp &&
  7849. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7850. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7851. #else
  7852. /* By definition, VLAN is disabled always in this
  7853. * case.
  7854. */
  7855. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7856. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7857. #endif
  7858. if (dev->flags & IFF_PROMISC) {
  7859. /* Promiscuous mode. */
  7860. rx_mode |= RX_MODE_PROMISC;
  7861. } else if (dev->flags & IFF_ALLMULTI) {
  7862. /* Accept all multicast. */
  7863. tg3_set_multi (tp, 1);
  7864. } else if (netdev_mc_empty(dev)) {
  7865. /* Reject all multicast. */
  7866. tg3_set_multi (tp, 0);
  7867. } else {
  7868. /* Accept one or more multicast(s). */
  7869. struct netdev_hw_addr *ha;
  7870. u32 mc_filter[4] = { 0, };
  7871. u32 regidx;
  7872. u32 bit;
  7873. u32 crc;
  7874. netdev_for_each_mc_addr(ha, dev) {
  7875. crc = calc_crc(ha->addr, ETH_ALEN);
  7876. bit = ~crc & 0x7f;
  7877. regidx = (bit & 0x60) >> 5;
  7878. bit &= 0x1f;
  7879. mc_filter[regidx] |= (1 << bit);
  7880. }
  7881. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7882. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7883. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7884. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7885. }
  7886. if (rx_mode != tp->rx_mode) {
  7887. tp->rx_mode = rx_mode;
  7888. tw32_f(MAC_RX_MODE, rx_mode);
  7889. udelay(10);
  7890. }
  7891. }
  7892. static void tg3_set_rx_mode(struct net_device *dev)
  7893. {
  7894. struct tg3 *tp = netdev_priv(dev);
  7895. if (!netif_running(dev))
  7896. return;
  7897. tg3_full_lock(tp, 0);
  7898. __tg3_set_rx_mode(dev);
  7899. tg3_full_unlock(tp);
  7900. }
  7901. #define TG3_REGDUMP_LEN (32 * 1024)
  7902. static int tg3_get_regs_len(struct net_device *dev)
  7903. {
  7904. return TG3_REGDUMP_LEN;
  7905. }
  7906. static void tg3_get_regs(struct net_device *dev,
  7907. struct ethtool_regs *regs, void *_p)
  7908. {
  7909. u32 *p = _p;
  7910. struct tg3 *tp = netdev_priv(dev);
  7911. u8 *orig_p = _p;
  7912. int i;
  7913. regs->version = 0;
  7914. memset(p, 0, TG3_REGDUMP_LEN);
  7915. if (tp->link_config.phy_is_low_power)
  7916. return;
  7917. tg3_full_lock(tp, 0);
  7918. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7919. #define GET_REG32_LOOP(base,len) \
  7920. do { p = (u32 *)(orig_p + (base)); \
  7921. for (i = 0; i < len; i += 4) \
  7922. __GET_REG32((base) + i); \
  7923. } while (0)
  7924. #define GET_REG32_1(reg) \
  7925. do { p = (u32 *)(orig_p + (reg)); \
  7926. __GET_REG32((reg)); \
  7927. } while (0)
  7928. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7929. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7930. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7931. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7932. GET_REG32_1(SNDDATAC_MODE);
  7933. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7934. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7935. GET_REG32_1(SNDBDC_MODE);
  7936. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7937. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7938. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7939. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7940. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7941. GET_REG32_1(RCVDCC_MODE);
  7942. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7943. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7944. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7945. GET_REG32_1(MBFREE_MODE);
  7946. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7947. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7948. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7949. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7950. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7951. GET_REG32_1(RX_CPU_MODE);
  7952. GET_REG32_1(RX_CPU_STATE);
  7953. GET_REG32_1(RX_CPU_PGMCTR);
  7954. GET_REG32_1(RX_CPU_HWBKPT);
  7955. GET_REG32_1(TX_CPU_MODE);
  7956. GET_REG32_1(TX_CPU_STATE);
  7957. GET_REG32_1(TX_CPU_PGMCTR);
  7958. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7959. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7960. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7961. GET_REG32_1(DMAC_MODE);
  7962. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7963. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7964. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7965. #undef __GET_REG32
  7966. #undef GET_REG32_LOOP
  7967. #undef GET_REG32_1
  7968. tg3_full_unlock(tp);
  7969. }
  7970. static int tg3_get_eeprom_len(struct net_device *dev)
  7971. {
  7972. struct tg3 *tp = netdev_priv(dev);
  7973. return tp->nvram_size;
  7974. }
  7975. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7976. {
  7977. struct tg3 *tp = netdev_priv(dev);
  7978. int ret;
  7979. u8 *pd;
  7980. u32 i, offset, len, b_offset, b_count;
  7981. __be32 val;
  7982. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7983. return -EINVAL;
  7984. if (tp->link_config.phy_is_low_power)
  7985. return -EAGAIN;
  7986. offset = eeprom->offset;
  7987. len = eeprom->len;
  7988. eeprom->len = 0;
  7989. eeprom->magic = TG3_EEPROM_MAGIC;
  7990. if (offset & 3) {
  7991. /* adjustments to start on required 4 byte boundary */
  7992. b_offset = offset & 3;
  7993. b_count = 4 - b_offset;
  7994. if (b_count > len) {
  7995. /* i.e. offset=1 len=2 */
  7996. b_count = len;
  7997. }
  7998. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7999. if (ret)
  8000. return ret;
  8001. memcpy(data, ((char*)&val) + b_offset, b_count);
  8002. len -= b_count;
  8003. offset += b_count;
  8004. eeprom->len += b_count;
  8005. }
  8006. /* read bytes upto the last 4 byte boundary */
  8007. pd = &data[eeprom->len];
  8008. for (i = 0; i < (len - (len & 3)); i += 4) {
  8009. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8010. if (ret) {
  8011. eeprom->len += i;
  8012. return ret;
  8013. }
  8014. memcpy(pd + i, &val, 4);
  8015. }
  8016. eeprom->len += i;
  8017. if (len & 3) {
  8018. /* read last bytes not ending on 4 byte boundary */
  8019. pd = &data[eeprom->len];
  8020. b_count = len & 3;
  8021. b_offset = offset + len - b_count;
  8022. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8023. if (ret)
  8024. return ret;
  8025. memcpy(pd, &val, b_count);
  8026. eeprom->len += b_count;
  8027. }
  8028. return 0;
  8029. }
  8030. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8031. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8032. {
  8033. struct tg3 *tp = netdev_priv(dev);
  8034. int ret;
  8035. u32 offset, len, b_offset, odd_len;
  8036. u8 *buf;
  8037. __be32 start, end;
  8038. if (tp->link_config.phy_is_low_power)
  8039. return -EAGAIN;
  8040. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8041. eeprom->magic != TG3_EEPROM_MAGIC)
  8042. return -EINVAL;
  8043. offset = eeprom->offset;
  8044. len = eeprom->len;
  8045. if ((b_offset = (offset & 3))) {
  8046. /* adjustments to start on required 4 byte boundary */
  8047. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8048. if (ret)
  8049. return ret;
  8050. len += b_offset;
  8051. offset &= ~3;
  8052. if (len < 4)
  8053. len = 4;
  8054. }
  8055. odd_len = 0;
  8056. if (len & 3) {
  8057. /* adjustments to end on required 4 byte boundary */
  8058. odd_len = 1;
  8059. len = (len + 3) & ~3;
  8060. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8061. if (ret)
  8062. return ret;
  8063. }
  8064. buf = data;
  8065. if (b_offset || odd_len) {
  8066. buf = kmalloc(len, GFP_KERNEL);
  8067. if (!buf)
  8068. return -ENOMEM;
  8069. if (b_offset)
  8070. memcpy(buf, &start, 4);
  8071. if (odd_len)
  8072. memcpy(buf+len-4, &end, 4);
  8073. memcpy(buf + b_offset, data, eeprom->len);
  8074. }
  8075. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8076. if (buf != data)
  8077. kfree(buf);
  8078. return ret;
  8079. }
  8080. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8081. {
  8082. struct tg3 *tp = netdev_priv(dev);
  8083. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8084. struct phy_device *phydev;
  8085. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8086. return -EAGAIN;
  8087. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8088. return phy_ethtool_gset(phydev, cmd);
  8089. }
  8090. cmd->supported = (SUPPORTED_Autoneg);
  8091. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8092. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8093. SUPPORTED_1000baseT_Full);
  8094. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  8095. cmd->supported |= (SUPPORTED_100baseT_Half |
  8096. SUPPORTED_100baseT_Full |
  8097. SUPPORTED_10baseT_Half |
  8098. SUPPORTED_10baseT_Full |
  8099. SUPPORTED_TP);
  8100. cmd->port = PORT_TP;
  8101. } else {
  8102. cmd->supported |= SUPPORTED_FIBRE;
  8103. cmd->port = PORT_FIBRE;
  8104. }
  8105. cmd->advertising = tp->link_config.advertising;
  8106. if (netif_running(dev)) {
  8107. cmd->speed = tp->link_config.active_speed;
  8108. cmd->duplex = tp->link_config.active_duplex;
  8109. }
  8110. cmd->phy_address = tp->phy_addr;
  8111. cmd->transceiver = XCVR_INTERNAL;
  8112. cmd->autoneg = tp->link_config.autoneg;
  8113. cmd->maxtxpkt = 0;
  8114. cmd->maxrxpkt = 0;
  8115. return 0;
  8116. }
  8117. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8118. {
  8119. struct tg3 *tp = netdev_priv(dev);
  8120. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8121. struct phy_device *phydev;
  8122. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8123. return -EAGAIN;
  8124. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8125. return phy_ethtool_sset(phydev, cmd);
  8126. }
  8127. if (cmd->autoneg != AUTONEG_ENABLE &&
  8128. cmd->autoneg != AUTONEG_DISABLE)
  8129. return -EINVAL;
  8130. if (cmd->autoneg == AUTONEG_DISABLE &&
  8131. cmd->duplex != DUPLEX_FULL &&
  8132. cmd->duplex != DUPLEX_HALF)
  8133. return -EINVAL;
  8134. if (cmd->autoneg == AUTONEG_ENABLE) {
  8135. u32 mask = ADVERTISED_Autoneg |
  8136. ADVERTISED_Pause |
  8137. ADVERTISED_Asym_Pause;
  8138. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8139. mask |= ADVERTISED_1000baseT_Half |
  8140. ADVERTISED_1000baseT_Full;
  8141. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8142. mask |= ADVERTISED_100baseT_Half |
  8143. ADVERTISED_100baseT_Full |
  8144. ADVERTISED_10baseT_Half |
  8145. ADVERTISED_10baseT_Full |
  8146. ADVERTISED_TP;
  8147. else
  8148. mask |= ADVERTISED_FIBRE;
  8149. if (cmd->advertising & ~mask)
  8150. return -EINVAL;
  8151. mask &= (ADVERTISED_1000baseT_Half |
  8152. ADVERTISED_1000baseT_Full |
  8153. ADVERTISED_100baseT_Half |
  8154. ADVERTISED_100baseT_Full |
  8155. ADVERTISED_10baseT_Half |
  8156. ADVERTISED_10baseT_Full);
  8157. cmd->advertising &= mask;
  8158. } else {
  8159. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  8160. if (cmd->speed != SPEED_1000)
  8161. return -EINVAL;
  8162. if (cmd->duplex != DUPLEX_FULL)
  8163. return -EINVAL;
  8164. } else {
  8165. if (cmd->speed != SPEED_100 &&
  8166. cmd->speed != SPEED_10)
  8167. return -EINVAL;
  8168. }
  8169. }
  8170. tg3_full_lock(tp, 0);
  8171. tp->link_config.autoneg = cmd->autoneg;
  8172. if (cmd->autoneg == AUTONEG_ENABLE) {
  8173. tp->link_config.advertising = (cmd->advertising |
  8174. ADVERTISED_Autoneg);
  8175. tp->link_config.speed = SPEED_INVALID;
  8176. tp->link_config.duplex = DUPLEX_INVALID;
  8177. } else {
  8178. tp->link_config.advertising = 0;
  8179. tp->link_config.speed = cmd->speed;
  8180. tp->link_config.duplex = cmd->duplex;
  8181. }
  8182. tp->link_config.orig_speed = tp->link_config.speed;
  8183. tp->link_config.orig_duplex = tp->link_config.duplex;
  8184. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8185. if (netif_running(dev))
  8186. tg3_setup_phy(tp, 1);
  8187. tg3_full_unlock(tp);
  8188. return 0;
  8189. }
  8190. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8191. {
  8192. struct tg3 *tp = netdev_priv(dev);
  8193. strcpy(info->driver, DRV_MODULE_NAME);
  8194. strcpy(info->version, DRV_MODULE_VERSION);
  8195. strcpy(info->fw_version, tp->fw_ver);
  8196. strcpy(info->bus_info, pci_name(tp->pdev));
  8197. }
  8198. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8199. {
  8200. struct tg3 *tp = netdev_priv(dev);
  8201. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8202. device_can_wakeup(&tp->pdev->dev))
  8203. wol->supported = WAKE_MAGIC;
  8204. else
  8205. wol->supported = 0;
  8206. wol->wolopts = 0;
  8207. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8208. device_can_wakeup(&tp->pdev->dev))
  8209. wol->wolopts = WAKE_MAGIC;
  8210. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8211. }
  8212. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8213. {
  8214. struct tg3 *tp = netdev_priv(dev);
  8215. struct device *dp = &tp->pdev->dev;
  8216. if (wol->wolopts & ~WAKE_MAGIC)
  8217. return -EINVAL;
  8218. if ((wol->wolopts & WAKE_MAGIC) &&
  8219. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8220. return -EINVAL;
  8221. spin_lock_bh(&tp->lock);
  8222. if (wol->wolopts & WAKE_MAGIC) {
  8223. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8224. device_set_wakeup_enable(dp, true);
  8225. } else {
  8226. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8227. device_set_wakeup_enable(dp, false);
  8228. }
  8229. spin_unlock_bh(&tp->lock);
  8230. return 0;
  8231. }
  8232. static u32 tg3_get_msglevel(struct net_device *dev)
  8233. {
  8234. struct tg3 *tp = netdev_priv(dev);
  8235. return tp->msg_enable;
  8236. }
  8237. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8238. {
  8239. struct tg3 *tp = netdev_priv(dev);
  8240. tp->msg_enable = value;
  8241. }
  8242. static int tg3_set_tso(struct net_device *dev, u32 value)
  8243. {
  8244. struct tg3 *tp = netdev_priv(dev);
  8245. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8246. if (value)
  8247. return -EINVAL;
  8248. return 0;
  8249. }
  8250. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8251. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8252. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8253. if (value) {
  8254. dev->features |= NETIF_F_TSO6;
  8255. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8256. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8257. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8258. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8259. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8260. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8261. dev->features |= NETIF_F_TSO_ECN;
  8262. } else
  8263. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8264. }
  8265. return ethtool_op_set_tso(dev, value);
  8266. }
  8267. static int tg3_nway_reset(struct net_device *dev)
  8268. {
  8269. struct tg3 *tp = netdev_priv(dev);
  8270. int r;
  8271. if (!netif_running(dev))
  8272. return -EAGAIN;
  8273. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8274. return -EINVAL;
  8275. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8276. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8277. return -EAGAIN;
  8278. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8279. } else {
  8280. u32 bmcr;
  8281. spin_lock_bh(&tp->lock);
  8282. r = -EINVAL;
  8283. tg3_readphy(tp, MII_BMCR, &bmcr);
  8284. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8285. ((bmcr & BMCR_ANENABLE) ||
  8286. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8287. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8288. BMCR_ANENABLE);
  8289. r = 0;
  8290. }
  8291. spin_unlock_bh(&tp->lock);
  8292. }
  8293. return r;
  8294. }
  8295. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8296. {
  8297. struct tg3 *tp = netdev_priv(dev);
  8298. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8299. ering->rx_mini_max_pending = 0;
  8300. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8301. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8302. else
  8303. ering->rx_jumbo_max_pending = 0;
  8304. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8305. ering->rx_pending = tp->rx_pending;
  8306. ering->rx_mini_pending = 0;
  8307. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8308. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8309. else
  8310. ering->rx_jumbo_pending = 0;
  8311. ering->tx_pending = tp->napi[0].tx_pending;
  8312. }
  8313. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8314. {
  8315. struct tg3 *tp = netdev_priv(dev);
  8316. int i, irq_sync = 0, err = 0;
  8317. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8318. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8319. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8320. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8321. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8322. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8323. return -EINVAL;
  8324. if (netif_running(dev)) {
  8325. tg3_phy_stop(tp);
  8326. tg3_netif_stop(tp);
  8327. irq_sync = 1;
  8328. }
  8329. tg3_full_lock(tp, irq_sync);
  8330. tp->rx_pending = ering->rx_pending;
  8331. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8332. tp->rx_pending > 63)
  8333. tp->rx_pending = 63;
  8334. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8335. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8336. tp->napi[i].tx_pending = ering->tx_pending;
  8337. if (netif_running(dev)) {
  8338. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8339. err = tg3_restart_hw(tp, 1);
  8340. if (!err)
  8341. tg3_netif_start(tp);
  8342. }
  8343. tg3_full_unlock(tp);
  8344. if (irq_sync && !err)
  8345. tg3_phy_start(tp);
  8346. return err;
  8347. }
  8348. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8349. {
  8350. struct tg3 *tp = netdev_priv(dev);
  8351. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8352. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8353. epause->rx_pause = 1;
  8354. else
  8355. epause->rx_pause = 0;
  8356. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8357. epause->tx_pause = 1;
  8358. else
  8359. epause->tx_pause = 0;
  8360. }
  8361. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8362. {
  8363. struct tg3 *tp = netdev_priv(dev);
  8364. int err = 0;
  8365. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8366. u32 newadv;
  8367. struct phy_device *phydev;
  8368. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8369. if (!(phydev->supported & SUPPORTED_Pause) ||
  8370. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8371. ((epause->rx_pause && !epause->tx_pause) ||
  8372. (!epause->rx_pause && epause->tx_pause))))
  8373. return -EINVAL;
  8374. tp->link_config.flowctrl = 0;
  8375. if (epause->rx_pause) {
  8376. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8377. if (epause->tx_pause) {
  8378. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8379. newadv = ADVERTISED_Pause;
  8380. } else
  8381. newadv = ADVERTISED_Pause |
  8382. ADVERTISED_Asym_Pause;
  8383. } else if (epause->tx_pause) {
  8384. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8385. newadv = ADVERTISED_Asym_Pause;
  8386. } else
  8387. newadv = 0;
  8388. if (epause->autoneg)
  8389. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8390. else
  8391. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8392. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8393. u32 oldadv = phydev->advertising &
  8394. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8395. if (oldadv != newadv) {
  8396. phydev->advertising &=
  8397. ~(ADVERTISED_Pause |
  8398. ADVERTISED_Asym_Pause);
  8399. phydev->advertising |= newadv;
  8400. if (phydev->autoneg) {
  8401. /*
  8402. * Always renegotiate the link to
  8403. * inform our link partner of our
  8404. * flow control settings, even if the
  8405. * flow control is forced. Let
  8406. * tg3_adjust_link() do the final
  8407. * flow control setup.
  8408. */
  8409. return phy_start_aneg(phydev);
  8410. }
  8411. }
  8412. if (!epause->autoneg)
  8413. tg3_setup_flow_control(tp, 0, 0);
  8414. } else {
  8415. tp->link_config.orig_advertising &=
  8416. ~(ADVERTISED_Pause |
  8417. ADVERTISED_Asym_Pause);
  8418. tp->link_config.orig_advertising |= newadv;
  8419. }
  8420. } else {
  8421. int irq_sync = 0;
  8422. if (netif_running(dev)) {
  8423. tg3_netif_stop(tp);
  8424. irq_sync = 1;
  8425. }
  8426. tg3_full_lock(tp, irq_sync);
  8427. if (epause->autoneg)
  8428. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8429. else
  8430. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8431. if (epause->rx_pause)
  8432. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8433. else
  8434. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8435. if (epause->tx_pause)
  8436. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8437. else
  8438. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8439. if (netif_running(dev)) {
  8440. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8441. err = tg3_restart_hw(tp, 1);
  8442. if (!err)
  8443. tg3_netif_start(tp);
  8444. }
  8445. tg3_full_unlock(tp);
  8446. }
  8447. return err;
  8448. }
  8449. static u32 tg3_get_rx_csum(struct net_device *dev)
  8450. {
  8451. struct tg3 *tp = netdev_priv(dev);
  8452. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8453. }
  8454. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8455. {
  8456. struct tg3 *tp = netdev_priv(dev);
  8457. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8458. if (data != 0)
  8459. return -EINVAL;
  8460. return 0;
  8461. }
  8462. spin_lock_bh(&tp->lock);
  8463. if (data)
  8464. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8465. else
  8466. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8467. spin_unlock_bh(&tp->lock);
  8468. return 0;
  8469. }
  8470. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8471. {
  8472. struct tg3 *tp = netdev_priv(dev);
  8473. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8474. if (data != 0)
  8475. return -EINVAL;
  8476. return 0;
  8477. }
  8478. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8479. ethtool_op_set_tx_ipv6_csum(dev, data);
  8480. else
  8481. ethtool_op_set_tx_csum(dev, data);
  8482. return 0;
  8483. }
  8484. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8485. {
  8486. switch (sset) {
  8487. case ETH_SS_TEST:
  8488. return TG3_NUM_TEST;
  8489. case ETH_SS_STATS:
  8490. return TG3_NUM_STATS;
  8491. default:
  8492. return -EOPNOTSUPP;
  8493. }
  8494. }
  8495. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8496. {
  8497. switch (stringset) {
  8498. case ETH_SS_STATS:
  8499. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8500. break;
  8501. case ETH_SS_TEST:
  8502. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8503. break;
  8504. default:
  8505. WARN_ON(1); /* we need a WARN() */
  8506. break;
  8507. }
  8508. }
  8509. static int tg3_phys_id(struct net_device *dev, u32 data)
  8510. {
  8511. struct tg3 *tp = netdev_priv(dev);
  8512. int i;
  8513. if (!netif_running(tp->dev))
  8514. return -EAGAIN;
  8515. if (data == 0)
  8516. data = UINT_MAX / 2;
  8517. for (i = 0; i < (data * 2); i++) {
  8518. if ((i % 2) == 0)
  8519. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8520. LED_CTRL_1000MBPS_ON |
  8521. LED_CTRL_100MBPS_ON |
  8522. LED_CTRL_10MBPS_ON |
  8523. LED_CTRL_TRAFFIC_OVERRIDE |
  8524. LED_CTRL_TRAFFIC_BLINK |
  8525. LED_CTRL_TRAFFIC_LED);
  8526. else
  8527. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8528. LED_CTRL_TRAFFIC_OVERRIDE);
  8529. if (msleep_interruptible(500))
  8530. break;
  8531. }
  8532. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8533. return 0;
  8534. }
  8535. static void tg3_get_ethtool_stats (struct net_device *dev,
  8536. struct ethtool_stats *estats, u64 *tmp_stats)
  8537. {
  8538. struct tg3 *tp = netdev_priv(dev);
  8539. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8540. }
  8541. #define NVRAM_TEST_SIZE 0x100
  8542. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8543. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8544. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8545. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8546. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8547. static int tg3_test_nvram(struct tg3 *tp)
  8548. {
  8549. u32 csum, magic;
  8550. __be32 *buf;
  8551. int i, j, k, err = 0, size;
  8552. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8553. return 0;
  8554. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8555. return -EIO;
  8556. if (magic == TG3_EEPROM_MAGIC)
  8557. size = NVRAM_TEST_SIZE;
  8558. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8559. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8560. TG3_EEPROM_SB_FORMAT_1) {
  8561. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8562. case TG3_EEPROM_SB_REVISION_0:
  8563. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8564. break;
  8565. case TG3_EEPROM_SB_REVISION_2:
  8566. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8567. break;
  8568. case TG3_EEPROM_SB_REVISION_3:
  8569. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8570. break;
  8571. default:
  8572. return 0;
  8573. }
  8574. } else
  8575. return 0;
  8576. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8577. size = NVRAM_SELFBOOT_HW_SIZE;
  8578. else
  8579. return -EIO;
  8580. buf = kmalloc(size, GFP_KERNEL);
  8581. if (buf == NULL)
  8582. return -ENOMEM;
  8583. err = -EIO;
  8584. for (i = 0, j = 0; i < size; i += 4, j++) {
  8585. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8586. if (err)
  8587. break;
  8588. }
  8589. if (i < size)
  8590. goto out;
  8591. /* Selfboot format */
  8592. magic = be32_to_cpu(buf[0]);
  8593. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8594. TG3_EEPROM_MAGIC_FW) {
  8595. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8596. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8597. TG3_EEPROM_SB_REVISION_2) {
  8598. /* For rev 2, the csum doesn't include the MBA. */
  8599. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8600. csum8 += buf8[i];
  8601. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8602. csum8 += buf8[i];
  8603. } else {
  8604. for (i = 0; i < size; i++)
  8605. csum8 += buf8[i];
  8606. }
  8607. if (csum8 == 0) {
  8608. err = 0;
  8609. goto out;
  8610. }
  8611. err = -EIO;
  8612. goto out;
  8613. }
  8614. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8615. TG3_EEPROM_MAGIC_HW) {
  8616. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8617. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8618. u8 *buf8 = (u8 *) buf;
  8619. /* Separate the parity bits and the data bytes. */
  8620. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8621. if ((i == 0) || (i == 8)) {
  8622. int l;
  8623. u8 msk;
  8624. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8625. parity[k++] = buf8[i] & msk;
  8626. i++;
  8627. }
  8628. else if (i == 16) {
  8629. int l;
  8630. u8 msk;
  8631. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8632. parity[k++] = buf8[i] & msk;
  8633. i++;
  8634. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8635. parity[k++] = buf8[i] & msk;
  8636. i++;
  8637. }
  8638. data[j++] = buf8[i];
  8639. }
  8640. err = -EIO;
  8641. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8642. u8 hw8 = hweight8(data[i]);
  8643. if ((hw8 & 0x1) && parity[i])
  8644. goto out;
  8645. else if (!(hw8 & 0x1) && !parity[i])
  8646. goto out;
  8647. }
  8648. err = 0;
  8649. goto out;
  8650. }
  8651. /* Bootstrap checksum at offset 0x10 */
  8652. csum = calc_crc((unsigned char *) buf, 0x10);
  8653. if (csum != be32_to_cpu(buf[0x10/4]))
  8654. goto out;
  8655. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8656. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8657. if (csum != be32_to_cpu(buf[0xfc/4]))
  8658. goto out;
  8659. err = 0;
  8660. out:
  8661. kfree(buf);
  8662. return err;
  8663. }
  8664. #define TG3_SERDES_TIMEOUT_SEC 2
  8665. #define TG3_COPPER_TIMEOUT_SEC 6
  8666. static int tg3_test_link(struct tg3 *tp)
  8667. {
  8668. int i, max;
  8669. if (!netif_running(tp->dev))
  8670. return -ENODEV;
  8671. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8672. max = TG3_SERDES_TIMEOUT_SEC;
  8673. else
  8674. max = TG3_COPPER_TIMEOUT_SEC;
  8675. for (i = 0; i < max; i++) {
  8676. if (netif_carrier_ok(tp->dev))
  8677. return 0;
  8678. if (msleep_interruptible(1000))
  8679. break;
  8680. }
  8681. return -EIO;
  8682. }
  8683. /* Only test the commonly used registers */
  8684. static int tg3_test_registers(struct tg3 *tp)
  8685. {
  8686. int i, is_5705, is_5750;
  8687. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8688. static struct {
  8689. u16 offset;
  8690. u16 flags;
  8691. #define TG3_FL_5705 0x1
  8692. #define TG3_FL_NOT_5705 0x2
  8693. #define TG3_FL_NOT_5788 0x4
  8694. #define TG3_FL_NOT_5750 0x8
  8695. u32 read_mask;
  8696. u32 write_mask;
  8697. } reg_tbl[] = {
  8698. /* MAC Control Registers */
  8699. { MAC_MODE, TG3_FL_NOT_5705,
  8700. 0x00000000, 0x00ef6f8c },
  8701. { MAC_MODE, TG3_FL_5705,
  8702. 0x00000000, 0x01ef6b8c },
  8703. { MAC_STATUS, TG3_FL_NOT_5705,
  8704. 0x03800107, 0x00000000 },
  8705. { MAC_STATUS, TG3_FL_5705,
  8706. 0x03800100, 0x00000000 },
  8707. { MAC_ADDR_0_HIGH, 0x0000,
  8708. 0x00000000, 0x0000ffff },
  8709. { MAC_ADDR_0_LOW, 0x0000,
  8710. 0x00000000, 0xffffffff },
  8711. { MAC_RX_MTU_SIZE, 0x0000,
  8712. 0x00000000, 0x0000ffff },
  8713. { MAC_TX_MODE, 0x0000,
  8714. 0x00000000, 0x00000070 },
  8715. { MAC_TX_LENGTHS, 0x0000,
  8716. 0x00000000, 0x00003fff },
  8717. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8718. 0x00000000, 0x000007fc },
  8719. { MAC_RX_MODE, TG3_FL_5705,
  8720. 0x00000000, 0x000007dc },
  8721. { MAC_HASH_REG_0, 0x0000,
  8722. 0x00000000, 0xffffffff },
  8723. { MAC_HASH_REG_1, 0x0000,
  8724. 0x00000000, 0xffffffff },
  8725. { MAC_HASH_REG_2, 0x0000,
  8726. 0x00000000, 0xffffffff },
  8727. { MAC_HASH_REG_3, 0x0000,
  8728. 0x00000000, 0xffffffff },
  8729. /* Receive Data and Receive BD Initiator Control Registers. */
  8730. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8731. 0x00000000, 0xffffffff },
  8732. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8733. 0x00000000, 0xffffffff },
  8734. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8735. 0x00000000, 0x00000003 },
  8736. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8737. 0x00000000, 0xffffffff },
  8738. { RCVDBDI_STD_BD+0, 0x0000,
  8739. 0x00000000, 0xffffffff },
  8740. { RCVDBDI_STD_BD+4, 0x0000,
  8741. 0x00000000, 0xffffffff },
  8742. { RCVDBDI_STD_BD+8, 0x0000,
  8743. 0x00000000, 0xffff0002 },
  8744. { RCVDBDI_STD_BD+0xc, 0x0000,
  8745. 0x00000000, 0xffffffff },
  8746. /* Receive BD Initiator Control Registers. */
  8747. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8748. 0x00000000, 0xffffffff },
  8749. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8750. 0x00000000, 0x000003ff },
  8751. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8752. 0x00000000, 0xffffffff },
  8753. /* Host Coalescing Control Registers. */
  8754. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8755. 0x00000000, 0x00000004 },
  8756. { HOSTCC_MODE, TG3_FL_5705,
  8757. 0x00000000, 0x000000f6 },
  8758. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8759. 0x00000000, 0xffffffff },
  8760. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8761. 0x00000000, 0x000003ff },
  8762. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8763. 0x00000000, 0xffffffff },
  8764. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8765. 0x00000000, 0x000003ff },
  8766. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8767. 0x00000000, 0xffffffff },
  8768. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8769. 0x00000000, 0x000000ff },
  8770. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8771. 0x00000000, 0xffffffff },
  8772. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8773. 0x00000000, 0x000000ff },
  8774. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8775. 0x00000000, 0xffffffff },
  8776. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8777. 0x00000000, 0xffffffff },
  8778. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8779. 0x00000000, 0xffffffff },
  8780. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8781. 0x00000000, 0x000000ff },
  8782. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8783. 0x00000000, 0xffffffff },
  8784. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8785. 0x00000000, 0x000000ff },
  8786. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8787. 0x00000000, 0xffffffff },
  8788. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8789. 0x00000000, 0xffffffff },
  8790. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8791. 0x00000000, 0xffffffff },
  8792. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8793. 0x00000000, 0xffffffff },
  8794. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8795. 0x00000000, 0xffffffff },
  8796. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8797. 0xffffffff, 0x00000000 },
  8798. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8799. 0xffffffff, 0x00000000 },
  8800. /* Buffer Manager Control Registers. */
  8801. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8802. 0x00000000, 0x007fff80 },
  8803. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8804. 0x00000000, 0x007fffff },
  8805. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8806. 0x00000000, 0x0000003f },
  8807. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8808. 0x00000000, 0x000001ff },
  8809. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8810. 0x00000000, 0x000001ff },
  8811. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8812. 0xffffffff, 0x00000000 },
  8813. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8814. 0xffffffff, 0x00000000 },
  8815. /* Mailbox Registers */
  8816. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8817. 0x00000000, 0x000001ff },
  8818. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8819. 0x00000000, 0x000001ff },
  8820. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8821. 0x00000000, 0x000007ff },
  8822. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8823. 0x00000000, 0x000001ff },
  8824. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8825. };
  8826. is_5705 = is_5750 = 0;
  8827. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8828. is_5705 = 1;
  8829. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8830. is_5750 = 1;
  8831. }
  8832. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8833. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8834. continue;
  8835. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8836. continue;
  8837. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8838. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8839. continue;
  8840. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8841. continue;
  8842. offset = (u32) reg_tbl[i].offset;
  8843. read_mask = reg_tbl[i].read_mask;
  8844. write_mask = reg_tbl[i].write_mask;
  8845. /* Save the original register content */
  8846. save_val = tr32(offset);
  8847. /* Determine the read-only value. */
  8848. read_val = save_val & read_mask;
  8849. /* Write zero to the register, then make sure the read-only bits
  8850. * are not changed and the read/write bits are all zeros.
  8851. */
  8852. tw32(offset, 0);
  8853. val = tr32(offset);
  8854. /* Test the read-only and read/write bits. */
  8855. if (((val & read_mask) != read_val) || (val & write_mask))
  8856. goto out;
  8857. /* Write ones to all the bits defined by RdMask and WrMask, then
  8858. * make sure the read-only bits are not changed and the
  8859. * read/write bits are all ones.
  8860. */
  8861. tw32(offset, read_mask | write_mask);
  8862. val = tr32(offset);
  8863. /* Test the read-only bits. */
  8864. if ((val & read_mask) != read_val)
  8865. goto out;
  8866. /* Test the read/write bits. */
  8867. if ((val & write_mask) != write_mask)
  8868. goto out;
  8869. tw32(offset, save_val);
  8870. }
  8871. return 0;
  8872. out:
  8873. if (netif_msg_hw(tp))
  8874. netdev_err(tp->dev,
  8875. "Register test failed at offset %x\n", offset);
  8876. tw32(offset, save_val);
  8877. return -EIO;
  8878. }
  8879. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8880. {
  8881. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8882. int i;
  8883. u32 j;
  8884. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8885. for (j = 0; j < len; j += 4) {
  8886. u32 val;
  8887. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8888. tg3_read_mem(tp, offset + j, &val);
  8889. if (val != test_pattern[i])
  8890. return -EIO;
  8891. }
  8892. }
  8893. return 0;
  8894. }
  8895. static int tg3_test_memory(struct tg3 *tp)
  8896. {
  8897. static struct mem_entry {
  8898. u32 offset;
  8899. u32 len;
  8900. } mem_tbl_570x[] = {
  8901. { 0x00000000, 0x00b50},
  8902. { 0x00002000, 0x1c000},
  8903. { 0xffffffff, 0x00000}
  8904. }, mem_tbl_5705[] = {
  8905. { 0x00000100, 0x0000c},
  8906. { 0x00000200, 0x00008},
  8907. { 0x00004000, 0x00800},
  8908. { 0x00006000, 0x01000},
  8909. { 0x00008000, 0x02000},
  8910. { 0x00010000, 0x0e000},
  8911. { 0xffffffff, 0x00000}
  8912. }, mem_tbl_5755[] = {
  8913. { 0x00000200, 0x00008},
  8914. { 0x00004000, 0x00800},
  8915. { 0x00006000, 0x00800},
  8916. { 0x00008000, 0x02000},
  8917. { 0x00010000, 0x0c000},
  8918. { 0xffffffff, 0x00000}
  8919. }, mem_tbl_5906[] = {
  8920. { 0x00000200, 0x00008},
  8921. { 0x00004000, 0x00400},
  8922. { 0x00006000, 0x00400},
  8923. { 0x00008000, 0x01000},
  8924. { 0x00010000, 0x01000},
  8925. { 0xffffffff, 0x00000}
  8926. }, mem_tbl_5717[] = {
  8927. { 0x00000200, 0x00008},
  8928. { 0x00010000, 0x0a000},
  8929. { 0x00020000, 0x13c00},
  8930. { 0xffffffff, 0x00000}
  8931. }, mem_tbl_57765[] = {
  8932. { 0x00000200, 0x00008},
  8933. { 0x00004000, 0x00800},
  8934. { 0x00006000, 0x09800},
  8935. { 0x00010000, 0x0a000},
  8936. { 0xffffffff, 0x00000}
  8937. };
  8938. struct mem_entry *mem_tbl;
  8939. int err = 0;
  8940. int i;
  8941. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  8942. mem_tbl = mem_tbl_5717;
  8943. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8944. mem_tbl = mem_tbl_57765;
  8945. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8946. mem_tbl = mem_tbl_5755;
  8947. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8948. mem_tbl = mem_tbl_5906;
  8949. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8950. mem_tbl = mem_tbl_5705;
  8951. else
  8952. mem_tbl = mem_tbl_570x;
  8953. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8954. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8955. mem_tbl[i].len)) != 0)
  8956. break;
  8957. }
  8958. return err;
  8959. }
  8960. #define TG3_MAC_LOOPBACK 0
  8961. #define TG3_PHY_LOOPBACK 1
  8962. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8963. {
  8964. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8965. u32 desc_idx, coal_now;
  8966. struct sk_buff *skb, *rx_skb;
  8967. u8 *tx_data;
  8968. dma_addr_t map;
  8969. int num_pkts, tx_len, rx_len, i, err;
  8970. struct tg3_rx_buffer_desc *desc;
  8971. struct tg3_napi *tnapi, *rnapi;
  8972. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8973. tnapi = &tp->napi[0];
  8974. rnapi = &tp->napi[0];
  8975. if (tp->irq_cnt > 1) {
  8976. rnapi = &tp->napi[1];
  8977. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  8978. tnapi = &tp->napi[1];
  8979. }
  8980. coal_now = tnapi->coal_now | rnapi->coal_now;
  8981. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8982. /* HW errata - mac loopback fails in some cases on 5780.
  8983. * Normal traffic and PHY loopback are not affected by
  8984. * errata.
  8985. */
  8986. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8987. return 0;
  8988. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8989. MAC_MODE_PORT_INT_LPBACK;
  8990. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8991. mac_mode |= MAC_MODE_LINK_POLARITY;
  8992. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8993. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8994. else
  8995. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8996. tw32(MAC_MODE, mac_mode);
  8997. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8998. u32 val;
  8999. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  9000. tg3_phy_fet_toggle_apd(tp, false);
  9001. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9002. } else
  9003. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9004. tg3_phy_toggle_automdix(tp, 0);
  9005. tg3_writephy(tp, MII_BMCR, val);
  9006. udelay(40);
  9007. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  9008. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  9009. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9010. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9011. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9012. /* The write needs to be flushed for the AC131 */
  9013. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9014. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9015. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9016. } else
  9017. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9018. /* reset to prevent losing 1st rx packet intermittently */
  9019. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  9020. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9021. udelay(10);
  9022. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9023. }
  9024. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9025. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9026. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9027. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9028. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9029. mac_mode |= MAC_MODE_LINK_POLARITY;
  9030. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9031. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9032. }
  9033. tw32(MAC_MODE, mac_mode);
  9034. }
  9035. else
  9036. return -EINVAL;
  9037. err = -EIO;
  9038. tx_len = 1514;
  9039. skb = netdev_alloc_skb(tp->dev, tx_len);
  9040. if (!skb)
  9041. return -ENOMEM;
  9042. tx_data = skb_put(skb, tx_len);
  9043. memcpy(tx_data, tp->dev->dev_addr, 6);
  9044. memset(tx_data + 6, 0x0, 8);
  9045. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  9046. for (i = 14; i < tx_len; i++)
  9047. tx_data[i] = (u8) (i & 0xff);
  9048. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9049. if (pci_dma_mapping_error(tp->pdev, map)) {
  9050. dev_kfree_skb(skb);
  9051. return -EIO;
  9052. }
  9053. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9054. rnapi->coal_now);
  9055. udelay(10);
  9056. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9057. num_pkts = 0;
  9058. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9059. tnapi->tx_prod++;
  9060. num_pkts++;
  9061. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9062. tr32_mailbox(tnapi->prodmbox);
  9063. udelay(10);
  9064. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9065. for (i = 0; i < 35; i++) {
  9066. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9067. coal_now);
  9068. udelay(10);
  9069. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9070. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9071. if ((tx_idx == tnapi->tx_prod) &&
  9072. (rx_idx == (rx_start_idx + num_pkts)))
  9073. break;
  9074. }
  9075. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9076. dev_kfree_skb(skb);
  9077. if (tx_idx != tnapi->tx_prod)
  9078. goto out;
  9079. if (rx_idx != rx_start_idx + num_pkts)
  9080. goto out;
  9081. desc = &rnapi->rx_rcb[rx_start_idx];
  9082. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9083. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9084. if (opaque_key != RXD_OPAQUE_RING_STD)
  9085. goto out;
  9086. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9087. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9088. goto out;
  9089. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9090. if (rx_len != tx_len)
  9091. goto out;
  9092. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9093. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9094. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9095. for (i = 14; i < tx_len; i++) {
  9096. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9097. goto out;
  9098. }
  9099. err = 0;
  9100. /* tg3_free_rings will unmap and free the rx_skb */
  9101. out:
  9102. return err;
  9103. }
  9104. #define TG3_MAC_LOOPBACK_FAILED 1
  9105. #define TG3_PHY_LOOPBACK_FAILED 2
  9106. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9107. TG3_PHY_LOOPBACK_FAILED)
  9108. static int tg3_test_loopback(struct tg3 *tp)
  9109. {
  9110. int err = 0;
  9111. u32 cpmuctrl = 0;
  9112. if (!netif_running(tp->dev))
  9113. return TG3_LOOPBACK_FAILED;
  9114. err = tg3_reset_hw(tp, 1);
  9115. if (err)
  9116. return TG3_LOOPBACK_FAILED;
  9117. /* Turn off gphy autopowerdown. */
  9118. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9119. tg3_phy_toggle_apd(tp, false);
  9120. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9121. int i;
  9122. u32 status;
  9123. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9124. /* Wait for up to 40 microseconds to acquire lock. */
  9125. for (i = 0; i < 4; i++) {
  9126. status = tr32(TG3_CPMU_MUTEX_GNT);
  9127. if (status == CPMU_MUTEX_GNT_DRIVER)
  9128. break;
  9129. udelay(10);
  9130. }
  9131. if (status != CPMU_MUTEX_GNT_DRIVER)
  9132. return TG3_LOOPBACK_FAILED;
  9133. /* Turn off link-based power management. */
  9134. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9135. tw32(TG3_CPMU_CTRL,
  9136. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9137. CPMU_CTRL_LINK_AWARE_MODE));
  9138. }
  9139. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9140. err |= TG3_MAC_LOOPBACK_FAILED;
  9141. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9142. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9143. /* Release the mutex */
  9144. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9145. }
  9146. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  9147. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9148. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9149. err |= TG3_PHY_LOOPBACK_FAILED;
  9150. }
  9151. /* Re-enable gphy autopowerdown. */
  9152. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9153. tg3_phy_toggle_apd(tp, true);
  9154. return err;
  9155. }
  9156. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9157. u64 *data)
  9158. {
  9159. struct tg3 *tp = netdev_priv(dev);
  9160. if (tp->link_config.phy_is_low_power)
  9161. tg3_set_power_state(tp, PCI_D0);
  9162. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9163. if (tg3_test_nvram(tp) != 0) {
  9164. etest->flags |= ETH_TEST_FL_FAILED;
  9165. data[0] = 1;
  9166. }
  9167. if (tg3_test_link(tp) != 0) {
  9168. etest->flags |= ETH_TEST_FL_FAILED;
  9169. data[1] = 1;
  9170. }
  9171. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9172. int err, err2 = 0, irq_sync = 0;
  9173. if (netif_running(dev)) {
  9174. tg3_phy_stop(tp);
  9175. tg3_netif_stop(tp);
  9176. irq_sync = 1;
  9177. }
  9178. tg3_full_lock(tp, irq_sync);
  9179. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9180. err = tg3_nvram_lock(tp);
  9181. tg3_halt_cpu(tp, RX_CPU_BASE);
  9182. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9183. tg3_halt_cpu(tp, TX_CPU_BASE);
  9184. if (!err)
  9185. tg3_nvram_unlock(tp);
  9186. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9187. tg3_phy_reset(tp);
  9188. if (tg3_test_registers(tp) != 0) {
  9189. etest->flags |= ETH_TEST_FL_FAILED;
  9190. data[2] = 1;
  9191. }
  9192. if (tg3_test_memory(tp) != 0) {
  9193. etest->flags |= ETH_TEST_FL_FAILED;
  9194. data[3] = 1;
  9195. }
  9196. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9197. etest->flags |= ETH_TEST_FL_FAILED;
  9198. tg3_full_unlock(tp);
  9199. if (tg3_test_interrupt(tp) != 0) {
  9200. etest->flags |= ETH_TEST_FL_FAILED;
  9201. data[5] = 1;
  9202. }
  9203. tg3_full_lock(tp, 0);
  9204. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9205. if (netif_running(dev)) {
  9206. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9207. err2 = tg3_restart_hw(tp, 1);
  9208. if (!err2)
  9209. tg3_netif_start(tp);
  9210. }
  9211. tg3_full_unlock(tp);
  9212. if (irq_sync && !err2)
  9213. tg3_phy_start(tp);
  9214. }
  9215. if (tp->link_config.phy_is_low_power)
  9216. tg3_set_power_state(tp, PCI_D3hot);
  9217. }
  9218. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9219. {
  9220. struct mii_ioctl_data *data = if_mii(ifr);
  9221. struct tg3 *tp = netdev_priv(dev);
  9222. int err;
  9223. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9224. struct phy_device *phydev;
  9225. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9226. return -EAGAIN;
  9227. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9228. return phy_mii_ioctl(phydev, data, cmd);
  9229. }
  9230. switch(cmd) {
  9231. case SIOCGMIIPHY:
  9232. data->phy_id = tp->phy_addr;
  9233. /* fallthru */
  9234. case SIOCGMIIREG: {
  9235. u32 mii_regval;
  9236. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9237. break; /* We have no PHY */
  9238. if (tp->link_config.phy_is_low_power)
  9239. return -EAGAIN;
  9240. spin_lock_bh(&tp->lock);
  9241. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9242. spin_unlock_bh(&tp->lock);
  9243. data->val_out = mii_regval;
  9244. return err;
  9245. }
  9246. case SIOCSMIIREG:
  9247. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9248. break; /* We have no PHY */
  9249. if (tp->link_config.phy_is_low_power)
  9250. return -EAGAIN;
  9251. spin_lock_bh(&tp->lock);
  9252. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9253. spin_unlock_bh(&tp->lock);
  9254. return err;
  9255. default:
  9256. /* do nothing */
  9257. break;
  9258. }
  9259. return -EOPNOTSUPP;
  9260. }
  9261. #if TG3_VLAN_TAG_USED
  9262. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9263. {
  9264. struct tg3 *tp = netdev_priv(dev);
  9265. if (!netif_running(dev)) {
  9266. tp->vlgrp = grp;
  9267. return;
  9268. }
  9269. tg3_netif_stop(tp);
  9270. tg3_full_lock(tp, 0);
  9271. tp->vlgrp = grp;
  9272. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9273. __tg3_set_rx_mode(dev);
  9274. tg3_netif_start(tp);
  9275. tg3_full_unlock(tp);
  9276. }
  9277. #endif
  9278. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9279. {
  9280. struct tg3 *tp = netdev_priv(dev);
  9281. memcpy(ec, &tp->coal, sizeof(*ec));
  9282. return 0;
  9283. }
  9284. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9285. {
  9286. struct tg3 *tp = netdev_priv(dev);
  9287. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9288. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9289. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9290. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9291. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9292. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9293. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9294. }
  9295. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9296. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9297. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9298. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9299. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9300. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9301. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9302. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9303. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9304. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9305. return -EINVAL;
  9306. /* No rx interrupts will be generated if both are zero */
  9307. if ((ec->rx_coalesce_usecs == 0) &&
  9308. (ec->rx_max_coalesced_frames == 0))
  9309. return -EINVAL;
  9310. /* No tx interrupts will be generated if both are zero */
  9311. if ((ec->tx_coalesce_usecs == 0) &&
  9312. (ec->tx_max_coalesced_frames == 0))
  9313. return -EINVAL;
  9314. /* Only copy relevant parameters, ignore all others. */
  9315. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9316. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9317. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9318. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9319. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9320. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9321. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9322. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9323. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9324. if (netif_running(dev)) {
  9325. tg3_full_lock(tp, 0);
  9326. __tg3_set_coalesce(tp, &tp->coal);
  9327. tg3_full_unlock(tp);
  9328. }
  9329. return 0;
  9330. }
  9331. static const struct ethtool_ops tg3_ethtool_ops = {
  9332. .get_settings = tg3_get_settings,
  9333. .set_settings = tg3_set_settings,
  9334. .get_drvinfo = tg3_get_drvinfo,
  9335. .get_regs_len = tg3_get_regs_len,
  9336. .get_regs = tg3_get_regs,
  9337. .get_wol = tg3_get_wol,
  9338. .set_wol = tg3_set_wol,
  9339. .get_msglevel = tg3_get_msglevel,
  9340. .set_msglevel = tg3_set_msglevel,
  9341. .nway_reset = tg3_nway_reset,
  9342. .get_link = ethtool_op_get_link,
  9343. .get_eeprom_len = tg3_get_eeprom_len,
  9344. .get_eeprom = tg3_get_eeprom,
  9345. .set_eeprom = tg3_set_eeprom,
  9346. .get_ringparam = tg3_get_ringparam,
  9347. .set_ringparam = tg3_set_ringparam,
  9348. .get_pauseparam = tg3_get_pauseparam,
  9349. .set_pauseparam = tg3_set_pauseparam,
  9350. .get_rx_csum = tg3_get_rx_csum,
  9351. .set_rx_csum = tg3_set_rx_csum,
  9352. .set_tx_csum = tg3_set_tx_csum,
  9353. .set_sg = ethtool_op_set_sg,
  9354. .set_tso = tg3_set_tso,
  9355. .self_test = tg3_self_test,
  9356. .get_strings = tg3_get_strings,
  9357. .phys_id = tg3_phys_id,
  9358. .get_ethtool_stats = tg3_get_ethtool_stats,
  9359. .get_coalesce = tg3_get_coalesce,
  9360. .set_coalesce = tg3_set_coalesce,
  9361. .get_sset_count = tg3_get_sset_count,
  9362. };
  9363. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9364. {
  9365. u32 cursize, val, magic;
  9366. tp->nvram_size = EEPROM_CHIP_SIZE;
  9367. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9368. return;
  9369. if ((magic != TG3_EEPROM_MAGIC) &&
  9370. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9371. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9372. return;
  9373. /*
  9374. * Size the chip by reading offsets at increasing powers of two.
  9375. * When we encounter our validation signature, we know the addressing
  9376. * has wrapped around, and thus have our chip size.
  9377. */
  9378. cursize = 0x10;
  9379. while (cursize < tp->nvram_size) {
  9380. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9381. return;
  9382. if (val == magic)
  9383. break;
  9384. cursize <<= 1;
  9385. }
  9386. tp->nvram_size = cursize;
  9387. }
  9388. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9389. {
  9390. u32 val;
  9391. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9392. tg3_nvram_read(tp, 0, &val) != 0)
  9393. return;
  9394. /* Selfboot format */
  9395. if (val != TG3_EEPROM_MAGIC) {
  9396. tg3_get_eeprom_size(tp);
  9397. return;
  9398. }
  9399. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9400. if (val != 0) {
  9401. /* This is confusing. We want to operate on the
  9402. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9403. * call will read from NVRAM and byteswap the data
  9404. * according to the byteswapping settings for all
  9405. * other register accesses. This ensures the data we
  9406. * want will always reside in the lower 16-bits.
  9407. * However, the data in NVRAM is in LE format, which
  9408. * means the data from the NVRAM read will always be
  9409. * opposite the endianness of the CPU. The 16-bit
  9410. * byteswap then brings the data to CPU endianness.
  9411. */
  9412. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9413. return;
  9414. }
  9415. }
  9416. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9417. }
  9418. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9419. {
  9420. u32 nvcfg1;
  9421. nvcfg1 = tr32(NVRAM_CFG1);
  9422. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9423. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9424. } else {
  9425. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9426. tw32(NVRAM_CFG1, nvcfg1);
  9427. }
  9428. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9429. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9430. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9431. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9432. tp->nvram_jedecnum = JEDEC_ATMEL;
  9433. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9434. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9435. break;
  9436. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9437. tp->nvram_jedecnum = JEDEC_ATMEL;
  9438. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9439. break;
  9440. case FLASH_VENDOR_ATMEL_EEPROM:
  9441. tp->nvram_jedecnum = JEDEC_ATMEL;
  9442. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9443. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9444. break;
  9445. case FLASH_VENDOR_ST:
  9446. tp->nvram_jedecnum = JEDEC_ST;
  9447. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9448. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9449. break;
  9450. case FLASH_VENDOR_SAIFUN:
  9451. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9452. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9453. break;
  9454. case FLASH_VENDOR_SST_SMALL:
  9455. case FLASH_VENDOR_SST_LARGE:
  9456. tp->nvram_jedecnum = JEDEC_SST;
  9457. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9458. break;
  9459. }
  9460. } else {
  9461. tp->nvram_jedecnum = JEDEC_ATMEL;
  9462. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9463. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9464. }
  9465. }
  9466. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9467. {
  9468. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9469. case FLASH_5752PAGE_SIZE_256:
  9470. tp->nvram_pagesize = 256;
  9471. break;
  9472. case FLASH_5752PAGE_SIZE_512:
  9473. tp->nvram_pagesize = 512;
  9474. break;
  9475. case FLASH_5752PAGE_SIZE_1K:
  9476. tp->nvram_pagesize = 1024;
  9477. break;
  9478. case FLASH_5752PAGE_SIZE_2K:
  9479. tp->nvram_pagesize = 2048;
  9480. break;
  9481. case FLASH_5752PAGE_SIZE_4K:
  9482. tp->nvram_pagesize = 4096;
  9483. break;
  9484. case FLASH_5752PAGE_SIZE_264:
  9485. tp->nvram_pagesize = 264;
  9486. break;
  9487. case FLASH_5752PAGE_SIZE_528:
  9488. tp->nvram_pagesize = 528;
  9489. break;
  9490. }
  9491. }
  9492. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9493. {
  9494. u32 nvcfg1;
  9495. nvcfg1 = tr32(NVRAM_CFG1);
  9496. /* NVRAM protection for TPM */
  9497. if (nvcfg1 & (1 << 27))
  9498. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9499. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9500. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9501. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9502. tp->nvram_jedecnum = JEDEC_ATMEL;
  9503. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9504. break;
  9505. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9506. tp->nvram_jedecnum = JEDEC_ATMEL;
  9507. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9508. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9509. break;
  9510. case FLASH_5752VENDOR_ST_M45PE10:
  9511. case FLASH_5752VENDOR_ST_M45PE20:
  9512. case FLASH_5752VENDOR_ST_M45PE40:
  9513. tp->nvram_jedecnum = JEDEC_ST;
  9514. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9515. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9516. break;
  9517. }
  9518. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9519. tg3_nvram_get_pagesize(tp, nvcfg1);
  9520. } else {
  9521. /* For eeprom, set pagesize to maximum eeprom size */
  9522. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9523. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9524. tw32(NVRAM_CFG1, nvcfg1);
  9525. }
  9526. }
  9527. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9528. {
  9529. u32 nvcfg1, protect = 0;
  9530. nvcfg1 = tr32(NVRAM_CFG1);
  9531. /* NVRAM protection for TPM */
  9532. if (nvcfg1 & (1 << 27)) {
  9533. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9534. protect = 1;
  9535. }
  9536. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9537. switch (nvcfg1) {
  9538. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9539. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9540. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9541. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9542. tp->nvram_jedecnum = JEDEC_ATMEL;
  9543. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9544. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9545. tp->nvram_pagesize = 264;
  9546. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9547. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9548. tp->nvram_size = (protect ? 0x3e200 :
  9549. TG3_NVRAM_SIZE_512KB);
  9550. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9551. tp->nvram_size = (protect ? 0x1f200 :
  9552. TG3_NVRAM_SIZE_256KB);
  9553. else
  9554. tp->nvram_size = (protect ? 0x1f200 :
  9555. TG3_NVRAM_SIZE_128KB);
  9556. break;
  9557. case FLASH_5752VENDOR_ST_M45PE10:
  9558. case FLASH_5752VENDOR_ST_M45PE20:
  9559. case FLASH_5752VENDOR_ST_M45PE40:
  9560. tp->nvram_jedecnum = JEDEC_ST;
  9561. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9562. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9563. tp->nvram_pagesize = 256;
  9564. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9565. tp->nvram_size = (protect ?
  9566. TG3_NVRAM_SIZE_64KB :
  9567. TG3_NVRAM_SIZE_128KB);
  9568. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9569. tp->nvram_size = (protect ?
  9570. TG3_NVRAM_SIZE_64KB :
  9571. TG3_NVRAM_SIZE_256KB);
  9572. else
  9573. tp->nvram_size = (protect ?
  9574. TG3_NVRAM_SIZE_128KB :
  9575. TG3_NVRAM_SIZE_512KB);
  9576. break;
  9577. }
  9578. }
  9579. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9580. {
  9581. u32 nvcfg1;
  9582. nvcfg1 = tr32(NVRAM_CFG1);
  9583. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9584. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9585. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9586. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9587. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9588. tp->nvram_jedecnum = JEDEC_ATMEL;
  9589. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9590. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9591. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9592. tw32(NVRAM_CFG1, nvcfg1);
  9593. break;
  9594. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9595. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9596. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9597. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9598. tp->nvram_jedecnum = JEDEC_ATMEL;
  9599. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9600. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9601. tp->nvram_pagesize = 264;
  9602. break;
  9603. case FLASH_5752VENDOR_ST_M45PE10:
  9604. case FLASH_5752VENDOR_ST_M45PE20:
  9605. case FLASH_5752VENDOR_ST_M45PE40:
  9606. tp->nvram_jedecnum = JEDEC_ST;
  9607. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9608. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9609. tp->nvram_pagesize = 256;
  9610. break;
  9611. }
  9612. }
  9613. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9614. {
  9615. u32 nvcfg1, protect = 0;
  9616. nvcfg1 = tr32(NVRAM_CFG1);
  9617. /* NVRAM protection for TPM */
  9618. if (nvcfg1 & (1 << 27)) {
  9619. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9620. protect = 1;
  9621. }
  9622. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9623. switch (nvcfg1) {
  9624. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9625. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9626. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9627. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9628. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9629. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9630. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9631. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9632. tp->nvram_jedecnum = JEDEC_ATMEL;
  9633. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9634. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9635. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9636. tp->nvram_pagesize = 256;
  9637. break;
  9638. case FLASH_5761VENDOR_ST_A_M45PE20:
  9639. case FLASH_5761VENDOR_ST_A_M45PE40:
  9640. case FLASH_5761VENDOR_ST_A_M45PE80:
  9641. case FLASH_5761VENDOR_ST_A_M45PE16:
  9642. case FLASH_5761VENDOR_ST_M_M45PE20:
  9643. case FLASH_5761VENDOR_ST_M_M45PE40:
  9644. case FLASH_5761VENDOR_ST_M_M45PE80:
  9645. case FLASH_5761VENDOR_ST_M_M45PE16:
  9646. tp->nvram_jedecnum = JEDEC_ST;
  9647. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9648. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9649. tp->nvram_pagesize = 256;
  9650. break;
  9651. }
  9652. if (protect) {
  9653. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9654. } else {
  9655. switch (nvcfg1) {
  9656. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9657. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9658. case FLASH_5761VENDOR_ST_A_M45PE16:
  9659. case FLASH_5761VENDOR_ST_M_M45PE16:
  9660. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9661. break;
  9662. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9663. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9664. case FLASH_5761VENDOR_ST_A_M45PE80:
  9665. case FLASH_5761VENDOR_ST_M_M45PE80:
  9666. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9667. break;
  9668. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9669. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9670. case FLASH_5761VENDOR_ST_A_M45PE40:
  9671. case FLASH_5761VENDOR_ST_M_M45PE40:
  9672. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9673. break;
  9674. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9675. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9676. case FLASH_5761VENDOR_ST_A_M45PE20:
  9677. case FLASH_5761VENDOR_ST_M_M45PE20:
  9678. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9679. break;
  9680. }
  9681. }
  9682. }
  9683. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9684. {
  9685. tp->nvram_jedecnum = JEDEC_ATMEL;
  9686. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9687. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9688. }
  9689. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9690. {
  9691. u32 nvcfg1;
  9692. nvcfg1 = tr32(NVRAM_CFG1);
  9693. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9694. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9695. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9696. tp->nvram_jedecnum = JEDEC_ATMEL;
  9697. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9698. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9699. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9700. tw32(NVRAM_CFG1, nvcfg1);
  9701. return;
  9702. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9703. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9704. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9705. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9706. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9707. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9708. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9709. tp->nvram_jedecnum = JEDEC_ATMEL;
  9710. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9711. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9712. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9713. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9714. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9715. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9716. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9717. break;
  9718. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9719. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9720. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9721. break;
  9722. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9723. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9724. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9725. break;
  9726. }
  9727. break;
  9728. case FLASH_5752VENDOR_ST_M45PE10:
  9729. case FLASH_5752VENDOR_ST_M45PE20:
  9730. case FLASH_5752VENDOR_ST_M45PE40:
  9731. tp->nvram_jedecnum = JEDEC_ST;
  9732. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9733. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9734. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9735. case FLASH_5752VENDOR_ST_M45PE10:
  9736. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9737. break;
  9738. case FLASH_5752VENDOR_ST_M45PE20:
  9739. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9740. break;
  9741. case FLASH_5752VENDOR_ST_M45PE40:
  9742. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9743. break;
  9744. }
  9745. break;
  9746. default:
  9747. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9748. return;
  9749. }
  9750. tg3_nvram_get_pagesize(tp, nvcfg1);
  9751. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9752. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9753. }
  9754. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9755. {
  9756. u32 nvcfg1;
  9757. nvcfg1 = tr32(NVRAM_CFG1);
  9758. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9759. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9760. case FLASH_5717VENDOR_MICRO_EEPROM:
  9761. tp->nvram_jedecnum = JEDEC_ATMEL;
  9762. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9763. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9764. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9765. tw32(NVRAM_CFG1, nvcfg1);
  9766. return;
  9767. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9768. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9769. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9770. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9771. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9772. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9773. case FLASH_5717VENDOR_ATMEL_45USPT:
  9774. tp->nvram_jedecnum = JEDEC_ATMEL;
  9775. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9776. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9777. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9778. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9779. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9780. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9781. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9782. break;
  9783. default:
  9784. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9785. break;
  9786. }
  9787. break;
  9788. case FLASH_5717VENDOR_ST_M_M25PE10:
  9789. case FLASH_5717VENDOR_ST_A_M25PE10:
  9790. case FLASH_5717VENDOR_ST_M_M45PE10:
  9791. case FLASH_5717VENDOR_ST_A_M45PE10:
  9792. case FLASH_5717VENDOR_ST_M_M25PE20:
  9793. case FLASH_5717VENDOR_ST_A_M25PE20:
  9794. case FLASH_5717VENDOR_ST_M_M45PE20:
  9795. case FLASH_5717VENDOR_ST_A_M45PE20:
  9796. case FLASH_5717VENDOR_ST_25USPT:
  9797. case FLASH_5717VENDOR_ST_45USPT:
  9798. tp->nvram_jedecnum = JEDEC_ST;
  9799. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9800. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9801. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9802. case FLASH_5717VENDOR_ST_M_M25PE20:
  9803. case FLASH_5717VENDOR_ST_A_M25PE20:
  9804. case FLASH_5717VENDOR_ST_M_M45PE20:
  9805. case FLASH_5717VENDOR_ST_A_M45PE20:
  9806. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9807. break;
  9808. default:
  9809. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9810. break;
  9811. }
  9812. break;
  9813. default:
  9814. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9815. return;
  9816. }
  9817. tg3_nvram_get_pagesize(tp, nvcfg1);
  9818. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9819. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9820. }
  9821. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9822. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9823. {
  9824. tw32_f(GRC_EEPROM_ADDR,
  9825. (EEPROM_ADDR_FSM_RESET |
  9826. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9827. EEPROM_ADDR_CLKPERD_SHIFT)));
  9828. msleep(1);
  9829. /* Enable seeprom accesses. */
  9830. tw32_f(GRC_LOCAL_CTRL,
  9831. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9832. udelay(100);
  9833. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9834. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9835. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9836. if (tg3_nvram_lock(tp)) {
  9837. netdev_warn(tp->dev,
  9838. "Cannot get nvram lock, %s failed\n",
  9839. __func__);
  9840. return;
  9841. }
  9842. tg3_enable_nvram_access(tp);
  9843. tp->nvram_size = 0;
  9844. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9845. tg3_get_5752_nvram_info(tp);
  9846. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9847. tg3_get_5755_nvram_info(tp);
  9848. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9849. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9850. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9851. tg3_get_5787_nvram_info(tp);
  9852. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9853. tg3_get_5761_nvram_info(tp);
  9854. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9855. tg3_get_5906_nvram_info(tp);
  9856. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9857. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9858. tg3_get_57780_nvram_info(tp);
  9859. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9860. tg3_get_5717_nvram_info(tp);
  9861. else
  9862. tg3_get_nvram_info(tp);
  9863. if (tp->nvram_size == 0)
  9864. tg3_get_nvram_size(tp);
  9865. tg3_disable_nvram_access(tp);
  9866. tg3_nvram_unlock(tp);
  9867. } else {
  9868. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9869. tg3_get_eeprom_size(tp);
  9870. }
  9871. }
  9872. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9873. u32 offset, u32 len, u8 *buf)
  9874. {
  9875. int i, j, rc = 0;
  9876. u32 val;
  9877. for (i = 0; i < len; i += 4) {
  9878. u32 addr;
  9879. __be32 data;
  9880. addr = offset + i;
  9881. memcpy(&data, buf + i, 4);
  9882. /*
  9883. * The SEEPROM interface expects the data to always be opposite
  9884. * the native endian format. We accomplish this by reversing
  9885. * all the operations that would have been performed on the
  9886. * data from a call to tg3_nvram_read_be32().
  9887. */
  9888. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9889. val = tr32(GRC_EEPROM_ADDR);
  9890. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9891. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9892. EEPROM_ADDR_READ);
  9893. tw32(GRC_EEPROM_ADDR, val |
  9894. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9895. (addr & EEPROM_ADDR_ADDR_MASK) |
  9896. EEPROM_ADDR_START |
  9897. EEPROM_ADDR_WRITE);
  9898. for (j = 0; j < 1000; j++) {
  9899. val = tr32(GRC_EEPROM_ADDR);
  9900. if (val & EEPROM_ADDR_COMPLETE)
  9901. break;
  9902. msleep(1);
  9903. }
  9904. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9905. rc = -EBUSY;
  9906. break;
  9907. }
  9908. }
  9909. return rc;
  9910. }
  9911. /* offset and length are dword aligned */
  9912. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9913. u8 *buf)
  9914. {
  9915. int ret = 0;
  9916. u32 pagesize = tp->nvram_pagesize;
  9917. u32 pagemask = pagesize - 1;
  9918. u32 nvram_cmd;
  9919. u8 *tmp;
  9920. tmp = kmalloc(pagesize, GFP_KERNEL);
  9921. if (tmp == NULL)
  9922. return -ENOMEM;
  9923. while (len) {
  9924. int j;
  9925. u32 phy_addr, page_off, size;
  9926. phy_addr = offset & ~pagemask;
  9927. for (j = 0; j < pagesize; j += 4) {
  9928. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9929. (__be32 *) (tmp + j));
  9930. if (ret)
  9931. break;
  9932. }
  9933. if (ret)
  9934. break;
  9935. page_off = offset & pagemask;
  9936. size = pagesize;
  9937. if (len < size)
  9938. size = len;
  9939. len -= size;
  9940. memcpy(tmp + page_off, buf, size);
  9941. offset = offset + (pagesize - page_off);
  9942. tg3_enable_nvram_access(tp);
  9943. /*
  9944. * Before we can erase the flash page, we need
  9945. * to issue a special "write enable" command.
  9946. */
  9947. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9948. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9949. break;
  9950. /* Erase the target page */
  9951. tw32(NVRAM_ADDR, phy_addr);
  9952. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9953. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9954. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9955. break;
  9956. /* Issue another write enable to start the write. */
  9957. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9958. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9959. break;
  9960. for (j = 0; j < pagesize; j += 4) {
  9961. __be32 data;
  9962. data = *((__be32 *) (tmp + j));
  9963. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9964. tw32(NVRAM_ADDR, phy_addr + j);
  9965. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9966. NVRAM_CMD_WR;
  9967. if (j == 0)
  9968. nvram_cmd |= NVRAM_CMD_FIRST;
  9969. else if (j == (pagesize - 4))
  9970. nvram_cmd |= NVRAM_CMD_LAST;
  9971. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9972. break;
  9973. }
  9974. if (ret)
  9975. break;
  9976. }
  9977. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9978. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9979. kfree(tmp);
  9980. return ret;
  9981. }
  9982. /* offset and length are dword aligned */
  9983. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9984. u8 *buf)
  9985. {
  9986. int i, ret = 0;
  9987. for (i = 0; i < len; i += 4, offset += 4) {
  9988. u32 page_off, phy_addr, nvram_cmd;
  9989. __be32 data;
  9990. memcpy(&data, buf + i, 4);
  9991. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9992. page_off = offset % tp->nvram_pagesize;
  9993. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9994. tw32(NVRAM_ADDR, phy_addr);
  9995. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9996. if (page_off == 0 || i == 0)
  9997. nvram_cmd |= NVRAM_CMD_FIRST;
  9998. if (page_off == (tp->nvram_pagesize - 4))
  9999. nvram_cmd |= NVRAM_CMD_LAST;
  10000. if (i == (len - 4))
  10001. nvram_cmd |= NVRAM_CMD_LAST;
  10002. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10003. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  10004. (tp->nvram_jedecnum == JEDEC_ST) &&
  10005. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10006. if ((ret = tg3_nvram_exec_cmd(tp,
  10007. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10008. NVRAM_CMD_DONE)))
  10009. break;
  10010. }
  10011. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10012. /* We always do complete word writes to eeprom. */
  10013. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10014. }
  10015. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10016. break;
  10017. }
  10018. return ret;
  10019. }
  10020. /* offset and length are dword aligned */
  10021. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10022. {
  10023. int ret;
  10024. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10025. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10026. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10027. udelay(40);
  10028. }
  10029. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10030. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10031. }
  10032. else {
  10033. u32 grc_mode;
  10034. ret = tg3_nvram_lock(tp);
  10035. if (ret)
  10036. return ret;
  10037. tg3_enable_nvram_access(tp);
  10038. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10039. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10040. tw32(NVRAM_WRITE1, 0x406);
  10041. grc_mode = tr32(GRC_MODE);
  10042. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10043. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10044. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10045. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10046. buf);
  10047. }
  10048. else {
  10049. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10050. buf);
  10051. }
  10052. grc_mode = tr32(GRC_MODE);
  10053. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10054. tg3_disable_nvram_access(tp);
  10055. tg3_nvram_unlock(tp);
  10056. }
  10057. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10058. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10059. udelay(40);
  10060. }
  10061. return ret;
  10062. }
  10063. struct subsys_tbl_ent {
  10064. u16 subsys_vendor, subsys_devid;
  10065. u32 phy_id;
  10066. };
  10067. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10068. /* Broadcom boards. */
  10069. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10070. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10071. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10072. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10073. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10074. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10075. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10076. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10077. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10078. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10079. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10080. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10081. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10082. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10083. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10084. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10085. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10086. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10087. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10088. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10089. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10090. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10091. /* 3com boards. */
  10092. { TG3PCI_SUBVENDOR_ID_3COM,
  10093. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10094. { TG3PCI_SUBVENDOR_ID_3COM,
  10095. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10096. { TG3PCI_SUBVENDOR_ID_3COM,
  10097. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10098. { TG3PCI_SUBVENDOR_ID_3COM,
  10099. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10100. { TG3PCI_SUBVENDOR_ID_3COM,
  10101. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10102. /* DELL boards. */
  10103. { TG3PCI_SUBVENDOR_ID_DELL,
  10104. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10105. { TG3PCI_SUBVENDOR_ID_DELL,
  10106. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10107. { TG3PCI_SUBVENDOR_ID_DELL,
  10108. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10109. { TG3PCI_SUBVENDOR_ID_DELL,
  10110. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10111. /* Compaq boards. */
  10112. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10113. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10114. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10115. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10116. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10117. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10118. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10119. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10120. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10121. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10122. /* IBM boards. */
  10123. { TG3PCI_SUBVENDOR_ID_IBM,
  10124. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10125. };
  10126. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10127. {
  10128. int i;
  10129. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10130. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10131. tp->pdev->subsystem_vendor) &&
  10132. (subsys_id_to_phy_id[i].subsys_devid ==
  10133. tp->pdev->subsystem_device))
  10134. return &subsys_id_to_phy_id[i];
  10135. }
  10136. return NULL;
  10137. }
  10138. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10139. {
  10140. u32 val;
  10141. u16 pmcsr;
  10142. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10143. * so need make sure we're in D0.
  10144. */
  10145. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10146. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10147. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10148. msleep(1);
  10149. /* Make sure register accesses (indirect or otherwise)
  10150. * will function correctly.
  10151. */
  10152. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10153. tp->misc_host_ctrl);
  10154. /* The memory arbiter has to be enabled in order for SRAM accesses
  10155. * to succeed. Normally on powerup the tg3 chip firmware will make
  10156. * sure it is enabled, but other entities such as system netboot
  10157. * code might disable it.
  10158. */
  10159. val = tr32(MEMARB_MODE);
  10160. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10161. tp->phy_id = TG3_PHY_ID_INVALID;
  10162. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10163. /* Assume an onboard device and WOL capable by default. */
  10164. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10165. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10166. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10167. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10168. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10169. }
  10170. val = tr32(VCPU_CFGSHDW);
  10171. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10172. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10173. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10174. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10175. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10176. goto done;
  10177. }
  10178. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10179. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10180. u32 nic_cfg, led_cfg;
  10181. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10182. int eeprom_phy_serdes = 0;
  10183. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10184. tp->nic_sram_data_cfg = nic_cfg;
  10185. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10186. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10187. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10188. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10189. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10190. (ver > 0) && (ver < 0x100))
  10191. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10192. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10193. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10194. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10195. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10196. eeprom_phy_serdes = 1;
  10197. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10198. if (nic_phy_id != 0) {
  10199. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10200. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10201. eeprom_phy_id = (id1 >> 16) << 10;
  10202. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10203. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10204. } else
  10205. eeprom_phy_id = 0;
  10206. tp->phy_id = eeprom_phy_id;
  10207. if (eeprom_phy_serdes) {
  10208. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10209. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10210. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10211. else
  10212. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10213. }
  10214. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10215. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10216. SHASTA_EXT_LED_MODE_MASK);
  10217. else
  10218. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10219. switch (led_cfg) {
  10220. default:
  10221. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10222. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10223. break;
  10224. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10225. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10226. break;
  10227. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10228. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10229. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10230. * read on some older 5700/5701 bootcode.
  10231. */
  10232. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10233. ASIC_REV_5700 ||
  10234. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10235. ASIC_REV_5701)
  10236. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10237. break;
  10238. case SHASTA_EXT_LED_SHARED:
  10239. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10240. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10241. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10242. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10243. LED_CTRL_MODE_PHY_2);
  10244. break;
  10245. case SHASTA_EXT_LED_MAC:
  10246. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10247. break;
  10248. case SHASTA_EXT_LED_COMBO:
  10249. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10250. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10251. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10252. LED_CTRL_MODE_PHY_2);
  10253. break;
  10254. }
  10255. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10256. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10257. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10258. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10259. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10260. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10261. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10262. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10263. if ((tp->pdev->subsystem_vendor ==
  10264. PCI_VENDOR_ID_ARIMA) &&
  10265. (tp->pdev->subsystem_device == 0x205a ||
  10266. tp->pdev->subsystem_device == 0x2063))
  10267. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10268. } else {
  10269. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10270. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10271. }
  10272. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10273. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10274. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10275. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10276. }
  10277. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10278. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10279. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10280. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10281. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10282. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10283. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10284. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10285. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10286. if (cfg2 & (1 << 17))
  10287. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10288. /* serdes signal pre-emphasis in register 0x590 set by */
  10289. /* bootcode if bit 18 is set */
  10290. if (cfg2 & (1 << 18))
  10291. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10292. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10293. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10294. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10295. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10296. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10297. u32 cfg3;
  10298. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10299. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10300. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10301. }
  10302. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10303. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10304. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10305. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10306. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10307. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10308. }
  10309. done:
  10310. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10311. device_set_wakeup_enable(&tp->pdev->dev,
  10312. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10313. }
  10314. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10315. {
  10316. int i;
  10317. u32 val;
  10318. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10319. tw32(OTP_CTRL, cmd);
  10320. /* Wait for up to 1 ms for command to execute. */
  10321. for (i = 0; i < 100; i++) {
  10322. val = tr32(OTP_STATUS);
  10323. if (val & OTP_STATUS_CMD_DONE)
  10324. break;
  10325. udelay(10);
  10326. }
  10327. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10328. }
  10329. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10330. * configuration is a 32-bit value that straddles the alignment boundary.
  10331. * We do two 32-bit reads and then shift and merge the results.
  10332. */
  10333. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10334. {
  10335. u32 bhalf_otp, thalf_otp;
  10336. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10337. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10338. return 0;
  10339. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10340. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10341. return 0;
  10342. thalf_otp = tr32(OTP_READ_DATA);
  10343. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10344. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10345. return 0;
  10346. bhalf_otp = tr32(OTP_READ_DATA);
  10347. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10348. }
  10349. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10350. {
  10351. u32 hw_phy_id_1, hw_phy_id_2;
  10352. u32 hw_phy_id, hw_phy_id_masked;
  10353. int err;
  10354. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10355. return tg3_phy_init(tp);
  10356. /* Reading the PHY ID register can conflict with ASF
  10357. * firmware access to the PHY hardware.
  10358. */
  10359. err = 0;
  10360. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10361. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10362. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10363. } else {
  10364. /* Now read the physical PHY_ID from the chip and verify
  10365. * that it is sane. If it doesn't look good, we fall back
  10366. * to either the hard-coded table based PHY_ID and failing
  10367. * that the value found in the eeprom area.
  10368. */
  10369. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10370. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10371. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10372. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10373. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10374. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10375. }
  10376. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10377. tp->phy_id = hw_phy_id;
  10378. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10379. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10380. else
  10381. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10382. } else {
  10383. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10384. /* Do nothing, phy ID already set up in
  10385. * tg3_get_eeprom_hw_cfg().
  10386. */
  10387. } else {
  10388. struct subsys_tbl_ent *p;
  10389. /* No eeprom signature? Try the hardcoded
  10390. * subsys device table.
  10391. */
  10392. p = tg3_lookup_by_subsys(tp);
  10393. if (!p)
  10394. return -ENODEV;
  10395. tp->phy_id = p->phy_id;
  10396. if (!tp->phy_id ||
  10397. tp->phy_id == TG3_PHY_ID_BCM8002)
  10398. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10399. }
  10400. }
  10401. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10402. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10403. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10404. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10405. tg3_readphy(tp, MII_BMSR, &bmsr);
  10406. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10407. (bmsr & BMSR_LSTATUS))
  10408. goto skip_phy_reset;
  10409. err = tg3_phy_reset(tp);
  10410. if (err)
  10411. return err;
  10412. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10413. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10414. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10415. tg3_ctrl = 0;
  10416. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10417. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10418. MII_TG3_CTRL_ADV_1000_FULL);
  10419. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10420. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10421. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10422. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10423. }
  10424. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10425. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10426. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10427. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10428. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10429. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10430. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10431. tg3_writephy(tp, MII_BMCR,
  10432. BMCR_ANENABLE | BMCR_ANRESTART);
  10433. }
  10434. tg3_phy_set_wirespeed(tp);
  10435. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10436. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10437. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10438. }
  10439. skip_phy_reset:
  10440. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10441. err = tg3_init_5401phy_dsp(tp);
  10442. if (err)
  10443. return err;
  10444. err = tg3_init_5401phy_dsp(tp);
  10445. }
  10446. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10447. tp->link_config.advertising =
  10448. (ADVERTISED_1000baseT_Half |
  10449. ADVERTISED_1000baseT_Full |
  10450. ADVERTISED_Autoneg |
  10451. ADVERTISED_FIBRE);
  10452. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10453. tp->link_config.advertising &=
  10454. ~(ADVERTISED_1000baseT_Half |
  10455. ADVERTISED_1000baseT_Full);
  10456. return err;
  10457. }
  10458. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10459. {
  10460. u8 vpd_data[TG3_NVM_VPD_LEN];
  10461. unsigned int block_end, rosize, len;
  10462. int j, i = 0;
  10463. u32 magic;
  10464. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10465. tg3_nvram_read(tp, 0x0, &magic))
  10466. goto out_not_found;
  10467. if (magic == TG3_EEPROM_MAGIC) {
  10468. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10469. u32 tmp;
  10470. /* The data is in little-endian format in NVRAM.
  10471. * Use the big-endian read routines to preserve
  10472. * the byte order as it exists in NVRAM.
  10473. */
  10474. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10475. goto out_not_found;
  10476. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10477. }
  10478. } else {
  10479. ssize_t cnt;
  10480. unsigned int pos = 0;
  10481. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10482. cnt = pci_read_vpd(tp->pdev, pos,
  10483. TG3_NVM_VPD_LEN - pos,
  10484. &vpd_data[pos]);
  10485. if (cnt == -ETIMEDOUT || -EINTR)
  10486. cnt = 0;
  10487. else if (cnt < 0)
  10488. goto out_not_found;
  10489. }
  10490. if (pos != TG3_NVM_VPD_LEN)
  10491. goto out_not_found;
  10492. }
  10493. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10494. PCI_VPD_LRDT_RO_DATA);
  10495. if (i < 0)
  10496. goto out_not_found;
  10497. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10498. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10499. i += PCI_VPD_LRDT_TAG_SIZE;
  10500. if (block_end > TG3_NVM_VPD_LEN)
  10501. goto out_not_found;
  10502. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10503. PCI_VPD_RO_KEYWORD_MFR_ID);
  10504. if (j > 0) {
  10505. len = pci_vpd_info_field_size(&vpd_data[j]);
  10506. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10507. if (j + len > block_end || len != 4 ||
  10508. memcmp(&vpd_data[j], "1028", 4))
  10509. goto partno;
  10510. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10511. PCI_VPD_RO_KEYWORD_VENDOR0);
  10512. if (j < 0)
  10513. goto partno;
  10514. len = pci_vpd_info_field_size(&vpd_data[j]);
  10515. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10516. if (j + len > block_end)
  10517. goto partno;
  10518. memcpy(tp->fw_ver, &vpd_data[j], len);
  10519. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10520. }
  10521. partno:
  10522. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10523. PCI_VPD_RO_KEYWORD_PARTNO);
  10524. if (i < 0)
  10525. goto out_not_found;
  10526. len = pci_vpd_info_field_size(&vpd_data[i]);
  10527. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10528. if (len > TG3_BPN_SIZE ||
  10529. (len + i) > TG3_NVM_VPD_LEN)
  10530. goto out_not_found;
  10531. memcpy(tp->board_part_number, &vpd_data[i], len);
  10532. return;
  10533. out_not_found:
  10534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10535. strcpy(tp->board_part_number, "BCM95906");
  10536. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10537. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10538. strcpy(tp->board_part_number, "BCM57780");
  10539. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10540. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10541. strcpy(tp->board_part_number, "BCM57760");
  10542. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10543. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10544. strcpy(tp->board_part_number, "BCM57790");
  10545. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10546. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10547. strcpy(tp->board_part_number, "BCM57788");
  10548. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10549. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10550. strcpy(tp->board_part_number, "BCM57761");
  10551. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10552. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10553. strcpy(tp->board_part_number, "BCM57765");
  10554. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10555. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10556. strcpy(tp->board_part_number, "BCM57781");
  10557. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10558. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10559. strcpy(tp->board_part_number, "BCM57785");
  10560. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10561. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10562. strcpy(tp->board_part_number, "BCM57791");
  10563. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10564. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10565. strcpy(tp->board_part_number, "BCM57795");
  10566. else
  10567. strcpy(tp->board_part_number, "none");
  10568. }
  10569. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10570. {
  10571. u32 val;
  10572. if (tg3_nvram_read(tp, offset, &val) ||
  10573. (val & 0xfc000000) != 0x0c000000 ||
  10574. tg3_nvram_read(tp, offset + 4, &val) ||
  10575. val != 0)
  10576. return 0;
  10577. return 1;
  10578. }
  10579. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10580. {
  10581. u32 val, offset, start, ver_offset;
  10582. int i, dst_off;
  10583. bool newver = false;
  10584. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10585. tg3_nvram_read(tp, 0x4, &start))
  10586. return;
  10587. offset = tg3_nvram_logical_addr(tp, offset);
  10588. if (tg3_nvram_read(tp, offset, &val))
  10589. return;
  10590. if ((val & 0xfc000000) == 0x0c000000) {
  10591. if (tg3_nvram_read(tp, offset + 4, &val))
  10592. return;
  10593. if (val == 0)
  10594. newver = true;
  10595. }
  10596. dst_off = strlen(tp->fw_ver);
  10597. if (newver) {
  10598. if (TG3_VER_SIZE - dst_off < 16 ||
  10599. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10600. return;
  10601. offset = offset + ver_offset - start;
  10602. for (i = 0; i < 16; i += 4) {
  10603. __be32 v;
  10604. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10605. return;
  10606. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10607. }
  10608. } else {
  10609. u32 major, minor;
  10610. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10611. return;
  10612. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10613. TG3_NVM_BCVER_MAJSFT;
  10614. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10615. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10616. "v%d.%02d", major, minor);
  10617. }
  10618. }
  10619. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10620. {
  10621. u32 val, major, minor;
  10622. /* Use native endian representation */
  10623. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10624. return;
  10625. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10626. TG3_NVM_HWSB_CFG1_MAJSFT;
  10627. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10628. TG3_NVM_HWSB_CFG1_MINSFT;
  10629. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10630. }
  10631. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10632. {
  10633. u32 offset, major, minor, build;
  10634. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10635. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10636. return;
  10637. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10638. case TG3_EEPROM_SB_REVISION_0:
  10639. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10640. break;
  10641. case TG3_EEPROM_SB_REVISION_2:
  10642. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10643. break;
  10644. case TG3_EEPROM_SB_REVISION_3:
  10645. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10646. break;
  10647. case TG3_EEPROM_SB_REVISION_4:
  10648. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10649. break;
  10650. case TG3_EEPROM_SB_REVISION_5:
  10651. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10652. break;
  10653. default:
  10654. return;
  10655. }
  10656. if (tg3_nvram_read(tp, offset, &val))
  10657. return;
  10658. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10659. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10660. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10661. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10662. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10663. if (minor > 99 || build > 26)
  10664. return;
  10665. offset = strlen(tp->fw_ver);
  10666. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10667. " v%d.%02d", major, minor);
  10668. if (build > 0) {
  10669. offset = strlen(tp->fw_ver);
  10670. if (offset < TG3_VER_SIZE - 1)
  10671. tp->fw_ver[offset] = 'a' + build - 1;
  10672. }
  10673. }
  10674. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10675. {
  10676. u32 val, offset, start;
  10677. int i, vlen;
  10678. for (offset = TG3_NVM_DIR_START;
  10679. offset < TG3_NVM_DIR_END;
  10680. offset += TG3_NVM_DIRENT_SIZE) {
  10681. if (tg3_nvram_read(tp, offset, &val))
  10682. return;
  10683. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10684. break;
  10685. }
  10686. if (offset == TG3_NVM_DIR_END)
  10687. return;
  10688. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10689. start = 0x08000000;
  10690. else if (tg3_nvram_read(tp, offset - 4, &start))
  10691. return;
  10692. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10693. !tg3_fw_img_is_valid(tp, offset) ||
  10694. tg3_nvram_read(tp, offset + 8, &val))
  10695. return;
  10696. offset += val - start;
  10697. vlen = strlen(tp->fw_ver);
  10698. tp->fw_ver[vlen++] = ',';
  10699. tp->fw_ver[vlen++] = ' ';
  10700. for (i = 0; i < 4; i++) {
  10701. __be32 v;
  10702. if (tg3_nvram_read_be32(tp, offset, &v))
  10703. return;
  10704. offset += sizeof(v);
  10705. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10706. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10707. break;
  10708. }
  10709. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10710. vlen += sizeof(v);
  10711. }
  10712. }
  10713. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10714. {
  10715. int vlen;
  10716. u32 apedata;
  10717. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10718. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10719. return;
  10720. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10721. if (apedata != APE_SEG_SIG_MAGIC)
  10722. return;
  10723. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10724. if (!(apedata & APE_FW_STATUS_READY))
  10725. return;
  10726. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10727. vlen = strlen(tp->fw_ver);
  10728. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10729. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10730. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10731. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10732. (apedata & APE_FW_VERSION_BLDMSK));
  10733. }
  10734. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10735. {
  10736. u32 val;
  10737. bool vpd_vers = false;
  10738. if (tp->fw_ver[0] != 0)
  10739. vpd_vers = true;
  10740. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10741. strcat(tp->fw_ver, "sb");
  10742. return;
  10743. }
  10744. if (tg3_nvram_read(tp, 0, &val))
  10745. return;
  10746. if (val == TG3_EEPROM_MAGIC)
  10747. tg3_read_bc_ver(tp);
  10748. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10749. tg3_read_sb_ver(tp, val);
  10750. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10751. tg3_read_hwsb_ver(tp);
  10752. else
  10753. return;
  10754. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10755. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10756. goto done;
  10757. tg3_read_mgmtfw_ver(tp);
  10758. done:
  10759. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10760. }
  10761. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10762. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10763. {
  10764. static struct pci_device_id write_reorder_chipsets[] = {
  10765. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10766. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10767. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10768. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10769. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10770. PCI_DEVICE_ID_VIA_8385_0) },
  10771. { },
  10772. };
  10773. u32 misc_ctrl_reg;
  10774. u32 pci_state_reg, grc_misc_cfg;
  10775. u32 val;
  10776. u16 pci_cmd;
  10777. int err;
  10778. /* Force memory write invalidate off. If we leave it on,
  10779. * then on 5700_BX chips we have to enable a workaround.
  10780. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10781. * to match the cacheline size. The Broadcom driver have this
  10782. * workaround but turns MWI off all the times so never uses
  10783. * it. This seems to suggest that the workaround is insufficient.
  10784. */
  10785. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10786. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10787. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10788. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10789. * has the register indirect write enable bit set before
  10790. * we try to access any of the MMIO registers. It is also
  10791. * critical that the PCI-X hw workaround situation is decided
  10792. * before that as well.
  10793. */
  10794. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10795. &misc_ctrl_reg);
  10796. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10797. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10798. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10799. u32 prod_id_asic_rev;
  10800. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10801. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10802. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
  10803. pci_read_config_dword(tp->pdev,
  10804. TG3PCI_GEN2_PRODID_ASICREV,
  10805. &prod_id_asic_rev);
  10806. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10807. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10808. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10809. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10810. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10811. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10812. pci_read_config_dword(tp->pdev,
  10813. TG3PCI_GEN15_PRODID_ASICREV,
  10814. &prod_id_asic_rev);
  10815. else
  10816. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10817. &prod_id_asic_rev);
  10818. tp->pci_chip_rev_id = prod_id_asic_rev;
  10819. }
  10820. /* Wrong chip ID in 5752 A0. This code can be removed later
  10821. * as A0 is not in production.
  10822. */
  10823. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10824. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10825. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10826. * we need to disable memory and use config. cycles
  10827. * only to access all registers. The 5702/03 chips
  10828. * can mistakenly decode the special cycles from the
  10829. * ICH chipsets as memory write cycles, causing corruption
  10830. * of register and memory space. Only certain ICH bridges
  10831. * will drive special cycles with non-zero data during the
  10832. * address phase which can fall within the 5703's address
  10833. * range. This is not an ICH bug as the PCI spec allows
  10834. * non-zero address during special cycles. However, only
  10835. * these ICH bridges are known to drive non-zero addresses
  10836. * during special cycles.
  10837. *
  10838. * Since special cycles do not cross PCI bridges, we only
  10839. * enable this workaround if the 5703 is on the secondary
  10840. * bus of these ICH bridges.
  10841. */
  10842. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10843. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10844. static struct tg3_dev_id {
  10845. u32 vendor;
  10846. u32 device;
  10847. u32 rev;
  10848. } ich_chipsets[] = {
  10849. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10850. PCI_ANY_ID },
  10851. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10852. PCI_ANY_ID },
  10853. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10854. 0xa },
  10855. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10856. PCI_ANY_ID },
  10857. { },
  10858. };
  10859. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10860. struct pci_dev *bridge = NULL;
  10861. while (pci_id->vendor != 0) {
  10862. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10863. bridge);
  10864. if (!bridge) {
  10865. pci_id++;
  10866. continue;
  10867. }
  10868. if (pci_id->rev != PCI_ANY_ID) {
  10869. if (bridge->revision > pci_id->rev)
  10870. continue;
  10871. }
  10872. if (bridge->subordinate &&
  10873. (bridge->subordinate->number ==
  10874. tp->pdev->bus->number)) {
  10875. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10876. pci_dev_put(bridge);
  10877. break;
  10878. }
  10879. }
  10880. }
  10881. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10882. static struct tg3_dev_id {
  10883. u32 vendor;
  10884. u32 device;
  10885. } bridge_chipsets[] = {
  10886. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10887. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10888. { },
  10889. };
  10890. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10891. struct pci_dev *bridge = NULL;
  10892. while (pci_id->vendor != 0) {
  10893. bridge = pci_get_device(pci_id->vendor,
  10894. pci_id->device,
  10895. bridge);
  10896. if (!bridge) {
  10897. pci_id++;
  10898. continue;
  10899. }
  10900. if (bridge->subordinate &&
  10901. (bridge->subordinate->number <=
  10902. tp->pdev->bus->number) &&
  10903. (bridge->subordinate->subordinate >=
  10904. tp->pdev->bus->number)) {
  10905. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10906. pci_dev_put(bridge);
  10907. break;
  10908. }
  10909. }
  10910. }
  10911. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10912. * DMA addresses > 40-bit. This bridge may have other additional
  10913. * 57xx devices behind it in some 4-port NIC designs for example.
  10914. * Any tg3 device found behind the bridge will also need the 40-bit
  10915. * DMA workaround.
  10916. */
  10917. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10918. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10919. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10920. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10921. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10922. }
  10923. else {
  10924. struct pci_dev *bridge = NULL;
  10925. do {
  10926. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10927. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10928. bridge);
  10929. if (bridge && bridge->subordinate &&
  10930. (bridge->subordinate->number <=
  10931. tp->pdev->bus->number) &&
  10932. (bridge->subordinate->subordinate >=
  10933. tp->pdev->bus->number)) {
  10934. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10935. pci_dev_put(bridge);
  10936. break;
  10937. }
  10938. } while (bridge);
  10939. }
  10940. /* Initialize misc host control in PCI block. */
  10941. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10942. MISC_HOST_CTRL_CHIPREV);
  10943. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10944. tp->misc_host_ctrl);
  10945. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10946. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10947. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10948. tp->pdev_peer = tg3_find_peer(tp);
  10949. /* Intentionally exclude ASIC_REV_5906 */
  10950. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10952. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10953. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10954. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10955. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10956. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10957. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10958. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10959. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10960. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10961. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10962. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10963. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10964. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10965. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10966. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10967. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10968. /* 5700 B0 chips do not support checksumming correctly due
  10969. * to hardware bugs.
  10970. */
  10971. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10972. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10973. else {
  10974. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10975. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10976. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10977. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10978. }
  10979. /* Determine TSO capabilities */
  10980. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10981. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10982. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10983. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10984. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10985. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10986. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10987. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10988. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10989. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10990. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10991. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10992. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10993. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10994. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10995. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10996. tp->fw_needed = FIRMWARE_TG3TSO5;
  10997. else
  10998. tp->fw_needed = FIRMWARE_TG3TSO;
  10999. }
  11000. tp->irq_max = 1;
  11001. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11002. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  11003. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11004. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11005. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11006. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11007. tp->pdev_peer == tp->pdev))
  11008. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  11009. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11010. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11011. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  11012. }
  11013. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11014. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11015. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  11016. tp->irq_max = TG3_IRQ_MAX_VECS;
  11017. }
  11018. }
  11019. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11020. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11021. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  11022. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  11023. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  11024. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  11025. }
  11026. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11027. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11028. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  11029. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11030. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  11031. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  11032. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  11033. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11034. &pci_state_reg);
  11035. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11036. if (tp->pcie_cap != 0) {
  11037. u16 lnkctl;
  11038. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11039. pcie_set_readrq(tp->pdev, 4096);
  11040. pci_read_config_word(tp->pdev,
  11041. tp->pcie_cap + PCI_EXP_LNKCTL,
  11042. &lnkctl);
  11043. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11044. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11045. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11046. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11047. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11048. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11049. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11050. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11051. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11052. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11053. }
  11054. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11055. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11056. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11057. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11058. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11059. if (!tp->pcix_cap) {
  11060. dev_err(&tp->pdev->dev,
  11061. "Cannot find PCI-X capability, aborting\n");
  11062. return -EIO;
  11063. }
  11064. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11065. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11066. }
  11067. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11068. * reordering to the mailbox registers done by the host
  11069. * controller can cause major troubles. We read back from
  11070. * every mailbox register write to force the writes to be
  11071. * posted to the chip in order.
  11072. */
  11073. if (pci_dev_present(write_reorder_chipsets) &&
  11074. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11075. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11076. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11077. &tp->pci_cacheline_sz);
  11078. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11079. &tp->pci_lat_timer);
  11080. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11081. tp->pci_lat_timer < 64) {
  11082. tp->pci_lat_timer = 64;
  11083. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11084. tp->pci_lat_timer);
  11085. }
  11086. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11087. /* 5700 BX chips need to have their TX producer index
  11088. * mailboxes written twice to workaround a bug.
  11089. */
  11090. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11091. /* If we are in PCI-X mode, enable register write workaround.
  11092. *
  11093. * The workaround is to use indirect register accesses
  11094. * for all chip writes not to mailbox registers.
  11095. */
  11096. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11097. u32 pm_reg;
  11098. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11099. /* The chip can have it's power management PCI config
  11100. * space registers clobbered due to this bug.
  11101. * So explicitly force the chip into D0 here.
  11102. */
  11103. pci_read_config_dword(tp->pdev,
  11104. tp->pm_cap + PCI_PM_CTRL,
  11105. &pm_reg);
  11106. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11107. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11108. pci_write_config_dword(tp->pdev,
  11109. tp->pm_cap + PCI_PM_CTRL,
  11110. pm_reg);
  11111. /* Also, force SERR#/PERR# in PCI command. */
  11112. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11113. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11114. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11115. }
  11116. }
  11117. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11118. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11119. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11120. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11121. /* Chip-specific fixup from Broadcom driver */
  11122. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11123. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11124. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11125. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11126. }
  11127. /* Default fast path register access methods */
  11128. tp->read32 = tg3_read32;
  11129. tp->write32 = tg3_write32;
  11130. tp->read32_mbox = tg3_read32;
  11131. tp->write32_mbox = tg3_write32;
  11132. tp->write32_tx_mbox = tg3_write32;
  11133. tp->write32_rx_mbox = tg3_write32;
  11134. /* Various workaround register access methods */
  11135. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11136. tp->write32 = tg3_write_indirect_reg32;
  11137. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11138. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11139. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11140. /*
  11141. * Back to back register writes can cause problems on these
  11142. * chips, the workaround is to read back all reg writes
  11143. * except those to mailbox regs.
  11144. *
  11145. * See tg3_write_indirect_reg32().
  11146. */
  11147. tp->write32 = tg3_write_flush_reg32;
  11148. }
  11149. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11150. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11151. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11152. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11153. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11154. }
  11155. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11156. tp->read32 = tg3_read_indirect_reg32;
  11157. tp->write32 = tg3_write_indirect_reg32;
  11158. tp->read32_mbox = tg3_read_indirect_mbox;
  11159. tp->write32_mbox = tg3_write_indirect_mbox;
  11160. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11161. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11162. iounmap(tp->regs);
  11163. tp->regs = NULL;
  11164. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11165. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11166. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11167. }
  11168. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11169. tp->read32_mbox = tg3_read32_mbox_5906;
  11170. tp->write32_mbox = tg3_write32_mbox_5906;
  11171. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11172. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11173. }
  11174. if (tp->write32 == tg3_write_indirect_reg32 ||
  11175. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11176. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11177. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11178. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11179. /* Get eeprom hw config before calling tg3_set_power_state().
  11180. * In particular, the TG3_FLG2_IS_NIC flag must be
  11181. * determined before calling tg3_set_power_state() so that
  11182. * we know whether or not to switch out of Vaux power.
  11183. * When the flag is set, it means that GPIO1 is used for eeprom
  11184. * write protect and also implies that it is a LOM where GPIOs
  11185. * are not used to switch power.
  11186. */
  11187. tg3_get_eeprom_hw_cfg(tp);
  11188. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11189. /* Allow reads and writes to the
  11190. * APE register and memory space.
  11191. */
  11192. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11193. PCISTATE_ALLOW_APE_SHMEM_WR;
  11194. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11195. pci_state_reg);
  11196. }
  11197. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11198. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11199. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11200. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11201. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11202. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11203. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11204. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11205. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11206. * It is also used as eeprom write protect on LOMs.
  11207. */
  11208. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11209. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11210. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11211. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11212. GRC_LCLCTRL_GPIO_OUTPUT1);
  11213. /* Unused GPIO3 must be driven as output on 5752 because there
  11214. * are no pull-up resistors on unused GPIO pins.
  11215. */
  11216. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11217. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11218. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11219. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11220. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11221. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11222. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11223. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11224. /* Turn off the debug UART. */
  11225. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11226. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11227. /* Keep VMain power. */
  11228. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11229. GRC_LCLCTRL_GPIO_OUTPUT0;
  11230. }
  11231. /* Force the chip into D0. */
  11232. err = tg3_set_power_state(tp, PCI_D0);
  11233. if (err) {
  11234. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11235. return err;
  11236. }
  11237. /* Derive initial jumbo mode from MTU assigned in
  11238. * ether_setup() via the alloc_etherdev() call
  11239. */
  11240. if (tp->dev->mtu > ETH_DATA_LEN &&
  11241. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11242. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11243. /* Determine WakeOnLan speed to use. */
  11244. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11245. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11246. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11247. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11248. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11249. } else {
  11250. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11251. }
  11252. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11253. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11254. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11255. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11256. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11257. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11258. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11259. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11260. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11261. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11262. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11263. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11264. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11265. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11266. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11267. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11268. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11269. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11270. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11271. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11272. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11273. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11274. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11275. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11276. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11277. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11278. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11279. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11280. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11281. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11282. } else
  11283. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11284. }
  11285. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11286. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11287. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11288. if (tp->phy_otp == 0)
  11289. tp->phy_otp = TG3_OTP_DEFAULT;
  11290. }
  11291. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11292. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11293. else
  11294. tp->mi_mode = MAC_MI_MODE_BASE;
  11295. tp->coalesce_mode = 0;
  11296. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11297. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11298. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11299. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11300. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11301. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11302. err = tg3_mdio_init(tp);
  11303. if (err)
  11304. return err;
  11305. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  11306. (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 ||
  11307. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  11308. return -ENOTSUPP;
  11309. /* Initialize data/descriptor byte/word swapping. */
  11310. val = tr32(GRC_MODE);
  11311. val &= GRC_MODE_HOST_STACKUP;
  11312. tw32(GRC_MODE, val | tp->grc_mode);
  11313. tg3_switch_clocks(tp);
  11314. /* Clear this out for sanity. */
  11315. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11316. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11317. &pci_state_reg);
  11318. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11319. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11320. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11321. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11322. chiprevid == CHIPREV_ID_5701_B0 ||
  11323. chiprevid == CHIPREV_ID_5701_B2 ||
  11324. chiprevid == CHIPREV_ID_5701_B5) {
  11325. void __iomem *sram_base;
  11326. /* Write some dummy words into the SRAM status block
  11327. * area, see if it reads back correctly. If the return
  11328. * value is bad, force enable the PCIX workaround.
  11329. */
  11330. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11331. writel(0x00000000, sram_base);
  11332. writel(0x00000000, sram_base + 4);
  11333. writel(0xffffffff, sram_base + 4);
  11334. if (readl(sram_base) != 0x00000000)
  11335. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11336. }
  11337. }
  11338. udelay(50);
  11339. tg3_nvram_init(tp);
  11340. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11341. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11342. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11343. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11344. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11345. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11346. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11347. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11348. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11349. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11350. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11351. HOSTCC_MODE_CLRTICK_TXBD);
  11352. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11353. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11354. tp->misc_host_ctrl);
  11355. }
  11356. /* Preserve the APE MAC_MODE bits */
  11357. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11358. tp->mac_mode = tr32(MAC_MODE) |
  11359. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11360. else
  11361. tp->mac_mode = TG3_DEF_MAC_MODE;
  11362. /* these are limited to 10/100 only */
  11363. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11364. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11365. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11366. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11367. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11368. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11369. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11370. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11371. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11372. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11373. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11374. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11375. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11376. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11377. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11378. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11379. err = tg3_phy_probe(tp);
  11380. if (err) {
  11381. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11382. /* ... but do not return immediately ... */
  11383. tg3_mdio_fini(tp);
  11384. }
  11385. tg3_read_vpd(tp);
  11386. tg3_read_fw_ver(tp);
  11387. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11388. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11389. } else {
  11390. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11391. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11392. else
  11393. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11394. }
  11395. /* 5700 {AX,BX} chips have a broken status block link
  11396. * change bit implementation, so we must use the
  11397. * status register in those cases.
  11398. */
  11399. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11400. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11401. else
  11402. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11403. /* The led_ctrl is set during tg3_phy_probe, here we might
  11404. * have to force the link status polling mechanism based
  11405. * upon subsystem IDs.
  11406. */
  11407. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11408. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11409. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11410. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11411. TG3_FLAG_USE_LINKCHG_REG);
  11412. }
  11413. /* For all SERDES we poll the MAC status register. */
  11414. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11415. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11416. else
  11417. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11418. tp->rx_offset = NET_IP_ALIGN;
  11419. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11420. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  11421. tp->rx_offset = 0;
  11422. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11423. /* Increment the rx prod index on the rx std ring by at most
  11424. * 8 for these chips to workaround hw errata.
  11425. */
  11426. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11427. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11428. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11429. tp->rx_std_max_post = 8;
  11430. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11431. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11432. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11433. return err;
  11434. }
  11435. #ifdef CONFIG_SPARC
  11436. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11437. {
  11438. struct net_device *dev = tp->dev;
  11439. struct pci_dev *pdev = tp->pdev;
  11440. struct device_node *dp = pci_device_to_OF_node(pdev);
  11441. const unsigned char *addr;
  11442. int len;
  11443. addr = of_get_property(dp, "local-mac-address", &len);
  11444. if (addr && len == 6) {
  11445. memcpy(dev->dev_addr, addr, 6);
  11446. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11447. return 0;
  11448. }
  11449. return -ENODEV;
  11450. }
  11451. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11452. {
  11453. struct net_device *dev = tp->dev;
  11454. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11455. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11456. return 0;
  11457. }
  11458. #endif
  11459. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11460. {
  11461. struct net_device *dev = tp->dev;
  11462. u32 hi, lo, mac_offset;
  11463. int addr_ok = 0;
  11464. #ifdef CONFIG_SPARC
  11465. if (!tg3_get_macaddr_sparc(tp))
  11466. return 0;
  11467. #endif
  11468. mac_offset = 0x7c;
  11469. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11470. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11471. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11472. mac_offset = 0xcc;
  11473. if (tg3_nvram_lock(tp))
  11474. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11475. else
  11476. tg3_nvram_unlock(tp);
  11477. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11478. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11479. mac_offset = 0xcc;
  11480. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11481. mac_offset = 0x10;
  11482. /* First try to get it from MAC address mailbox. */
  11483. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11484. if ((hi >> 16) == 0x484b) {
  11485. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11486. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11487. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11488. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11489. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11490. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11491. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11492. /* Some old bootcode may report a 0 MAC address in SRAM */
  11493. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11494. }
  11495. if (!addr_ok) {
  11496. /* Next, try NVRAM. */
  11497. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11498. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11499. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11500. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11501. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11502. }
  11503. /* Finally just fetch it out of the MAC control regs. */
  11504. else {
  11505. hi = tr32(MAC_ADDR_0_HIGH);
  11506. lo = tr32(MAC_ADDR_0_LOW);
  11507. dev->dev_addr[5] = lo & 0xff;
  11508. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11509. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11510. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11511. dev->dev_addr[1] = hi & 0xff;
  11512. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11513. }
  11514. }
  11515. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11516. #ifdef CONFIG_SPARC
  11517. if (!tg3_get_default_macaddr_sparc(tp))
  11518. return 0;
  11519. #endif
  11520. return -EINVAL;
  11521. }
  11522. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11523. return 0;
  11524. }
  11525. #define BOUNDARY_SINGLE_CACHELINE 1
  11526. #define BOUNDARY_MULTI_CACHELINE 2
  11527. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11528. {
  11529. int cacheline_size;
  11530. u8 byte;
  11531. int goal;
  11532. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11533. if (byte == 0)
  11534. cacheline_size = 1024;
  11535. else
  11536. cacheline_size = (int) byte * 4;
  11537. /* On 5703 and later chips, the boundary bits have no
  11538. * effect.
  11539. */
  11540. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11541. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11542. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11543. goto out;
  11544. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11545. goal = BOUNDARY_MULTI_CACHELINE;
  11546. #else
  11547. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11548. goal = BOUNDARY_SINGLE_CACHELINE;
  11549. #else
  11550. goal = 0;
  11551. #endif
  11552. #endif
  11553. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11554. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11555. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11556. goto out;
  11557. }
  11558. if (!goal)
  11559. goto out;
  11560. /* PCI controllers on most RISC systems tend to disconnect
  11561. * when a device tries to burst across a cache-line boundary.
  11562. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11563. *
  11564. * Unfortunately, for PCI-E there are only limited
  11565. * write-side controls for this, and thus for reads
  11566. * we will still get the disconnects. We'll also waste
  11567. * these PCI cycles for both read and write for chips
  11568. * other than 5700 and 5701 which do not implement the
  11569. * boundary bits.
  11570. */
  11571. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11572. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11573. switch (cacheline_size) {
  11574. case 16:
  11575. case 32:
  11576. case 64:
  11577. case 128:
  11578. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11579. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11580. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11581. } else {
  11582. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11583. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11584. }
  11585. break;
  11586. case 256:
  11587. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11588. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11589. break;
  11590. default:
  11591. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11592. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11593. break;
  11594. }
  11595. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11596. switch (cacheline_size) {
  11597. case 16:
  11598. case 32:
  11599. case 64:
  11600. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11601. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11602. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11603. break;
  11604. }
  11605. /* fallthrough */
  11606. case 128:
  11607. default:
  11608. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11609. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11610. break;
  11611. }
  11612. } else {
  11613. switch (cacheline_size) {
  11614. case 16:
  11615. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11616. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11617. DMA_RWCTRL_WRITE_BNDRY_16);
  11618. break;
  11619. }
  11620. /* fallthrough */
  11621. case 32:
  11622. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11623. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11624. DMA_RWCTRL_WRITE_BNDRY_32);
  11625. break;
  11626. }
  11627. /* fallthrough */
  11628. case 64:
  11629. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11630. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11631. DMA_RWCTRL_WRITE_BNDRY_64);
  11632. break;
  11633. }
  11634. /* fallthrough */
  11635. case 128:
  11636. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11637. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11638. DMA_RWCTRL_WRITE_BNDRY_128);
  11639. break;
  11640. }
  11641. /* fallthrough */
  11642. case 256:
  11643. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11644. DMA_RWCTRL_WRITE_BNDRY_256);
  11645. break;
  11646. case 512:
  11647. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11648. DMA_RWCTRL_WRITE_BNDRY_512);
  11649. break;
  11650. case 1024:
  11651. default:
  11652. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11653. DMA_RWCTRL_WRITE_BNDRY_1024);
  11654. break;
  11655. }
  11656. }
  11657. out:
  11658. return val;
  11659. }
  11660. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11661. {
  11662. struct tg3_internal_buffer_desc test_desc;
  11663. u32 sram_dma_descs;
  11664. int i, ret;
  11665. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11666. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11667. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11668. tw32(RDMAC_STATUS, 0);
  11669. tw32(WDMAC_STATUS, 0);
  11670. tw32(BUFMGR_MODE, 0);
  11671. tw32(FTQ_RESET, 0);
  11672. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11673. test_desc.addr_lo = buf_dma & 0xffffffff;
  11674. test_desc.nic_mbuf = 0x00002100;
  11675. test_desc.len = size;
  11676. /*
  11677. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11678. * the *second* time the tg3 driver was getting loaded after an
  11679. * initial scan.
  11680. *
  11681. * Broadcom tells me:
  11682. * ...the DMA engine is connected to the GRC block and a DMA
  11683. * reset may affect the GRC block in some unpredictable way...
  11684. * The behavior of resets to individual blocks has not been tested.
  11685. *
  11686. * Broadcom noted the GRC reset will also reset all sub-components.
  11687. */
  11688. if (to_device) {
  11689. test_desc.cqid_sqid = (13 << 8) | 2;
  11690. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11691. udelay(40);
  11692. } else {
  11693. test_desc.cqid_sqid = (16 << 8) | 7;
  11694. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11695. udelay(40);
  11696. }
  11697. test_desc.flags = 0x00000005;
  11698. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11699. u32 val;
  11700. val = *(((u32 *)&test_desc) + i);
  11701. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11702. sram_dma_descs + (i * sizeof(u32)));
  11703. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11704. }
  11705. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11706. if (to_device) {
  11707. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11708. } else {
  11709. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11710. }
  11711. ret = -ENODEV;
  11712. for (i = 0; i < 40; i++) {
  11713. u32 val;
  11714. if (to_device)
  11715. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11716. else
  11717. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11718. if ((val & 0xffff) == sram_dma_descs) {
  11719. ret = 0;
  11720. break;
  11721. }
  11722. udelay(100);
  11723. }
  11724. return ret;
  11725. }
  11726. #define TEST_BUFFER_SIZE 0x2000
  11727. static int __devinit tg3_test_dma(struct tg3 *tp)
  11728. {
  11729. dma_addr_t buf_dma;
  11730. u32 *buf, saved_dma_rwctrl;
  11731. int ret = 0;
  11732. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11733. if (!buf) {
  11734. ret = -ENOMEM;
  11735. goto out_nofree;
  11736. }
  11737. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11738. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11739. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11740. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11741. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11742. goto out;
  11743. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11744. /* DMA read watermark not used on PCIE */
  11745. tp->dma_rwctrl |= 0x00180000;
  11746. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11748. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11749. tp->dma_rwctrl |= 0x003f0000;
  11750. else
  11751. tp->dma_rwctrl |= 0x003f000f;
  11752. } else {
  11753. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11754. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11755. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11756. u32 read_water = 0x7;
  11757. /* If the 5704 is behind the EPB bridge, we can
  11758. * do the less restrictive ONE_DMA workaround for
  11759. * better performance.
  11760. */
  11761. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11762. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11763. tp->dma_rwctrl |= 0x8000;
  11764. else if (ccval == 0x6 || ccval == 0x7)
  11765. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11766. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11767. read_water = 4;
  11768. /* Set bit 23 to enable PCIX hw bug fix */
  11769. tp->dma_rwctrl |=
  11770. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11771. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11772. (1 << 23);
  11773. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11774. /* 5780 always in PCIX mode */
  11775. tp->dma_rwctrl |= 0x00144000;
  11776. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11777. /* 5714 always in PCIX mode */
  11778. tp->dma_rwctrl |= 0x00148000;
  11779. } else {
  11780. tp->dma_rwctrl |= 0x001b000f;
  11781. }
  11782. }
  11783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11784. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11785. tp->dma_rwctrl &= 0xfffffff0;
  11786. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11787. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11788. /* Remove this if it causes problems for some boards. */
  11789. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11790. /* On 5700/5701 chips, we need to set this bit.
  11791. * Otherwise the chip will issue cacheline transactions
  11792. * to streamable DMA memory with not all the byte
  11793. * enables turned on. This is an error on several
  11794. * RISC PCI controllers, in particular sparc64.
  11795. *
  11796. * On 5703/5704 chips, this bit has been reassigned
  11797. * a different meaning. In particular, it is used
  11798. * on those chips to enable a PCI-X workaround.
  11799. */
  11800. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11801. }
  11802. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11803. #if 0
  11804. /* Unneeded, already done by tg3_get_invariants. */
  11805. tg3_switch_clocks(tp);
  11806. #endif
  11807. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11808. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11809. goto out;
  11810. /* It is best to perform DMA test with maximum write burst size
  11811. * to expose the 5700/5701 write DMA bug.
  11812. */
  11813. saved_dma_rwctrl = tp->dma_rwctrl;
  11814. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11815. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11816. while (1) {
  11817. u32 *p = buf, i;
  11818. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11819. p[i] = i;
  11820. /* Send the buffer to the chip. */
  11821. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11822. if (ret) {
  11823. dev_err(&tp->pdev->dev,
  11824. "%s: Buffer write failed. err = %d\n",
  11825. __func__, ret);
  11826. break;
  11827. }
  11828. #if 0
  11829. /* validate data reached card RAM correctly. */
  11830. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11831. u32 val;
  11832. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11833. if (le32_to_cpu(val) != p[i]) {
  11834. dev_err(&tp->pdev->dev,
  11835. "%s: Buffer corrupted on device! "
  11836. "(%d != %d)\n", __func__, val, i);
  11837. /* ret = -ENODEV here? */
  11838. }
  11839. p[i] = 0;
  11840. }
  11841. #endif
  11842. /* Now read it back. */
  11843. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11844. if (ret) {
  11845. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11846. "err = %d\n", __func__, ret);
  11847. break;
  11848. }
  11849. /* Verify it. */
  11850. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11851. if (p[i] == i)
  11852. continue;
  11853. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11854. DMA_RWCTRL_WRITE_BNDRY_16) {
  11855. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11856. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11857. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11858. break;
  11859. } else {
  11860. dev_err(&tp->pdev->dev,
  11861. "%s: Buffer corrupted on read back! "
  11862. "(%d != %d)\n", __func__, p[i], i);
  11863. ret = -ENODEV;
  11864. goto out;
  11865. }
  11866. }
  11867. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11868. /* Success. */
  11869. ret = 0;
  11870. break;
  11871. }
  11872. }
  11873. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11874. DMA_RWCTRL_WRITE_BNDRY_16) {
  11875. static struct pci_device_id dma_wait_state_chipsets[] = {
  11876. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11877. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11878. { },
  11879. };
  11880. /* DMA test passed without adjusting DMA boundary,
  11881. * now look for chipsets that are known to expose the
  11882. * DMA bug without failing the test.
  11883. */
  11884. if (pci_dev_present(dma_wait_state_chipsets)) {
  11885. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11886. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11887. }
  11888. else
  11889. /* Safe to use the calculated DMA boundary. */
  11890. tp->dma_rwctrl = saved_dma_rwctrl;
  11891. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11892. }
  11893. out:
  11894. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11895. out_nofree:
  11896. return ret;
  11897. }
  11898. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11899. {
  11900. tp->link_config.advertising =
  11901. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11902. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11903. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11904. ADVERTISED_Autoneg | ADVERTISED_MII);
  11905. tp->link_config.speed = SPEED_INVALID;
  11906. tp->link_config.duplex = DUPLEX_INVALID;
  11907. tp->link_config.autoneg = AUTONEG_ENABLE;
  11908. tp->link_config.active_speed = SPEED_INVALID;
  11909. tp->link_config.active_duplex = DUPLEX_INVALID;
  11910. tp->link_config.phy_is_low_power = 0;
  11911. tp->link_config.orig_speed = SPEED_INVALID;
  11912. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11913. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11914. }
  11915. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11916. {
  11917. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11918. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11919. tp->bufmgr_config.mbuf_read_dma_low_water =
  11920. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11921. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11922. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11923. tp->bufmgr_config.mbuf_high_water =
  11924. DEFAULT_MB_HIGH_WATER_57765;
  11925. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11926. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11927. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11928. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11929. tp->bufmgr_config.mbuf_high_water_jumbo =
  11930. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11931. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11932. tp->bufmgr_config.mbuf_read_dma_low_water =
  11933. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11934. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11935. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11936. tp->bufmgr_config.mbuf_high_water =
  11937. DEFAULT_MB_HIGH_WATER_5705;
  11938. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11939. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11940. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11941. tp->bufmgr_config.mbuf_high_water =
  11942. DEFAULT_MB_HIGH_WATER_5906;
  11943. }
  11944. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11945. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11946. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11947. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11948. tp->bufmgr_config.mbuf_high_water_jumbo =
  11949. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11950. } else {
  11951. tp->bufmgr_config.mbuf_read_dma_low_water =
  11952. DEFAULT_MB_RDMA_LOW_WATER;
  11953. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11954. DEFAULT_MB_MACRX_LOW_WATER;
  11955. tp->bufmgr_config.mbuf_high_water =
  11956. DEFAULT_MB_HIGH_WATER;
  11957. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11958. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11959. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11960. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11961. tp->bufmgr_config.mbuf_high_water_jumbo =
  11962. DEFAULT_MB_HIGH_WATER_JUMBO;
  11963. }
  11964. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11965. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11966. }
  11967. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11968. {
  11969. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  11970. case TG3_PHY_ID_BCM5400: return "5400";
  11971. case TG3_PHY_ID_BCM5401: return "5401";
  11972. case TG3_PHY_ID_BCM5411: return "5411";
  11973. case TG3_PHY_ID_BCM5701: return "5701";
  11974. case TG3_PHY_ID_BCM5703: return "5703";
  11975. case TG3_PHY_ID_BCM5704: return "5704";
  11976. case TG3_PHY_ID_BCM5705: return "5705";
  11977. case TG3_PHY_ID_BCM5750: return "5750";
  11978. case TG3_PHY_ID_BCM5752: return "5752";
  11979. case TG3_PHY_ID_BCM5714: return "5714";
  11980. case TG3_PHY_ID_BCM5780: return "5780";
  11981. case TG3_PHY_ID_BCM5755: return "5755";
  11982. case TG3_PHY_ID_BCM5787: return "5787";
  11983. case TG3_PHY_ID_BCM5784: return "5784";
  11984. case TG3_PHY_ID_BCM5756: return "5722/5756";
  11985. case TG3_PHY_ID_BCM5906: return "5906";
  11986. case TG3_PHY_ID_BCM5761: return "5761";
  11987. case TG3_PHY_ID_BCM5718C: return "5718C";
  11988. case TG3_PHY_ID_BCM5718S: return "5718S";
  11989. case TG3_PHY_ID_BCM57765: return "57765";
  11990. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  11991. case 0: return "serdes";
  11992. default: return "unknown";
  11993. }
  11994. }
  11995. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11996. {
  11997. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11998. strcpy(str, "PCI Express");
  11999. return str;
  12000. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  12001. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12002. strcpy(str, "PCIX:");
  12003. if ((clock_ctrl == 7) ||
  12004. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12005. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12006. strcat(str, "133MHz");
  12007. else if (clock_ctrl == 0)
  12008. strcat(str, "33MHz");
  12009. else if (clock_ctrl == 2)
  12010. strcat(str, "50MHz");
  12011. else if (clock_ctrl == 4)
  12012. strcat(str, "66MHz");
  12013. else if (clock_ctrl == 6)
  12014. strcat(str, "100MHz");
  12015. } else {
  12016. strcpy(str, "PCI:");
  12017. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  12018. strcat(str, "66MHz");
  12019. else
  12020. strcat(str, "33MHz");
  12021. }
  12022. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  12023. strcat(str, ":32-bit");
  12024. else
  12025. strcat(str, ":64-bit");
  12026. return str;
  12027. }
  12028. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12029. {
  12030. struct pci_dev *peer;
  12031. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12032. for (func = 0; func < 8; func++) {
  12033. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12034. if (peer && peer != tp->pdev)
  12035. break;
  12036. pci_dev_put(peer);
  12037. }
  12038. /* 5704 can be configured in single-port mode, set peer to
  12039. * tp->pdev in that case.
  12040. */
  12041. if (!peer) {
  12042. peer = tp->pdev;
  12043. return peer;
  12044. }
  12045. /*
  12046. * We don't need to keep the refcount elevated; there's no way
  12047. * to remove one half of this device without removing the other
  12048. */
  12049. pci_dev_put(peer);
  12050. return peer;
  12051. }
  12052. static void __devinit tg3_init_coal(struct tg3 *tp)
  12053. {
  12054. struct ethtool_coalesce *ec = &tp->coal;
  12055. memset(ec, 0, sizeof(*ec));
  12056. ec->cmd = ETHTOOL_GCOALESCE;
  12057. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12058. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12059. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12060. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12061. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12062. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12063. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12064. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12065. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12066. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12067. HOSTCC_MODE_CLRTICK_TXBD)) {
  12068. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12069. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12070. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12071. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12072. }
  12073. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12074. ec->rx_coalesce_usecs_irq = 0;
  12075. ec->tx_coalesce_usecs_irq = 0;
  12076. ec->stats_block_coalesce_usecs = 0;
  12077. }
  12078. }
  12079. static const struct net_device_ops tg3_netdev_ops = {
  12080. .ndo_open = tg3_open,
  12081. .ndo_stop = tg3_close,
  12082. .ndo_start_xmit = tg3_start_xmit,
  12083. .ndo_get_stats = tg3_get_stats,
  12084. .ndo_validate_addr = eth_validate_addr,
  12085. .ndo_set_multicast_list = tg3_set_rx_mode,
  12086. .ndo_set_mac_address = tg3_set_mac_addr,
  12087. .ndo_do_ioctl = tg3_ioctl,
  12088. .ndo_tx_timeout = tg3_tx_timeout,
  12089. .ndo_change_mtu = tg3_change_mtu,
  12090. #if TG3_VLAN_TAG_USED
  12091. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12092. #endif
  12093. #ifdef CONFIG_NET_POLL_CONTROLLER
  12094. .ndo_poll_controller = tg3_poll_controller,
  12095. #endif
  12096. };
  12097. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12098. .ndo_open = tg3_open,
  12099. .ndo_stop = tg3_close,
  12100. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12101. .ndo_get_stats = tg3_get_stats,
  12102. .ndo_validate_addr = eth_validate_addr,
  12103. .ndo_set_multicast_list = tg3_set_rx_mode,
  12104. .ndo_set_mac_address = tg3_set_mac_addr,
  12105. .ndo_do_ioctl = tg3_ioctl,
  12106. .ndo_tx_timeout = tg3_tx_timeout,
  12107. .ndo_change_mtu = tg3_change_mtu,
  12108. #if TG3_VLAN_TAG_USED
  12109. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12110. #endif
  12111. #ifdef CONFIG_NET_POLL_CONTROLLER
  12112. .ndo_poll_controller = tg3_poll_controller,
  12113. #endif
  12114. };
  12115. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12116. const struct pci_device_id *ent)
  12117. {
  12118. struct net_device *dev;
  12119. struct tg3 *tp;
  12120. int i, err, pm_cap;
  12121. u32 sndmbx, rcvmbx, intmbx;
  12122. char str[40];
  12123. u64 dma_mask, persist_dma_mask;
  12124. printk_once(KERN_INFO "%s\n", version);
  12125. err = pci_enable_device(pdev);
  12126. if (err) {
  12127. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12128. return err;
  12129. }
  12130. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12131. if (err) {
  12132. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12133. goto err_out_disable_pdev;
  12134. }
  12135. pci_set_master(pdev);
  12136. /* Find power-management capability. */
  12137. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12138. if (pm_cap == 0) {
  12139. dev_err(&pdev->dev,
  12140. "Cannot find Power Management capability, aborting\n");
  12141. err = -EIO;
  12142. goto err_out_free_res;
  12143. }
  12144. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12145. if (!dev) {
  12146. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12147. err = -ENOMEM;
  12148. goto err_out_free_res;
  12149. }
  12150. SET_NETDEV_DEV(dev, &pdev->dev);
  12151. #if TG3_VLAN_TAG_USED
  12152. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12153. #endif
  12154. tp = netdev_priv(dev);
  12155. tp->pdev = pdev;
  12156. tp->dev = dev;
  12157. tp->pm_cap = pm_cap;
  12158. tp->rx_mode = TG3_DEF_RX_MODE;
  12159. tp->tx_mode = TG3_DEF_TX_MODE;
  12160. if (tg3_debug > 0)
  12161. tp->msg_enable = tg3_debug;
  12162. else
  12163. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12164. /* The word/byte swap controls here control register access byte
  12165. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12166. * setting below.
  12167. */
  12168. tp->misc_host_ctrl =
  12169. MISC_HOST_CTRL_MASK_PCI_INT |
  12170. MISC_HOST_CTRL_WORD_SWAP |
  12171. MISC_HOST_CTRL_INDIR_ACCESS |
  12172. MISC_HOST_CTRL_PCISTATE_RW;
  12173. /* The NONFRM (non-frame) byte/word swap controls take effect
  12174. * on descriptor entries, anything which isn't packet data.
  12175. *
  12176. * The StrongARM chips on the board (one for tx, one for rx)
  12177. * are running in big-endian mode.
  12178. */
  12179. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12180. GRC_MODE_WSWAP_NONFRM_DATA);
  12181. #ifdef __BIG_ENDIAN
  12182. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12183. #endif
  12184. spin_lock_init(&tp->lock);
  12185. spin_lock_init(&tp->indirect_lock);
  12186. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12187. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12188. if (!tp->regs) {
  12189. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12190. err = -ENOMEM;
  12191. goto err_out_free_dev;
  12192. }
  12193. tg3_init_link_config(tp);
  12194. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12195. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12196. dev->ethtool_ops = &tg3_ethtool_ops;
  12197. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12198. dev->irq = pdev->irq;
  12199. err = tg3_get_invariants(tp);
  12200. if (err) {
  12201. dev_err(&pdev->dev,
  12202. "Problem fetching invariants of chip, aborting\n");
  12203. goto err_out_iounmap;
  12204. }
  12205. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12206. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  12207. dev->netdev_ops = &tg3_netdev_ops;
  12208. else
  12209. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12210. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12211. * device behind the EPB cannot support DMA addresses > 40-bit.
  12212. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12213. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12214. * do DMA address check in tg3_start_xmit().
  12215. */
  12216. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12217. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12218. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12219. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12220. #ifdef CONFIG_HIGHMEM
  12221. dma_mask = DMA_BIT_MASK(64);
  12222. #endif
  12223. } else
  12224. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12225. /* Configure DMA attributes. */
  12226. if (dma_mask > DMA_BIT_MASK(32)) {
  12227. err = pci_set_dma_mask(pdev, dma_mask);
  12228. if (!err) {
  12229. dev->features |= NETIF_F_HIGHDMA;
  12230. err = pci_set_consistent_dma_mask(pdev,
  12231. persist_dma_mask);
  12232. if (err < 0) {
  12233. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12234. "DMA for consistent allocations\n");
  12235. goto err_out_iounmap;
  12236. }
  12237. }
  12238. }
  12239. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12240. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12241. if (err) {
  12242. dev_err(&pdev->dev,
  12243. "No usable DMA configuration, aborting\n");
  12244. goto err_out_iounmap;
  12245. }
  12246. }
  12247. tg3_init_bufmgr_config(tp);
  12248. /* Selectively allow TSO based on operating conditions */
  12249. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12250. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12251. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12252. else {
  12253. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12254. tp->fw_needed = NULL;
  12255. }
  12256. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12257. tp->fw_needed = FIRMWARE_TG3;
  12258. /* TSO is on by default on chips that support hardware TSO.
  12259. * Firmware TSO on older chips gives lower performance, so it
  12260. * is off by default, but can be enabled using ethtool.
  12261. */
  12262. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12263. (dev->features & NETIF_F_IP_CSUM))
  12264. dev->features |= NETIF_F_TSO;
  12265. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12266. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12267. if (dev->features & NETIF_F_IPV6_CSUM)
  12268. dev->features |= NETIF_F_TSO6;
  12269. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12270. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12271. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12272. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12273. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12274. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12275. dev->features |= NETIF_F_TSO_ECN;
  12276. }
  12277. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12278. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12279. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12280. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12281. tp->rx_pending = 63;
  12282. }
  12283. err = tg3_get_device_address(tp);
  12284. if (err) {
  12285. dev_err(&pdev->dev,
  12286. "Could not obtain valid ethernet address, aborting\n");
  12287. goto err_out_iounmap;
  12288. }
  12289. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12290. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12291. if (!tp->aperegs) {
  12292. dev_err(&pdev->dev,
  12293. "Cannot map APE registers, aborting\n");
  12294. err = -ENOMEM;
  12295. goto err_out_iounmap;
  12296. }
  12297. tg3_ape_lock_init(tp);
  12298. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12299. tg3_read_dash_ver(tp);
  12300. }
  12301. /*
  12302. * Reset chip in case UNDI or EFI driver did not shutdown
  12303. * DMA self test will enable WDMAC and we'll see (spurious)
  12304. * pending DMA on the PCI bus at that point.
  12305. */
  12306. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12307. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12308. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12309. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12310. }
  12311. err = tg3_test_dma(tp);
  12312. if (err) {
  12313. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12314. goto err_out_apeunmap;
  12315. }
  12316. /* flow control autonegotiation is default behavior */
  12317. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12318. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12319. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12320. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12321. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12322. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12323. struct tg3_napi *tnapi = &tp->napi[i];
  12324. tnapi->tp = tp;
  12325. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12326. tnapi->int_mbox = intmbx;
  12327. if (i < 4)
  12328. intmbx += 0x8;
  12329. else
  12330. intmbx += 0x4;
  12331. tnapi->consmbox = rcvmbx;
  12332. tnapi->prodmbox = sndmbx;
  12333. if (i) {
  12334. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12335. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12336. } else {
  12337. tnapi->coal_now = HOSTCC_MODE_NOW;
  12338. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12339. }
  12340. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12341. break;
  12342. /*
  12343. * If we support MSIX, we'll be using RSS. If we're using
  12344. * RSS, the first vector only handles link interrupts and the
  12345. * remaining vectors handle rx and tx interrupts. Reuse the
  12346. * mailbox values for the next iteration. The values we setup
  12347. * above are still useful for the single vectored mode.
  12348. */
  12349. if (!i)
  12350. continue;
  12351. rcvmbx += 0x8;
  12352. if (sndmbx & 0x4)
  12353. sndmbx -= 0x4;
  12354. else
  12355. sndmbx += 0xc;
  12356. }
  12357. tg3_init_coal(tp);
  12358. pci_set_drvdata(pdev, dev);
  12359. err = register_netdev(dev);
  12360. if (err) {
  12361. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12362. goto err_out_apeunmap;
  12363. }
  12364. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12365. tp->board_part_number,
  12366. tp->pci_chip_rev_id,
  12367. tg3_bus_string(tp, str),
  12368. dev->dev_addr);
  12369. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12370. struct phy_device *phydev;
  12371. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12372. netdev_info(dev,
  12373. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12374. phydev->drv->name, dev_name(&phydev->dev));
  12375. } else
  12376. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12377. "(WireSpeed[%d])\n", tg3_phy_string(tp),
  12378. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12379. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12380. "10/100/1000Base-T")),
  12381. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12382. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12383. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12384. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12385. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12386. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12387. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12388. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12389. tp->dma_rwctrl,
  12390. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12391. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12392. return 0;
  12393. err_out_apeunmap:
  12394. if (tp->aperegs) {
  12395. iounmap(tp->aperegs);
  12396. tp->aperegs = NULL;
  12397. }
  12398. err_out_iounmap:
  12399. if (tp->regs) {
  12400. iounmap(tp->regs);
  12401. tp->regs = NULL;
  12402. }
  12403. err_out_free_dev:
  12404. free_netdev(dev);
  12405. err_out_free_res:
  12406. pci_release_regions(pdev);
  12407. err_out_disable_pdev:
  12408. pci_disable_device(pdev);
  12409. pci_set_drvdata(pdev, NULL);
  12410. return err;
  12411. }
  12412. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12413. {
  12414. struct net_device *dev = pci_get_drvdata(pdev);
  12415. if (dev) {
  12416. struct tg3 *tp = netdev_priv(dev);
  12417. if (tp->fw)
  12418. release_firmware(tp->fw);
  12419. flush_scheduled_work();
  12420. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12421. tg3_phy_fini(tp);
  12422. tg3_mdio_fini(tp);
  12423. }
  12424. unregister_netdev(dev);
  12425. if (tp->aperegs) {
  12426. iounmap(tp->aperegs);
  12427. tp->aperegs = NULL;
  12428. }
  12429. if (tp->regs) {
  12430. iounmap(tp->regs);
  12431. tp->regs = NULL;
  12432. }
  12433. free_netdev(dev);
  12434. pci_release_regions(pdev);
  12435. pci_disable_device(pdev);
  12436. pci_set_drvdata(pdev, NULL);
  12437. }
  12438. }
  12439. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12440. {
  12441. struct net_device *dev = pci_get_drvdata(pdev);
  12442. struct tg3 *tp = netdev_priv(dev);
  12443. pci_power_t target_state;
  12444. int err;
  12445. /* PCI register 4 needs to be saved whether netif_running() or not.
  12446. * MSI address and data need to be saved if using MSI and
  12447. * netif_running().
  12448. */
  12449. pci_save_state(pdev);
  12450. if (!netif_running(dev))
  12451. return 0;
  12452. flush_scheduled_work();
  12453. tg3_phy_stop(tp);
  12454. tg3_netif_stop(tp);
  12455. del_timer_sync(&tp->timer);
  12456. tg3_full_lock(tp, 1);
  12457. tg3_disable_ints(tp);
  12458. tg3_full_unlock(tp);
  12459. netif_device_detach(dev);
  12460. tg3_full_lock(tp, 0);
  12461. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12462. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12463. tg3_full_unlock(tp);
  12464. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12465. err = tg3_set_power_state(tp, target_state);
  12466. if (err) {
  12467. int err2;
  12468. tg3_full_lock(tp, 0);
  12469. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12470. err2 = tg3_restart_hw(tp, 1);
  12471. if (err2)
  12472. goto out;
  12473. tp->timer.expires = jiffies + tp->timer_offset;
  12474. add_timer(&tp->timer);
  12475. netif_device_attach(dev);
  12476. tg3_netif_start(tp);
  12477. out:
  12478. tg3_full_unlock(tp);
  12479. if (!err2)
  12480. tg3_phy_start(tp);
  12481. }
  12482. return err;
  12483. }
  12484. static int tg3_resume(struct pci_dev *pdev)
  12485. {
  12486. struct net_device *dev = pci_get_drvdata(pdev);
  12487. struct tg3 *tp = netdev_priv(dev);
  12488. int err;
  12489. pci_restore_state(tp->pdev);
  12490. if (!netif_running(dev))
  12491. return 0;
  12492. err = tg3_set_power_state(tp, PCI_D0);
  12493. if (err)
  12494. return err;
  12495. netif_device_attach(dev);
  12496. tg3_full_lock(tp, 0);
  12497. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12498. err = tg3_restart_hw(tp, 1);
  12499. if (err)
  12500. goto out;
  12501. tp->timer.expires = jiffies + tp->timer_offset;
  12502. add_timer(&tp->timer);
  12503. tg3_netif_start(tp);
  12504. out:
  12505. tg3_full_unlock(tp);
  12506. if (!err)
  12507. tg3_phy_start(tp);
  12508. return err;
  12509. }
  12510. static struct pci_driver tg3_driver = {
  12511. .name = DRV_MODULE_NAME,
  12512. .id_table = tg3_pci_tbl,
  12513. .probe = tg3_init_one,
  12514. .remove = __devexit_p(tg3_remove_one),
  12515. .suspend = tg3_suspend,
  12516. .resume = tg3_resume
  12517. };
  12518. static int __init tg3_init(void)
  12519. {
  12520. return pci_register_driver(&tg3_driver);
  12521. }
  12522. static void __exit tg3_cleanup(void)
  12523. {
  12524. pci_unregister_driver(&tg3_driver);
  12525. }
  12526. module_init(tg3_init);
  12527. module_exit(tg3_cleanup);