mxl5005s.c 128 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230
  1. /*
  2. MaxLinear MXL5005S VSB/QAM/DVBT tuner driver
  3. Copyright (C) 2008 MaxLinear
  4. Copyright (C) 2006 Steven Toth <stoth@hauppauge.com>
  5. Functions:
  6. mxl5005s_reset()
  7. mxl5005s_writereg()
  8. mxl5005s_writeregs()
  9. mxl5005s_init()
  10. mxl5005s_reconfigure()
  11. mxl5005s_AssignTunerMode()
  12. mxl5005s_set_params()
  13. mxl5005s_get_frequency()
  14. mxl5005s_get_bandwidth()
  15. mxl5005s_release()
  16. mxl5005s_attach()
  17. Copyright (c) 2008 Realtek
  18. Copyright (c) 2008 Jan Hoogenraad, Barnaby Shearer, Andy Hasper
  19. Functions:
  20. mxl5005s_SetRfFreqHz()
  21. This program is free software; you can redistribute it and/or modify
  22. it under the terms of the GNU General Public License as published by
  23. the Free Software Foundation; either version 2 of the License, or
  24. (at your option) any later version.
  25. This program is distributed in the hope that it will be useful,
  26. but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. GNU General Public License for more details.
  29. You should have received a copy of the GNU General Public License
  30. along with this program; if not, write to the Free Software
  31. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  32. */
  33. /*
  34. History of this driver (Steven Toth):
  35. I was given a public release of a linux driver that included
  36. support for the MaxLinear MXL5005S silicon tuner. Analysis of
  37. the tuner driver showed clearly three things.
  38. 1. The tuner driver didn't support the LinuxTV tuner API
  39. so the code Realtek added had to be removed.
  40. 2. A significant amount of the driver is reference driver code
  41. from MaxLinear, I felt it was important to identify and
  42. preserve this.
  43. 3. New code has to be added to interface correctly with the
  44. LinuxTV API, as a regular kernel module.
  45. Other than the reference driver enum's, I've clearly marked
  46. sections of the code and retained the copyright of the
  47. respective owners.
  48. */
  49. #include <linux/kernel.h>
  50. #include <linux/init.h>
  51. #include <linux/module.h>
  52. #include <linux/string.h>
  53. #include <linux/slab.h>
  54. #include <linux/delay.h>
  55. #include "dvb_frontend.h"
  56. #include "mxl5005s.h"
  57. static int debug = 2;
  58. #define dprintk(level, arg...) do { \
  59. if (level <= debug) \
  60. printk(arg); \
  61. } while (0)
  62. #define TUNER_REGS_NUM 104
  63. #define INITCTRL_NUM 40
  64. #ifdef _MXL_PRODUCTION
  65. #define CHCTRL_NUM 39
  66. #else
  67. #define CHCTRL_NUM 36
  68. #endif
  69. #define MXLCTRL_NUM 189
  70. #define MASTER_CONTROL_ADDR 9
  71. /* Enumeration of Master Control Register State */
  72. enum master_control_state {
  73. MC_LOAD_START = 1,
  74. MC_POWER_DOWN,
  75. MC_SYNTH_RESET,
  76. MC_SEQ_OFF
  77. };
  78. /* Enumeration of MXL5005 Tuner Modulation Type */
  79. enum {
  80. MXL_DEFAULT_MODULATION = 0,
  81. MXL_DVBT,
  82. MXL_ATSC,
  83. MXL_QAM,
  84. MXL_ANALOG_CABLE,
  85. MXL_ANALOG_OTA
  86. } tuner_modu_type;
  87. /* MXL5005 Tuner Register Struct */
  88. struct TunerReg {
  89. u16 Reg_Num; /* Tuner Register Address */
  90. u16 Reg_Val; /* Current sw programmed value waiting to be writen */
  91. };
  92. enum {
  93. /* Initialization Control Names */
  94. DN_IQTN_AMP_CUT = 1, /* 1 */
  95. BB_MODE, /* 2 */
  96. BB_BUF, /* 3 */
  97. BB_BUF_OA, /* 4 */
  98. BB_ALPF_BANDSELECT, /* 5 */
  99. BB_IQSWAP, /* 6 */
  100. BB_DLPF_BANDSEL, /* 7 */
  101. RFSYN_CHP_GAIN, /* 8 */
  102. RFSYN_EN_CHP_HIGAIN, /* 9 */
  103. AGC_IF, /* 10 */
  104. AGC_RF, /* 11 */
  105. IF_DIVVAL, /* 12 */
  106. IF_VCO_BIAS, /* 13 */
  107. CHCAL_INT_MOD_IF, /* 14 */
  108. CHCAL_FRAC_MOD_IF, /* 15 */
  109. DRV_RES_SEL, /* 16 */
  110. I_DRIVER, /* 17 */
  111. EN_AAF, /* 18 */
  112. EN_3P, /* 19 */
  113. EN_AUX_3P, /* 20 */
  114. SEL_AAF_BAND, /* 21 */
  115. SEQ_ENCLK16_CLK_OUT, /* 22 */
  116. SEQ_SEL4_16B, /* 23 */
  117. XTAL_CAPSELECT, /* 24 */
  118. IF_SEL_DBL, /* 25 */
  119. RFSYN_R_DIV, /* 26 */
  120. SEQ_EXTSYNTHCALIF, /* 27 */
  121. SEQ_EXTDCCAL, /* 28 */
  122. AGC_EN_RSSI, /* 29 */
  123. RFA_ENCLKRFAGC, /* 30 */
  124. RFA_RSSI_REFH, /* 31 */
  125. RFA_RSSI_REF, /* 32 */
  126. RFA_RSSI_REFL, /* 33 */
  127. RFA_FLR, /* 34 */
  128. RFA_CEIL, /* 35 */
  129. SEQ_EXTIQFSMPULSE, /* 36 */
  130. OVERRIDE_1, /* 37 */
  131. BB_INITSTATE_DLPF_TUNE, /* 38 */
  132. TG_R_DIV, /* 39 */
  133. EN_CHP_LIN_B, /* 40 */
  134. /* Channel Change Control Names */
  135. DN_POLY = 51, /* 51 */
  136. DN_RFGAIN, /* 52 */
  137. DN_CAP_RFLPF, /* 53 */
  138. DN_EN_VHFUHFBAR, /* 54 */
  139. DN_GAIN_ADJUST, /* 55 */
  140. DN_IQTNBUF_AMP, /* 56 */
  141. DN_IQTNGNBFBIAS_BST, /* 57 */
  142. RFSYN_EN_OUTMUX, /* 58 */
  143. RFSYN_SEL_VCO_OUT, /* 59 */
  144. RFSYN_SEL_VCO_HI, /* 60 */
  145. RFSYN_SEL_DIVM, /* 61 */
  146. RFSYN_RF_DIV_BIAS, /* 62 */
  147. DN_SEL_FREQ, /* 63 */
  148. RFSYN_VCO_BIAS, /* 64 */
  149. CHCAL_INT_MOD_RF, /* 65 */
  150. CHCAL_FRAC_MOD_RF, /* 66 */
  151. RFSYN_LPF_R, /* 67 */
  152. CHCAL_EN_INT_RF, /* 68 */
  153. TG_LO_DIVVAL, /* 69 */
  154. TG_LO_SELVAL, /* 70 */
  155. TG_DIV_VAL, /* 71 */
  156. TG_VCO_BIAS, /* 72 */
  157. SEQ_EXTPOWERUP, /* 73 */
  158. OVERRIDE_2, /* 74 */
  159. OVERRIDE_3, /* 75 */
  160. OVERRIDE_4, /* 76 */
  161. SEQ_FSM_PULSE, /* 77 */
  162. GPIO_4B, /* 78 */
  163. GPIO_3B, /* 79 */
  164. GPIO_4, /* 80 */
  165. GPIO_3, /* 81 */
  166. GPIO_1B, /* 82 */
  167. DAC_A_ENABLE, /* 83 */
  168. DAC_B_ENABLE, /* 84 */
  169. DAC_DIN_A, /* 85 */
  170. DAC_DIN_B, /* 86 */
  171. #ifdef _MXL_PRODUCTION
  172. RFSYN_EN_DIV, /* 87 */
  173. RFSYN_DIVM, /* 88 */
  174. DN_BYPASS_AGC_I2C /* 89 */
  175. #endif
  176. } MXL5005_ControlName;
  177. /*
  178. * The following context is source code provided by MaxLinear.
  179. * MaxLinear source code - Common_MXL.h (?)
  180. */
  181. /* Constants */
  182. #define MXL5005S_REG_WRITING_TABLE_LEN_MAX 104
  183. #define MXL5005S_LATCH_BYTE 0xfe
  184. /* Register address, MSB, and LSB */
  185. #define MXL5005S_BB_IQSWAP_ADDR 59
  186. #define MXL5005S_BB_IQSWAP_MSB 0
  187. #define MXL5005S_BB_IQSWAP_LSB 0
  188. #define MXL5005S_BB_DLPF_BANDSEL_ADDR 53
  189. #define MXL5005S_BB_DLPF_BANDSEL_MSB 4
  190. #define MXL5005S_BB_DLPF_BANDSEL_LSB 3
  191. /* Standard modes */
  192. enum {
  193. MXL5005S_STANDARD_DVBT,
  194. MXL5005S_STANDARD_ATSC,
  195. };
  196. #define MXL5005S_STANDARD_MODE_NUM 2
  197. /* Bandwidth modes */
  198. enum {
  199. MXL5005S_BANDWIDTH_6MHZ = 6000000,
  200. MXL5005S_BANDWIDTH_7MHZ = 7000000,
  201. MXL5005S_BANDWIDTH_8MHZ = 8000000,
  202. };
  203. #define MXL5005S_BANDWIDTH_MODE_NUM 3
  204. /* MXL5005 Tuner Control Struct */
  205. struct TunerControl {
  206. u16 Ctrl_Num; /* Control Number */
  207. u16 size; /* Number of bits to represent Value */
  208. u16 addr[25]; /* Array of Tuner Register Address for each bit pos */
  209. u16 bit[25]; /* Array of bit pos in Reg Addr for each bit pos */
  210. u16 val[25]; /* Binary representation of Value */
  211. };
  212. /* MXL5005 Tuner Struct */
  213. struct mxl5005s_state {
  214. u8 Mode; /* 0: Analog Mode ; 1: Digital Mode */
  215. u8 IF_Mode; /* for Analog Mode, 0: zero IF; 1: low IF */
  216. u32 Chan_Bandwidth; /* filter channel bandwidth (6, 7, 8) */
  217. u32 IF_OUT; /* Desired IF Out Frequency */
  218. u16 IF_OUT_LOAD; /* IF Out Load Resistor (200/300 Ohms) */
  219. u32 RF_IN; /* RF Input Frequency */
  220. u32 Fxtal; /* XTAL Frequency */
  221. u8 AGC_Mode; /* AGC Mode 0: Dual AGC; 1: Single AGC */
  222. u16 TOP; /* Value: take over point */
  223. u8 CLOCK_OUT; /* 0: turn off clk out; 1: turn on clock out */
  224. u8 DIV_OUT; /* 4MHz or 16MHz */
  225. u8 CAPSELECT; /* 0: disable On-Chip pulling cap; 1: enable */
  226. u8 EN_RSSI; /* 0: disable RSSI; 1: enable RSSI */
  227. /* Modulation Type; */
  228. /* 0 - Default; 1 - DVB-T; 2 - ATSC; 3 - QAM; 4 - Analog Cable */
  229. u8 Mod_Type;
  230. /* Tracking Filter Type */
  231. /* 0 - Default; 1 - Off; 2 - Type C; 3 - Type C-H */
  232. u8 TF_Type;
  233. /* Calculated Settings */
  234. u32 RF_LO; /* Synth RF LO Frequency */
  235. u32 IF_LO; /* Synth IF LO Frequency */
  236. u32 TG_LO; /* Synth TG_LO Frequency */
  237. /* Pointers to ControlName Arrays */
  238. u16 Init_Ctrl_Num; /* Number of INIT Control Names */
  239. struct TunerControl
  240. Init_Ctrl[INITCTRL_NUM]; /* INIT Control Names Array Pointer */
  241. u16 CH_Ctrl_Num; /* Number of CH Control Names */
  242. struct TunerControl
  243. CH_Ctrl[CHCTRL_NUM]; /* CH Control Name Array Pointer */
  244. u16 MXL_Ctrl_Num; /* Number of MXL Control Names */
  245. struct TunerControl
  246. MXL_Ctrl[MXLCTRL_NUM]; /* MXL Control Name Array Pointer */
  247. /* Pointer to Tuner Register Array */
  248. u16 TunerRegs_Num; /* Number of Tuner Registers */
  249. struct TunerReg
  250. TunerRegs[TUNER_REGS_NUM]; /* Tuner Register Array Pointer */
  251. /* Linux driver framework specific */
  252. struct mxl5005s_config *config;
  253. struct dvb_frontend *frontend;
  254. struct i2c_adapter *i2c;
  255. /* Cache values */
  256. u32 current_mode;
  257. };
  258. static u16 MXL_GetMasterControl(u8 *MasterReg, int state);
  259. static u16 MXL_ControlWrite(struct dvb_frontend *fe, u16 ControlNum, u32 value);
  260. static u16 MXL_ControlRead(struct dvb_frontend *fe, u16 controlNum, u32 *value);
  261. static void MXL_RegWriteBit(struct dvb_frontend *fe, u8 address, u8 bit,
  262. u8 bitVal);
  263. static u16 MXL_GetCHRegister(struct dvb_frontend *fe, u8 *RegNum,
  264. u8 *RegVal, int *count);
  265. static u32 MXL_Ceiling(u32 value, u32 resolution);
  266. static u16 MXL_RegRead(struct dvb_frontend *fe, u8 RegNum, u8 *RegVal);
  267. static u16 MXL_RegWrite(struct dvb_frontend *fe, u8 RegNum, u8 RegVal);
  268. static u16 MXL_ControlWrite_Group(struct dvb_frontend *fe, u16 controlNum,
  269. u32 value, u16 controlGroup);
  270. static u16 MXL_SetGPIO(struct dvb_frontend *fe, u8 GPIO_Num, u8 GPIO_Val);
  271. static u16 MXL_GetInitRegister(struct dvb_frontend *fe, u8 *RegNum,
  272. u8 *RegVal, int *count);
  273. static u32 MXL_GetXtalInt(u32 Xtal_Freq);
  274. static u16 MXL_TuneRF(struct dvb_frontend *fe, u32 RF_Freq);
  275. static void MXL_SynthIFLO_Calc(struct dvb_frontend *fe);
  276. static void MXL_SynthRFTGLO_Calc(struct dvb_frontend *fe);
  277. static u16 MXL_GetCHRegister_ZeroIF(struct dvb_frontend *fe, u8 *RegNum,
  278. u8 *RegVal, int *count);
  279. static int mxl5005s_writeregs(struct dvb_frontend *fe, u8 *addrtable,
  280. u8 *datatable, u8 len);
  281. static u16 MXL_IFSynthInit(struct dvb_frontend *fe);
  282. static int mxl5005s_AssignTunerMode(struct dvb_frontend *fe, u32 mod_type,
  283. u32 bandwidth);
  284. static int mxl5005s_reconfigure(struct dvb_frontend *fe, u32 mod_type,
  285. u32 bandwidth);
  286. /* ----------------------------------------------------------------
  287. * Begin: Custom code salvaged from the Realtek driver.
  288. * Copyright (c) 2008 Realtek
  289. * Copyright (c) 2008 Jan Hoogenraad, Barnaby Shearer, Andy Hasper
  290. * This code is placed under the terms of the GNU General Public License
  291. *
  292. * Released by Realtek under GPLv2.
  293. * Thanks to Realtek for a lot of support we received !
  294. *
  295. * Revision: 080314 - original version
  296. */
  297. static int mxl5005s_SetRfFreqHz(struct dvb_frontend *fe, unsigned long RfFreqHz)
  298. {
  299. struct mxl5005s_state *state = fe->tuner_priv;
  300. unsigned char AddrTable[MXL5005S_REG_WRITING_TABLE_LEN_MAX];
  301. unsigned char ByteTable[MXL5005S_REG_WRITING_TABLE_LEN_MAX];
  302. int TableLen;
  303. u32 IfDivval = 0;
  304. unsigned char MasterControlByte;
  305. dprintk(1, "%s() freq=%ld\n", __func__, RfFreqHz);
  306. /* Set MxL5005S tuner RF frequency according to example code. */
  307. /* Tuner RF frequency setting stage 0 */
  308. MXL_GetMasterControl(ByteTable, MC_SYNTH_RESET);
  309. AddrTable[0] = MASTER_CONTROL_ADDR;
  310. ByteTable[0] |= state->config->AgcMasterByte;
  311. mxl5005s_writeregs(fe, AddrTable, ByteTable, 1);
  312. /* Tuner RF frequency setting stage 1 */
  313. MXL_TuneRF(fe, RfFreqHz);
  314. MXL_ControlRead(fe, IF_DIVVAL, &IfDivval);
  315. MXL_ControlWrite(fe, SEQ_FSM_PULSE, 0);
  316. MXL_ControlWrite(fe, SEQ_EXTPOWERUP, 1);
  317. MXL_ControlWrite(fe, IF_DIVVAL, 8);
  318. MXL_GetCHRegister(fe, AddrTable, ByteTable, &TableLen);
  319. MXL_GetMasterControl(&MasterControlByte, MC_LOAD_START);
  320. AddrTable[TableLen] = MASTER_CONTROL_ADDR ;
  321. ByteTable[TableLen] = MasterControlByte |
  322. state->config->AgcMasterByte;
  323. TableLen += 1;
  324. mxl5005s_writeregs(fe, AddrTable, ByteTable, TableLen);
  325. /* Wait 30 ms. */
  326. msleep(150);
  327. /* Tuner RF frequency setting stage 2 */
  328. MXL_ControlWrite(fe, SEQ_FSM_PULSE, 1);
  329. MXL_ControlWrite(fe, IF_DIVVAL, IfDivval);
  330. MXL_GetCHRegister_ZeroIF(fe, AddrTable, ByteTable, &TableLen);
  331. MXL_GetMasterControl(&MasterControlByte, MC_LOAD_START);
  332. AddrTable[TableLen] = MASTER_CONTROL_ADDR ;
  333. ByteTable[TableLen] = MasterControlByte |
  334. state->config->AgcMasterByte ;
  335. TableLen += 1;
  336. mxl5005s_writeregs(fe, AddrTable, ByteTable, TableLen);
  337. msleep(100);
  338. return 0;
  339. }
  340. /* End: Custom code taken from the Realtek driver */
  341. /* ----------------------------------------------------------------
  342. * Begin: Reference driver code found in the Realtek driver.
  343. * Copyright (c) 2008 MaxLinear
  344. */
  345. static u16 MXL5005_RegisterInit(struct dvb_frontend *fe)
  346. {
  347. struct mxl5005s_state *state = fe->tuner_priv;
  348. state->TunerRegs_Num = TUNER_REGS_NUM ;
  349. state->TunerRegs[0].Reg_Num = 9 ;
  350. state->TunerRegs[0].Reg_Val = 0x40 ;
  351. state->TunerRegs[1].Reg_Num = 11 ;
  352. state->TunerRegs[1].Reg_Val = 0x19 ;
  353. state->TunerRegs[2].Reg_Num = 12 ;
  354. state->TunerRegs[2].Reg_Val = 0x60 ;
  355. state->TunerRegs[3].Reg_Num = 13 ;
  356. state->TunerRegs[3].Reg_Val = 0x00 ;
  357. state->TunerRegs[4].Reg_Num = 14 ;
  358. state->TunerRegs[4].Reg_Val = 0x00 ;
  359. state->TunerRegs[5].Reg_Num = 15 ;
  360. state->TunerRegs[5].Reg_Val = 0xC0 ;
  361. state->TunerRegs[6].Reg_Num = 16 ;
  362. state->TunerRegs[6].Reg_Val = 0x00 ;
  363. state->TunerRegs[7].Reg_Num = 17 ;
  364. state->TunerRegs[7].Reg_Val = 0x00 ;
  365. state->TunerRegs[8].Reg_Num = 18 ;
  366. state->TunerRegs[8].Reg_Val = 0x00 ;
  367. state->TunerRegs[9].Reg_Num = 19 ;
  368. state->TunerRegs[9].Reg_Val = 0x34 ;
  369. state->TunerRegs[10].Reg_Num = 21 ;
  370. state->TunerRegs[10].Reg_Val = 0x00 ;
  371. state->TunerRegs[11].Reg_Num = 22 ;
  372. state->TunerRegs[11].Reg_Val = 0x6B ;
  373. state->TunerRegs[12].Reg_Num = 23 ;
  374. state->TunerRegs[12].Reg_Val = 0x35 ;
  375. state->TunerRegs[13].Reg_Num = 24 ;
  376. state->TunerRegs[13].Reg_Val = 0x70 ;
  377. state->TunerRegs[14].Reg_Num = 25 ;
  378. state->TunerRegs[14].Reg_Val = 0x3E ;
  379. state->TunerRegs[15].Reg_Num = 26 ;
  380. state->TunerRegs[15].Reg_Val = 0x82 ;
  381. state->TunerRegs[16].Reg_Num = 31 ;
  382. state->TunerRegs[16].Reg_Val = 0x00 ;
  383. state->TunerRegs[17].Reg_Num = 32 ;
  384. state->TunerRegs[17].Reg_Val = 0x40 ;
  385. state->TunerRegs[18].Reg_Num = 33 ;
  386. state->TunerRegs[18].Reg_Val = 0x53 ;
  387. state->TunerRegs[19].Reg_Num = 34 ;
  388. state->TunerRegs[19].Reg_Val = 0x81 ;
  389. state->TunerRegs[20].Reg_Num = 35 ;
  390. state->TunerRegs[20].Reg_Val = 0xC9 ;
  391. state->TunerRegs[21].Reg_Num = 36 ;
  392. state->TunerRegs[21].Reg_Val = 0x01 ;
  393. state->TunerRegs[22].Reg_Num = 37 ;
  394. state->TunerRegs[22].Reg_Val = 0x00 ;
  395. state->TunerRegs[23].Reg_Num = 41 ;
  396. state->TunerRegs[23].Reg_Val = 0x00 ;
  397. state->TunerRegs[24].Reg_Num = 42 ;
  398. state->TunerRegs[24].Reg_Val = 0xF8 ;
  399. state->TunerRegs[25].Reg_Num = 43 ;
  400. state->TunerRegs[25].Reg_Val = 0x43 ;
  401. state->TunerRegs[26].Reg_Num = 44 ;
  402. state->TunerRegs[26].Reg_Val = 0x20 ;
  403. state->TunerRegs[27].Reg_Num = 45 ;
  404. state->TunerRegs[27].Reg_Val = 0x80 ;
  405. state->TunerRegs[28].Reg_Num = 46 ;
  406. state->TunerRegs[28].Reg_Val = 0x88 ;
  407. state->TunerRegs[29].Reg_Num = 47 ;
  408. state->TunerRegs[29].Reg_Val = 0x86 ;
  409. state->TunerRegs[30].Reg_Num = 48 ;
  410. state->TunerRegs[30].Reg_Val = 0x00 ;
  411. state->TunerRegs[31].Reg_Num = 49 ;
  412. state->TunerRegs[31].Reg_Val = 0x00 ;
  413. state->TunerRegs[32].Reg_Num = 53 ;
  414. state->TunerRegs[32].Reg_Val = 0x94 ;
  415. state->TunerRegs[33].Reg_Num = 54 ;
  416. state->TunerRegs[33].Reg_Val = 0xFA ;
  417. state->TunerRegs[34].Reg_Num = 55 ;
  418. state->TunerRegs[34].Reg_Val = 0x92 ;
  419. state->TunerRegs[35].Reg_Num = 56 ;
  420. state->TunerRegs[35].Reg_Val = 0x80 ;
  421. state->TunerRegs[36].Reg_Num = 57 ;
  422. state->TunerRegs[36].Reg_Val = 0x41 ;
  423. state->TunerRegs[37].Reg_Num = 58 ;
  424. state->TunerRegs[37].Reg_Val = 0xDB ;
  425. state->TunerRegs[38].Reg_Num = 59 ;
  426. state->TunerRegs[38].Reg_Val = 0x00 ;
  427. state->TunerRegs[39].Reg_Num = 60 ;
  428. state->TunerRegs[39].Reg_Val = 0x00 ;
  429. state->TunerRegs[40].Reg_Num = 61 ;
  430. state->TunerRegs[40].Reg_Val = 0x00 ;
  431. state->TunerRegs[41].Reg_Num = 62 ;
  432. state->TunerRegs[41].Reg_Val = 0x00 ;
  433. state->TunerRegs[42].Reg_Num = 65 ;
  434. state->TunerRegs[42].Reg_Val = 0xF8 ;
  435. state->TunerRegs[43].Reg_Num = 66 ;
  436. state->TunerRegs[43].Reg_Val = 0xE4 ;
  437. state->TunerRegs[44].Reg_Num = 67 ;
  438. state->TunerRegs[44].Reg_Val = 0x90 ;
  439. state->TunerRegs[45].Reg_Num = 68 ;
  440. state->TunerRegs[45].Reg_Val = 0xC0 ;
  441. state->TunerRegs[46].Reg_Num = 69 ;
  442. state->TunerRegs[46].Reg_Val = 0x01 ;
  443. state->TunerRegs[47].Reg_Num = 70 ;
  444. state->TunerRegs[47].Reg_Val = 0x50 ;
  445. state->TunerRegs[48].Reg_Num = 71 ;
  446. state->TunerRegs[48].Reg_Val = 0x06 ;
  447. state->TunerRegs[49].Reg_Num = 72 ;
  448. state->TunerRegs[49].Reg_Val = 0x00 ;
  449. state->TunerRegs[50].Reg_Num = 73 ;
  450. state->TunerRegs[50].Reg_Val = 0x20 ;
  451. state->TunerRegs[51].Reg_Num = 76 ;
  452. state->TunerRegs[51].Reg_Val = 0xBB ;
  453. state->TunerRegs[52].Reg_Num = 77 ;
  454. state->TunerRegs[52].Reg_Val = 0x13 ;
  455. state->TunerRegs[53].Reg_Num = 81 ;
  456. state->TunerRegs[53].Reg_Val = 0x04 ;
  457. state->TunerRegs[54].Reg_Num = 82 ;
  458. state->TunerRegs[54].Reg_Val = 0x75 ;
  459. state->TunerRegs[55].Reg_Num = 83 ;
  460. state->TunerRegs[55].Reg_Val = 0x00 ;
  461. state->TunerRegs[56].Reg_Num = 84 ;
  462. state->TunerRegs[56].Reg_Val = 0x00 ;
  463. state->TunerRegs[57].Reg_Num = 85 ;
  464. state->TunerRegs[57].Reg_Val = 0x00 ;
  465. state->TunerRegs[58].Reg_Num = 91 ;
  466. state->TunerRegs[58].Reg_Val = 0x70 ;
  467. state->TunerRegs[59].Reg_Num = 92 ;
  468. state->TunerRegs[59].Reg_Val = 0x00 ;
  469. state->TunerRegs[60].Reg_Num = 93 ;
  470. state->TunerRegs[60].Reg_Val = 0x00 ;
  471. state->TunerRegs[61].Reg_Num = 94 ;
  472. state->TunerRegs[61].Reg_Val = 0x00 ;
  473. state->TunerRegs[62].Reg_Num = 95 ;
  474. state->TunerRegs[62].Reg_Val = 0x0C ;
  475. state->TunerRegs[63].Reg_Num = 96 ;
  476. state->TunerRegs[63].Reg_Val = 0x00 ;
  477. state->TunerRegs[64].Reg_Num = 97 ;
  478. state->TunerRegs[64].Reg_Val = 0x00 ;
  479. state->TunerRegs[65].Reg_Num = 98 ;
  480. state->TunerRegs[65].Reg_Val = 0xE2 ;
  481. state->TunerRegs[66].Reg_Num = 99 ;
  482. state->TunerRegs[66].Reg_Val = 0x00 ;
  483. state->TunerRegs[67].Reg_Num = 100 ;
  484. state->TunerRegs[67].Reg_Val = 0x00 ;
  485. state->TunerRegs[68].Reg_Num = 101 ;
  486. state->TunerRegs[68].Reg_Val = 0x12 ;
  487. state->TunerRegs[69].Reg_Num = 102 ;
  488. state->TunerRegs[69].Reg_Val = 0x80 ;
  489. state->TunerRegs[70].Reg_Num = 103 ;
  490. state->TunerRegs[70].Reg_Val = 0x32 ;
  491. state->TunerRegs[71].Reg_Num = 104 ;
  492. state->TunerRegs[71].Reg_Val = 0xB4 ;
  493. state->TunerRegs[72].Reg_Num = 105 ;
  494. state->TunerRegs[72].Reg_Val = 0x60 ;
  495. state->TunerRegs[73].Reg_Num = 106 ;
  496. state->TunerRegs[73].Reg_Val = 0x83 ;
  497. state->TunerRegs[74].Reg_Num = 107 ;
  498. state->TunerRegs[74].Reg_Val = 0x84 ;
  499. state->TunerRegs[75].Reg_Num = 108 ;
  500. state->TunerRegs[75].Reg_Val = 0x9C ;
  501. state->TunerRegs[76].Reg_Num = 109 ;
  502. state->TunerRegs[76].Reg_Val = 0x02 ;
  503. state->TunerRegs[77].Reg_Num = 110 ;
  504. state->TunerRegs[77].Reg_Val = 0x81 ;
  505. state->TunerRegs[78].Reg_Num = 111 ;
  506. state->TunerRegs[78].Reg_Val = 0xC0 ;
  507. state->TunerRegs[79].Reg_Num = 112 ;
  508. state->TunerRegs[79].Reg_Val = 0x10 ;
  509. state->TunerRegs[80].Reg_Num = 131 ;
  510. state->TunerRegs[80].Reg_Val = 0x8A ;
  511. state->TunerRegs[81].Reg_Num = 132 ;
  512. state->TunerRegs[81].Reg_Val = 0x10 ;
  513. state->TunerRegs[82].Reg_Num = 133 ;
  514. state->TunerRegs[82].Reg_Val = 0x24 ;
  515. state->TunerRegs[83].Reg_Num = 134 ;
  516. state->TunerRegs[83].Reg_Val = 0x00 ;
  517. state->TunerRegs[84].Reg_Num = 135 ;
  518. state->TunerRegs[84].Reg_Val = 0x00 ;
  519. state->TunerRegs[85].Reg_Num = 136 ;
  520. state->TunerRegs[85].Reg_Val = 0x7E ;
  521. state->TunerRegs[86].Reg_Num = 137 ;
  522. state->TunerRegs[86].Reg_Val = 0x40 ;
  523. state->TunerRegs[87].Reg_Num = 138 ;
  524. state->TunerRegs[87].Reg_Val = 0x38 ;
  525. state->TunerRegs[88].Reg_Num = 146 ;
  526. state->TunerRegs[88].Reg_Val = 0xF6 ;
  527. state->TunerRegs[89].Reg_Num = 147 ;
  528. state->TunerRegs[89].Reg_Val = 0x1A ;
  529. state->TunerRegs[90].Reg_Num = 148 ;
  530. state->TunerRegs[90].Reg_Val = 0x62 ;
  531. state->TunerRegs[91].Reg_Num = 149 ;
  532. state->TunerRegs[91].Reg_Val = 0x33 ;
  533. state->TunerRegs[92].Reg_Num = 150 ;
  534. state->TunerRegs[92].Reg_Val = 0x80 ;
  535. state->TunerRegs[93].Reg_Num = 156 ;
  536. state->TunerRegs[93].Reg_Val = 0x56 ;
  537. state->TunerRegs[94].Reg_Num = 157 ;
  538. state->TunerRegs[94].Reg_Val = 0x17 ;
  539. state->TunerRegs[95].Reg_Num = 158 ;
  540. state->TunerRegs[95].Reg_Val = 0xA9 ;
  541. state->TunerRegs[96].Reg_Num = 159 ;
  542. state->TunerRegs[96].Reg_Val = 0x00 ;
  543. state->TunerRegs[97].Reg_Num = 160 ;
  544. state->TunerRegs[97].Reg_Val = 0x00 ;
  545. state->TunerRegs[98].Reg_Num = 161 ;
  546. state->TunerRegs[98].Reg_Val = 0x00 ;
  547. state->TunerRegs[99].Reg_Num = 162 ;
  548. state->TunerRegs[99].Reg_Val = 0x40 ;
  549. state->TunerRegs[100].Reg_Num = 166 ;
  550. state->TunerRegs[100].Reg_Val = 0xAE ;
  551. state->TunerRegs[101].Reg_Num = 167 ;
  552. state->TunerRegs[101].Reg_Val = 0x1B ;
  553. state->TunerRegs[102].Reg_Num = 168 ;
  554. state->TunerRegs[102].Reg_Val = 0xF2 ;
  555. state->TunerRegs[103].Reg_Num = 195 ;
  556. state->TunerRegs[103].Reg_Val = 0x00 ;
  557. return 0 ;
  558. }
  559. static u16 MXL5005_ControlInit(struct dvb_frontend *fe)
  560. {
  561. struct mxl5005s_state *state = fe->tuner_priv;
  562. state->Init_Ctrl_Num = INITCTRL_NUM;
  563. state->Init_Ctrl[0].Ctrl_Num = DN_IQTN_AMP_CUT ;
  564. state->Init_Ctrl[0].size = 1 ;
  565. state->Init_Ctrl[0].addr[0] = 73;
  566. state->Init_Ctrl[0].bit[0] = 7;
  567. state->Init_Ctrl[0].val[0] = 0;
  568. state->Init_Ctrl[1].Ctrl_Num = BB_MODE ;
  569. state->Init_Ctrl[1].size = 1 ;
  570. state->Init_Ctrl[1].addr[0] = 53;
  571. state->Init_Ctrl[1].bit[0] = 2;
  572. state->Init_Ctrl[1].val[0] = 1;
  573. state->Init_Ctrl[2].Ctrl_Num = BB_BUF ;
  574. state->Init_Ctrl[2].size = 2 ;
  575. state->Init_Ctrl[2].addr[0] = 53;
  576. state->Init_Ctrl[2].bit[0] = 1;
  577. state->Init_Ctrl[2].val[0] = 0;
  578. state->Init_Ctrl[2].addr[1] = 57;
  579. state->Init_Ctrl[2].bit[1] = 0;
  580. state->Init_Ctrl[2].val[1] = 1;
  581. state->Init_Ctrl[3].Ctrl_Num = BB_BUF_OA ;
  582. state->Init_Ctrl[3].size = 1 ;
  583. state->Init_Ctrl[3].addr[0] = 53;
  584. state->Init_Ctrl[3].bit[0] = 0;
  585. state->Init_Ctrl[3].val[0] = 0;
  586. state->Init_Ctrl[4].Ctrl_Num = BB_ALPF_BANDSELECT ;
  587. state->Init_Ctrl[4].size = 3 ;
  588. state->Init_Ctrl[4].addr[0] = 53;
  589. state->Init_Ctrl[4].bit[0] = 5;
  590. state->Init_Ctrl[4].val[0] = 0;
  591. state->Init_Ctrl[4].addr[1] = 53;
  592. state->Init_Ctrl[4].bit[1] = 6;
  593. state->Init_Ctrl[4].val[1] = 0;
  594. state->Init_Ctrl[4].addr[2] = 53;
  595. state->Init_Ctrl[4].bit[2] = 7;
  596. state->Init_Ctrl[4].val[2] = 1;
  597. state->Init_Ctrl[5].Ctrl_Num = BB_IQSWAP ;
  598. state->Init_Ctrl[5].size = 1 ;
  599. state->Init_Ctrl[5].addr[0] = 59;
  600. state->Init_Ctrl[5].bit[0] = 0;
  601. state->Init_Ctrl[5].val[0] = 0;
  602. state->Init_Ctrl[6].Ctrl_Num = BB_DLPF_BANDSEL ;
  603. state->Init_Ctrl[6].size = 2 ;
  604. state->Init_Ctrl[6].addr[0] = 53;
  605. state->Init_Ctrl[6].bit[0] = 3;
  606. state->Init_Ctrl[6].val[0] = 0;
  607. state->Init_Ctrl[6].addr[1] = 53;
  608. state->Init_Ctrl[6].bit[1] = 4;
  609. state->Init_Ctrl[6].val[1] = 1;
  610. state->Init_Ctrl[7].Ctrl_Num = RFSYN_CHP_GAIN ;
  611. state->Init_Ctrl[7].size = 4 ;
  612. state->Init_Ctrl[7].addr[0] = 22;
  613. state->Init_Ctrl[7].bit[0] = 4;
  614. state->Init_Ctrl[7].val[0] = 0;
  615. state->Init_Ctrl[7].addr[1] = 22;
  616. state->Init_Ctrl[7].bit[1] = 5;
  617. state->Init_Ctrl[7].val[1] = 1;
  618. state->Init_Ctrl[7].addr[2] = 22;
  619. state->Init_Ctrl[7].bit[2] = 6;
  620. state->Init_Ctrl[7].val[2] = 1;
  621. state->Init_Ctrl[7].addr[3] = 22;
  622. state->Init_Ctrl[7].bit[3] = 7;
  623. state->Init_Ctrl[7].val[3] = 0;
  624. state->Init_Ctrl[8].Ctrl_Num = RFSYN_EN_CHP_HIGAIN ;
  625. state->Init_Ctrl[8].size = 1 ;
  626. state->Init_Ctrl[8].addr[0] = 22;
  627. state->Init_Ctrl[8].bit[0] = 2;
  628. state->Init_Ctrl[8].val[0] = 0;
  629. state->Init_Ctrl[9].Ctrl_Num = AGC_IF ;
  630. state->Init_Ctrl[9].size = 4 ;
  631. state->Init_Ctrl[9].addr[0] = 76;
  632. state->Init_Ctrl[9].bit[0] = 0;
  633. state->Init_Ctrl[9].val[0] = 1;
  634. state->Init_Ctrl[9].addr[1] = 76;
  635. state->Init_Ctrl[9].bit[1] = 1;
  636. state->Init_Ctrl[9].val[1] = 1;
  637. state->Init_Ctrl[9].addr[2] = 76;
  638. state->Init_Ctrl[9].bit[2] = 2;
  639. state->Init_Ctrl[9].val[2] = 0;
  640. state->Init_Ctrl[9].addr[3] = 76;
  641. state->Init_Ctrl[9].bit[3] = 3;
  642. state->Init_Ctrl[9].val[3] = 1;
  643. state->Init_Ctrl[10].Ctrl_Num = AGC_RF ;
  644. state->Init_Ctrl[10].size = 4 ;
  645. state->Init_Ctrl[10].addr[0] = 76;
  646. state->Init_Ctrl[10].bit[0] = 4;
  647. state->Init_Ctrl[10].val[0] = 1;
  648. state->Init_Ctrl[10].addr[1] = 76;
  649. state->Init_Ctrl[10].bit[1] = 5;
  650. state->Init_Ctrl[10].val[1] = 1;
  651. state->Init_Ctrl[10].addr[2] = 76;
  652. state->Init_Ctrl[10].bit[2] = 6;
  653. state->Init_Ctrl[10].val[2] = 0;
  654. state->Init_Ctrl[10].addr[3] = 76;
  655. state->Init_Ctrl[10].bit[3] = 7;
  656. state->Init_Ctrl[10].val[3] = 1;
  657. state->Init_Ctrl[11].Ctrl_Num = IF_DIVVAL ;
  658. state->Init_Ctrl[11].size = 5 ;
  659. state->Init_Ctrl[11].addr[0] = 43;
  660. state->Init_Ctrl[11].bit[0] = 3;
  661. state->Init_Ctrl[11].val[0] = 0;
  662. state->Init_Ctrl[11].addr[1] = 43;
  663. state->Init_Ctrl[11].bit[1] = 4;
  664. state->Init_Ctrl[11].val[1] = 0;
  665. state->Init_Ctrl[11].addr[2] = 43;
  666. state->Init_Ctrl[11].bit[2] = 5;
  667. state->Init_Ctrl[11].val[2] = 0;
  668. state->Init_Ctrl[11].addr[3] = 43;
  669. state->Init_Ctrl[11].bit[3] = 6;
  670. state->Init_Ctrl[11].val[3] = 1;
  671. state->Init_Ctrl[11].addr[4] = 43;
  672. state->Init_Ctrl[11].bit[4] = 7;
  673. state->Init_Ctrl[11].val[4] = 0;
  674. state->Init_Ctrl[12].Ctrl_Num = IF_VCO_BIAS ;
  675. state->Init_Ctrl[12].size = 6 ;
  676. state->Init_Ctrl[12].addr[0] = 44;
  677. state->Init_Ctrl[12].bit[0] = 2;
  678. state->Init_Ctrl[12].val[0] = 0;
  679. state->Init_Ctrl[12].addr[1] = 44;
  680. state->Init_Ctrl[12].bit[1] = 3;
  681. state->Init_Ctrl[12].val[1] = 0;
  682. state->Init_Ctrl[12].addr[2] = 44;
  683. state->Init_Ctrl[12].bit[2] = 4;
  684. state->Init_Ctrl[12].val[2] = 0;
  685. state->Init_Ctrl[12].addr[3] = 44;
  686. state->Init_Ctrl[12].bit[3] = 5;
  687. state->Init_Ctrl[12].val[3] = 1;
  688. state->Init_Ctrl[12].addr[4] = 44;
  689. state->Init_Ctrl[12].bit[4] = 6;
  690. state->Init_Ctrl[12].val[4] = 0;
  691. state->Init_Ctrl[12].addr[5] = 44;
  692. state->Init_Ctrl[12].bit[5] = 7;
  693. state->Init_Ctrl[12].val[5] = 0;
  694. state->Init_Ctrl[13].Ctrl_Num = CHCAL_INT_MOD_IF ;
  695. state->Init_Ctrl[13].size = 7 ;
  696. state->Init_Ctrl[13].addr[0] = 11;
  697. state->Init_Ctrl[13].bit[0] = 0;
  698. state->Init_Ctrl[13].val[0] = 1;
  699. state->Init_Ctrl[13].addr[1] = 11;
  700. state->Init_Ctrl[13].bit[1] = 1;
  701. state->Init_Ctrl[13].val[1] = 0;
  702. state->Init_Ctrl[13].addr[2] = 11;
  703. state->Init_Ctrl[13].bit[2] = 2;
  704. state->Init_Ctrl[13].val[2] = 0;
  705. state->Init_Ctrl[13].addr[3] = 11;
  706. state->Init_Ctrl[13].bit[3] = 3;
  707. state->Init_Ctrl[13].val[3] = 1;
  708. state->Init_Ctrl[13].addr[4] = 11;
  709. state->Init_Ctrl[13].bit[4] = 4;
  710. state->Init_Ctrl[13].val[4] = 1;
  711. state->Init_Ctrl[13].addr[5] = 11;
  712. state->Init_Ctrl[13].bit[5] = 5;
  713. state->Init_Ctrl[13].val[5] = 0;
  714. state->Init_Ctrl[13].addr[6] = 11;
  715. state->Init_Ctrl[13].bit[6] = 6;
  716. state->Init_Ctrl[13].val[6] = 0;
  717. state->Init_Ctrl[14].Ctrl_Num = CHCAL_FRAC_MOD_IF ;
  718. state->Init_Ctrl[14].size = 16 ;
  719. state->Init_Ctrl[14].addr[0] = 13;
  720. state->Init_Ctrl[14].bit[0] = 0;
  721. state->Init_Ctrl[14].val[0] = 0;
  722. state->Init_Ctrl[14].addr[1] = 13;
  723. state->Init_Ctrl[14].bit[1] = 1;
  724. state->Init_Ctrl[14].val[1] = 0;
  725. state->Init_Ctrl[14].addr[2] = 13;
  726. state->Init_Ctrl[14].bit[2] = 2;
  727. state->Init_Ctrl[14].val[2] = 0;
  728. state->Init_Ctrl[14].addr[3] = 13;
  729. state->Init_Ctrl[14].bit[3] = 3;
  730. state->Init_Ctrl[14].val[3] = 0;
  731. state->Init_Ctrl[14].addr[4] = 13;
  732. state->Init_Ctrl[14].bit[4] = 4;
  733. state->Init_Ctrl[14].val[4] = 0;
  734. state->Init_Ctrl[14].addr[5] = 13;
  735. state->Init_Ctrl[14].bit[5] = 5;
  736. state->Init_Ctrl[14].val[5] = 0;
  737. state->Init_Ctrl[14].addr[6] = 13;
  738. state->Init_Ctrl[14].bit[6] = 6;
  739. state->Init_Ctrl[14].val[6] = 0;
  740. state->Init_Ctrl[14].addr[7] = 13;
  741. state->Init_Ctrl[14].bit[7] = 7;
  742. state->Init_Ctrl[14].val[7] = 0;
  743. state->Init_Ctrl[14].addr[8] = 12;
  744. state->Init_Ctrl[14].bit[8] = 0;
  745. state->Init_Ctrl[14].val[8] = 0;
  746. state->Init_Ctrl[14].addr[9] = 12;
  747. state->Init_Ctrl[14].bit[9] = 1;
  748. state->Init_Ctrl[14].val[9] = 0;
  749. state->Init_Ctrl[14].addr[10] = 12;
  750. state->Init_Ctrl[14].bit[10] = 2;
  751. state->Init_Ctrl[14].val[10] = 0;
  752. state->Init_Ctrl[14].addr[11] = 12;
  753. state->Init_Ctrl[14].bit[11] = 3;
  754. state->Init_Ctrl[14].val[11] = 0;
  755. state->Init_Ctrl[14].addr[12] = 12;
  756. state->Init_Ctrl[14].bit[12] = 4;
  757. state->Init_Ctrl[14].val[12] = 0;
  758. state->Init_Ctrl[14].addr[13] = 12;
  759. state->Init_Ctrl[14].bit[13] = 5;
  760. state->Init_Ctrl[14].val[13] = 1;
  761. state->Init_Ctrl[14].addr[14] = 12;
  762. state->Init_Ctrl[14].bit[14] = 6;
  763. state->Init_Ctrl[14].val[14] = 1;
  764. state->Init_Ctrl[14].addr[15] = 12;
  765. state->Init_Ctrl[14].bit[15] = 7;
  766. state->Init_Ctrl[14].val[15] = 0;
  767. state->Init_Ctrl[15].Ctrl_Num = DRV_RES_SEL ;
  768. state->Init_Ctrl[15].size = 3 ;
  769. state->Init_Ctrl[15].addr[0] = 147;
  770. state->Init_Ctrl[15].bit[0] = 2;
  771. state->Init_Ctrl[15].val[0] = 0;
  772. state->Init_Ctrl[15].addr[1] = 147;
  773. state->Init_Ctrl[15].bit[1] = 3;
  774. state->Init_Ctrl[15].val[1] = 1;
  775. state->Init_Ctrl[15].addr[2] = 147;
  776. state->Init_Ctrl[15].bit[2] = 4;
  777. state->Init_Ctrl[15].val[2] = 1;
  778. state->Init_Ctrl[16].Ctrl_Num = I_DRIVER ;
  779. state->Init_Ctrl[16].size = 2 ;
  780. state->Init_Ctrl[16].addr[0] = 147;
  781. state->Init_Ctrl[16].bit[0] = 0;
  782. state->Init_Ctrl[16].val[0] = 0;
  783. state->Init_Ctrl[16].addr[1] = 147;
  784. state->Init_Ctrl[16].bit[1] = 1;
  785. state->Init_Ctrl[16].val[1] = 1;
  786. state->Init_Ctrl[17].Ctrl_Num = EN_AAF ;
  787. state->Init_Ctrl[17].size = 1 ;
  788. state->Init_Ctrl[17].addr[0] = 147;
  789. state->Init_Ctrl[17].bit[0] = 7;
  790. state->Init_Ctrl[17].val[0] = 0;
  791. state->Init_Ctrl[18].Ctrl_Num = EN_3P ;
  792. state->Init_Ctrl[18].size = 1 ;
  793. state->Init_Ctrl[18].addr[0] = 147;
  794. state->Init_Ctrl[18].bit[0] = 6;
  795. state->Init_Ctrl[18].val[0] = 0;
  796. state->Init_Ctrl[19].Ctrl_Num = EN_AUX_3P ;
  797. state->Init_Ctrl[19].size = 1 ;
  798. state->Init_Ctrl[19].addr[0] = 156;
  799. state->Init_Ctrl[19].bit[0] = 0;
  800. state->Init_Ctrl[19].val[0] = 0;
  801. state->Init_Ctrl[20].Ctrl_Num = SEL_AAF_BAND ;
  802. state->Init_Ctrl[20].size = 1 ;
  803. state->Init_Ctrl[20].addr[0] = 147;
  804. state->Init_Ctrl[20].bit[0] = 5;
  805. state->Init_Ctrl[20].val[0] = 0;
  806. state->Init_Ctrl[21].Ctrl_Num = SEQ_ENCLK16_CLK_OUT ;
  807. state->Init_Ctrl[21].size = 1 ;
  808. state->Init_Ctrl[21].addr[0] = 137;
  809. state->Init_Ctrl[21].bit[0] = 4;
  810. state->Init_Ctrl[21].val[0] = 0;
  811. state->Init_Ctrl[22].Ctrl_Num = SEQ_SEL4_16B ;
  812. state->Init_Ctrl[22].size = 1 ;
  813. state->Init_Ctrl[22].addr[0] = 137;
  814. state->Init_Ctrl[22].bit[0] = 7;
  815. state->Init_Ctrl[22].val[0] = 0;
  816. state->Init_Ctrl[23].Ctrl_Num = XTAL_CAPSELECT ;
  817. state->Init_Ctrl[23].size = 1 ;
  818. state->Init_Ctrl[23].addr[0] = 91;
  819. state->Init_Ctrl[23].bit[0] = 5;
  820. state->Init_Ctrl[23].val[0] = 1;
  821. state->Init_Ctrl[24].Ctrl_Num = IF_SEL_DBL ;
  822. state->Init_Ctrl[24].size = 1 ;
  823. state->Init_Ctrl[24].addr[0] = 43;
  824. state->Init_Ctrl[24].bit[0] = 0;
  825. state->Init_Ctrl[24].val[0] = 1;
  826. state->Init_Ctrl[25].Ctrl_Num = RFSYN_R_DIV ;
  827. state->Init_Ctrl[25].size = 2 ;
  828. state->Init_Ctrl[25].addr[0] = 22;
  829. state->Init_Ctrl[25].bit[0] = 0;
  830. state->Init_Ctrl[25].val[0] = 1;
  831. state->Init_Ctrl[25].addr[1] = 22;
  832. state->Init_Ctrl[25].bit[1] = 1;
  833. state->Init_Ctrl[25].val[1] = 1;
  834. state->Init_Ctrl[26].Ctrl_Num = SEQ_EXTSYNTHCALIF ;
  835. state->Init_Ctrl[26].size = 1 ;
  836. state->Init_Ctrl[26].addr[0] = 134;
  837. state->Init_Ctrl[26].bit[0] = 2;
  838. state->Init_Ctrl[26].val[0] = 0;
  839. state->Init_Ctrl[27].Ctrl_Num = SEQ_EXTDCCAL ;
  840. state->Init_Ctrl[27].size = 1 ;
  841. state->Init_Ctrl[27].addr[0] = 137;
  842. state->Init_Ctrl[27].bit[0] = 3;
  843. state->Init_Ctrl[27].val[0] = 0;
  844. state->Init_Ctrl[28].Ctrl_Num = AGC_EN_RSSI ;
  845. state->Init_Ctrl[28].size = 1 ;
  846. state->Init_Ctrl[28].addr[0] = 77;
  847. state->Init_Ctrl[28].bit[0] = 7;
  848. state->Init_Ctrl[28].val[0] = 0;
  849. state->Init_Ctrl[29].Ctrl_Num = RFA_ENCLKRFAGC ;
  850. state->Init_Ctrl[29].size = 1 ;
  851. state->Init_Ctrl[29].addr[0] = 166;
  852. state->Init_Ctrl[29].bit[0] = 7;
  853. state->Init_Ctrl[29].val[0] = 1;
  854. state->Init_Ctrl[30].Ctrl_Num = RFA_RSSI_REFH ;
  855. state->Init_Ctrl[30].size = 3 ;
  856. state->Init_Ctrl[30].addr[0] = 166;
  857. state->Init_Ctrl[30].bit[0] = 0;
  858. state->Init_Ctrl[30].val[0] = 0;
  859. state->Init_Ctrl[30].addr[1] = 166;
  860. state->Init_Ctrl[30].bit[1] = 1;
  861. state->Init_Ctrl[30].val[1] = 1;
  862. state->Init_Ctrl[30].addr[2] = 166;
  863. state->Init_Ctrl[30].bit[2] = 2;
  864. state->Init_Ctrl[30].val[2] = 1;
  865. state->Init_Ctrl[31].Ctrl_Num = RFA_RSSI_REF ;
  866. state->Init_Ctrl[31].size = 3 ;
  867. state->Init_Ctrl[31].addr[0] = 166;
  868. state->Init_Ctrl[31].bit[0] = 3;
  869. state->Init_Ctrl[31].val[0] = 1;
  870. state->Init_Ctrl[31].addr[1] = 166;
  871. state->Init_Ctrl[31].bit[1] = 4;
  872. state->Init_Ctrl[31].val[1] = 0;
  873. state->Init_Ctrl[31].addr[2] = 166;
  874. state->Init_Ctrl[31].bit[2] = 5;
  875. state->Init_Ctrl[31].val[2] = 1;
  876. state->Init_Ctrl[32].Ctrl_Num = RFA_RSSI_REFL ;
  877. state->Init_Ctrl[32].size = 3 ;
  878. state->Init_Ctrl[32].addr[0] = 167;
  879. state->Init_Ctrl[32].bit[0] = 0;
  880. state->Init_Ctrl[32].val[0] = 1;
  881. state->Init_Ctrl[32].addr[1] = 167;
  882. state->Init_Ctrl[32].bit[1] = 1;
  883. state->Init_Ctrl[32].val[1] = 1;
  884. state->Init_Ctrl[32].addr[2] = 167;
  885. state->Init_Ctrl[32].bit[2] = 2;
  886. state->Init_Ctrl[32].val[2] = 0;
  887. state->Init_Ctrl[33].Ctrl_Num = RFA_FLR ;
  888. state->Init_Ctrl[33].size = 4 ;
  889. state->Init_Ctrl[33].addr[0] = 168;
  890. state->Init_Ctrl[33].bit[0] = 0;
  891. state->Init_Ctrl[33].val[0] = 0;
  892. state->Init_Ctrl[33].addr[1] = 168;
  893. state->Init_Ctrl[33].bit[1] = 1;
  894. state->Init_Ctrl[33].val[1] = 1;
  895. state->Init_Ctrl[33].addr[2] = 168;
  896. state->Init_Ctrl[33].bit[2] = 2;
  897. state->Init_Ctrl[33].val[2] = 0;
  898. state->Init_Ctrl[33].addr[3] = 168;
  899. state->Init_Ctrl[33].bit[3] = 3;
  900. state->Init_Ctrl[33].val[3] = 0;
  901. state->Init_Ctrl[34].Ctrl_Num = RFA_CEIL ;
  902. state->Init_Ctrl[34].size = 4 ;
  903. state->Init_Ctrl[34].addr[0] = 168;
  904. state->Init_Ctrl[34].bit[0] = 4;
  905. state->Init_Ctrl[34].val[0] = 1;
  906. state->Init_Ctrl[34].addr[1] = 168;
  907. state->Init_Ctrl[34].bit[1] = 5;
  908. state->Init_Ctrl[34].val[1] = 1;
  909. state->Init_Ctrl[34].addr[2] = 168;
  910. state->Init_Ctrl[34].bit[2] = 6;
  911. state->Init_Ctrl[34].val[2] = 1;
  912. state->Init_Ctrl[34].addr[3] = 168;
  913. state->Init_Ctrl[34].bit[3] = 7;
  914. state->Init_Ctrl[34].val[3] = 1;
  915. state->Init_Ctrl[35].Ctrl_Num = SEQ_EXTIQFSMPULSE ;
  916. state->Init_Ctrl[35].size = 1 ;
  917. state->Init_Ctrl[35].addr[0] = 135;
  918. state->Init_Ctrl[35].bit[0] = 0;
  919. state->Init_Ctrl[35].val[0] = 0;
  920. state->Init_Ctrl[36].Ctrl_Num = OVERRIDE_1 ;
  921. state->Init_Ctrl[36].size = 1 ;
  922. state->Init_Ctrl[36].addr[0] = 56;
  923. state->Init_Ctrl[36].bit[0] = 3;
  924. state->Init_Ctrl[36].val[0] = 0;
  925. state->Init_Ctrl[37].Ctrl_Num = BB_INITSTATE_DLPF_TUNE ;
  926. state->Init_Ctrl[37].size = 7 ;
  927. state->Init_Ctrl[37].addr[0] = 59;
  928. state->Init_Ctrl[37].bit[0] = 1;
  929. state->Init_Ctrl[37].val[0] = 0;
  930. state->Init_Ctrl[37].addr[1] = 59;
  931. state->Init_Ctrl[37].bit[1] = 2;
  932. state->Init_Ctrl[37].val[1] = 0;
  933. state->Init_Ctrl[37].addr[2] = 59;
  934. state->Init_Ctrl[37].bit[2] = 3;
  935. state->Init_Ctrl[37].val[2] = 0;
  936. state->Init_Ctrl[37].addr[3] = 59;
  937. state->Init_Ctrl[37].bit[3] = 4;
  938. state->Init_Ctrl[37].val[3] = 0;
  939. state->Init_Ctrl[37].addr[4] = 59;
  940. state->Init_Ctrl[37].bit[4] = 5;
  941. state->Init_Ctrl[37].val[4] = 0;
  942. state->Init_Ctrl[37].addr[5] = 59;
  943. state->Init_Ctrl[37].bit[5] = 6;
  944. state->Init_Ctrl[37].val[5] = 0;
  945. state->Init_Ctrl[37].addr[6] = 59;
  946. state->Init_Ctrl[37].bit[6] = 7;
  947. state->Init_Ctrl[37].val[6] = 0;
  948. state->Init_Ctrl[38].Ctrl_Num = TG_R_DIV ;
  949. state->Init_Ctrl[38].size = 6 ;
  950. state->Init_Ctrl[38].addr[0] = 32;
  951. state->Init_Ctrl[38].bit[0] = 2;
  952. state->Init_Ctrl[38].val[0] = 0;
  953. state->Init_Ctrl[38].addr[1] = 32;
  954. state->Init_Ctrl[38].bit[1] = 3;
  955. state->Init_Ctrl[38].val[1] = 0;
  956. state->Init_Ctrl[38].addr[2] = 32;
  957. state->Init_Ctrl[38].bit[2] = 4;
  958. state->Init_Ctrl[38].val[2] = 0;
  959. state->Init_Ctrl[38].addr[3] = 32;
  960. state->Init_Ctrl[38].bit[3] = 5;
  961. state->Init_Ctrl[38].val[3] = 0;
  962. state->Init_Ctrl[38].addr[4] = 32;
  963. state->Init_Ctrl[38].bit[4] = 6;
  964. state->Init_Ctrl[38].val[4] = 1;
  965. state->Init_Ctrl[38].addr[5] = 32;
  966. state->Init_Ctrl[38].bit[5] = 7;
  967. state->Init_Ctrl[38].val[5] = 0;
  968. state->Init_Ctrl[39].Ctrl_Num = EN_CHP_LIN_B ;
  969. state->Init_Ctrl[39].size = 1 ;
  970. state->Init_Ctrl[39].addr[0] = 25;
  971. state->Init_Ctrl[39].bit[0] = 3;
  972. state->Init_Ctrl[39].val[0] = 1;
  973. state->CH_Ctrl_Num = CHCTRL_NUM ;
  974. state->CH_Ctrl[0].Ctrl_Num = DN_POLY ;
  975. state->CH_Ctrl[0].size = 2 ;
  976. state->CH_Ctrl[0].addr[0] = 68;
  977. state->CH_Ctrl[0].bit[0] = 6;
  978. state->CH_Ctrl[0].val[0] = 1;
  979. state->CH_Ctrl[0].addr[1] = 68;
  980. state->CH_Ctrl[0].bit[1] = 7;
  981. state->CH_Ctrl[0].val[1] = 1;
  982. state->CH_Ctrl[1].Ctrl_Num = DN_RFGAIN ;
  983. state->CH_Ctrl[1].size = 2 ;
  984. state->CH_Ctrl[1].addr[0] = 70;
  985. state->CH_Ctrl[1].bit[0] = 6;
  986. state->CH_Ctrl[1].val[0] = 1;
  987. state->CH_Ctrl[1].addr[1] = 70;
  988. state->CH_Ctrl[1].bit[1] = 7;
  989. state->CH_Ctrl[1].val[1] = 0;
  990. state->CH_Ctrl[2].Ctrl_Num = DN_CAP_RFLPF ;
  991. state->CH_Ctrl[2].size = 9 ;
  992. state->CH_Ctrl[2].addr[0] = 69;
  993. state->CH_Ctrl[2].bit[0] = 5;
  994. state->CH_Ctrl[2].val[0] = 0;
  995. state->CH_Ctrl[2].addr[1] = 69;
  996. state->CH_Ctrl[2].bit[1] = 6;
  997. state->CH_Ctrl[2].val[1] = 0;
  998. state->CH_Ctrl[2].addr[2] = 69;
  999. state->CH_Ctrl[2].bit[2] = 7;
  1000. state->CH_Ctrl[2].val[2] = 0;
  1001. state->CH_Ctrl[2].addr[3] = 68;
  1002. state->CH_Ctrl[2].bit[3] = 0;
  1003. state->CH_Ctrl[2].val[3] = 0;
  1004. state->CH_Ctrl[2].addr[4] = 68;
  1005. state->CH_Ctrl[2].bit[4] = 1;
  1006. state->CH_Ctrl[2].val[4] = 0;
  1007. state->CH_Ctrl[2].addr[5] = 68;
  1008. state->CH_Ctrl[2].bit[5] = 2;
  1009. state->CH_Ctrl[2].val[5] = 0;
  1010. state->CH_Ctrl[2].addr[6] = 68;
  1011. state->CH_Ctrl[2].bit[6] = 3;
  1012. state->CH_Ctrl[2].val[6] = 0;
  1013. state->CH_Ctrl[2].addr[7] = 68;
  1014. state->CH_Ctrl[2].bit[7] = 4;
  1015. state->CH_Ctrl[2].val[7] = 0;
  1016. state->CH_Ctrl[2].addr[8] = 68;
  1017. state->CH_Ctrl[2].bit[8] = 5;
  1018. state->CH_Ctrl[2].val[8] = 0;
  1019. state->CH_Ctrl[3].Ctrl_Num = DN_EN_VHFUHFBAR ;
  1020. state->CH_Ctrl[3].size = 1 ;
  1021. state->CH_Ctrl[3].addr[0] = 70;
  1022. state->CH_Ctrl[3].bit[0] = 5;
  1023. state->CH_Ctrl[3].val[0] = 0;
  1024. state->CH_Ctrl[4].Ctrl_Num = DN_GAIN_ADJUST ;
  1025. state->CH_Ctrl[4].size = 3 ;
  1026. state->CH_Ctrl[4].addr[0] = 73;
  1027. state->CH_Ctrl[4].bit[0] = 4;
  1028. state->CH_Ctrl[4].val[0] = 0;
  1029. state->CH_Ctrl[4].addr[1] = 73;
  1030. state->CH_Ctrl[4].bit[1] = 5;
  1031. state->CH_Ctrl[4].val[1] = 1;
  1032. state->CH_Ctrl[4].addr[2] = 73;
  1033. state->CH_Ctrl[4].bit[2] = 6;
  1034. state->CH_Ctrl[4].val[2] = 0;
  1035. state->CH_Ctrl[5].Ctrl_Num = DN_IQTNBUF_AMP ;
  1036. state->CH_Ctrl[5].size = 4 ;
  1037. state->CH_Ctrl[5].addr[0] = 70;
  1038. state->CH_Ctrl[5].bit[0] = 0;
  1039. state->CH_Ctrl[5].val[0] = 0;
  1040. state->CH_Ctrl[5].addr[1] = 70;
  1041. state->CH_Ctrl[5].bit[1] = 1;
  1042. state->CH_Ctrl[5].val[1] = 0;
  1043. state->CH_Ctrl[5].addr[2] = 70;
  1044. state->CH_Ctrl[5].bit[2] = 2;
  1045. state->CH_Ctrl[5].val[2] = 0;
  1046. state->CH_Ctrl[5].addr[3] = 70;
  1047. state->CH_Ctrl[5].bit[3] = 3;
  1048. state->CH_Ctrl[5].val[3] = 0;
  1049. state->CH_Ctrl[6].Ctrl_Num = DN_IQTNGNBFBIAS_BST ;
  1050. state->CH_Ctrl[6].size = 1 ;
  1051. state->CH_Ctrl[6].addr[0] = 70;
  1052. state->CH_Ctrl[6].bit[0] = 4;
  1053. state->CH_Ctrl[6].val[0] = 1;
  1054. state->CH_Ctrl[7].Ctrl_Num = RFSYN_EN_OUTMUX ;
  1055. state->CH_Ctrl[7].size = 1 ;
  1056. state->CH_Ctrl[7].addr[0] = 111;
  1057. state->CH_Ctrl[7].bit[0] = 4;
  1058. state->CH_Ctrl[7].val[0] = 0;
  1059. state->CH_Ctrl[8].Ctrl_Num = RFSYN_SEL_VCO_OUT ;
  1060. state->CH_Ctrl[8].size = 1 ;
  1061. state->CH_Ctrl[8].addr[0] = 111;
  1062. state->CH_Ctrl[8].bit[0] = 7;
  1063. state->CH_Ctrl[8].val[0] = 1;
  1064. state->CH_Ctrl[9].Ctrl_Num = RFSYN_SEL_VCO_HI ;
  1065. state->CH_Ctrl[9].size = 1 ;
  1066. state->CH_Ctrl[9].addr[0] = 111;
  1067. state->CH_Ctrl[9].bit[0] = 6;
  1068. state->CH_Ctrl[9].val[0] = 1;
  1069. state->CH_Ctrl[10].Ctrl_Num = RFSYN_SEL_DIVM ;
  1070. state->CH_Ctrl[10].size = 1 ;
  1071. state->CH_Ctrl[10].addr[0] = 111;
  1072. state->CH_Ctrl[10].bit[0] = 5;
  1073. state->CH_Ctrl[10].val[0] = 0;
  1074. state->CH_Ctrl[11].Ctrl_Num = RFSYN_RF_DIV_BIAS ;
  1075. state->CH_Ctrl[11].size = 2 ;
  1076. state->CH_Ctrl[11].addr[0] = 110;
  1077. state->CH_Ctrl[11].bit[0] = 0;
  1078. state->CH_Ctrl[11].val[0] = 1;
  1079. state->CH_Ctrl[11].addr[1] = 110;
  1080. state->CH_Ctrl[11].bit[1] = 1;
  1081. state->CH_Ctrl[11].val[1] = 0;
  1082. state->CH_Ctrl[12].Ctrl_Num = DN_SEL_FREQ ;
  1083. state->CH_Ctrl[12].size = 3 ;
  1084. state->CH_Ctrl[12].addr[0] = 69;
  1085. state->CH_Ctrl[12].bit[0] = 2;
  1086. state->CH_Ctrl[12].val[0] = 0;
  1087. state->CH_Ctrl[12].addr[1] = 69;
  1088. state->CH_Ctrl[12].bit[1] = 3;
  1089. state->CH_Ctrl[12].val[1] = 0;
  1090. state->CH_Ctrl[12].addr[2] = 69;
  1091. state->CH_Ctrl[12].bit[2] = 4;
  1092. state->CH_Ctrl[12].val[2] = 0;
  1093. state->CH_Ctrl[13].Ctrl_Num = RFSYN_VCO_BIAS ;
  1094. state->CH_Ctrl[13].size = 6 ;
  1095. state->CH_Ctrl[13].addr[0] = 110;
  1096. state->CH_Ctrl[13].bit[0] = 2;
  1097. state->CH_Ctrl[13].val[0] = 0;
  1098. state->CH_Ctrl[13].addr[1] = 110;
  1099. state->CH_Ctrl[13].bit[1] = 3;
  1100. state->CH_Ctrl[13].val[1] = 0;
  1101. state->CH_Ctrl[13].addr[2] = 110;
  1102. state->CH_Ctrl[13].bit[2] = 4;
  1103. state->CH_Ctrl[13].val[2] = 0;
  1104. state->CH_Ctrl[13].addr[3] = 110;
  1105. state->CH_Ctrl[13].bit[3] = 5;
  1106. state->CH_Ctrl[13].val[3] = 0;
  1107. state->CH_Ctrl[13].addr[4] = 110;
  1108. state->CH_Ctrl[13].bit[4] = 6;
  1109. state->CH_Ctrl[13].val[4] = 0;
  1110. state->CH_Ctrl[13].addr[5] = 110;
  1111. state->CH_Ctrl[13].bit[5] = 7;
  1112. state->CH_Ctrl[13].val[5] = 1;
  1113. state->CH_Ctrl[14].Ctrl_Num = CHCAL_INT_MOD_RF ;
  1114. state->CH_Ctrl[14].size = 7 ;
  1115. state->CH_Ctrl[14].addr[0] = 14;
  1116. state->CH_Ctrl[14].bit[0] = 0;
  1117. state->CH_Ctrl[14].val[0] = 0;
  1118. state->CH_Ctrl[14].addr[1] = 14;
  1119. state->CH_Ctrl[14].bit[1] = 1;
  1120. state->CH_Ctrl[14].val[1] = 0;
  1121. state->CH_Ctrl[14].addr[2] = 14;
  1122. state->CH_Ctrl[14].bit[2] = 2;
  1123. state->CH_Ctrl[14].val[2] = 0;
  1124. state->CH_Ctrl[14].addr[3] = 14;
  1125. state->CH_Ctrl[14].bit[3] = 3;
  1126. state->CH_Ctrl[14].val[3] = 0;
  1127. state->CH_Ctrl[14].addr[4] = 14;
  1128. state->CH_Ctrl[14].bit[4] = 4;
  1129. state->CH_Ctrl[14].val[4] = 0;
  1130. state->CH_Ctrl[14].addr[5] = 14;
  1131. state->CH_Ctrl[14].bit[5] = 5;
  1132. state->CH_Ctrl[14].val[5] = 0;
  1133. state->CH_Ctrl[14].addr[6] = 14;
  1134. state->CH_Ctrl[14].bit[6] = 6;
  1135. state->CH_Ctrl[14].val[6] = 0;
  1136. state->CH_Ctrl[15].Ctrl_Num = CHCAL_FRAC_MOD_RF ;
  1137. state->CH_Ctrl[15].size = 18 ;
  1138. state->CH_Ctrl[15].addr[0] = 17;
  1139. state->CH_Ctrl[15].bit[0] = 6;
  1140. state->CH_Ctrl[15].val[0] = 0;
  1141. state->CH_Ctrl[15].addr[1] = 17;
  1142. state->CH_Ctrl[15].bit[1] = 7;
  1143. state->CH_Ctrl[15].val[1] = 0;
  1144. state->CH_Ctrl[15].addr[2] = 16;
  1145. state->CH_Ctrl[15].bit[2] = 0;
  1146. state->CH_Ctrl[15].val[2] = 0;
  1147. state->CH_Ctrl[15].addr[3] = 16;
  1148. state->CH_Ctrl[15].bit[3] = 1;
  1149. state->CH_Ctrl[15].val[3] = 0;
  1150. state->CH_Ctrl[15].addr[4] = 16;
  1151. state->CH_Ctrl[15].bit[4] = 2;
  1152. state->CH_Ctrl[15].val[4] = 0;
  1153. state->CH_Ctrl[15].addr[5] = 16;
  1154. state->CH_Ctrl[15].bit[5] = 3;
  1155. state->CH_Ctrl[15].val[5] = 0;
  1156. state->CH_Ctrl[15].addr[6] = 16;
  1157. state->CH_Ctrl[15].bit[6] = 4;
  1158. state->CH_Ctrl[15].val[6] = 0;
  1159. state->CH_Ctrl[15].addr[7] = 16;
  1160. state->CH_Ctrl[15].bit[7] = 5;
  1161. state->CH_Ctrl[15].val[7] = 0;
  1162. state->CH_Ctrl[15].addr[8] = 16;
  1163. state->CH_Ctrl[15].bit[8] = 6;
  1164. state->CH_Ctrl[15].val[8] = 0;
  1165. state->CH_Ctrl[15].addr[9] = 16;
  1166. state->CH_Ctrl[15].bit[9] = 7;
  1167. state->CH_Ctrl[15].val[9] = 0;
  1168. state->CH_Ctrl[15].addr[10] = 15;
  1169. state->CH_Ctrl[15].bit[10] = 0;
  1170. state->CH_Ctrl[15].val[10] = 0;
  1171. state->CH_Ctrl[15].addr[11] = 15;
  1172. state->CH_Ctrl[15].bit[11] = 1;
  1173. state->CH_Ctrl[15].val[11] = 0;
  1174. state->CH_Ctrl[15].addr[12] = 15;
  1175. state->CH_Ctrl[15].bit[12] = 2;
  1176. state->CH_Ctrl[15].val[12] = 0;
  1177. state->CH_Ctrl[15].addr[13] = 15;
  1178. state->CH_Ctrl[15].bit[13] = 3;
  1179. state->CH_Ctrl[15].val[13] = 0;
  1180. state->CH_Ctrl[15].addr[14] = 15;
  1181. state->CH_Ctrl[15].bit[14] = 4;
  1182. state->CH_Ctrl[15].val[14] = 0;
  1183. state->CH_Ctrl[15].addr[15] = 15;
  1184. state->CH_Ctrl[15].bit[15] = 5;
  1185. state->CH_Ctrl[15].val[15] = 0;
  1186. state->CH_Ctrl[15].addr[16] = 15;
  1187. state->CH_Ctrl[15].bit[16] = 6;
  1188. state->CH_Ctrl[15].val[16] = 1;
  1189. state->CH_Ctrl[15].addr[17] = 15;
  1190. state->CH_Ctrl[15].bit[17] = 7;
  1191. state->CH_Ctrl[15].val[17] = 1;
  1192. state->CH_Ctrl[16].Ctrl_Num = RFSYN_LPF_R ;
  1193. state->CH_Ctrl[16].size = 5 ;
  1194. state->CH_Ctrl[16].addr[0] = 112;
  1195. state->CH_Ctrl[16].bit[0] = 0;
  1196. state->CH_Ctrl[16].val[0] = 0;
  1197. state->CH_Ctrl[16].addr[1] = 112;
  1198. state->CH_Ctrl[16].bit[1] = 1;
  1199. state->CH_Ctrl[16].val[1] = 0;
  1200. state->CH_Ctrl[16].addr[2] = 112;
  1201. state->CH_Ctrl[16].bit[2] = 2;
  1202. state->CH_Ctrl[16].val[2] = 0;
  1203. state->CH_Ctrl[16].addr[3] = 112;
  1204. state->CH_Ctrl[16].bit[3] = 3;
  1205. state->CH_Ctrl[16].val[3] = 0;
  1206. state->CH_Ctrl[16].addr[4] = 112;
  1207. state->CH_Ctrl[16].bit[4] = 4;
  1208. state->CH_Ctrl[16].val[4] = 1;
  1209. state->CH_Ctrl[17].Ctrl_Num = CHCAL_EN_INT_RF ;
  1210. state->CH_Ctrl[17].size = 1 ;
  1211. state->CH_Ctrl[17].addr[0] = 14;
  1212. state->CH_Ctrl[17].bit[0] = 7;
  1213. state->CH_Ctrl[17].val[0] = 0;
  1214. state->CH_Ctrl[18].Ctrl_Num = TG_LO_DIVVAL ;
  1215. state->CH_Ctrl[18].size = 4 ;
  1216. state->CH_Ctrl[18].addr[0] = 107;
  1217. state->CH_Ctrl[18].bit[0] = 3;
  1218. state->CH_Ctrl[18].val[0] = 0;
  1219. state->CH_Ctrl[18].addr[1] = 107;
  1220. state->CH_Ctrl[18].bit[1] = 4;
  1221. state->CH_Ctrl[18].val[1] = 0;
  1222. state->CH_Ctrl[18].addr[2] = 107;
  1223. state->CH_Ctrl[18].bit[2] = 5;
  1224. state->CH_Ctrl[18].val[2] = 0;
  1225. state->CH_Ctrl[18].addr[3] = 107;
  1226. state->CH_Ctrl[18].bit[3] = 6;
  1227. state->CH_Ctrl[18].val[3] = 0;
  1228. state->CH_Ctrl[19].Ctrl_Num = TG_LO_SELVAL ;
  1229. state->CH_Ctrl[19].size = 3 ;
  1230. state->CH_Ctrl[19].addr[0] = 107;
  1231. state->CH_Ctrl[19].bit[0] = 7;
  1232. state->CH_Ctrl[19].val[0] = 1;
  1233. state->CH_Ctrl[19].addr[1] = 106;
  1234. state->CH_Ctrl[19].bit[1] = 0;
  1235. state->CH_Ctrl[19].val[1] = 1;
  1236. state->CH_Ctrl[19].addr[2] = 106;
  1237. state->CH_Ctrl[19].bit[2] = 1;
  1238. state->CH_Ctrl[19].val[2] = 1;
  1239. state->CH_Ctrl[20].Ctrl_Num = TG_DIV_VAL ;
  1240. state->CH_Ctrl[20].size = 11 ;
  1241. state->CH_Ctrl[20].addr[0] = 109;
  1242. state->CH_Ctrl[20].bit[0] = 2;
  1243. state->CH_Ctrl[20].val[0] = 0;
  1244. state->CH_Ctrl[20].addr[1] = 109;
  1245. state->CH_Ctrl[20].bit[1] = 3;
  1246. state->CH_Ctrl[20].val[1] = 0;
  1247. state->CH_Ctrl[20].addr[2] = 109;
  1248. state->CH_Ctrl[20].bit[2] = 4;
  1249. state->CH_Ctrl[20].val[2] = 0;
  1250. state->CH_Ctrl[20].addr[3] = 109;
  1251. state->CH_Ctrl[20].bit[3] = 5;
  1252. state->CH_Ctrl[20].val[3] = 0;
  1253. state->CH_Ctrl[20].addr[4] = 109;
  1254. state->CH_Ctrl[20].bit[4] = 6;
  1255. state->CH_Ctrl[20].val[4] = 0;
  1256. state->CH_Ctrl[20].addr[5] = 109;
  1257. state->CH_Ctrl[20].bit[5] = 7;
  1258. state->CH_Ctrl[20].val[5] = 0;
  1259. state->CH_Ctrl[20].addr[6] = 108;
  1260. state->CH_Ctrl[20].bit[6] = 0;
  1261. state->CH_Ctrl[20].val[6] = 0;
  1262. state->CH_Ctrl[20].addr[7] = 108;
  1263. state->CH_Ctrl[20].bit[7] = 1;
  1264. state->CH_Ctrl[20].val[7] = 0;
  1265. state->CH_Ctrl[20].addr[8] = 108;
  1266. state->CH_Ctrl[20].bit[8] = 2;
  1267. state->CH_Ctrl[20].val[8] = 1;
  1268. state->CH_Ctrl[20].addr[9] = 108;
  1269. state->CH_Ctrl[20].bit[9] = 3;
  1270. state->CH_Ctrl[20].val[9] = 1;
  1271. state->CH_Ctrl[20].addr[10] = 108;
  1272. state->CH_Ctrl[20].bit[10] = 4;
  1273. state->CH_Ctrl[20].val[10] = 1;
  1274. state->CH_Ctrl[21].Ctrl_Num = TG_VCO_BIAS ;
  1275. state->CH_Ctrl[21].size = 6 ;
  1276. state->CH_Ctrl[21].addr[0] = 106;
  1277. state->CH_Ctrl[21].bit[0] = 2;
  1278. state->CH_Ctrl[21].val[0] = 0;
  1279. state->CH_Ctrl[21].addr[1] = 106;
  1280. state->CH_Ctrl[21].bit[1] = 3;
  1281. state->CH_Ctrl[21].val[1] = 0;
  1282. state->CH_Ctrl[21].addr[2] = 106;
  1283. state->CH_Ctrl[21].bit[2] = 4;
  1284. state->CH_Ctrl[21].val[2] = 0;
  1285. state->CH_Ctrl[21].addr[3] = 106;
  1286. state->CH_Ctrl[21].bit[3] = 5;
  1287. state->CH_Ctrl[21].val[3] = 0;
  1288. state->CH_Ctrl[21].addr[4] = 106;
  1289. state->CH_Ctrl[21].bit[4] = 6;
  1290. state->CH_Ctrl[21].val[4] = 0;
  1291. state->CH_Ctrl[21].addr[5] = 106;
  1292. state->CH_Ctrl[21].bit[5] = 7;
  1293. state->CH_Ctrl[21].val[5] = 1;
  1294. state->CH_Ctrl[22].Ctrl_Num = SEQ_EXTPOWERUP ;
  1295. state->CH_Ctrl[22].size = 1 ;
  1296. state->CH_Ctrl[22].addr[0] = 138;
  1297. state->CH_Ctrl[22].bit[0] = 4;
  1298. state->CH_Ctrl[22].val[0] = 1;
  1299. state->CH_Ctrl[23].Ctrl_Num = OVERRIDE_2 ;
  1300. state->CH_Ctrl[23].size = 1 ;
  1301. state->CH_Ctrl[23].addr[0] = 17;
  1302. state->CH_Ctrl[23].bit[0] = 5;
  1303. state->CH_Ctrl[23].val[0] = 0;
  1304. state->CH_Ctrl[24].Ctrl_Num = OVERRIDE_3 ;
  1305. state->CH_Ctrl[24].size = 1 ;
  1306. state->CH_Ctrl[24].addr[0] = 111;
  1307. state->CH_Ctrl[24].bit[0] = 3;
  1308. state->CH_Ctrl[24].val[0] = 0;
  1309. state->CH_Ctrl[25].Ctrl_Num = OVERRIDE_4 ;
  1310. state->CH_Ctrl[25].size = 1 ;
  1311. state->CH_Ctrl[25].addr[0] = 112;
  1312. state->CH_Ctrl[25].bit[0] = 7;
  1313. state->CH_Ctrl[25].val[0] = 0;
  1314. state->CH_Ctrl[26].Ctrl_Num = SEQ_FSM_PULSE ;
  1315. state->CH_Ctrl[26].size = 1 ;
  1316. state->CH_Ctrl[26].addr[0] = 136;
  1317. state->CH_Ctrl[26].bit[0] = 7;
  1318. state->CH_Ctrl[26].val[0] = 0;
  1319. state->CH_Ctrl[27].Ctrl_Num = GPIO_4B ;
  1320. state->CH_Ctrl[27].size = 1 ;
  1321. state->CH_Ctrl[27].addr[0] = 149;
  1322. state->CH_Ctrl[27].bit[0] = 7;
  1323. state->CH_Ctrl[27].val[0] = 0;
  1324. state->CH_Ctrl[28].Ctrl_Num = GPIO_3B ;
  1325. state->CH_Ctrl[28].size = 1 ;
  1326. state->CH_Ctrl[28].addr[0] = 149;
  1327. state->CH_Ctrl[28].bit[0] = 6;
  1328. state->CH_Ctrl[28].val[0] = 0;
  1329. state->CH_Ctrl[29].Ctrl_Num = GPIO_4 ;
  1330. state->CH_Ctrl[29].size = 1 ;
  1331. state->CH_Ctrl[29].addr[0] = 149;
  1332. state->CH_Ctrl[29].bit[0] = 5;
  1333. state->CH_Ctrl[29].val[0] = 1;
  1334. state->CH_Ctrl[30].Ctrl_Num = GPIO_3 ;
  1335. state->CH_Ctrl[30].size = 1 ;
  1336. state->CH_Ctrl[30].addr[0] = 149;
  1337. state->CH_Ctrl[30].bit[0] = 4;
  1338. state->CH_Ctrl[30].val[0] = 1;
  1339. state->CH_Ctrl[31].Ctrl_Num = GPIO_1B ;
  1340. state->CH_Ctrl[31].size = 1 ;
  1341. state->CH_Ctrl[31].addr[0] = 149;
  1342. state->CH_Ctrl[31].bit[0] = 3;
  1343. state->CH_Ctrl[31].val[0] = 0;
  1344. state->CH_Ctrl[32].Ctrl_Num = DAC_A_ENABLE ;
  1345. state->CH_Ctrl[32].size = 1 ;
  1346. state->CH_Ctrl[32].addr[0] = 93;
  1347. state->CH_Ctrl[32].bit[0] = 1;
  1348. state->CH_Ctrl[32].val[0] = 0;
  1349. state->CH_Ctrl[33].Ctrl_Num = DAC_B_ENABLE ;
  1350. state->CH_Ctrl[33].size = 1 ;
  1351. state->CH_Ctrl[33].addr[0] = 93;
  1352. state->CH_Ctrl[33].bit[0] = 0;
  1353. state->CH_Ctrl[33].val[0] = 0;
  1354. state->CH_Ctrl[34].Ctrl_Num = DAC_DIN_A ;
  1355. state->CH_Ctrl[34].size = 6 ;
  1356. state->CH_Ctrl[34].addr[0] = 92;
  1357. state->CH_Ctrl[34].bit[0] = 2;
  1358. state->CH_Ctrl[34].val[0] = 0;
  1359. state->CH_Ctrl[34].addr[1] = 92;
  1360. state->CH_Ctrl[34].bit[1] = 3;
  1361. state->CH_Ctrl[34].val[1] = 0;
  1362. state->CH_Ctrl[34].addr[2] = 92;
  1363. state->CH_Ctrl[34].bit[2] = 4;
  1364. state->CH_Ctrl[34].val[2] = 0;
  1365. state->CH_Ctrl[34].addr[3] = 92;
  1366. state->CH_Ctrl[34].bit[3] = 5;
  1367. state->CH_Ctrl[34].val[3] = 0;
  1368. state->CH_Ctrl[34].addr[4] = 92;
  1369. state->CH_Ctrl[34].bit[4] = 6;
  1370. state->CH_Ctrl[34].val[4] = 0;
  1371. state->CH_Ctrl[34].addr[5] = 92;
  1372. state->CH_Ctrl[34].bit[5] = 7;
  1373. state->CH_Ctrl[34].val[5] = 0;
  1374. state->CH_Ctrl[35].Ctrl_Num = DAC_DIN_B ;
  1375. state->CH_Ctrl[35].size = 6 ;
  1376. state->CH_Ctrl[35].addr[0] = 93;
  1377. state->CH_Ctrl[35].bit[0] = 2;
  1378. state->CH_Ctrl[35].val[0] = 0;
  1379. state->CH_Ctrl[35].addr[1] = 93;
  1380. state->CH_Ctrl[35].bit[1] = 3;
  1381. state->CH_Ctrl[35].val[1] = 0;
  1382. state->CH_Ctrl[35].addr[2] = 93;
  1383. state->CH_Ctrl[35].bit[2] = 4;
  1384. state->CH_Ctrl[35].val[2] = 0;
  1385. state->CH_Ctrl[35].addr[3] = 93;
  1386. state->CH_Ctrl[35].bit[3] = 5;
  1387. state->CH_Ctrl[35].val[3] = 0;
  1388. state->CH_Ctrl[35].addr[4] = 93;
  1389. state->CH_Ctrl[35].bit[4] = 6;
  1390. state->CH_Ctrl[35].val[4] = 0;
  1391. state->CH_Ctrl[35].addr[5] = 93;
  1392. state->CH_Ctrl[35].bit[5] = 7;
  1393. state->CH_Ctrl[35].val[5] = 0;
  1394. #ifdef _MXL_PRODUCTION
  1395. state->CH_Ctrl[36].Ctrl_Num = RFSYN_EN_DIV ;
  1396. state->CH_Ctrl[36].size = 1 ;
  1397. state->CH_Ctrl[36].addr[0] = 109;
  1398. state->CH_Ctrl[36].bit[0] = 1;
  1399. state->CH_Ctrl[36].val[0] = 1;
  1400. state->CH_Ctrl[37].Ctrl_Num = RFSYN_DIVM ;
  1401. state->CH_Ctrl[37].size = 2 ;
  1402. state->CH_Ctrl[37].addr[0] = 112;
  1403. state->CH_Ctrl[37].bit[0] = 5;
  1404. state->CH_Ctrl[37].val[0] = 0;
  1405. state->CH_Ctrl[37].addr[1] = 112;
  1406. state->CH_Ctrl[37].bit[1] = 6;
  1407. state->CH_Ctrl[37].val[1] = 0;
  1408. state->CH_Ctrl[38].Ctrl_Num = DN_BYPASS_AGC_I2C ;
  1409. state->CH_Ctrl[38].size = 1 ;
  1410. state->CH_Ctrl[38].addr[0] = 65;
  1411. state->CH_Ctrl[38].bit[0] = 1;
  1412. state->CH_Ctrl[38].val[0] = 0;
  1413. #endif
  1414. return 0 ;
  1415. }
  1416. static void InitTunerControls(struct dvb_frontend *fe)
  1417. {
  1418. MXL5005_RegisterInit(fe);
  1419. MXL5005_ControlInit(fe);
  1420. #ifdef _MXL_INTERNAL
  1421. MXL5005_MXLControlInit(fe);
  1422. #endif
  1423. }
  1424. static u16 MXL5005_TunerConfig(struct dvb_frontend *fe,
  1425. u8 Mode, /* 0: Analog Mode ; 1: Digital Mode */
  1426. u8 IF_mode, /* for Analog Mode, 0: zero IF; 1: low IF */
  1427. u32 Bandwidth, /* filter channel bandwidth (6, 7, 8) */
  1428. u32 IF_out, /* Desired IF Out Frequency */
  1429. u32 Fxtal, /* XTAL Frequency */
  1430. u8 AGC_Mode, /* AGC Mode - Dual AGC: 0, Single AGC: 1 */
  1431. u16 TOP, /* 0: Dual AGC; Value: take over point */
  1432. u16 IF_OUT_LOAD, /* IF Out Load Resistor (200 / 300 Ohms) */
  1433. u8 CLOCK_OUT, /* 0: turn off clk out; 1: turn on clock out */
  1434. u8 DIV_OUT, /* 0: Div-1; 1: Div-4 */
  1435. u8 CAPSELECT, /* 0: disable On-Chip pulling cap; 1: enable */
  1436. u8 EN_RSSI, /* 0: disable RSSI; 1: enable RSSI */
  1437. /* Modulation Type; */
  1438. /* 0 - Default; 1 - DVB-T; 2 - ATSC; 3 - QAM; 4 - Analog Cable */
  1439. u8 Mod_Type,
  1440. /* Tracking Filter */
  1441. /* 0 - Default; 1 - Off; 2 - Type C; 3 - Type C-H */
  1442. u8 TF_Type
  1443. )
  1444. {
  1445. struct mxl5005s_state *state = fe->tuner_priv;
  1446. u16 status = 0;
  1447. state->Mode = Mode;
  1448. state->IF_Mode = IF_mode;
  1449. state->Chan_Bandwidth = Bandwidth;
  1450. state->IF_OUT = IF_out;
  1451. state->Fxtal = Fxtal;
  1452. state->AGC_Mode = AGC_Mode;
  1453. state->TOP = TOP;
  1454. state->IF_OUT_LOAD = IF_OUT_LOAD;
  1455. state->CLOCK_OUT = CLOCK_OUT;
  1456. state->DIV_OUT = DIV_OUT;
  1457. state->CAPSELECT = CAPSELECT;
  1458. state->EN_RSSI = EN_RSSI;
  1459. state->Mod_Type = Mod_Type;
  1460. state->TF_Type = TF_Type;
  1461. /* Initialize all the controls and registers */
  1462. InitTunerControls(fe);
  1463. /* Synthesizer LO frequency calculation */
  1464. MXL_SynthIFLO_Calc(fe);
  1465. return status;
  1466. }
  1467. static void MXL_SynthIFLO_Calc(struct dvb_frontend *fe)
  1468. {
  1469. struct mxl5005s_state *state = fe->tuner_priv;
  1470. if (state->Mode == 1) /* Digital Mode */
  1471. state->IF_LO = state->IF_OUT;
  1472. else /* Analog Mode */ {
  1473. if (state->IF_Mode == 0) /* Analog Zero IF mode */
  1474. state->IF_LO = state->IF_OUT + 400000;
  1475. else /* Analog Low IF mode */
  1476. state->IF_LO = state->IF_OUT + state->Chan_Bandwidth/2;
  1477. }
  1478. }
  1479. static void MXL_SynthRFTGLO_Calc(struct dvb_frontend *fe)
  1480. {
  1481. struct mxl5005s_state *state = fe->tuner_priv;
  1482. if (state->Mode == 1) /* Digital Mode */ {
  1483. /* remove 20.48MHz setting for 2.6.10 */
  1484. state->RF_LO = state->RF_IN;
  1485. /* change for 2.6.6 */
  1486. state->TG_LO = state->RF_IN - 750000;
  1487. } else /* Analog Mode */ {
  1488. if (state->IF_Mode == 0) /* Analog Zero IF mode */ {
  1489. state->RF_LO = state->RF_IN - 400000;
  1490. state->TG_LO = state->RF_IN - 1750000;
  1491. } else /* Analog Low IF mode */ {
  1492. state->RF_LO = state->RF_IN - state->Chan_Bandwidth/2;
  1493. state->TG_LO = state->RF_IN -
  1494. state->Chan_Bandwidth + 500000;
  1495. }
  1496. }
  1497. }
  1498. static u16 MXL_OverwriteICDefault(struct dvb_frontend *fe)
  1499. {
  1500. u16 status = 0;
  1501. status += MXL_ControlWrite(fe, OVERRIDE_1, 1);
  1502. status += MXL_ControlWrite(fe, OVERRIDE_2, 1);
  1503. status += MXL_ControlWrite(fe, OVERRIDE_3, 1);
  1504. status += MXL_ControlWrite(fe, OVERRIDE_4, 1);
  1505. return status;
  1506. }
  1507. static u16 MXL_BlockInit(struct dvb_frontend *fe)
  1508. {
  1509. struct mxl5005s_state *state = fe->tuner_priv;
  1510. u16 status = 0;
  1511. status += MXL_OverwriteICDefault(fe);
  1512. /* Downconverter Control Dig Ana */
  1513. status += MXL_ControlWrite(fe, DN_IQTN_AMP_CUT, state->Mode ? 1 : 0);
  1514. /* Filter Control Dig Ana */
  1515. status += MXL_ControlWrite(fe, BB_MODE, state->Mode ? 0 : 1);
  1516. status += MXL_ControlWrite(fe, BB_BUF, state->Mode ? 3 : 2);
  1517. status += MXL_ControlWrite(fe, BB_BUF_OA, state->Mode ? 1 : 0);
  1518. status += MXL_ControlWrite(fe, BB_IQSWAP, state->Mode ? 0 : 1);
  1519. status += MXL_ControlWrite(fe, BB_INITSTATE_DLPF_TUNE, 0);
  1520. /* Initialize Low-Pass Filter */
  1521. if (state->Mode) { /* Digital Mode */
  1522. switch (state->Chan_Bandwidth) {
  1523. case 8000000:
  1524. status += MXL_ControlWrite(fe, BB_DLPF_BANDSEL, 0);
  1525. break;
  1526. case 7000000:
  1527. status += MXL_ControlWrite(fe, BB_DLPF_BANDSEL, 2);
  1528. break;
  1529. case 6000000:
  1530. status += MXL_ControlWrite(fe,
  1531. BB_DLPF_BANDSEL, 3);
  1532. break;
  1533. }
  1534. } else { /* Analog Mode */
  1535. switch (state->Chan_Bandwidth) {
  1536. case 8000000: /* Low Zero */
  1537. status += MXL_ControlWrite(fe, BB_ALPF_BANDSELECT,
  1538. (state->IF_Mode ? 0 : 3));
  1539. break;
  1540. case 7000000:
  1541. status += MXL_ControlWrite(fe, BB_ALPF_BANDSELECT,
  1542. (state->IF_Mode ? 1 : 4));
  1543. break;
  1544. case 6000000:
  1545. status += MXL_ControlWrite(fe, BB_ALPF_BANDSELECT,
  1546. (state->IF_Mode ? 2 : 5));
  1547. break;
  1548. }
  1549. }
  1550. /* Charge Pump Control Dig Ana */
  1551. status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, state->Mode ? 5 : 8);
  1552. status += MXL_ControlWrite(fe,
  1553. RFSYN_EN_CHP_HIGAIN, state->Mode ? 1 : 1);
  1554. status += MXL_ControlWrite(fe, EN_CHP_LIN_B, state->Mode ? 0 : 0);
  1555. /* AGC TOP Control */
  1556. if (state->AGC_Mode == 0) /* Dual AGC */ {
  1557. status += MXL_ControlWrite(fe, AGC_IF, 15);
  1558. status += MXL_ControlWrite(fe, AGC_RF, 15);
  1559. } else /* Single AGC Mode Dig Ana */
  1560. status += MXL_ControlWrite(fe, AGC_RF, state->Mode ? 15 : 12);
  1561. if (state->TOP == 55) /* TOP == 5.5 */
  1562. status += MXL_ControlWrite(fe, AGC_IF, 0x0);
  1563. if (state->TOP == 72) /* TOP == 7.2 */
  1564. status += MXL_ControlWrite(fe, AGC_IF, 0x1);
  1565. if (state->TOP == 92) /* TOP == 9.2 */
  1566. status += MXL_ControlWrite(fe, AGC_IF, 0x2);
  1567. if (state->TOP == 110) /* TOP == 11.0 */
  1568. status += MXL_ControlWrite(fe, AGC_IF, 0x3);
  1569. if (state->TOP == 129) /* TOP == 12.9 */
  1570. status += MXL_ControlWrite(fe, AGC_IF, 0x4);
  1571. if (state->TOP == 147) /* TOP == 14.7 */
  1572. status += MXL_ControlWrite(fe, AGC_IF, 0x5);
  1573. if (state->TOP == 168) /* TOP == 16.8 */
  1574. status += MXL_ControlWrite(fe, AGC_IF, 0x6);
  1575. if (state->TOP == 194) /* TOP == 19.4 */
  1576. status += MXL_ControlWrite(fe, AGC_IF, 0x7);
  1577. if (state->TOP == 212) /* TOP == 21.2 */
  1578. status += MXL_ControlWrite(fe, AGC_IF, 0x9);
  1579. if (state->TOP == 232) /* TOP == 23.2 */
  1580. status += MXL_ControlWrite(fe, AGC_IF, 0xA);
  1581. if (state->TOP == 252) /* TOP == 25.2 */
  1582. status += MXL_ControlWrite(fe, AGC_IF, 0xB);
  1583. if (state->TOP == 271) /* TOP == 27.1 */
  1584. status += MXL_ControlWrite(fe, AGC_IF, 0xC);
  1585. if (state->TOP == 292) /* TOP == 29.2 */
  1586. status += MXL_ControlWrite(fe, AGC_IF, 0xD);
  1587. if (state->TOP == 317) /* TOP == 31.7 */
  1588. status += MXL_ControlWrite(fe, AGC_IF, 0xE);
  1589. if (state->TOP == 349) /* TOP == 34.9 */
  1590. status += MXL_ControlWrite(fe, AGC_IF, 0xF);
  1591. /* IF Synthesizer Control */
  1592. status += MXL_IFSynthInit(fe);
  1593. /* IF UpConverter Control */
  1594. if (state->IF_OUT_LOAD == 200) {
  1595. status += MXL_ControlWrite(fe, DRV_RES_SEL, 6);
  1596. status += MXL_ControlWrite(fe, I_DRIVER, 2);
  1597. }
  1598. if (state->IF_OUT_LOAD == 300) {
  1599. status += MXL_ControlWrite(fe, DRV_RES_SEL, 4);
  1600. status += MXL_ControlWrite(fe, I_DRIVER, 1);
  1601. }
  1602. /* Anti-Alias Filtering Control
  1603. * initialise Anti-Aliasing Filter
  1604. */
  1605. if (state->Mode) { /* Digital Mode */
  1606. if (state->IF_OUT >= 4000000UL && state->IF_OUT <= 6280000UL) {
  1607. status += MXL_ControlWrite(fe, EN_AAF, 1);
  1608. status += MXL_ControlWrite(fe, EN_3P, 1);
  1609. status += MXL_ControlWrite(fe, EN_AUX_3P, 1);
  1610. status += MXL_ControlWrite(fe, SEL_AAF_BAND, 0);
  1611. }
  1612. if ((state->IF_OUT == 36125000UL) ||
  1613. (state->IF_OUT == 36150000UL)) {
  1614. status += MXL_ControlWrite(fe, EN_AAF, 1);
  1615. status += MXL_ControlWrite(fe, EN_3P, 1);
  1616. status += MXL_ControlWrite(fe, EN_AUX_3P, 1);
  1617. status += MXL_ControlWrite(fe, SEL_AAF_BAND, 1);
  1618. }
  1619. if (state->IF_OUT > 36150000UL) {
  1620. status += MXL_ControlWrite(fe, EN_AAF, 0);
  1621. status += MXL_ControlWrite(fe, EN_3P, 1);
  1622. status += MXL_ControlWrite(fe, EN_AUX_3P, 1);
  1623. status += MXL_ControlWrite(fe, SEL_AAF_BAND, 1);
  1624. }
  1625. } else { /* Analog Mode */
  1626. if (state->IF_OUT >= 4000000UL && state->IF_OUT <= 5000000UL) {
  1627. status += MXL_ControlWrite(fe, EN_AAF, 1);
  1628. status += MXL_ControlWrite(fe, EN_3P, 1);
  1629. status += MXL_ControlWrite(fe, EN_AUX_3P, 1);
  1630. status += MXL_ControlWrite(fe, SEL_AAF_BAND, 0);
  1631. }
  1632. if (state->IF_OUT > 5000000UL) {
  1633. status += MXL_ControlWrite(fe, EN_AAF, 0);
  1634. status += MXL_ControlWrite(fe, EN_3P, 0);
  1635. status += MXL_ControlWrite(fe, EN_AUX_3P, 0);
  1636. status += MXL_ControlWrite(fe, SEL_AAF_BAND, 0);
  1637. }
  1638. }
  1639. /* Demod Clock Out */
  1640. if (state->CLOCK_OUT)
  1641. status += MXL_ControlWrite(fe, SEQ_ENCLK16_CLK_OUT, 1);
  1642. else
  1643. status += MXL_ControlWrite(fe, SEQ_ENCLK16_CLK_OUT, 0);
  1644. if (state->DIV_OUT == 1)
  1645. status += MXL_ControlWrite(fe, SEQ_SEL4_16B, 1);
  1646. if (state->DIV_OUT == 0)
  1647. status += MXL_ControlWrite(fe, SEQ_SEL4_16B, 0);
  1648. /* Crystal Control */
  1649. if (state->CAPSELECT)
  1650. status += MXL_ControlWrite(fe, XTAL_CAPSELECT, 1);
  1651. else
  1652. status += MXL_ControlWrite(fe, XTAL_CAPSELECT, 0);
  1653. if (state->Fxtal >= 12000000UL && state->Fxtal <= 16000000UL)
  1654. status += MXL_ControlWrite(fe, IF_SEL_DBL, 1);
  1655. if (state->Fxtal > 16000000UL && state->Fxtal <= 32000000UL)
  1656. status += MXL_ControlWrite(fe, IF_SEL_DBL, 0);
  1657. if (state->Fxtal >= 12000000UL && state->Fxtal <= 22000000UL)
  1658. status += MXL_ControlWrite(fe, RFSYN_R_DIV, 3);
  1659. if (state->Fxtal > 22000000UL && state->Fxtal <= 32000000UL)
  1660. status += MXL_ControlWrite(fe, RFSYN_R_DIV, 0);
  1661. /* Misc Controls */
  1662. if (state->Mode == 0 && state->IF_Mode == 1) /* Analog LowIF mode */
  1663. status += MXL_ControlWrite(fe, SEQ_EXTIQFSMPULSE, 0);
  1664. else
  1665. status += MXL_ControlWrite(fe, SEQ_EXTIQFSMPULSE, 1);
  1666. /* status += MXL_ControlRead(fe, IF_DIVVAL, &IF_DIVVAL_Val); */
  1667. /* Set TG_R_DIV */
  1668. status += MXL_ControlWrite(fe, TG_R_DIV,
  1669. MXL_Ceiling(state->Fxtal, 1000000));
  1670. /* Apply Default value to BB_INITSTATE_DLPF_TUNE */
  1671. /* RSSI Control */
  1672. if (state->EN_RSSI) {
  1673. status += MXL_ControlWrite(fe, SEQ_EXTSYNTHCALIF, 1);
  1674. status += MXL_ControlWrite(fe, SEQ_EXTDCCAL, 1);
  1675. status += MXL_ControlWrite(fe, AGC_EN_RSSI, 1);
  1676. status += MXL_ControlWrite(fe, RFA_ENCLKRFAGC, 1);
  1677. /* RSSI reference point */
  1678. status += MXL_ControlWrite(fe, RFA_RSSI_REF, 2);
  1679. status += MXL_ControlWrite(fe, RFA_RSSI_REFH, 3);
  1680. status += MXL_ControlWrite(fe, RFA_RSSI_REFL, 1);
  1681. /* TOP point */
  1682. status += MXL_ControlWrite(fe, RFA_FLR, 0);
  1683. status += MXL_ControlWrite(fe, RFA_CEIL, 12);
  1684. }
  1685. /* Modulation type bit settings
  1686. * Override the control values preset
  1687. */
  1688. if (state->Mod_Type == MXL_DVBT) /* DVB-T Mode */ {
  1689. state->AGC_Mode = 1; /* Single AGC Mode */
  1690. /* Enable RSSI */
  1691. status += MXL_ControlWrite(fe, SEQ_EXTSYNTHCALIF, 1);
  1692. status += MXL_ControlWrite(fe, SEQ_EXTDCCAL, 1);
  1693. status += MXL_ControlWrite(fe, AGC_EN_RSSI, 1);
  1694. status += MXL_ControlWrite(fe, RFA_ENCLKRFAGC, 1);
  1695. /* RSSI reference point */
  1696. status += MXL_ControlWrite(fe, RFA_RSSI_REF, 3);
  1697. status += MXL_ControlWrite(fe, RFA_RSSI_REFH, 5);
  1698. status += MXL_ControlWrite(fe, RFA_RSSI_REFL, 1);
  1699. /* TOP point */
  1700. status += MXL_ControlWrite(fe, RFA_FLR, 2);
  1701. status += MXL_ControlWrite(fe, RFA_CEIL, 13);
  1702. if (state->IF_OUT <= 6280000UL) /* Low IF */
  1703. status += MXL_ControlWrite(fe, BB_IQSWAP, 0);
  1704. else /* High IF */
  1705. status += MXL_ControlWrite(fe, BB_IQSWAP, 1);
  1706. }
  1707. if (state->Mod_Type == MXL_ATSC) /* ATSC Mode */ {
  1708. state->AGC_Mode = 1; /* Single AGC Mode */
  1709. /* Enable RSSI */
  1710. status += MXL_ControlWrite(fe, SEQ_EXTSYNTHCALIF, 1);
  1711. status += MXL_ControlWrite(fe, SEQ_EXTDCCAL, 1);
  1712. status += MXL_ControlWrite(fe, AGC_EN_RSSI, 1);
  1713. status += MXL_ControlWrite(fe, RFA_ENCLKRFAGC, 1);
  1714. /* RSSI reference point */
  1715. status += MXL_ControlWrite(fe, RFA_RSSI_REF, 2);
  1716. status += MXL_ControlWrite(fe, RFA_RSSI_REFH, 4);
  1717. status += MXL_ControlWrite(fe, RFA_RSSI_REFL, 1);
  1718. /* TOP point */
  1719. status += MXL_ControlWrite(fe, RFA_FLR, 2);
  1720. status += MXL_ControlWrite(fe, RFA_CEIL, 13);
  1721. status += MXL_ControlWrite(fe, BB_INITSTATE_DLPF_TUNE, 1);
  1722. /* Low Zero */
  1723. status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, 5);
  1724. if (state->IF_OUT <= 6280000UL) /* Low IF */
  1725. status += MXL_ControlWrite(fe, BB_IQSWAP, 0);
  1726. else /* High IF */
  1727. status += MXL_ControlWrite(fe, BB_IQSWAP, 1);
  1728. }
  1729. if (state->Mod_Type == MXL_QAM) /* QAM Mode */ {
  1730. state->Mode = MXL_DIGITAL_MODE;
  1731. /* state->AGC_Mode = 1; */ /* Single AGC Mode */
  1732. /* Disable RSSI */ /* change here for v2.6.5 */
  1733. status += MXL_ControlWrite(fe, SEQ_EXTSYNTHCALIF, 1);
  1734. status += MXL_ControlWrite(fe, SEQ_EXTDCCAL, 1);
  1735. status += MXL_ControlWrite(fe, AGC_EN_RSSI, 0);
  1736. status += MXL_ControlWrite(fe, RFA_ENCLKRFAGC, 1);
  1737. /* RSSI reference point */
  1738. status += MXL_ControlWrite(fe, RFA_RSSI_REFH, 5);
  1739. status += MXL_ControlWrite(fe, RFA_RSSI_REF, 3);
  1740. status += MXL_ControlWrite(fe, RFA_RSSI_REFL, 2);
  1741. /* change here for v2.6.5 */
  1742. status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, 3);
  1743. if (state->IF_OUT <= 6280000UL) /* Low IF */
  1744. status += MXL_ControlWrite(fe, BB_IQSWAP, 0);
  1745. else /* High IF */
  1746. status += MXL_ControlWrite(fe, BB_IQSWAP, 1);
  1747. status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, 2);
  1748. }
  1749. if (state->Mod_Type == MXL_ANALOG_CABLE) {
  1750. /* Analog Cable Mode */
  1751. /* state->Mode = MXL_DIGITAL_MODE; */
  1752. state->AGC_Mode = 1; /* Single AGC Mode */
  1753. /* Disable RSSI */
  1754. status += MXL_ControlWrite(fe, SEQ_EXTSYNTHCALIF, 1);
  1755. status += MXL_ControlWrite(fe, SEQ_EXTDCCAL, 1);
  1756. status += MXL_ControlWrite(fe, AGC_EN_RSSI, 0);
  1757. status += MXL_ControlWrite(fe, RFA_ENCLKRFAGC, 1);
  1758. /* change for 2.6.3 */
  1759. status += MXL_ControlWrite(fe, AGC_IF, 1);
  1760. status += MXL_ControlWrite(fe, AGC_RF, 15);
  1761. status += MXL_ControlWrite(fe, BB_IQSWAP, 1);
  1762. }
  1763. if (state->Mod_Type == MXL_ANALOG_OTA) {
  1764. /* Analog OTA Terrestrial mode add for 2.6.7 */
  1765. /* state->Mode = MXL_ANALOG_MODE; */
  1766. /* Enable RSSI */
  1767. status += MXL_ControlWrite(fe, SEQ_EXTSYNTHCALIF, 1);
  1768. status += MXL_ControlWrite(fe, SEQ_EXTDCCAL, 1);
  1769. status += MXL_ControlWrite(fe, AGC_EN_RSSI, 1);
  1770. status += MXL_ControlWrite(fe, RFA_ENCLKRFAGC, 1);
  1771. /* RSSI reference point */
  1772. status += MXL_ControlWrite(fe, RFA_RSSI_REFH, 5);
  1773. status += MXL_ControlWrite(fe, RFA_RSSI_REF, 3);
  1774. status += MXL_ControlWrite(fe, RFA_RSSI_REFL, 2);
  1775. status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, 3);
  1776. status += MXL_ControlWrite(fe, BB_IQSWAP, 1);
  1777. }
  1778. /* RSSI disable */
  1779. if (state->EN_RSSI == 0) {
  1780. status += MXL_ControlWrite(fe, SEQ_EXTSYNTHCALIF, 1);
  1781. status += MXL_ControlWrite(fe, SEQ_EXTDCCAL, 1);
  1782. status += MXL_ControlWrite(fe, AGC_EN_RSSI, 0);
  1783. status += MXL_ControlWrite(fe, RFA_ENCLKRFAGC, 1);
  1784. }
  1785. return status;
  1786. }
  1787. static u16 MXL_IFSynthInit(struct dvb_frontend *fe)
  1788. {
  1789. struct mxl5005s_state *state = fe->tuner_priv;
  1790. u16 status = 0 ;
  1791. u32 Fref = 0 ;
  1792. u32 Kdbl, intModVal ;
  1793. u32 fracModVal ;
  1794. Kdbl = 2 ;
  1795. if (state->Fxtal >= 12000000UL && state->Fxtal <= 16000000UL)
  1796. Kdbl = 2 ;
  1797. if (state->Fxtal > 16000000UL && state->Fxtal <= 32000000UL)
  1798. Kdbl = 1 ;
  1799. /* IF Synthesizer Control */
  1800. if (state->Mode == 0 && state->IF_Mode == 1) /* Analog Low IF mode */ {
  1801. if (state->IF_LO == 41000000UL) {
  1802. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
  1803. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x0C);
  1804. Fref = 328000000UL ;
  1805. }
  1806. if (state->IF_LO == 47000000UL) {
  1807. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
  1808. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1809. Fref = 376000000UL ;
  1810. }
  1811. if (state->IF_LO == 54000000UL) {
  1812. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x10);
  1813. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x0C);
  1814. Fref = 324000000UL ;
  1815. }
  1816. if (state->IF_LO == 60000000UL) {
  1817. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x10);
  1818. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1819. Fref = 360000000UL ;
  1820. }
  1821. if (state->IF_LO == 39250000UL) {
  1822. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
  1823. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x0C);
  1824. Fref = 314000000UL ;
  1825. }
  1826. if (state->IF_LO == 39650000UL) {
  1827. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
  1828. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x0C);
  1829. Fref = 317200000UL ;
  1830. }
  1831. if (state->IF_LO == 40150000UL) {
  1832. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
  1833. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x0C);
  1834. Fref = 321200000UL ;
  1835. }
  1836. if (state->IF_LO == 40650000UL) {
  1837. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
  1838. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x0C);
  1839. Fref = 325200000UL ;
  1840. }
  1841. }
  1842. if (state->Mode || (state->Mode == 0 && state->IF_Mode == 0)) {
  1843. if (state->IF_LO == 57000000UL) {
  1844. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x10);
  1845. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1846. Fref = 342000000UL ;
  1847. }
  1848. if (state->IF_LO == 44000000UL) {
  1849. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
  1850. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1851. Fref = 352000000UL ;
  1852. }
  1853. if (state->IF_LO == 43750000UL) {
  1854. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
  1855. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1856. Fref = 350000000UL ;
  1857. }
  1858. if (state->IF_LO == 36650000UL) {
  1859. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x04);
  1860. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1861. Fref = 366500000UL ;
  1862. }
  1863. if (state->IF_LO == 36150000UL) {
  1864. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x04);
  1865. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1866. Fref = 361500000UL ;
  1867. }
  1868. if (state->IF_LO == 36000000UL) {
  1869. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x04);
  1870. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1871. Fref = 360000000UL ;
  1872. }
  1873. if (state->IF_LO == 35250000UL) {
  1874. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x04);
  1875. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1876. Fref = 352500000UL ;
  1877. }
  1878. if (state->IF_LO == 34750000UL) {
  1879. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x04);
  1880. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1881. Fref = 347500000UL ;
  1882. }
  1883. if (state->IF_LO == 6280000UL) {
  1884. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x07);
  1885. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1886. Fref = 376800000UL ;
  1887. }
  1888. if (state->IF_LO == 5000000UL) {
  1889. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x09);
  1890. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1891. Fref = 360000000UL ;
  1892. }
  1893. if (state->IF_LO == 4500000UL) {
  1894. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x06);
  1895. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1896. Fref = 360000000UL ;
  1897. }
  1898. if (state->IF_LO == 4570000UL) {
  1899. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x06);
  1900. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1901. Fref = 365600000UL ;
  1902. }
  1903. if (state->IF_LO == 4000000UL) {
  1904. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x05);
  1905. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1906. Fref = 360000000UL ;
  1907. }
  1908. if (state->IF_LO == 57400000UL) {
  1909. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x10);
  1910. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1911. Fref = 344400000UL ;
  1912. }
  1913. if (state->IF_LO == 44400000UL) {
  1914. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
  1915. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1916. Fref = 355200000UL ;
  1917. }
  1918. if (state->IF_LO == 44150000UL) {
  1919. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
  1920. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1921. Fref = 353200000UL ;
  1922. }
  1923. if (state->IF_LO == 37050000UL) {
  1924. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x04);
  1925. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1926. Fref = 370500000UL ;
  1927. }
  1928. if (state->IF_LO == 36550000UL) {
  1929. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x04);
  1930. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1931. Fref = 365500000UL ;
  1932. }
  1933. if (state->IF_LO == 36125000UL) {
  1934. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x04);
  1935. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1936. Fref = 361250000UL ;
  1937. }
  1938. if (state->IF_LO == 6000000UL) {
  1939. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x07);
  1940. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1941. Fref = 360000000UL ;
  1942. }
  1943. if (state->IF_LO == 5400000UL) {
  1944. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x07);
  1945. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x0C);
  1946. Fref = 324000000UL ;
  1947. }
  1948. if (state->IF_LO == 5380000UL) {
  1949. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x07);
  1950. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x0C);
  1951. Fref = 322800000UL ;
  1952. }
  1953. if (state->IF_LO == 5200000UL) {
  1954. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x09);
  1955. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1956. Fref = 374400000UL ;
  1957. }
  1958. if (state->IF_LO == 4900000UL) {
  1959. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x09);
  1960. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1961. Fref = 352800000UL ;
  1962. }
  1963. if (state->IF_LO == 4400000UL) {
  1964. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x06);
  1965. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1966. Fref = 352000000UL ;
  1967. }
  1968. if (state->IF_LO == 4063000UL) /* add for 2.6.8 */ {
  1969. status += MXL_ControlWrite(fe, IF_DIVVAL, 0x05);
  1970. status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
  1971. Fref = 365670000UL ;
  1972. }
  1973. }
  1974. /* CHCAL_INT_MOD_IF */
  1975. /* CHCAL_FRAC_MOD_IF */
  1976. intModVal = Fref / (state->Fxtal * Kdbl/2);
  1977. status += MXL_ControlWrite(fe, CHCAL_INT_MOD_IF, intModVal);
  1978. fracModVal = (2<<15)*(Fref/1000 - (state->Fxtal/1000 * Kdbl/2) *
  1979. intModVal);
  1980. fracModVal = fracModVal / ((state->Fxtal * Kdbl/2)/1000);
  1981. status += MXL_ControlWrite(fe, CHCAL_FRAC_MOD_IF, fracModVal);
  1982. return status ;
  1983. }
  1984. static u32 MXL_GetXtalInt(u32 Xtal_Freq)
  1985. {
  1986. if ((Xtal_Freq % 1000000) == 0)
  1987. return (Xtal_Freq / 10000);
  1988. else
  1989. return (((Xtal_Freq / 1000000) + 1)*100);
  1990. }
  1991. static u16 MXL_TuneRF(struct dvb_frontend *fe, u32 RF_Freq)
  1992. {
  1993. struct mxl5005s_state *state = fe->tuner_priv;
  1994. u16 status = 0;
  1995. u32 divider_val, E3, E4, E5, E5A;
  1996. u32 Fmax, Fmin, FmaxBin, FminBin;
  1997. u32 Kdbl_RF = 2;
  1998. u32 tg_divval;
  1999. u32 tg_lo;
  2000. u32 Xtal_Int;
  2001. u32 Fref_TG;
  2002. u32 Fvco;
  2003. Xtal_Int = MXL_GetXtalInt(state->Fxtal);
  2004. state->RF_IN = RF_Freq;
  2005. MXL_SynthRFTGLO_Calc(fe);
  2006. if (state->Fxtal >= 12000000UL && state->Fxtal <= 22000000UL)
  2007. Kdbl_RF = 2;
  2008. if (state->Fxtal > 22000000 && state->Fxtal <= 32000000)
  2009. Kdbl_RF = 1;
  2010. /* Downconverter Controls
  2011. * Look-Up Table Implementation for:
  2012. * DN_POLY
  2013. * DN_RFGAIN
  2014. * DN_CAP_RFLPF
  2015. * DN_EN_VHFUHFBAR
  2016. * DN_GAIN_ADJUST
  2017. * Change the boundary reference from RF_IN to RF_LO
  2018. */
  2019. if (state->RF_LO < 40000000UL)
  2020. return -1;
  2021. if (state->RF_LO >= 40000000UL && state->RF_LO <= 75000000UL) {
  2022. status += MXL_ControlWrite(fe, DN_POLY, 2);
  2023. status += MXL_ControlWrite(fe, DN_RFGAIN, 3);
  2024. status += MXL_ControlWrite(fe, DN_CAP_RFLPF, 423);
  2025. status += MXL_ControlWrite(fe, DN_EN_VHFUHFBAR, 1);
  2026. status += MXL_ControlWrite(fe, DN_GAIN_ADJUST, 1);
  2027. }
  2028. if (state->RF_LO > 75000000UL && state->RF_LO <= 100000000UL) {
  2029. status += MXL_ControlWrite(fe, DN_POLY, 3);
  2030. status += MXL_ControlWrite(fe, DN_RFGAIN, 3);
  2031. status += MXL_ControlWrite(fe, DN_CAP_RFLPF, 222);
  2032. status += MXL_ControlWrite(fe, DN_EN_VHFUHFBAR, 1);
  2033. status += MXL_ControlWrite(fe, DN_GAIN_ADJUST, 1);
  2034. }
  2035. if (state->RF_LO > 100000000UL && state->RF_LO <= 150000000UL) {
  2036. status += MXL_ControlWrite(fe, DN_POLY, 3);
  2037. status += MXL_ControlWrite(fe, DN_RFGAIN, 3);
  2038. status += MXL_ControlWrite(fe, DN_CAP_RFLPF, 147);
  2039. status += MXL_ControlWrite(fe, DN_EN_VHFUHFBAR, 1);
  2040. status += MXL_ControlWrite(fe, DN_GAIN_ADJUST, 2);
  2041. }
  2042. if (state->RF_LO > 150000000UL && state->RF_LO <= 200000000UL) {
  2043. status += MXL_ControlWrite(fe, DN_POLY, 3);
  2044. status += MXL_ControlWrite(fe, DN_RFGAIN, 3);
  2045. status += MXL_ControlWrite(fe, DN_CAP_RFLPF, 9);
  2046. status += MXL_ControlWrite(fe, DN_EN_VHFUHFBAR, 1);
  2047. status += MXL_ControlWrite(fe, DN_GAIN_ADJUST, 2);
  2048. }
  2049. if (state->RF_LO > 200000000UL && state->RF_LO <= 300000000UL) {
  2050. status += MXL_ControlWrite(fe, DN_POLY, 3);
  2051. status += MXL_ControlWrite(fe, DN_RFGAIN, 3);
  2052. status += MXL_ControlWrite(fe, DN_CAP_RFLPF, 0);
  2053. status += MXL_ControlWrite(fe, DN_EN_VHFUHFBAR, 1);
  2054. status += MXL_ControlWrite(fe, DN_GAIN_ADJUST, 3);
  2055. }
  2056. if (state->RF_LO > 300000000UL && state->RF_LO <= 650000000UL) {
  2057. status += MXL_ControlWrite(fe, DN_POLY, 3);
  2058. status += MXL_ControlWrite(fe, DN_RFGAIN, 1);
  2059. status += MXL_ControlWrite(fe, DN_CAP_RFLPF, 0);
  2060. status += MXL_ControlWrite(fe, DN_EN_VHFUHFBAR, 0);
  2061. status += MXL_ControlWrite(fe, DN_GAIN_ADJUST, 3);
  2062. }
  2063. if (state->RF_LO > 650000000UL && state->RF_LO <= 900000000UL) {
  2064. status += MXL_ControlWrite(fe, DN_POLY, 3);
  2065. status += MXL_ControlWrite(fe, DN_RFGAIN, 2);
  2066. status += MXL_ControlWrite(fe, DN_CAP_RFLPF, 0);
  2067. status += MXL_ControlWrite(fe, DN_EN_VHFUHFBAR, 0);
  2068. status += MXL_ControlWrite(fe, DN_GAIN_ADJUST, 3);
  2069. }
  2070. if (state->RF_LO > 900000000UL)
  2071. return -1;
  2072. /* DN_IQTNBUF_AMP */
  2073. /* DN_IQTNGNBFBIAS_BST */
  2074. if (state->RF_LO >= 40000000UL && state->RF_LO <= 75000000UL) {
  2075. status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
  2076. status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
  2077. }
  2078. if (state->RF_LO > 75000000UL && state->RF_LO <= 100000000UL) {
  2079. status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
  2080. status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
  2081. }
  2082. if (state->RF_LO > 100000000UL && state->RF_LO <= 150000000UL) {
  2083. status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
  2084. status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
  2085. }
  2086. if (state->RF_LO > 150000000UL && state->RF_LO <= 200000000UL) {
  2087. status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
  2088. status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
  2089. }
  2090. if (state->RF_LO > 200000000UL && state->RF_LO <= 300000000UL) {
  2091. status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
  2092. status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
  2093. }
  2094. if (state->RF_LO > 300000000UL && state->RF_LO <= 400000000UL) {
  2095. status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
  2096. status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
  2097. }
  2098. if (state->RF_LO > 400000000UL && state->RF_LO <= 450000000UL) {
  2099. status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
  2100. status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
  2101. }
  2102. if (state->RF_LO > 450000000UL && state->RF_LO <= 500000000UL) {
  2103. status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
  2104. status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
  2105. }
  2106. if (state->RF_LO > 500000000UL && state->RF_LO <= 550000000UL) {
  2107. status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
  2108. status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
  2109. }
  2110. if (state->RF_LO > 550000000UL && state->RF_LO <= 600000000UL) {
  2111. status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
  2112. status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
  2113. }
  2114. if (state->RF_LO > 600000000UL && state->RF_LO <= 650000000UL) {
  2115. status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
  2116. status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
  2117. }
  2118. if (state->RF_LO > 650000000UL && state->RF_LO <= 700000000UL) {
  2119. status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
  2120. status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
  2121. }
  2122. if (state->RF_LO > 700000000UL && state->RF_LO <= 750000000UL) {
  2123. status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
  2124. status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
  2125. }
  2126. if (state->RF_LO > 750000000UL && state->RF_LO <= 800000000UL) {
  2127. status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
  2128. status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
  2129. }
  2130. if (state->RF_LO > 800000000UL && state->RF_LO <= 850000000UL) {
  2131. status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 10);
  2132. status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 1);
  2133. }
  2134. if (state->RF_LO > 850000000UL && state->RF_LO <= 900000000UL) {
  2135. status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 10);
  2136. status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 1);
  2137. }
  2138. /*
  2139. * Set RF Synth and LO Path Control
  2140. *
  2141. * Look-Up table implementation for:
  2142. * RFSYN_EN_OUTMUX
  2143. * RFSYN_SEL_VCO_OUT
  2144. * RFSYN_SEL_VCO_HI
  2145. * RFSYN_SEL_DIVM
  2146. * RFSYN_RF_DIV_BIAS
  2147. * DN_SEL_FREQ
  2148. *
  2149. * Set divider_val, Fmax, Fmix to use in Equations
  2150. */
  2151. FminBin = 28000000UL ;
  2152. FmaxBin = 42500000UL ;
  2153. if (state->RF_LO >= 40000000UL && state->RF_LO <= FmaxBin) {
  2154. status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 1);
  2155. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 0);
  2156. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
  2157. status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
  2158. status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
  2159. status += MXL_ControlWrite(fe, DN_SEL_FREQ, 1);
  2160. divider_val = 64 ;
  2161. Fmax = FmaxBin ;
  2162. Fmin = FminBin ;
  2163. }
  2164. FminBin = 42500000UL ;
  2165. FmaxBin = 56000000UL ;
  2166. if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
  2167. status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 1);
  2168. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 0);
  2169. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
  2170. status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
  2171. status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
  2172. status += MXL_ControlWrite(fe, DN_SEL_FREQ, 1);
  2173. divider_val = 64 ;
  2174. Fmax = FmaxBin ;
  2175. Fmin = FminBin ;
  2176. }
  2177. FminBin = 56000000UL ;
  2178. FmaxBin = 85000000UL ;
  2179. if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
  2180. status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
  2181. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
  2182. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
  2183. status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
  2184. status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
  2185. status += MXL_ControlWrite(fe, DN_SEL_FREQ, 1);
  2186. divider_val = 32 ;
  2187. Fmax = FmaxBin ;
  2188. Fmin = FminBin ;
  2189. }
  2190. FminBin = 85000000UL ;
  2191. FmaxBin = 112000000UL ;
  2192. if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
  2193. status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
  2194. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
  2195. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
  2196. status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
  2197. status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
  2198. status += MXL_ControlWrite(fe, DN_SEL_FREQ, 1);
  2199. divider_val = 32 ;
  2200. Fmax = FmaxBin ;
  2201. Fmin = FminBin ;
  2202. }
  2203. FminBin = 112000000UL ;
  2204. FmaxBin = 170000000UL ;
  2205. if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
  2206. status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
  2207. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
  2208. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
  2209. status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
  2210. status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
  2211. status += MXL_ControlWrite(fe, DN_SEL_FREQ, 2);
  2212. divider_val = 16 ;
  2213. Fmax = FmaxBin ;
  2214. Fmin = FminBin ;
  2215. }
  2216. FminBin = 170000000UL ;
  2217. FmaxBin = 225000000UL ;
  2218. if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
  2219. status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
  2220. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
  2221. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
  2222. status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
  2223. status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
  2224. status += MXL_ControlWrite(fe, DN_SEL_FREQ, 2);
  2225. divider_val = 16 ;
  2226. Fmax = FmaxBin ;
  2227. Fmin = FminBin ;
  2228. }
  2229. FminBin = 225000000UL ;
  2230. FmaxBin = 300000000UL ;
  2231. if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
  2232. status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
  2233. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
  2234. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
  2235. status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
  2236. status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
  2237. status += MXL_ControlWrite(fe, DN_SEL_FREQ, 4);
  2238. divider_val = 8 ;
  2239. Fmax = 340000000UL ;
  2240. Fmin = FminBin ;
  2241. }
  2242. FminBin = 300000000UL ;
  2243. FmaxBin = 340000000UL ;
  2244. if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
  2245. status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 1);
  2246. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 0);
  2247. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
  2248. status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
  2249. status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
  2250. status += MXL_ControlWrite(fe, DN_SEL_FREQ, 0);
  2251. divider_val = 8 ;
  2252. Fmax = FmaxBin ;
  2253. Fmin = 225000000UL ;
  2254. }
  2255. FminBin = 340000000UL ;
  2256. FmaxBin = 450000000UL ;
  2257. if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
  2258. status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 1);
  2259. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 0);
  2260. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
  2261. status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
  2262. status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 2);
  2263. status += MXL_ControlWrite(fe, DN_SEL_FREQ, 0);
  2264. divider_val = 8 ;
  2265. Fmax = FmaxBin ;
  2266. Fmin = FminBin ;
  2267. }
  2268. FminBin = 450000000UL ;
  2269. FmaxBin = 680000000UL ;
  2270. if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
  2271. status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
  2272. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
  2273. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
  2274. status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 1);
  2275. status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
  2276. status += MXL_ControlWrite(fe, DN_SEL_FREQ, 0);
  2277. divider_val = 4 ;
  2278. Fmax = FmaxBin ;
  2279. Fmin = FminBin ;
  2280. }
  2281. FminBin = 680000000UL ;
  2282. FmaxBin = 900000000UL ;
  2283. if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
  2284. status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
  2285. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
  2286. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
  2287. status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 1);
  2288. status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
  2289. status += MXL_ControlWrite(fe, DN_SEL_FREQ, 0);
  2290. divider_val = 4 ;
  2291. Fmax = FmaxBin ;
  2292. Fmin = FminBin ;
  2293. }
  2294. /* CHCAL_INT_MOD_RF
  2295. * CHCAL_FRAC_MOD_RF
  2296. * RFSYN_LPF_R
  2297. * CHCAL_EN_INT_RF
  2298. */
  2299. /* Equation E3 RFSYN_VCO_BIAS */
  2300. E3 = (((Fmax-state->RF_LO)/1000)*32)/((Fmax-Fmin)/1000) + 8 ;
  2301. status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, E3);
  2302. /* Equation E4 CHCAL_INT_MOD_RF */
  2303. E4 = (state->RF_LO*divider_val/1000)/(2*state->Fxtal*Kdbl_RF/1000);
  2304. MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, E4);
  2305. /* Equation E5 CHCAL_FRAC_MOD_RF CHCAL_EN_INT_RF */
  2306. E5 = ((2<<17)*(state->RF_LO/10000*divider_val -
  2307. (E4*(2*state->Fxtal*Kdbl_RF)/10000))) /
  2308. (2*state->Fxtal*Kdbl_RF/10000);
  2309. status += MXL_ControlWrite(fe, CHCAL_FRAC_MOD_RF, E5);
  2310. /* Equation E5A RFSYN_LPF_R */
  2311. E5A = (((Fmax - state->RF_LO)/1000)*4/((Fmax-Fmin)/1000)) + 1 ;
  2312. status += MXL_ControlWrite(fe, RFSYN_LPF_R, E5A);
  2313. /* Euqation E5B CHCAL_EN_INIT_RF */
  2314. status += MXL_ControlWrite(fe, CHCAL_EN_INT_RF, ((E5 == 0) ? 1 : 0));
  2315. /*if (E5 == 0)
  2316. * status += MXL_ControlWrite(fe, CHCAL_EN_INT_RF, 1);
  2317. *else
  2318. * status += MXL_ControlWrite(fe, CHCAL_FRAC_MOD_RF, E5);
  2319. */
  2320. /*
  2321. * Set TG Synth
  2322. *
  2323. * Look-Up table implementation for:
  2324. * TG_LO_DIVVAL
  2325. * TG_LO_SELVAL
  2326. *
  2327. * Set divider_val, Fmax, Fmix to use in Equations
  2328. */
  2329. if (state->TG_LO < 33000000UL)
  2330. return -1;
  2331. FminBin = 33000000UL ;
  2332. FmaxBin = 50000000UL ;
  2333. if (state->TG_LO >= FminBin && state->TG_LO <= FmaxBin) {
  2334. status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0x6);
  2335. status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x0);
  2336. divider_val = 36 ;
  2337. Fmax = FmaxBin ;
  2338. Fmin = FminBin ;
  2339. }
  2340. FminBin = 50000000UL ;
  2341. FmaxBin = 67000000UL ;
  2342. if (state->TG_LO > FminBin && state->TG_LO <= FmaxBin) {
  2343. status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0x1);
  2344. status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x0);
  2345. divider_val = 24 ;
  2346. Fmax = FmaxBin ;
  2347. Fmin = FminBin ;
  2348. }
  2349. FminBin = 67000000UL ;
  2350. FmaxBin = 100000000UL ;
  2351. if (state->TG_LO > FminBin && state->TG_LO <= FmaxBin) {
  2352. status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0xC);
  2353. status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x2);
  2354. divider_val = 18 ;
  2355. Fmax = FmaxBin ;
  2356. Fmin = FminBin ;
  2357. }
  2358. FminBin = 100000000UL ;
  2359. FmaxBin = 150000000UL ;
  2360. if (state->TG_LO > FminBin && state->TG_LO <= FmaxBin) {
  2361. status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0x8);
  2362. status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x2);
  2363. divider_val = 12 ;
  2364. Fmax = FmaxBin ;
  2365. Fmin = FminBin ;
  2366. }
  2367. FminBin = 150000000UL ;
  2368. FmaxBin = 200000000UL ;
  2369. if (state->TG_LO > FminBin && state->TG_LO <= FmaxBin) {
  2370. status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0x0);
  2371. status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x2);
  2372. divider_val = 8 ;
  2373. Fmax = FmaxBin ;
  2374. Fmin = FminBin ;
  2375. }
  2376. FminBin = 200000000UL ;
  2377. FmaxBin = 300000000UL ;
  2378. if (state->TG_LO > FminBin && state->TG_LO <= FmaxBin) {
  2379. status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0x8);
  2380. status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x3);
  2381. divider_val = 6 ;
  2382. Fmax = FmaxBin ;
  2383. Fmin = FminBin ;
  2384. }
  2385. FminBin = 300000000UL ;
  2386. FmaxBin = 400000000UL ;
  2387. if (state->TG_LO > FminBin && state->TG_LO <= FmaxBin) {
  2388. status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0x0);
  2389. status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x3);
  2390. divider_val = 4 ;
  2391. Fmax = FmaxBin ;
  2392. Fmin = FminBin ;
  2393. }
  2394. FminBin = 400000000UL ;
  2395. FmaxBin = 600000000UL ;
  2396. if (state->TG_LO > FminBin && state->TG_LO <= FmaxBin) {
  2397. status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0x8);
  2398. status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x7);
  2399. divider_val = 3 ;
  2400. Fmax = FmaxBin ;
  2401. Fmin = FminBin ;
  2402. }
  2403. FminBin = 600000000UL ;
  2404. FmaxBin = 900000000UL ;
  2405. if (state->TG_LO > FminBin && state->TG_LO <= FmaxBin) {
  2406. status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0x0);
  2407. status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x7);
  2408. divider_val = 2 ;
  2409. Fmax = FmaxBin ;
  2410. Fmin = FminBin ;
  2411. }
  2412. /* TG_DIV_VAL */
  2413. tg_divval = (state->TG_LO*divider_val/100000) *
  2414. (MXL_Ceiling(state->Fxtal, 1000000) * 100) /
  2415. (state->Fxtal/1000);
  2416. status += MXL_ControlWrite(fe, TG_DIV_VAL, tg_divval);
  2417. if (state->TG_LO > 600000000UL)
  2418. status += MXL_ControlWrite(fe, TG_DIV_VAL, tg_divval + 1);
  2419. Fmax = 1800000000UL ;
  2420. Fmin = 1200000000UL ;
  2421. /* prevent overflow of 32 bit unsigned integer, use
  2422. * following equation. Edit for v2.6.4
  2423. */
  2424. /* Fref_TF = Fref_TG * 1000 */
  2425. Fref_TG = (state->Fxtal/1000) / MXL_Ceiling(state->Fxtal, 1000000);
  2426. /* Fvco = Fvco/10 */
  2427. Fvco = (state->TG_LO/10000) * divider_val * Fref_TG;
  2428. tg_lo = (((Fmax/10 - Fvco)/100)*32) / ((Fmax-Fmin)/1000)+8;
  2429. /* below equation is same as above but much harder to debug.
  2430. * tg_lo = ( ((Fmax/10000 * Xtal_Int)/100) -
  2431. * ((state->TG_LO/10000)*divider_val *
  2432. * (state->Fxtal/10000)/100) )*32/((Fmax-Fmin)/10000 *
  2433. * Xtal_Int/100) + 8;
  2434. */
  2435. status += MXL_ControlWrite(fe, TG_VCO_BIAS , tg_lo);
  2436. /* add for 2.6.5 Special setting for QAM */
  2437. if (state->Mod_Type == MXL_QAM) {
  2438. if (state->RF_IN < 680000000)
  2439. status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, 3);
  2440. else
  2441. status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, 2);
  2442. }
  2443. /* Off Chip Tracking Filter Control */
  2444. if (state->TF_Type == MXL_TF_OFF) {
  2445. /* Tracking Filter Off State; turn off all the banks */
  2446. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
  2447. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2448. status += MXL_SetGPIO(fe, 3, 1); /* Bank1 Off */
  2449. status += MXL_SetGPIO(fe, 1, 1); /* Bank2 Off */
  2450. status += MXL_SetGPIO(fe, 4, 1); /* Bank3 Off */
  2451. }
  2452. if (state->TF_Type == MXL_TF_C) /* Tracking Filter type C */ {
  2453. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
  2454. status += MXL_ControlWrite(fe, DAC_DIN_A, 0);
  2455. if (state->RF_IN >= 43000000 && state->RF_IN < 150000000) {
  2456. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
  2457. status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
  2458. status += MXL_SetGPIO(fe, 3, 0);
  2459. status += MXL_SetGPIO(fe, 1, 1);
  2460. status += MXL_SetGPIO(fe, 4, 1);
  2461. }
  2462. if (state->RF_IN >= 150000000 && state->RF_IN < 280000000) {
  2463. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
  2464. status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
  2465. status += MXL_SetGPIO(fe, 3, 1);
  2466. status += MXL_SetGPIO(fe, 1, 0);
  2467. status += MXL_SetGPIO(fe, 4, 1);
  2468. }
  2469. if (state->RF_IN >= 280000000 && state->RF_IN < 360000000) {
  2470. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
  2471. status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
  2472. status += MXL_SetGPIO(fe, 3, 1);
  2473. status += MXL_SetGPIO(fe, 1, 0);
  2474. status += MXL_SetGPIO(fe, 4, 0);
  2475. }
  2476. if (state->RF_IN >= 360000000 && state->RF_IN < 560000000) {
  2477. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
  2478. status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
  2479. status += MXL_SetGPIO(fe, 3, 1);
  2480. status += MXL_SetGPIO(fe, 1, 1);
  2481. status += MXL_SetGPIO(fe, 4, 0);
  2482. }
  2483. if (state->RF_IN >= 560000000 && state->RF_IN < 580000000) {
  2484. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
  2485. status += MXL_ControlWrite(fe, DAC_DIN_B, 29);
  2486. status += MXL_SetGPIO(fe, 3, 1);
  2487. status += MXL_SetGPIO(fe, 1, 1);
  2488. status += MXL_SetGPIO(fe, 4, 0);
  2489. }
  2490. if (state->RF_IN >= 580000000 && state->RF_IN < 630000000) {
  2491. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
  2492. status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
  2493. status += MXL_SetGPIO(fe, 3, 1);
  2494. status += MXL_SetGPIO(fe, 1, 1);
  2495. status += MXL_SetGPIO(fe, 4, 0);
  2496. }
  2497. if (state->RF_IN >= 630000000 && state->RF_IN < 700000000) {
  2498. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
  2499. status += MXL_ControlWrite(fe, DAC_DIN_B, 16);
  2500. status += MXL_SetGPIO(fe, 3, 1);
  2501. status += MXL_SetGPIO(fe, 1, 1);
  2502. status += MXL_SetGPIO(fe, 4, 1);
  2503. }
  2504. if (state->RF_IN >= 700000000 && state->RF_IN < 760000000) {
  2505. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
  2506. status += MXL_ControlWrite(fe, DAC_DIN_B, 7);
  2507. status += MXL_SetGPIO(fe, 3, 1);
  2508. status += MXL_SetGPIO(fe, 1, 1);
  2509. status += MXL_SetGPIO(fe, 4, 1);
  2510. }
  2511. if (state->RF_IN >= 760000000 && state->RF_IN <= 900000000) {
  2512. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
  2513. status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
  2514. status += MXL_SetGPIO(fe, 3, 1);
  2515. status += MXL_SetGPIO(fe, 1, 1);
  2516. status += MXL_SetGPIO(fe, 4, 1);
  2517. }
  2518. }
  2519. if (state->TF_Type == MXL_TF_C_H) {
  2520. /* Tracking Filter type C-H for Hauppauge only */
  2521. status += MXL_ControlWrite(fe, DAC_DIN_A, 0);
  2522. if (state->RF_IN >= 43000000 && state->RF_IN < 150000000) {
  2523. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
  2524. status += MXL_SetGPIO(fe, 4, 0);
  2525. status += MXL_SetGPIO(fe, 3, 1);
  2526. status += MXL_SetGPIO(fe, 1, 1);
  2527. }
  2528. if (state->RF_IN >= 150000000 && state->RF_IN < 280000000) {
  2529. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
  2530. status += MXL_SetGPIO(fe, 4, 1);
  2531. status += MXL_SetGPIO(fe, 3, 0);
  2532. status += MXL_SetGPIO(fe, 1, 1);
  2533. }
  2534. if (state->RF_IN >= 280000000 && state->RF_IN < 360000000) {
  2535. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
  2536. status += MXL_SetGPIO(fe, 4, 1);
  2537. status += MXL_SetGPIO(fe, 3, 0);
  2538. status += MXL_SetGPIO(fe, 1, 0);
  2539. }
  2540. if (state->RF_IN >= 360000000 && state->RF_IN < 560000000) {
  2541. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
  2542. status += MXL_SetGPIO(fe, 4, 1);
  2543. status += MXL_SetGPIO(fe, 3, 1);
  2544. status += MXL_SetGPIO(fe, 1, 0);
  2545. }
  2546. if (state->RF_IN >= 560000000 && state->RF_IN < 580000000) {
  2547. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
  2548. status += MXL_SetGPIO(fe, 4, 1);
  2549. status += MXL_SetGPIO(fe, 3, 1);
  2550. status += MXL_SetGPIO(fe, 1, 0);
  2551. }
  2552. if (state->RF_IN >= 580000000 && state->RF_IN < 630000000) {
  2553. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
  2554. status += MXL_SetGPIO(fe, 4, 1);
  2555. status += MXL_SetGPIO(fe, 3, 1);
  2556. status += MXL_SetGPIO(fe, 1, 0);
  2557. }
  2558. if (state->RF_IN >= 630000000 && state->RF_IN < 700000000) {
  2559. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
  2560. status += MXL_SetGPIO(fe, 4, 1);
  2561. status += MXL_SetGPIO(fe, 3, 1);
  2562. status += MXL_SetGPIO(fe, 1, 1);
  2563. }
  2564. if (state->RF_IN >= 700000000 && state->RF_IN < 760000000) {
  2565. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
  2566. status += MXL_SetGPIO(fe, 4, 1);
  2567. status += MXL_SetGPIO(fe, 3, 1);
  2568. status += MXL_SetGPIO(fe, 1, 1);
  2569. }
  2570. if (state->RF_IN >= 760000000 && state->RF_IN <= 900000000) {
  2571. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
  2572. status += MXL_SetGPIO(fe, 4, 1);
  2573. status += MXL_SetGPIO(fe, 3, 1);
  2574. status += MXL_SetGPIO(fe, 1, 1);
  2575. }
  2576. }
  2577. if (state->TF_Type == MXL_TF_D) { /* Tracking Filter type D */
  2578. status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
  2579. if (state->RF_IN >= 43000000 && state->RF_IN < 174000000) {
  2580. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2581. status += MXL_SetGPIO(fe, 4, 0);
  2582. status += MXL_SetGPIO(fe, 1, 1);
  2583. status += MXL_SetGPIO(fe, 3, 1);
  2584. }
  2585. if (state->RF_IN >= 174000000 && state->RF_IN < 250000000) {
  2586. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2587. status += MXL_SetGPIO(fe, 4, 0);
  2588. status += MXL_SetGPIO(fe, 1, 0);
  2589. status += MXL_SetGPIO(fe, 3, 1);
  2590. }
  2591. if (state->RF_IN >= 250000000 && state->RF_IN < 310000000) {
  2592. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2593. status += MXL_SetGPIO(fe, 4, 1);
  2594. status += MXL_SetGPIO(fe, 1, 0);
  2595. status += MXL_SetGPIO(fe, 3, 1);
  2596. }
  2597. if (state->RF_IN >= 310000000 && state->RF_IN < 360000000) {
  2598. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2599. status += MXL_SetGPIO(fe, 4, 1);
  2600. status += MXL_SetGPIO(fe, 1, 0);
  2601. status += MXL_SetGPIO(fe, 3, 0);
  2602. }
  2603. if (state->RF_IN >= 360000000 && state->RF_IN < 470000000) {
  2604. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2605. status += MXL_SetGPIO(fe, 4, 1);
  2606. status += MXL_SetGPIO(fe, 1, 1);
  2607. status += MXL_SetGPIO(fe, 3, 0);
  2608. }
  2609. if (state->RF_IN >= 470000000 && state->RF_IN < 640000000) {
  2610. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
  2611. status += MXL_SetGPIO(fe, 4, 1);
  2612. status += MXL_SetGPIO(fe, 1, 1);
  2613. status += MXL_SetGPIO(fe, 3, 0);
  2614. }
  2615. if (state->RF_IN >= 640000000 && state->RF_IN <= 900000000) {
  2616. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
  2617. status += MXL_SetGPIO(fe, 4, 1);
  2618. status += MXL_SetGPIO(fe, 1, 1);
  2619. status += MXL_SetGPIO(fe, 3, 1);
  2620. }
  2621. }
  2622. if (state->TF_Type == MXL_TF_D_L) {
  2623. /* Tracking Filter type D-L for Lumanate ONLY change 2.6.3 */
  2624. status += MXL_ControlWrite(fe, DAC_DIN_A, 0);
  2625. /* if UHF and terrestrial => Turn off Tracking Filter */
  2626. if (state->RF_IN >= 471000000 &&
  2627. (state->RF_IN - 471000000)%6000000 != 0) {
  2628. /* Turn off all the banks */
  2629. status += MXL_SetGPIO(fe, 3, 1);
  2630. status += MXL_SetGPIO(fe, 1, 1);
  2631. status += MXL_SetGPIO(fe, 4, 1);
  2632. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
  2633. status += MXL_ControlWrite(fe, AGC_IF, 10);
  2634. } else {
  2635. /* if VHF or cable => Turn on Tracking Filter */
  2636. if (state->RF_IN >= 43000000 &&
  2637. state->RF_IN < 140000000) {
  2638. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
  2639. status += MXL_SetGPIO(fe, 4, 1);
  2640. status += MXL_SetGPIO(fe, 1, 1);
  2641. status += MXL_SetGPIO(fe, 3, 0);
  2642. }
  2643. if (state->RF_IN >= 140000000 &&
  2644. state->RF_IN < 240000000) {
  2645. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
  2646. status += MXL_SetGPIO(fe, 4, 1);
  2647. status += MXL_SetGPIO(fe, 1, 0);
  2648. status += MXL_SetGPIO(fe, 3, 0);
  2649. }
  2650. if (state->RF_IN >= 240000000 &&
  2651. state->RF_IN < 340000000) {
  2652. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
  2653. status += MXL_SetGPIO(fe, 4, 0);
  2654. status += MXL_SetGPIO(fe, 1, 1);
  2655. status += MXL_SetGPIO(fe, 3, 0);
  2656. }
  2657. if (state->RF_IN >= 340000000 &&
  2658. state->RF_IN < 430000000) {
  2659. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
  2660. status += MXL_SetGPIO(fe, 4, 0);
  2661. status += MXL_SetGPIO(fe, 1, 0);
  2662. status += MXL_SetGPIO(fe, 3, 1);
  2663. }
  2664. if (state->RF_IN >= 430000000 &&
  2665. state->RF_IN < 470000000) {
  2666. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
  2667. status += MXL_SetGPIO(fe, 4, 1);
  2668. status += MXL_SetGPIO(fe, 1, 0);
  2669. status += MXL_SetGPIO(fe, 3, 1);
  2670. }
  2671. if (state->RF_IN >= 470000000 &&
  2672. state->RF_IN < 570000000) {
  2673. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
  2674. status += MXL_SetGPIO(fe, 4, 0);
  2675. status += MXL_SetGPIO(fe, 1, 0);
  2676. status += MXL_SetGPIO(fe, 3, 1);
  2677. }
  2678. if (state->RF_IN >= 570000000 &&
  2679. state->RF_IN < 620000000) {
  2680. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
  2681. status += MXL_SetGPIO(fe, 4, 0);
  2682. status += MXL_SetGPIO(fe, 1, 1);
  2683. status += MXL_SetGPIO(fe, 3, 1);
  2684. }
  2685. if (state->RF_IN >= 620000000 &&
  2686. state->RF_IN < 760000000) {
  2687. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
  2688. status += MXL_SetGPIO(fe, 4, 0);
  2689. status += MXL_SetGPIO(fe, 1, 1);
  2690. status += MXL_SetGPIO(fe, 3, 1);
  2691. }
  2692. if (state->RF_IN >= 760000000 &&
  2693. state->RF_IN <= 900000000) {
  2694. status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
  2695. status += MXL_SetGPIO(fe, 4, 1);
  2696. status += MXL_SetGPIO(fe, 1, 1);
  2697. status += MXL_SetGPIO(fe, 3, 1);
  2698. }
  2699. }
  2700. }
  2701. if (state->TF_Type == MXL_TF_E) /* Tracking Filter type E */ {
  2702. status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
  2703. if (state->RF_IN >= 43000000 && state->RF_IN < 174000000) {
  2704. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2705. status += MXL_SetGPIO(fe, 4, 0);
  2706. status += MXL_SetGPIO(fe, 1, 1);
  2707. status += MXL_SetGPIO(fe, 3, 1);
  2708. }
  2709. if (state->RF_IN >= 174000000 && state->RF_IN < 250000000) {
  2710. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2711. status += MXL_SetGPIO(fe, 4, 0);
  2712. status += MXL_SetGPIO(fe, 1, 0);
  2713. status += MXL_SetGPIO(fe, 3, 1);
  2714. }
  2715. if (state->RF_IN >= 250000000 && state->RF_IN < 310000000) {
  2716. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2717. status += MXL_SetGPIO(fe, 4, 1);
  2718. status += MXL_SetGPIO(fe, 1, 0);
  2719. status += MXL_SetGPIO(fe, 3, 1);
  2720. }
  2721. if (state->RF_IN >= 310000000 && state->RF_IN < 360000000) {
  2722. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2723. status += MXL_SetGPIO(fe, 4, 1);
  2724. status += MXL_SetGPIO(fe, 1, 0);
  2725. status += MXL_SetGPIO(fe, 3, 0);
  2726. }
  2727. if (state->RF_IN >= 360000000 && state->RF_IN < 470000000) {
  2728. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2729. status += MXL_SetGPIO(fe, 4, 1);
  2730. status += MXL_SetGPIO(fe, 1, 1);
  2731. status += MXL_SetGPIO(fe, 3, 0);
  2732. }
  2733. if (state->RF_IN >= 470000000 && state->RF_IN < 640000000) {
  2734. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
  2735. status += MXL_SetGPIO(fe, 4, 1);
  2736. status += MXL_SetGPIO(fe, 1, 1);
  2737. status += MXL_SetGPIO(fe, 3, 0);
  2738. }
  2739. if (state->RF_IN >= 640000000 && state->RF_IN <= 900000000) {
  2740. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
  2741. status += MXL_SetGPIO(fe, 4, 1);
  2742. status += MXL_SetGPIO(fe, 1, 1);
  2743. status += MXL_SetGPIO(fe, 3, 1);
  2744. }
  2745. }
  2746. if (state->TF_Type == MXL_TF_F) {
  2747. /* Tracking Filter type F */
  2748. status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
  2749. if (state->RF_IN >= 43000000 && state->RF_IN < 160000000) {
  2750. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2751. status += MXL_SetGPIO(fe, 4, 0);
  2752. status += MXL_SetGPIO(fe, 1, 1);
  2753. status += MXL_SetGPIO(fe, 3, 1);
  2754. }
  2755. if (state->RF_IN >= 160000000 && state->RF_IN < 210000000) {
  2756. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2757. status += MXL_SetGPIO(fe, 4, 0);
  2758. status += MXL_SetGPIO(fe, 1, 0);
  2759. status += MXL_SetGPIO(fe, 3, 1);
  2760. }
  2761. if (state->RF_IN >= 210000000 && state->RF_IN < 300000000) {
  2762. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2763. status += MXL_SetGPIO(fe, 4, 1);
  2764. status += MXL_SetGPIO(fe, 1, 0);
  2765. status += MXL_SetGPIO(fe, 3, 1);
  2766. }
  2767. if (state->RF_IN >= 300000000 && state->RF_IN < 390000000) {
  2768. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2769. status += MXL_SetGPIO(fe, 4, 1);
  2770. status += MXL_SetGPIO(fe, 1, 0);
  2771. status += MXL_SetGPIO(fe, 3, 0);
  2772. }
  2773. if (state->RF_IN >= 390000000 && state->RF_IN < 515000000) {
  2774. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2775. status += MXL_SetGPIO(fe, 4, 1);
  2776. status += MXL_SetGPIO(fe, 1, 1);
  2777. status += MXL_SetGPIO(fe, 3, 0);
  2778. }
  2779. if (state->RF_IN >= 515000000 && state->RF_IN < 650000000) {
  2780. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
  2781. status += MXL_SetGPIO(fe, 4, 1);
  2782. status += MXL_SetGPIO(fe, 1, 1);
  2783. status += MXL_SetGPIO(fe, 3, 0);
  2784. }
  2785. if (state->RF_IN >= 650000000 && state->RF_IN <= 900000000) {
  2786. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
  2787. status += MXL_SetGPIO(fe, 4, 1);
  2788. status += MXL_SetGPIO(fe, 1, 1);
  2789. status += MXL_SetGPIO(fe, 3, 1);
  2790. }
  2791. }
  2792. if (state->TF_Type == MXL_TF_E_2) {
  2793. /* Tracking Filter type E_2 */
  2794. status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
  2795. if (state->RF_IN >= 43000000 && state->RF_IN < 174000000) {
  2796. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2797. status += MXL_SetGPIO(fe, 4, 0);
  2798. status += MXL_SetGPIO(fe, 1, 1);
  2799. status += MXL_SetGPIO(fe, 3, 1);
  2800. }
  2801. if (state->RF_IN >= 174000000 && state->RF_IN < 250000000) {
  2802. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2803. status += MXL_SetGPIO(fe, 4, 0);
  2804. status += MXL_SetGPIO(fe, 1, 0);
  2805. status += MXL_SetGPIO(fe, 3, 1);
  2806. }
  2807. if (state->RF_IN >= 250000000 && state->RF_IN < 350000000) {
  2808. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2809. status += MXL_SetGPIO(fe, 4, 1);
  2810. status += MXL_SetGPIO(fe, 1, 0);
  2811. status += MXL_SetGPIO(fe, 3, 1);
  2812. }
  2813. if (state->RF_IN >= 350000000 && state->RF_IN < 400000000) {
  2814. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2815. status += MXL_SetGPIO(fe, 4, 1);
  2816. status += MXL_SetGPIO(fe, 1, 0);
  2817. status += MXL_SetGPIO(fe, 3, 0);
  2818. }
  2819. if (state->RF_IN >= 400000000 && state->RF_IN < 570000000) {
  2820. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2821. status += MXL_SetGPIO(fe, 4, 1);
  2822. status += MXL_SetGPIO(fe, 1, 1);
  2823. status += MXL_SetGPIO(fe, 3, 0);
  2824. }
  2825. if (state->RF_IN >= 570000000 && state->RF_IN < 770000000) {
  2826. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
  2827. status += MXL_SetGPIO(fe, 4, 1);
  2828. status += MXL_SetGPIO(fe, 1, 1);
  2829. status += MXL_SetGPIO(fe, 3, 0);
  2830. }
  2831. if (state->RF_IN >= 770000000 && state->RF_IN <= 900000000) {
  2832. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
  2833. status += MXL_SetGPIO(fe, 4, 1);
  2834. status += MXL_SetGPIO(fe, 1, 1);
  2835. status += MXL_SetGPIO(fe, 3, 1);
  2836. }
  2837. }
  2838. if (state->TF_Type == MXL_TF_G) {
  2839. /* Tracking Filter type G add for v2.6.8 */
  2840. status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
  2841. if (state->RF_IN >= 50000000 && state->RF_IN < 190000000) {
  2842. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2843. status += MXL_SetGPIO(fe, 4, 0);
  2844. status += MXL_SetGPIO(fe, 1, 1);
  2845. status += MXL_SetGPIO(fe, 3, 1);
  2846. }
  2847. if (state->RF_IN >= 190000000 && state->RF_IN < 280000000) {
  2848. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2849. status += MXL_SetGPIO(fe, 4, 0);
  2850. status += MXL_SetGPIO(fe, 1, 0);
  2851. status += MXL_SetGPIO(fe, 3, 1);
  2852. }
  2853. if (state->RF_IN >= 280000000 && state->RF_IN < 350000000) {
  2854. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2855. status += MXL_SetGPIO(fe, 4, 1);
  2856. status += MXL_SetGPIO(fe, 1, 0);
  2857. status += MXL_SetGPIO(fe, 3, 1);
  2858. }
  2859. if (state->RF_IN >= 350000000 && state->RF_IN < 400000000) {
  2860. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2861. status += MXL_SetGPIO(fe, 4, 1);
  2862. status += MXL_SetGPIO(fe, 1, 0);
  2863. status += MXL_SetGPIO(fe, 3, 0);
  2864. }
  2865. if (state->RF_IN >= 400000000 && state->RF_IN < 470000000) {
  2866. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
  2867. status += MXL_SetGPIO(fe, 4, 1);
  2868. status += MXL_SetGPIO(fe, 1, 0);
  2869. status += MXL_SetGPIO(fe, 3, 1);
  2870. }
  2871. if (state->RF_IN >= 470000000 && state->RF_IN < 640000000) {
  2872. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2873. status += MXL_SetGPIO(fe, 4, 1);
  2874. status += MXL_SetGPIO(fe, 1, 1);
  2875. status += MXL_SetGPIO(fe, 3, 0);
  2876. }
  2877. if (state->RF_IN >= 640000000 && state->RF_IN < 820000000) {
  2878. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
  2879. status += MXL_SetGPIO(fe, 4, 1);
  2880. status += MXL_SetGPIO(fe, 1, 1);
  2881. status += MXL_SetGPIO(fe, 3, 0);
  2882. }
  2883. if (state->RF_IN >= 820000000 && state->RF_IN <= 900000000) {
  2884. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
  2885. status += MXL_SetGPIO(fe, 4, 1);
  2886. status += MXL_SetGPIO(fe, 1, 1);
  2887. status += MXL_SetGPIO(fe, 3, 1);
  2888. }
  2889. }
  2890. if (state->TF_Type == MXL_TF_E_NA) {
  2891. /* Tracking Filter type E-NA for Empia ONLY change for 2.6.8 */
  2892. status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
  2893. /* if UHF and terrestrial=> Turn off Tracking Filter */
  2894. if (state->RF_IN >= 471000000 &&
  2895. (state->RF_IN - 471000000)%6000000 != 0) {
  2896. /* Turn off all the banks */
  2897. status += MXL_SetGPIO(fe, 3, 1);
  2898. status += MXL_SetGPIO(fe, 1, 1);
  2899. status += MXL_SetGPIO(fe, 4, 1);
  2900. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2901. /* 2.6.12 Turn on RSSI */
  2902. status += MXL_ControlWrite(fe, SEQ_EXTSYNTHCALIF, 1);
  2903. status += MXL_ControlWrite(fe, SEQ_EXTDCCAL, 1);
  2904. status += MXL_ControlWrite(fe, AGC_EN_RSSI, 1);
  2905. status += MXL_ControlWrite(fe, RFA_ENCLKRFAGC, 1);
  2906. /* RSSI reference point */
  2907. status += MXL_ControlWrite(fe, RFA_RSSI_REFH, 5);
  2908. status += MXL_ControlWrite(fe, RFA_RSSI_REF, 3);
  2909. status += MXL_ControlWrite(fe, RFA_RSSI_REFL, 2);
  2910. /* following parameter is from analog OTA mode,
  2911. * can be change to seek better performance */
  2912. status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, 3);
  2913. } else {
  2914. /* if VHF or Cable => Turn on Tracking Filter */
  2915. /* 2.6.12 Turn off RSSI */
  2916. status += MXL_ControlWrite(fe, AGC_EN_RSSI, 0);
  2917. /* change back from above condition */
  2918. status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, 5);
  2919. if (state->RF_IN >= 43000000 && state->RF_IN < 174000000) {
  2920. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2921. status += MXL_SetGPIO(fe, 4, 0);
  2922. status += MXL_SetGPIO(fe, 1, 1);
  2923. status += MXL_SetGPIO(fe, 3, 1);
  2924. }
  2925. if (state->RF_IN >= 174000000 && state->RF_IN < 250000000) {
  2926. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2927. status += MXL_SetGPIO(fe, 4, 0);
  2928. status += MXL_SetGPIO(fe, 1, 0);
  2929. status += MXL_SetGPIO(fe, 3, 1);
  2930. }
  2931. if (state->RF_IN >= 250000000 && state->RF_IN < 350000000) {
  2932. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2933. status += MXL_SetGPIO(fe, 4, 1);
  2934. status += MXL_SetGPIO(fe, 1, 0);
  2935. status += MXL_SetGPIO(fe, 3, 1);
  2936. }
  2937. if (state->RF_IN >= 350000000 && state->RF_IN < 400000000) {
  2938. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2939. status += MXL_SetGPIO(fe, 4, 1);
  2940. status += MXL_SetGPIO(fe, 1, 0);
  2941. status += MXL_SetGPIO(fe, 3, 0);
  2942. }
  2943. if (state->RF_IN >= 400000000 && state->RF_IN < 570000000) {
  2944. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
  2945. status += MXL_SetGPIO(fe, 4, 1);
  2946. status += MXL_SetGPIO(fe, 1, 1);
  2947. status += MXL_SetGPIO(fe, 3, 0);
  2948. }
  2949. if (state->RF_IN >= 570000000 && state->RF_IN < 770000000) {
  2950. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
  2951. status += MXL_SetGPIO(fe, 4, 1);
  2952. status += MXL_SetGPIO(fe, 1, 1);
  2953. status += MXL_SetGPIO(fe, 3, 0);
  2954. }
  2955. if (state->RF_IN >= 770000000 && state->RF_IN <= 900000000) {
  2956. status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
  2957. status += MXL_SetGPIO(fe, 4, 1);
  2958. status += MXL_SetGPIO(fe, 1, 1);
  2959. status += MXL_SetGPIO(fe, 3, 1);
  2960. }
  2961. }
  2962. }
  2963. return status ;
  2964. }
  2965. static u16 MXL_SetGPIO(struct dvb_frontend *fe, u8 GPIO_Num, u8 GPIO_Val)
  2966. {
  2967. u16 status = 0;
  2968. if (GPIO_Num == 1)
  2969. status += MXL_ControlWrite(fe, GPIO_1B, GPIO_Val ? 0 : 1);
  2970. /* GPIO2 is not available */
  2971. if (GPIO_Num == 3) {
  2972. if (GPIO_Val == 1) {
  2973. status += MXL_ControlWrite(fe, GPIO_3, 0);
  2974. status += MXL_ControlWrite(fe, GPIO_3B, 0);
  2975. }
  2976. if (GPIO_Val == 0) {
  2977. status += MXL_ControlWrite(fe, GPIO_3, 1);
  2978. status += MXL_ControlWrite(fe, GPIO_3B, 1);
  2979. }
  2980. if (GPIO_Val == 3) { /* tri-state */
  2981. status += MXL_ControlWrite(fe, GPIO_3, 0);
  2982. status += MXL_ControlWrite(fe, GPIO_3B, 1);
  2983. }
  2984. }
  2985. if (GPIO_Num == 4) {
  2986. if (GPIO_Val == 1) {
  2987. status += MXL_ControlWrite(fe, GPIO_4, 0);
  2988. status += MXL_ControlWrite(fe, GPIO_4B, 0);
  2989. }
  2990. if (GPIO_Val == 0) {
  2991. status += MXL_ControlWrite(fe, GPIO_4, 1);
  2992. status += MXL_ControlWrite(fe, GPIO_4B, 1);
  2993. }
  2994. if (GPIO_Val == 3) { /* tri-state */
  2995. status += MXL_ControlWrite(fe, GPIO_4, 0);
  2996. status += MXL_ControlWrite(fe, GPIO_4B, 1);
  2997. }
  2998. }
  2999. return status;
  3000. }
  3001. static u16 MXL_ControlWrite(struct dvb_frontend *fe, u16 ControlNum, u32 value)
  3002. {
  3003. u16 status = 0;
  3004. /* Will write ALL Matching Control Name */
  3005. /* Write Matching INIT Control */
  3006. status += MXL_ControlWrite_Group(fe, ControlNum, value, 1);
  3007. /* Write Matching CH Control */
  3008. status += MXL_ControlWrite_Group(fe, ControlNum, value, 2);
  3009. #ifdef _MXL_INTERNAL
  3010. /* Write Matching MXL Control */
  3011. status += MXL_ControlWrite_Group(fe, ControlNum, value, 3);
  3012. #endif
  3013. return status;
  3014. }
  3015. static u16 MXL_ControlWrite_Group(struct dvb_frontend *fe, u16 controlNum,
  3016. u32 value, u16 controlGroup)
  3017. {
  3018. struct mxl5005s_state *state = fe->tuner_priv;
  3019. u16 i, j, k;
  3020. u32 highLimit;
  3021. u32 ctrlVal;
  3022. if (controlGroup == 1) /* Initial Control */ {
  3023. for (i = 0; i < state->Init_Ctrl_Num; i++) {
  3024. if (controlNum == state->Init_Ctrl[i].Ctrl_Num) {
  3025. highLimit = 1 << state->Init_Ctrl[i].size;
  3026. if (value < highLimit) {
  3027. for (j = 0; j < state->Init_Ctrl[i].size; j++) {
  3028. state->Init_Ctrl[i].val[j] = (u8)((value >> j) & 0x01);
  3029. MXL_RegWriteBit(fe, (u8)(state->Init_Ctrl[i].addr[j]),
  3030. (u8)(state->Init_Ctrl[i].bit[j]),
  3031. (u8)((value>>j) & 0x01));
  3032. }
  3033. ctrlVal = 0;
  3034. for (k = 0; k < state->Init_Ctrl[i].size; k++)
  3035. ctrlVal += state->Init_Ctrl[i].val[k] * (1 << k);
  3036. } else
  3037. return -1;
  3038. }
  3039. }
  3040. }
  3041. if (controlGroup == 2) /* Chan change Control */ {
  3042. for (i = 0; i < state->CH_Ctrl_Num; i++) {
  3043. if (controlNum == state->CH_Ctrl[i].Ctrl_Num) {
  3044. highLimit = 1 << state->CH_Ctrl[i].size;
  3045. if (value < highLimit) {
  3046. for (j = 0; j < state->CH_Ctrl[i].size; j++) {
  3047. state->CH_Ctrl[i].val[j] = (u8)((value >> j) & 0x01);
  3048. MXL_RegWriteBit(fe, (u8)(state->CH_Ctrl[i].addr[j]),
  3049. (u8)(state->CH_Ctrl[i].bit[j]),
  3050. (u8)((value>>j) & 0x01));
  3051. }
  3052. ctrlVal = 0;
  3053. for (k = 0; k < state->CH_Ctrl[i].size; k++)
  3054. ctrlVal += state->CH_Ctrl[i].val[k] * (1 << k);
  3055. } else
  3056. return -1;
  3057. }
  3058. }
  3059. }
  3060. #ifdef _MXL_INTERNAL
  3061. if (controlGroup == 3) /* Maxlinear Control */ {
  3062. for (i = 0; i < state->MXL_Ctrl_Num; i++) {
  3063. if (controlNum == state->MXL_Ctrl[i].Ctrl_Num) {
  3064. highLimit = (1 << state->MXL_Ctrl[i].size);
  3065. if (value < highLimit) {
  3066. for (j = 0; j < state->MXL_Ctrl[i].size; j++) {
  3067. state->MXL_Ctrl[i].val[j] = (u8)((value >> j) & 0x01);
  3068. MXL_RegWriteBit(fe, (u8)(state->MXL_Ctrl[i].addr[j]),
  3069. (u8)(state->MXL_Ctrl[i].bit[j]),
  3070. (u8)((value>>j) & 0x01));
  3071. }
  3072. ctrlVal = 0;
  3073. for (k = 0; k < state->MXL_Ctrl[i].size; k++)
  3074. ctrlVal += state->MXL_Ctrl[i].val[k] * (1 << k);
  3075. } else
  3076. return -1;
  3077. }
  3078. }
  3079. }
  3080. #endif
  3081. return 0 ; /* successful return */
  3082. }
  3083. static u16 MXL_RegWrite(struct dvb_frontend *fe, u8 RegNum, u8 RegVal)
  3084. {
  3085. struct mxl5005s_state *state = fe->tuner_priv;
  3086. int i ;
  3087. for (i = 0; i < 104; i++) {
  3088. if (RegNum == state->TunerRegs[i].Reg_Num) {
  3089. state->TunerRegs[i].Reg_Val = RegVal;
  3090. return 0;
  3091. }
  3092. }
  3093. return 1;
  3094. }
  3095. static u16 MXL_RegRead(struct dvb_frontend *fe, u8 RegNum, u8 *RegVal)
  3096. {
  3097. struct mxl5005s_state *state = fe->tuner_priv;
  3098. int i ;
  3099. for (i = 0; i < 104; i++) {
  3100. if (RegNum == state->TunerRegs[i].Reg_Num) {
  3101. *RegVal = (u8)(state->TunerRegs[i].Reg_Val);
  3102. return 0;
  3103. }
  3104. }
  3105. return 1;
  3106. }
  3107. static u16 MXL_ControlRead(struct dvb_frontend *fe, u16 controlNum, u32 *value)
  3108. {
  3109. struct mxl5005s_state *state = fe->tuner_priv;
  3110. u32 ctrlVal ;
  3111. u16 i, k ;
  3112. for (i = 0; i < state->Init_Ctrl_Num ; i++) {
  3113. if (controlNum == state->Init_Ctrl[i].Ctrl_Num) {
  3114. ctrlVal = 0;
  3115. for (k = 0; k < state->Init_Ctrl[i].size; k++)
  3116. ctrlVal += state->Init_Ctrl[i].val[k] * (1<<k);
  3117. *value = ctrlVal;
  3118. return 0;
  3119. }
  3120. }
  3121. for (i = 0; i < state->CH_Ctrl_Num ; i++) {
  3122. if (controlNum == state->CH_Ctrl[i].Ctrl_Num) {
  3123. ctrlVal = 0;
  3124. for (k = 0; k < state->CH_Ctrl[i].size; k++)
  3125. ctrlVal += state->CH_Ctrl[i].val[k] * (1 << k);
  3126. *value = ctrlVal;
  3127. return 0;
  3128. }
  3129. }
  3130. #ifdef _MXL_INTERNAL
  3131. for (i = 0; i < state->MXL_Ctrl_Num ; i++) {
  3132. if (controlNum == state->MXL_Ctrl[i].Ctrl_Num) {
  3133. ctrlVal = 0;
  3134. for (k = 0; k < state->MXL_Ctrl[i].size; k++)
  3135. ctrlVal += state->MXL_Ctrl[i].val[k] * (1<<k);
  3136. *value = ctrlVal;
  3137. return 0;
  3138. }
  3139. }
  3140. #endif
  3141. return 1;
  3142. }
  3143. static u16 MXL_ControlRegRead(struct dvb_frontend *fe, u16 controlNum,
  3144. u8 *RegNum, int *count)
  3145. {
  3146. struct mxl5005s_state *state = fe->tuner_priv;
  3147. u16 i, j, k ;
  3148. u16 Count ;
  3149. for (i = 0; i < state->Init_Ctrl_Num ; i++) {
  3150. if (controlNum == state->Init_Ctrl[i].Ctrl_Num) {
  3151. Count = 1;
  3152. RegNum[0] = (u8)(state->Init_Ctrl[i].addr[0]);
  3153. for (k = 1; k < state->Init_Ctrl[i].size; k++) {
  3154. for (j = 0; j < Count; j++) {
  3155. if (state->Init_Ctrl[i].addr[k] !=
  3156. RegNum[j]) {
  3157. Count++;
  3158. RegNum[Count-1] = (u8)(state->Init_Ctrl[i].addr[k]);
  3159. }
  3160. }
  3161. }
  3162. *count = Count;
  3163. return 0;
  3164. }
  3165. }
  3166. for (i = 0; i < state->CH_Ctrl_Num ; i++) {
  3167. if (controlNum == state->CH_Ctrl[i].Ctrl_Num) {
  3168. Count = 1;
  3169. RegNum[0] = (u8)(state->CH_Ctrl[i].addr[0]);
  3170. for (k = 1; k < state->CH_Ctrl[i].size; k++) {
  3171. for (j = 0; j < Count; j++) {
  3172. if (state->CH_Ctrl[i].addr[k] !=
  3173. RegNum[j]) {
  3174. Count++;
  3175. RegNum[Count-1] = (u8)(state->CH_Ctrl[i].addr[k]);
  3176. }
  3177. }
  3178. }
  3179. *count = Count;
  3180. return 0;
  3181. }
  3182. }
  3183. #ifdef _MXL_INTERNAL
  3184. for (i = 0; i < state->MXL_Ctrl_Num ; i++) {
  3185. if (controlNum == state->MXL_Ctrl[i].Ctrl_Num) {
  3186. Count = 1;
  3187. RegNum[0] = (u8)(state->MXL_Ctrl[i].addr[0]);
  3188. for (k = 1; k < state->MXL_Ctrl[i].size; k++) {
  3189. for (j = 0; j < Count; j++) {
  3190. if (state->MXL_Ctrl[i].addr[k] !=
  3191. RegNum[j]) {
  3192. Count++;
  3193. RegNum[Count-1] = (u8)state->MXL_Ctrl[i].addr[k];
  3194. }
  3195. }
  3196. }
  3197. *count = Count;
  3198. return 0;
  3199. }
  3200. }
  3201. #endif
  3202. *count = 0;
  3203. return 1;
  3204. }
  3205. static void MXL_RegWriteBit(struct dvb_frontend *fe, u8 address, u8 bit,
  3206. u8 bitVal)
  3207. {
  3208. struct mxl5005s_state *state = fe->tuner_priv;
  3209. int i ;
  3210. const u8 AND_MAP[8] = {
  3211. 0xFE, 0xFD, 0xFB, 0xF7,
  3212. 0xEF, 0xDF, 0xBF, 0x7F } ;
  3213. const u8 OR_MAP[8] = {
  3214. 0x01, 0x02, 0x04, 0x08,
  3215. 0x10, 0x20, 0x40, 0x80 } ;
  3216. for (i = 0; i < state->TunerRegs_Num; i++) {
  3217. if (state->TunerRegs[i].Reg_Num == address) {
  3218. if (bitVal)
  3219. state->TunerRegs[i].Reg_Val |= OR_MAP[bit];
  3220. else
  3221. state->TunerRegs[i].Reg_Val &= AND_MAP[bit];
  3222. break ;
  3223. }
  3224. }
  3225. }
  3226. static u32 MXL_Ceiling(u32 value, u32 resolution)
  3227. {
  3228. return (value/resolution + (value % resolution > 0 ? 1 : 0));
  3229. }
  3230. /* Retrieve the Initialzation Registers */
  3231. static u16 MXL_GetInitRegister(struct dvb_frontend *fe, u8 *RegNum,
  3232. u8 *RegVal, int *count)
  3233. {
  3234. u16 status = 0;
  3235. int i ;
  3236. u8 RegAddr[] = {
  3237. 11, 12, 13, 22, 32, 43, 44, 53, 56, 59, 73,
  3238. 76, 77, 91, 134, 135, 137, 147,
  3239. 156, 166, 167, 168, 25 };
  3240. *count = sizeof(RegAddr) / sizeof(u8);
  3241. status += MXL_BlockInit(fe);
  3242. for (i = 0 ; i < *count; i++) {
  3243. RegNum[i] = RegAddr[i];
  3244. status += MXL_RegRead(fe, RegNum[i], &RegVal[i]);
  3245. }
  3246. return status;
  3247. }
  3248. static u16 MXL_GetCHRegister(struct dvb_frontend *fe, u8 *RegNum, u8 *RegVal,
  3249. int *count)
  3250. {
  3251. u16 status = 0;
  3252. int i ;
  3253. /* add 77, 166, 167, 168 register for 2.6.12 */
  3254. #ifdef _MXL_PRODUCTION
  3255. u8 RegAddr[] = {14, 15, 16, 17, 22, 43, 65, 68, 69, 70, 73, 92, 93, 106,
  3256. 107, 108, 109, 110, 111, 112, 136, 138, 149, 77, 166, 167, 168 } ;
  3257. #else
  3258. u8 RegAddr[] = {14, 15, 16, 17, 22, 43, 68, 69, 70, 73, 92, 93, 106,
  3259. 107, 108, 109, 110, 111, 112, 136, 138, 149, 77, 166, 167, 168 } ;
  3260. /*
  3261. u8 RegAddr[171];
  3262. for (i = 0; i <= 170; i++)
  3263. RegAddr[i] = i;
  3264. */
  3265. #endif
  3266. *count = sizeof(RegAddr) / sizeof(u8);
  3267. for (i = 0 ; i < *count; i++) {
  3268. RegNum[i] = RegAddr[i];
  3269. status += MXL_RegRead(fe, RegNum[i], &RegVal[i]);
  3270. }
  3271. return status;
  3272. }
  3273. static u16 MXL_GetCHRegister_ZeroIF(struct dvb_frontend *fe, u8 *RegNum,
  3274. u8 *RegVal, int *count)
  3275. {
  3276. u16 status = 0;
  3277. int i;
  3278. u8 RegAddr[] = {43, 136};
  3279. *count = sizeof(RegAddr) / sizeof(u8);
  3280. for (i = 0; i < *count; i++) {
  3281. RegNum[i] = RegAddr[i];
  3282. status += MXL_RegRead(fe, RegNum[i], &RegVal[i]);
  3283. }
  3284. return status;
  3285. }
  3286. static u16 MXL_GetCHRegister_LowIF(struct dvb_frontend *fe, u8 *RegNum,
  3287. u8 *RegVal, int *count)
  3288. {
  3289. u16 status = 0;
  3290. int i;
  3291. u8 RegAddr[] = { 138 };
  3292. *count = sizeof(RegAddr) / sizeof(u8);
  3293. for (i = 0; i < *count; i++) {
  3294. RegNum[i] = RegAddr[i];
  3295. status += MXL_RegRead(fe, RegNum[i], &RegVal[i]);
  3296. }
  3297. return status;
  3298. }
  3299. static u16 MXL_GetMasterControl(u8 *MasterReg, int state)
  3300. {
  3301. if (state == 1) /* Load_Start */
  3302. *MasterReg = 0xF3;
  3303. if (state == 2) /* Power_Down */
  3304. *MasterReg = 0x41;
  3305. if (state == 3) /* Synth_Reset */
  3306. *MasterReg = 0xB1;
  3307. if (state == 4) /* Seq_Off */
  3308. *MasterReg = 0xF1;
  3309. return 0;
  3310. }
  3311. #ifdef _MXL_PRODUCTION
  3312. static u16 MXL_VCORange_Test(struct dvb_frontend *fe, int VCO_Range)
  3313. {
  3314. struct mxl5005s_state *state = fe->tuner_priv;
  3315. u16 status = 0 ;
  3316. if (VCO_Range == 1) {
  3317. status += MXL_ControlWrite(fe, RFSYN_EN_DIV, 1);
  3318. status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
  3319. status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
  3320. status += MXL_ControlWrite(fe, RFSYN_DIVM, 1);
  3321. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
  3322. status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
  3323. status += MXL_ControlWrite(fe, DN_SEL_FREQ, 0);
  3324. if (state->Mode == 0 && state->IF_Mode == 1) {
  3325. /* Analog Low IF Mode */
  3326. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
  3327. status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 8);
  3328. status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 56);
  3329. status += MXL_ControlWrite(fe,
  3330. CHCAL_FRAC_MOD_RF, 180224);
  3331. }
  3332. if (state->Mode == 0 && state->IF_Mode == 0) {
  3333. /* Analog Zero IF Mode */
  3334. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
  3335. status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 8);
  3336. status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 56);
  3337. status += MXL_ControlWrite(fe,
  3338. CHCAL_FRAC_MOD_RF, 222822);
  3339. }
  3340. if (state->Mode == 1) /* Digital Mode */ {
  3341. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
  3342. status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 8);
  3343. status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 56);
  3344. status += MXL_ControlWrite(fe,
  3345. CHCAL_FRAC_MOD_RF, 229376);
  3346. }
  3347. }
  3348. if (VCO_Range == 2) {
  3349. status += MXL_ControlWrite(fe, RFSYN_EN_DIV, 1);
  3350. status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
  3351. status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
  3352. status += MXL_ControlWrite(fe, RFSYN_DIVM, 1);
  3353. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
  3354. status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
  3355. status += MXL_ControlWrite(fe, DN_SEL_FREQ, 0);
  3356. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
  3357. status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 40);
  3358. status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 41);
  3359. if (state->Mode == 0 && state->IF_Mode == 1) {
  3360. /* Analog Low IF Mode */
  3361. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
  3362. status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 40);
  3363. status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 42);
  3364. status += MXL_ControlWrite(fe,
  3365. CHCAL_FRAC_MOD_RF, 206438);
  3366. }
  3367. if (state->Mode == 0 && state->IF_Mode == 0) {
  3368. /* Analog Zero IF Mode */
  3369. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
  3370. status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 40);
  3371. status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 42);
  3372. status += MXL_ControlWrite(fe,
  3373. CHCAL_FRAC_MOD_RF, 206438);
  3374. }
  3375. if (state->Mode == 1) /* Digital Mode */ {
  3376. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
  3377. status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 40);
  3378. status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 41);
  3379. status += MXL_ControlWrite(fe,
  3380. CHCAL_FRAC_MOD_RF, 16384);
  3381. }
  3382. }
  3383. if (VCO_Range == 3) {
  3384. status += MXL_ControlWrite(fe, RFSYN_EN_DIV, 1);
  3385. status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
  3386. status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
  3387. status += MXL_ControlWrite(fe, RFSYN_DIVM, 1);
  3388. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
  3389. status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
  3390. status += MXL_ControlWrite(fe, DN_SEL_FREQ, 0);
  3391. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
  3392. status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 8);
  3393. status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 42);
  3394. if (state->Mode == 0 && state->IF_Mode == 1) {
  3395. /* Analog Low IF Mode */
  3396. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
  3397. status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 8);
  3398. status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 44);
  3399. status += MXL_ControlWrite(fe,
  3400. CHCAL_FRAC_MOD_RF, 173670);
  3401. }
  3402. if (state->Mode == 0 && state->IF_Mode == 0) {
  3403. /* Analog Zero IF Mode */
  3404. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
  3405. status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 8);
  3406. status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 44);
  3407. status += MXL_ControlWrite(fe,
  3408. CHCAL_FRAC_MOD_RF, 173670);
  3409. }
  3410. if (state->Mode == 1) /* Digital Mode */ {
  3411. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
  3412. status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 8);
  3413. status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 42);
  3414. status += MXL_ControlWrite(fe,
  3415. CHCAL_FRAC_MOD_RF, 245760);
  3416. }
  3417. }
  3418. if (VCO_Range == 4) {
  3419. status += MXL_ControlWrite(fe, RFSYN_EN_DIV, 1);
  3420. status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
  3421. status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
  3422. status += MXL_ControlWrite(fe, RFSYN_DIVM, 1);
  3423. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
  3424. status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
  3425. status += MXL_ControlWrite(fe, DN_SEL_FREQ, 0);
  3426. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
  3427. status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 40);
  3428. status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 27);
  3429. if (state->Mode == 0 && state->IF_Mode == 1) {
  3430. /* Analog Low IF Mode */
  3431. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
  3432. status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 40);
  3433. status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 27);
  3434. status += MXL_ControlWrite(fe,
  3435. CHCAL_FRAC_MOD_RF, 206438);
  3436. }
  3437. if (state->Mode == 0 && state->IF_Mode == 0) {
  3438. /* Analog Zero IF Mode */
  3439. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
  3440. status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 40);
  3441. status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 27);
  3442. status += MXL_ControlWrite(fe,
  3443. CHCAL_FRAC_MOD_RF, 206438);
  3444. }
  3445. if (state->Mode == 1) /* Digital Mode */ {
  3446. status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
  3447. status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 40);
  3448. status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 27);
  3449. status += MXL_ControlWrite(fe,
  3450. CHCAL_FRAC_MOD_RF, 212992);
  3451. }
  3452. }
  3453. return status;
  3454. }
  3455. static u16 MXL_Hystersis_Test(struct dvb_frontend *fe, int Hystersis)
  3456. {
  3457. struct mxl5005s_state *state = fe->tuner_priv;
  3458. u16 status = 0;
  3459. if (Hystersis == 1)
  3460. status += MXL_ControlWrite(fe, DN_BYPASS_AGC_I2C, 1);
  3461. return status;
  3462. }
  3463. #endif
  3464. /* End: Reference driver code found in the Realtek driver that
  3465. * is copyright MaxLinear */
  3466. /* ----------------------------------------------------------------
  3467. * Begin: Everything after here is new code to adapt the
  3468. * proprietary Realtek driver into a Linux API tuner.
  3469. * Copyright (C) 2008 Steven Toth <stoth@hauppauge.com>
  3470. */
  3471. static int mxl5005s_reset(struct dvb_frontend *fe)
  3472. {
  3473. struct mxl5005s_state *state = fe->tuner_priv;
  3474. int ret = 0;
  3475. u8 buf[2] = { 0xff, 0x00 };
  3476. struct i2c_msg msg = { .addr = state->config->i2c_address, .flags = 0,
  3477. .buf = buf, .len = 2 };
  3478. dprintk(2, "%s()\n", __func__);
  3479. if (fe->ops.i2c_gate_ctrl)
  3480. fe->ops.i2c_gate_ctrl(fe, 1);
  3481. if (i2c_transfer(state->i2c, &msg, 1) != 1) {
  3482. printk(KERN_WARNING "mxl5005s I2C reset failed\n");
  3483. ret = -EREMOTEIO;
  3484. }
  3485. if (fe->ops.i2c_gate_ctrl)
  3486. fe->ops.i2c_gate_ctrl(fe, 0);
  3487. return ret;
  3488. }
  3489. /* Write a single byte to a single reg, latch the value if required by
  3490. * following the transaction with the latch byte.
  3491. */
  3492. static int mxl5005s_writereg(struct dvb_frontend *fe, u8 reg, u8 val, int latch)
  3493. {
  3494. struct mxl5005s_state *state = fe->tuner_priv;
  3495. u8 buf[3] = { reg, val, MXL5005S_LATCH_BYTE };
  3496. struct i2c_msg msg = { .addr = state->config->i2c_address, .flags = 0,
  3497. .buf = buf, .len = 3 };
  3498. if (latch == 0)
  3499. msg.len = 2;
  3500. dprintk(2, "%s(0x%x, 0x%x, 0x%x)\n", __func__, reg, val, msg.addr);
  3501. if (i2c_transfer(state->i2c, &msg, 1) != 1) {
  3502. printk(KERN_WARNING "mxl5005s I2C write failed\n");
  3503. return -EREMOTEIO;
  3504. }
  3505. return 0;
  3506. }
  3507. static int mxl5005s_writeregs(struct dvb_frontend *fe, u8 *addrtable,
  3508. u8 *datatable, u8 len)
  3509. {
  3510. int ret = 0, i;
  3511. if (fe->ops.i2c_gate_ctrl)
  3512. fe->ops.i2c_gate_ctrl(fe, 1);
  3513. for (i = 0 ; i < len-1; i++) {
  3514. ret = mxl5005s_writereg(fe, addrtable[i], datatable[i], 0);
  3515. if (ret < 0)
  3516. break;
  3517. }
  3518. ret = mxl5005s_writereg(fe, addrtable[i], datatable[i], 1);
  3519. if (fe->ops.i2c_gate_ctrl)
  3520. fe->ops.i2c_gate_ctrl(fe, 0);
  3521. return ret;
  3522. }
  3523. static int mxl5005s_init(struct dvb_frontend *fe)
  3524. {
  3525. dprintk(1, "%s()\n", __func__);
  3526. return mxl5005s_reconfigure(fe, MXL_QAM, MXL5005S_BANDWIDTH_6MHZ);
  3527. }
  3528. static int mxl5005s_reconfigure(struct dvb_frontend *fe, u32 mod_type,
  3529. u32 bandwidth)
  3530. {
  3531. struct mxl5005s_state *state = fe->tuner_priv;
  3532. u8 AddrTable[MXL5005S_REG_WRITING_TABLE_LEN_MAX];
  3533. u8 ByteTable[MXL5005S_REG_WRITING_TABLE_LEN_MAX];
  3534. int TableLen;
  3535. dprintk(1, "%s(type=%d, bw=%d)\n", __func__, mod_type, bandwidth);
  3536. mxl5005s_reset(fe);
  3537. /* Tuner initialization stage 0 */
  3538. MXL_GetMasterControl(ByteTable, MC_SYNTH_RESET);
  3539. AddrTable[0] = MASTER_CONTROL_ADDR;
  3540. ByteTable[0] |= state->config->AgcMasterByte;
  3541. mxl5005s_writeregs(fe, AddrTable, ByteTable, 1);
  3542. mxl5005s_AssignTunerMode(fe, mod_type, bandwidth);
  3543. /* Tuner initialization stage 1 */
  3544. MXL_GetInitRegister(fe, AddrTable, ByteTable, &TableLen);
  3545. mxl5005s_writeregs(fe, AddrTable, ByteTable, TableLen);
  3546. return 0;
  3547. }
  3548. static int mxl5005s_AssignTunerMode(struct dvb_frontend *fe, u32 mod_type,
  3549. u32 bandwidth)
  3550. {
  3551. struct mxl5005s_state *state = fe->tuner_priv;
  3552. struct mxl5005s_config *c = state->config;
  3553. InitTunerControls(fe);
  3554. /* Set MxL5005S parameters. */
  3555. MXL5005_TunerConfig(
  3556. fe,
  3557. c->mod_mode,
  3558. c->if_mode,
  3559. bandwidth,
  3560. c->if_freq,
  3561. c->xtal_freq,
  3562. c->agc_mode,
  3563. c->top,
  3564. c->output_load,
  3565. c->clock_out,
  3566. c->div_out,
  3567. c->cap_select,
  3568. c->rssi_enable,
  3569. mod_type,
  3570. c->tracking_filter);
  3571. return 0;
  3572. }
  3573. static int mxl5005s_set_params(struct dvb_frontend *fe,
  3574. struct dvb_frontend_parameters *params)
  3575. {
  3576. struct mxl5005s_state *state = fe->tuner_priv;
  3577. u32 req_mode, req_bw = 0;
  3578. int ret;
  3579. dprintk(1, "%s()\n", __func__);
  3580. if (fe->ops.info.type == FE_ATSC) {
  3581. switch (params->u.vsb.modulation) {
  3582. case VSB_8:
  3583. req_mode = MXL_ATSC; break;
  3584. default:
  3585. case QAM_64:
  3586. case QAM_256:
  3587. case QAM_AUTO:
  3588. req_mode = MXL_QAM; break;
  3589. }
  3590. } else
  3591. req_mode = MXL_DVBT;
  3592. /* Change tuner for new modulation type if reqd */
  3593. if (req_mode != state->current_mode) {
  3594. switch (req_mode) {
  3595. case VSB_8:
  3596. case QAM_64:
  3597. case QAM_256:
  3598. case QAM_AUTO:
  3599. req_bw = MXL5005S_BANDWIDTH_6MHZ;
  3600. break;
  3601. default:
  3602. /* Assume DVB-T */
  3603. switch (params->u.ofdm.bandwidth) {
  3604. case BANDWIDTH_6_MHZ:
  3605. req_bw = MXL5005S_BANDWIDTH_6MHZ;
  3606. break;
  3607. case BANDWIDTH_7_MHZ:
  3608. req_bw = MXL5005S_BANDWIDTH_7MHZ;
  3609. break;
  3610. case BANDWIDTH_AUTO:
  3611. case BANDWIDTH_8_MHZ:
  3612. req_bw = MXL5005S_BANDWIDTH_8MHZ;
  3613. break;
  3614. }
  3615. }
  3616. state->current_mode = req_mode;
  3617. ret = mxl5005s_reconfigure(fe, req_mode, req_bw);
  3618. } else
  3619. ret = 0;
  3620. if (ret == 0) {
  3621. dprintk(1, "%s() freq=%d\n", __func__, params->frequency);
  3622. ret = mxl5005s_SetRfFreqHz(fe, params->frequency);
  3623. }
  3624. return ret;
  3625. }
  3626. static int mxl5005s_get_frequency(struct dvb_frontend *fe, u32 *frequency)
  3627. {
  3628. struct mxl5005s_state *state = fe->tuner_priv;
  3629. dprintk(1, "%s()\n", __func__);
  3630. *frequency = state->RF_IN;
  3631. return 0;
  3632. }
  3633. static int mxl5005s_get_bandwidth(struct dvb_frontend *fe, u32 *bandwidth)
  3634. {
  3635. struct mxl5005s_state *state = fe->tuner_priv;
  3636. dprintk(1, "%s()\n", __func__);
  3637. *bandwidth = state->Chan_Bandwidth;
  3638. return 0;
  3639. }
  3640. static int mxl5005s_release(struct dvb_frontend *fe)
  3641. {
  3642. dprintk(1, "%s()\n", __func__);
  3643. kfree(fe->tuner_priv);
  3644. fe->tuner_priv = NULL;
  3645. return 0;
  3646. }
  3647. static const struct dvb_tuner_ops mxl5005s_tuner_ops = {
  3648. .info = {
  3649. .name = "MaxLinear MXL5005S",
  3650. .frequency_min = 48000000,
  3651. .frequency_max = 860000000,
  3652. .frequency_step = 50000,
  3653. },
  3654. .release = mxl5005s_release,
  3655. .init = mxl5005s_init,
  3656. .set_params = mxl5005s_set_params,
  3657. .get_frequency = mxl5005s_get_frequency,
  3658. .get_bandwidth = mxl5005s_get_bandwidth,
  3659. };
  3660. struct dvb_frontend *mxl5005s_attach(struct dvb_frontend *fe,
  3661. struct i2c_adapter *i2c,
  3662. struct mxl5005s_config *config)
  3663. {
  3664. struct mxl5005s_state *state = NULL;
  3665. dprintk(1, "%s()\n", __func__);
  3666. state = kzalloc(sizeof(struct mxl5005s_state), GFP_KERNEL);
  3667. if (state == NULL)
  3668. return NULL;
  3669. state->frontend = fe;
  3670. state->config = config;
  3671. state->i2c = i2c;
  3672. state->current_mode = MXL_QAM;
  3673. printk(KERN_INFO "MXL5005S: Attached at address 0x%02x\n",
  3674. config->i2c_address);
  3675. memcpy(&fe->ops.tuner_ops, &mxl5005s_tuner_ops,
  3676. sizeof(struct dvb_tuner_ops));
  3677. fe->tuner_priv = state;
  3678. return fe;
  3679. }
  3680. EXPORT_SYMBOL(mxl5005s_attach);
  3681. MODULE_DESCRIPTION("MaxLinear MXL5005S silicon tuner driver");
  3682. MODULE_AUTHOR("Steven Toth");
  3683. MODULE_LICENSE("GPL");