i915_drv.h 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <linux/i2c-algo-bit.h>
  37. #include <drm/intel-gtt.h>
  38. #include <linux/backlight.h>
  39. #include <linux/intel-iommu.h>
  40. #include <linux/kref.h>
  41. /* General customization:
  42. */
  43. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  44. #define DRIVER_NAME "i915"
  45. #define DRIVER_DESC "Intel Graphics"
  46. #define DRIVER_DATE "20080730"
  47. enum pipe {
  48. PIPE_A = 0,
  49. PIPE_B,
  50. PIPE_C,
  51. I915_MAX_PIPES
  52. };
  53. #define pipe_name(p) ((p) + 'A')
  54. enum plane {
  55. PLANE_A = 0,
  56. PLANE_B,
  57. PLANE_C,
  58. };
  59. #define plane_name(p) ((p) + 'A')
  60. enum port {
  61. PORT_A = 0,
  62. PORT_B,
  63. PORT_C,
  64. PORT_D,
  65. PORT_E,
  66. I915_MAX_PORTS
  67. };
  68. #define port_name(p) ((p) + 'A')
  69. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  70. #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
  71. #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
  72. list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
  73. if ((intel_encoder)->base.crtc == (__crtc))
  74. struct intel_pch_pll {
  75. int refcount; /* count of number of CRTCs sharing this PLL */
  76. int active; /* count of number of active CRTCs (i.e. DPMS on) */
  77. bool on; /* is the PLL actually active? Disabled during modeset */
  78. int pll_reg;
  79. int fp0_reg;
  80. int fp1_reg;
  81. };
  82. #define I915_NUM_PLLS 2
  83. /* Interface history:
  84. *
  85. * 1.1: Original.
  86. * 1.2: Add Power Management
  87. * 1.3: Add vblank support
  88. * 1.4: Fix cmdbuffer path, add heap destroy
  89. * 1.5: Add vblank pipe configuration
  90. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  91. * - Support vertical blank on secondary display pipe
  92. */
  93. #define DRIVER_MAJOR 1
  94. #define DRIVER_MINOR 6
  95. #define DRIVER_PATCHLEVEL 0
  96. #define WATCH_COHERENCY 0
  97. #define WATCH_LISTS 0
  98. #define WATCH_GTT 0
  99. #define I915_GEM_PHYS_CURSOR_0 1
  100. #define I915_GEM_PHYS_CURSOR_1 2
  101. #define I915_GEM_PHYS_OVERLAY_REGS 3
  102. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  103. struct drm_i915_gem_phys_object {
  104. int id;
  105. struct page **page_list;
  106. drm_dma_handle_t *handle;
  107. struct drm_i915_gem_object *cur_obj;
  108. };
  109. struct mem_block {
  110. struct mem_block *next;
  111. struct mem_block *prev;
  112. int start;
  113. int size;
  114. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  115. };
  116. struct opregion_header;
  117. struct opregion_acpi;
  118. struct opregion_swsci;
  119. struct opregion_asle;
  120. struct drm_i915_private;
  121. struct intel_opregion {
  122. struct opregion_header __iomem *header;
  123. struct opregion_acpi __iomem *acpi;
  124. struct opregion_swsci __iomem *swsci;
  125. struct opregion_asle __iomem *asle;
  126. void __iomem *vbt;
  127. u32 __iomem *lid_state;
  128. };
  129. #define OPREGION_SIZE (8*1024)
  130. struct intel_overlay;
  131. struct intel_overlay_error_state;
  132. struct drm_i915_master_private {
  133. drm_local_map_t *sarea;
  134. struct _drm_i915_sarea *sarea_priv;
  135. };
  136. #define I915_FENCE_REG_NONE -1
  137. #define I915_MAX_NUM_FENCES 16
  138. /* 16 fences + sign bit for FENCE_REG_NONE */
  139. #define I915_MAX_NUM_FENCE_BITS 5
  140. struct drm_i915_fence_reg {
  141. struct list_head lru_list;
  142. struct drm_i915_gem_object *obj;
  143. int pin_count;
  144. };
  145. struct sdvo_device_mapping {
  146. u8 initialized;
  147. u8 dvo_port;
  148. u8 slave_addr;
  149. u8 dvo_wiring;
  150. u8 i2c_pin;
  151. u8 ddc_pin;
  152. };
  153. struct intel_display_error_state;
  154. struct drm_i915_error_state {
  155. struct kref ref;
  156. u32 eir;
  157. u32 pgtbl_er;
  158. u32 ier;
  159. u32 ccid;
  160. bool waiting[I915_NUM_RINGS];
  161. u32 pipestat[I915_MAX_PIPES];
  162. u32 tail[I915_NUM_RINGS];
  163. u32 head[I915_NUM_RINGS];
  164. u32 ipeir[I915_NUM_RINGS];
  165. u32 ipehr[I915_NUM_RINGS];
  166. u32 instdone[I915_NUM_RINGS];
  167. u32 acthd[I915_NUM_RINGS];
  168. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  169. u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
  170. /* our own tracking of ring head and tail */
  171. u32 cpu_ring_head[I915_NUM_RINGS];
  172. u32 cpu_ring_tail[I915_NUM_RINGS];
  173. u32 error; /* gen6+ */
  174. u32 instpm[I915_NUM_RINGS];
  175. u32 instps[I915_NUM_RINGS];
  176. u32 instdone1;
  177. u32 seqno[I915_NUM_RINGS];
  178. u64 bbaddr;
  179. u32 fault_reg[I915_NUM_RINGS];
  180. u32 done_reg;
  181. u32 faddr[I915_NUM_RINGS];
  182. u64 fence[I915_MAX_NUM_FENCES];
  183. struct timeval time;
  184. struct drm_i915_error_ring {
  185. struct drm_i915_error_object {
  186. int page_count;
  187. u32 gtt_offset;
  188. u32 *pages[0];
  189. } *ringbuffer, *batchbuffer;
  190. struct drm_i915_error_request {
  191. long jiffies;
  192. u32 seqno;
  193. u32 tail;
  194. } *requests;
  195. int num_requests;
  196. } ring[I915_NUM_RINGS];
  197. struct drm_i915_error_buffer {
  198. u32 size;
  199. u32 name;
  200. u32 rseqno, wseqno;
  201. u32 gtt_offset;
  202. u32 read_domains;
  203. u32 write_domain;
  204. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  205. s32 pinned:2;
  206. u32 tiling:2;
  207. u32 dirty:1;
  208. u32 purgeable:1;
  209. s32 ring:4;
  210. u32 cache_level:2;
  211. } *active_bo, *pinned_bo;
  212. u32 active_bo_count, pinned_bo_count;
  213. struct intel_overlay_error_state *overlay;
  214. struct intel_display_error_state *display;
  215. };
  216. struct drm_i915_display_funcs {
  217. void (*dpms)(struct drm_crtc *crtc, int mode);
  218. bool (*fbc_enabled)(struct drm_device *dev);
  219. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  220. void (*disable_fbc)(struct drm_device *dev);
  221. int (*get_display_clock_speed)(struct drm_device *dev);
  222. int (*get_fifo_size)(struct drm_device *dev, int plane);
  223. void (*update_wm)(struct drm_device *dev);
  224. void (*update_sprite_wm)(struct drm_device *dev, int pipe,
  225. uint32_t sprite_width, int pixel_size);
  226. void (*update_linetime_wm)(struct drm_device *dev, int pipe,
  227. struct drm_display_mode *mode);
  228. int (*crtc_mode_set)(struct drm_crtc *crtc,
  229. struct drm_display_mode *mode,
  230. struct drm_display_mode *adjusted_mode,
  231. int x, int y,
  232. struct drm_framebuffer *old_fb);
  233. void (*off)(struct drm_crtc *crtc);
  234. void (*write_eld)(struct drm_connector *connector,
  235. struct drm_crtc *crtc);
  236. void (*fdi_link_train)(struct drm_crtc *crtc);
  237. void (*init_clock_gating)(struct drm_device *dev);
  238. void (*init_pch_clock_gating)(struct drm_device *dev);
  239. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  240. struct drm_framebuffer *fb,
  241. struct drm_i915_gem_object *obj);
  242. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  243. int x, int y);
  244. /* clock updates for mode set */
  245. /* cursor updates */
  246. /* render clock increase/decrease */
  247. /* display clock increase/decrease */
  248. /* pll clock increase/decrease */
  249. };
  250. struct drm_i915_gt_funcs {
  251. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  252. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  253. };
  254. #define DEV_INFO_FLAGS \
  255. DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
  256. DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
  257. DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
  258. DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
  259. DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
  260. DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
  261. DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
  262. DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
  263. DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
  264. DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
  265. DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
  266. DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
  267. DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
  268. DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
  269. DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
  270. DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
  271. DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
  272. DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
  273. DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
  274. DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
  275. DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
  276. DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
  277. DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
  278. DEV_INFO_FLAG(has_llc)
  279. struct intel_device_info {
  280. u8 gen;
  281. u8 is_mobile:1;
  282. u8 is_i85x:1;
  283. u8 is_i915g:1;
  284. u8 is_i945gm:1;
  285. u8 is_g33:1;
  286. u8 need_gfx_hws:1;
  287. u8 is_g4x:1;
  288. u8 is_pineview:1;
  289. u8 is_broadwater:1;
  290. u8 is_crestline:1;
  291. u8 is_ivybridge:1;
  292. u8 is_valleyview:1;
  293. u8 has_force_wake:1;
  294. u8 is_haswell:1;
  295. u8 has_fbc:1;
  296. u8 has_pipe_cxsr:1;
  297. u8 has_hotplug:1;
  298. u8 cursor_needs_physical:1;
  299. u8 has_overlay:1;
  300. u8 overlay_needs_physical:1;
  301. u8 supports_tv:1;
  302. u8 has_bsd_ring:1;
  303. u8 has_blt_ring:1;
  304. u8 has_llc:1;
  305. };
  306. #define I915_PPGTT_PD_ENTRIES 512
  307. #define I915_PPGTT_PT_ENTRIES 1024
  308. struct i915_hw_ppgtt {
  309. unsigned num_pd_entries;
  310. struct page **pt_pages;
  311. uint32_t pd_offset;
  312. dma_addr_t *pt_dma_addr;
  313. dma_addr_t scratch_page_dma_addr;
  314. };
  315. /* This must match up with the value previously used for execbuf2.rsvd1. */
  316. #define DEFAULT_CONTEXT_ID 0
  317. struct i915_hw_context {
  318. int id;
  319. bool is_initialized;
  320. struct drm_i915_file_private *file_priv;
  321. struct intel_ring_buffer *ring;
  322. struct drm_i915_gem_object *obj;
  323. };
  324. enum no_fbc_reason {
  325. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  326. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  327. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  328. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  329. FBC_BAD_PLANE, /* fbc not supported on plane */
  330. FBC_NOT_TILED, /* buffer not tiled */
  331. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  332. FBC_MODULE_PARAM,
  333. };
  334. enum intel_pch {
  335. PCH_NONE = 0, /* No PCH present */
  336. PCH_IBX, /* Ibexpeak PCH */
  337. PCH_CPT, /* Cougarpoint PCH */
  338. PCH_LPT, /* Lynxpoint PCH */
  339. };
  340. #define QUIRK_PIPEA_FORCE (1<<0)
  341. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  342. #define QUIRK_INVERT_BRIGHTNESS (1<<2)
  343. struct intel_fbdev;
  344. struct intel_fbc_work;
  345. struct intel_gmbus {
  346. struct i2c_adapter adapter;
  347. bool force_bit;
  348. u32 reg0;
  349. u32 gpio_reg;
  350. struct i2c_algo_bit_data bit_algo;
  351. struct drm_i915_private *dev_priv;
  352. };
  353. typedef struct drm_i915_private {
  354. struct drm_device *dev;
  355. const struct intel_device_info *info;
  356. int relative_constants_mode;
  357. void __iomem *regs;
  358. struct drm_i915_gt_funcs gt;
  359. /** gt_fifo_count and the subsequent register write are synchronized
  360. * with dev->struct_mutex. */
  361. unsigned gt_fifo_count;
  362. /** forcewake_count is protected by gt_lock */
  363. unsigned forcewake_count;
  364. /** gt_lock is also taken in irq contexts. */
  365. struct spinlock gt_lock;
  366. struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
  367. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  368. * controller on different i2c buses. */
  369. struct mutex gmbus_mutex;
  370. /**
  371. * Base address of the gmbus and gpio block.
  372. */
  373. uint32_t gpio_mmio_base;
  374. struct pci_dev *bridge_dev;
  375. struct intel_ring_buffer ring[I915_NUM_RINGS];
  376. uint32_t next_seqno;
  377. drm_dma_handle_t *status_page_dmah;
  378. uint32_t counter;
  379. struct drm_i915_gem_object *pwrctx;
  380. struct drm_i915_gem_object *renderctx;
  381. struct resource mch_res;
  382. unsigned int cpp;
  383. int back_offset;
  384. int front_offset;
  385. int current_page;
  386. int page_flipping;
  387. atomic_t irq_received;
  388. /* protects the irq masks */
  389. spinlock_t irq_lock;
  390. /* DPIO indirect register protection */
  391. spinlock_t dpio_lock;
  392. /** Cached value of IMR to avoid reads in updating the bitfield */
  393. u32 pipestat[2];
  394. u32 irq_mask;
  395. u32 gt_irq_mask;
  396. u32 pch_irq_mask;
  397. u32 hotplug_supported_mask;
  398. struct work_struct hotplug_work;
  399. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  400. int num_pipe;
  401. int num_pch_pll;
  402. /* For hangcheck timer */
  403. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  404. struct timer_list hangcheck_timer;
  405. int hangcheck_count;
  406. uint32_t last_acthd[I915_NUM_RINGS];
  407. uint32_t last_instdone;
  408. uint32_t last_instdone1;
  409. unsigned int stop_rings;
  410. unsigned long cfb_size;
  411. unsigned int cfb_fb;
  412. enum plane cfb_plane;
  413. int cfb_y;
  414. struct intel_fbc_work *fbc_work;
  415. struct intel_opregion opregion;
  416. /* overlay */
  417. struct intel_overlay *overlay;
  418. bool sprite_scaling_enabled;
  419. /* LVDS info */
  420. int backlight_level; /* restore backlight to this value */
  421. bool backlight_enabled;
  422. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  423. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  424. /* Feature bits from the VBIOS */
  425. unsigned int int_tv_support:1;
  426. unsigned int lvds_dither:1;
  427. unsigned int lvds_vbt:1;
  428. unsigned int int_crt_support:1;
  429. unsigned int lvds_use_ssc:1;
  430. unsigned int display_clock_mode:1;
  431. int lvds_ssc_freq;
  432. unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
  433. unsigned int lvds_val; /* used for checking LVDS channel mode */
  434. struct {
  435. int rate;
  436. int lanes;
  437. int preemphasis;
  438. int vswing;
  439. bool initialized;
  440. bool support;
  441. int bpp;
  442. struct edp_power_seq pps;
  443. } edp;
  444. bool no_aux_handshake;
  445. struct notifier_block lid_notifier;
  446. int crt_ddc_pin;
  447. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  448. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  449. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  450. unsigned int fsb_freq, mem_freq, is_ddr3;
  451. spinlock_t error_lock;
  452. /* Protected by dev->error_lock. */
  453. struct drm_i915_error_state *first_error;
  454. struct work_struct error_work;
  455. struct completion error_completion;
  456. struct workqueue_struct *wq;
  457. /* Display functions */
  458. struct drm_i915_display_funcs display;
  459. /* PCH chipset type */
  460. enum intel_pch pch_type;
  461. unsigned long quirks;
  462. /* Register state */
  463. bool modeset_on_lid;
  464. u8 saveLBB;
  465. u32 saveDSPACNTR;
  466. u32 saveDSPBCNTR;
  467. u32 saveDSPARB;
  468. u32 saveHWS;
  469. u32 savePIPEACONF;
  470. u32 savePIPEBCONF;
  471. u32 savePIPEASRC;
  472. u32 savePIPEBSRC;
  473. u32 saveFPA0;
  474. u32 saveFPA1;
  475. u32 saveDPLL_A;
  476. u32 saveDPLL_A_MD;
  477. u32 saveHTOTAL_A;
  478. u32 saveHBLANK_A;
  479. u32 saveHSYNC_A;
  480. u32 saveVTOTAL_A;
  481. u32 saveVBLANK_A;
  482. u32 saveVSYNC_A;
  483. u32 saveBCLRPAT_A;
  484. u32 saveTRANSACONF;
  485. u32 saveTRANS_HTOTAL_A;
  486. u32 saveTRANS_HBLANK_A;
  487. u32 saveTRANS_HSYNC_A;
  488. u32 saveTRANS_VTOTAL_A;
  489. u32 saveTRANS_VBLANK_A;
  490. u32 saveTRANS_VSYNC_A;
  491. u32 savePIPEASTAT;
  492. u32 saveDSPASTRIDE;
  493. u32 saveDSPASIZE;
  494. u32 saveDSPAPOS;
  495. u32 saveDSPAADDR;
  496. u32 saveDSPASURF;
  497. u32 saveDSPATILEOFF;
  498. u32 savePFIT_PGM_RATIOS;
  499. u32 saveBLC_HIST_CTL;
  500. u32 saveBLC_PWM_CTL;
  501. u32 saveBLC_PWM_CTL2;
  502. u32 saveBLC_CPU_PWM_CTL;
  503. u32 saveBLC_CPU_PWM_CTL2;
  504. u32 saveFPB0;
  505. u32 saveFPB1;
  506. u32 saveDPLL_B;
  507. u32 saveDPLL_B_MD;
  508. u32 saveHTOTAL_B;
  509. u32 saveHBLANK_B;
  510. u32 saveHSYNC_B;
  511. u32 saveVTOTAL_B;
  512. u32 saveVBLANK_B;
  513. u32 saveVSYNC_B;
  514. u32 saveBCLRPAT_B;
  515. u32 saveTRANSBCONF;
  516. u32 saveTRANS_HTOTAL_B;
  517. u32 saveTRANS_HBLANK_B;
  518. u32 saveTRANS_HSYNC_B;
  519. u32 saveTRANS_VTOTAL_B;
  520. u32 saveTRANS_VBLANK_B;
  521. u32 saveTRANS_VSYNC_B;
  522. u32 savePIPEBSTAT;
  523. u32 saveDSPBSTRIDE;
  524. u32 saveDSPBSIZE;
  525. u32 saveDSPBPOS;
  526. u32 saveDSPBADDR;
  527. u32 saveDSPBSURF;
  528. u32 saveDSPBTILEOFF;
  529. u32 saveVGA0;
  530. u32 saveVGA1;
  531. u32 saveVGA_PD;
  532. u32 saveVGACNTRL;
  533. u32 saveADPA;
  534. u32 saveLVDS;
  535. u32 savePP_ON_DELAYS;
  536. u32 savePP_OFF_DELAYS;
  537. u32 saveDVOA;
  538. u32 saveDVOB;
  539. u32 saveDVOC;
  540. u32 savePP_ON;
  541. u32 savePP_OFF;
  542. u32 savePP_CONTROL;
  543. u32 savePP_DIVISOR;
  544. u32 savePFIT_CONTROL;
  545. u32 save_palette_a[256];
  546. u32 save_palette_b[256];
  547. u32 saveDPFC_CB_BASE;
  548. u32 saveFBC_CFB_BASE;
  549. u32 saveFBC_LL_BASE;
  550. u32 saveFBC_CONTROL;
  551. u32 saveFBC_CONTROL2;
  552. u32 saveIER;
  553. u32 saveIIR;
  554. u32 saveIMR;
  555. u32 saveDEIER;
  556. u32 saveDEIMR;
  557. u32 saveGTIER;
  558. u32 saveGTIMR;
  559. u32 saveFDI_RXA_IMR;
  560. u32 saveFDI_RXB_IMR;
  561. u32 saveCACHE_MODE_0;
  562. u32 saveMI_ARB_STATE;
  563. u32 saveSWF0[16];
  564. u32 saveSWF1[16];
  565. u32 saveSWF2[3];
  566. u8 saveMSR;
  567. u8 saveSR[8];
  568. u8 saveGR[25];
  569. u8 saveAR_INDEX;
  570. u8 saveAR[21];
  571. u8 saveDACMASK;
  572. u8 saveCR[37];
  573. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  574. u32 saveCURACNTR;
  575. u32 saveCURAPOS;
  576. u32 saveCURABASE;
  577. u32 saveCURBCNTR;
  578. u32 saveCURBPOS;
  579. u32 saveCURBBASE;
  580. u32 saveCURSIZE;
  581. u32 saveDP_B;
  582. u32 saveDP_C;
  583. u32 saveDP_D;
  584. u32 savePIPEA_GMCH_DATA_M;
  585. u32 savePIPEB_GMCH_DATA_M;
  586. u32 savePIPEA_GMCH_DATA_N;
  587. u32 savePIPEB_GMCH_DATA_N;
  588. u32 savePIPEA_DP_LINK_M;
  589. u32 savePIPEB_DP_LINK_M;
  590. u32 savePIPEA_DP_LINK_N;
  591. u32 savePIPEB_DP_LINK_N;
  592. u32 saveFDI_RXA_CTL;
  593. u32 saveFDI_TXA_CTL;
  594. u32 saveFDI_RXB_CTL;
  595. u32 saveFDI_TXB_CTL;
  596. u32 savePFA_CTL_1;
  597. u32 savePFB_CTL_1;
  598. u32 savePFA_WIN_SZ;
  599. u32 savePFB_WIN_SZ;
  600. u32 savePFA_WIN_POS;
  601. u32 savePFB_WIN_POS;
  602. u32 savePCH_DREF_CONTROL;
  603. u32 saveDISP_ARB_CTL;
  604. u32 savePIPEA_DATA_M1;
  605. u32 savePIPEA_DATA_N1;
  606. u32 savePIPEA_LINK_M1;
  607. u32 savePIPEA_LINK_N1;
  608. u32 savePIPEB_DATA_M1;
  609. u32 savePIPEB_DATA_N1;
  610. u32 savePIPEB_LINK_M1;
  611. u32 savePIPEB_LINK_N1;
  612. u32 saveMCHBAR_RENDER_STANDBY;
  613. u32 savePCH_PORT_HOTPLUG;
  614. struct {
  615. /** Bridge to intel-gtt-ko */
  616. const struct intel_gtt *gtt;
  617. /** Memory allocator for GTT stolen memory */
  618. struct drm_mm stolen;
  619. /** Memory allocator for GTT */
  620. struct drm_mm gtt_space;
  621. /** List of all objects in gtt_space. Used to restore gtt
  622. * mappings on resume */
  623. struct list_head gtt_list;
  624. /** Usable portion of the GTT for GEM */
  625. unsigned long gtt_start;
  626. unsigned long gtt_mappable_end;
  627. unsigned long gtt_end;
  628. struct io_mapping *gtt_mapping;
  629. phys_addr_t gtt_base_addr;
  630. int gtt_mtrr;
  631. /** PPGTT used for aliasing the PPGTT with the GTT */
  632. struct i915_hw_ppgtt *aliasing_ppgtt;
  633. u32 *l3_remap_info;
  634. struct shrinker inactive_shrinker;
  635. /**
  636. * List of objects currently involved in rendering.
  637. *
  638. * Includes buffers having the contents of their GPU caches
  639. * flushed, not necessarily primitives. last_rendering_seqno
  640. * represents when the rendering involved will be completed.
  641. *
  642. * A reference is held on the buffer while on this list.
  643. */
  644. struct list_head active_list;
  645. /**
  646. * LRU list of objects which are not in the ringbuffer and
  647. * are ready to unbind, but are still in the GTT.
  648. *
  649. * last_rendering_seqno is 0 while an object is in this list.
  650. *
  651. * A reference is not held on the buffer while on this list,
  652. * as merely being GTT-bound shouldn't prevent its being
  653. * freed, and we'll pull it off the list in the free path.
  654. */
  655. struct list_head inactive_list;
  656. /** LRU list of objects with fence regs on them. */
  657. struct list_head fence_list;
  658. /**
  659. * We leave the user IRQ off as much as possible,
  660. * but this means that requests will finish and never
  661. * be retired once the system goes idle. Set a timer to
  662. * fire periodically while the ring is running. When it
  663. * fires, go retire requests.
  664. */
  665. struct delayed_work retire_work;
  666. /**
  667. * Are we in a non-interruptible section of code like
  668. * modesetting?
  669. */
  670. bool interruptible;
  671. /**
  672. * Flag if the X Server, and thus DRM, is not currently in
  673. * control of the device.
  674. *
  675. * This is set between LeaveVT and EnterVT. It needs to be
  676. * replaced with a semaphore. It also needs to be
  677. * transitioned away from for kernel modesetting.
  678. */
  679. int suspended;
  680. /**
  681. * Flag if the hardware appears to be wedged.
  682. *
  683. * This is set when attempts to idle the device timeout.
  684. * It prevents command submission from occurring and makes
  685. * every pending request fail
  686. */
  687. atomic_t wedged;
  688. /** Bit 6 swizzling required for X tiling */
  689. uint32_t bit_6_swizzle_x;
  690. /** Bit 6 swizzling required for Y tiling */
  691. uint32_t bit_6_swizzle_y;
  692. /* storage for physical objects */
  693. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  694. /* accounting, useful for userland debugging */
  695. size_t gtt_total;
  696. size_t mappable_gtt_total;
  697. size_t object_memory;
  698. u32 object_count;
  699. } mm;
  700. /* Old dri1 support infrastructure, beware the dragons ya fools entering
  701. * here! */
  702. struct {
  703. unsigned allow_batchbuffer : 1;
  704. u32 __iomem *gfx_hws_cpu_addr;
  705. } dri1;
  706. /* Kernel Modesetting */
  707. struct sdvo_device_mapping sdvo_mappings[2];
  708. /* indicate whether the LVDS_BORDER should be enabled or not */
  709. unsigned int lvds_border_bits;
  710. /* Panel fitter placement and size for Ironlake+ */
  711. u32 pch_pf_pos, pch_pf_size;
  712. struct drm_crtc *plane_to_crtc_mapping[3];
  713. struct drm_crtc *pipe_to_crtc_mapping[3];
  714. wait_queue_head_t pending_flip_queue;
  715. struct intel_pch_pll pch_plls[I915_NUM_PLLS];
  716. /* Reclocking support */
  717. bool render_reclock_avail;
  718. bool lvds_downclock_avail;
  719. /* indicates the reduced downclock for LVDS*/
  720. int lvds_downclock;
  721. u16 orig_clock;
  722. int child_dev_num;
  723. struct child_device_config *child_dev;
  724. struct drm_connector *int_lvds_connector;
  725. struct drm_connector *int_edp_connector;
  726. bool mchbar_need_disable;
  727. /* gen6+ rps state */
  728. struct {
  729. struct work_struct work;
  730. u32 pm_iir;
  731. /* lock - irqsave spinlock that protectects the work_struct and
  732. * pm_iir. */
  733. spinlock_t lock;
  734. /* The below variables an all the rps hw state are protected by
  735. * dev->struct mutext. */
  736. u8 cur_delay;
  737. u8 min_delay;
  738. u8 max_delay;
  739. } rps;
  740. u8 cur_delay;
  741. u8 min_delay;
  742. u8 max_delay;
  743. u8 fmax;
  744. u8 fstart;
  745. u64 last_count1;
  746. unsigned long last_time1;
  747. unsigned long chipset_power;
  748. u64 last_count2;
  749. struct timespec last_time2;
  750. unsigned long gfx_power;
  751. int c_m;
  752. int r_t;
  753. u8 corr;
  754. spinlock_t *mchdev_lock;
  755. enum no_fbc_reason no_fbc_reason;
  756. struct drm_mm_node *compressed_fb;
  757. struct drm_mm_node *compressed_llb;
  758. unsigned long last_gpu_reset;
  759. /* list of fbdev register on this device */
  760. struct intel_fbdev *fbdev;
  761. struct backlight_device *backlight;
  762. struct drm_property *broadcast_rgb_property;
  763. struct drm_property *force_audio_property;
  764. struct work_struct parity_error_work;
  765. bool hw_contexts_disabled;
  766. uint32_t hw_context_size;
  767. } drm_i915_private_t;
  768. /* Iterate over initialised rings */
  769. #define for_each_ring(ring__, dev_priv__, i__) \
  770. for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
  771. if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
  772. enum hdmi_force_audio {
  773. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  774. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  775. HDMI_AUDIO_AUTO, /* trust EDID */
  776. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  777. };
  778. enum i915_cache_level {
  779. I915_CACHE_NONE = 0,
  780. I915_CACHE_LLC,
  781. I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
  782. };
  783. struct drm_i915_gem_object {
  784. struct drm_gem_object base;
  785. /** Current space allocated to this object in the GTT, if any. */
  786. struct drm_mm_node *gtt_space;
  787. struct list_head gtt_list;
  788. /** This object's place on the active/inactive lists */
  789. struct list_head ring_list;
  790. struct list_head mm_list;
  791. /** This object's place in the batchbuffer or on the eviction list */
  792. struct list_head exec_list;
  793. /**
  794. * This is set if the object is on the active lists (has pending
  795. * rendering and so a non-zero seqno), and is not set if it i s on
  796. * inactive (ready to be unbound) list.
  797. */
  798. unsigned int active:1;
  799. /**
  800. * This is set if the object has been written to since last bound
  801. * to the GTT
  802. */
  803. unsigned int dirty:1;
  804. /**
  805. * Fence register bits (if any) for this object. Will be set
  806. * as needed when mapped into the GTT.
  807. * Protected by dev->struct_mutex.
  808. */
  809. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  810. /**
  811. * Advice: are the backing pages purgeable?
  812. */
  813. unsigned int madv:2;
  814. /**
  815. * Current tiling mode for the object.
  816. */
  817. unsigned int tiling_mode:2;
  818. /**
  819. * Whether the tiling parameters for the currently associated fence
  820. * register have changed. Note that for the purposes of tracking
  821. * tiling changes we also treat the unfenced register, the register
  822. * slot that the object occupies whilst it executes a fenced
  823. * command (such as BLT on gen2/3), as a "fence".
  824. */
  825. unsigned int fence_dirty:1;
  826. /** How many users have pinned this object in GTT space. The following
  827. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  828. * (via user_pin_count), execbuffer (objects are not allowed multiple
  829. * times for the same batchbuffer), and the framebuffer code. When
  830. * switching/pageflipping, the framebuffer code has at most two buffers
  831. * pinned per crtc.
  832. *
  833. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  834. * bits with absolutely no headroom. So use 4 bits. */
  835. unsigned int pin_count:4;
  836. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  837. /**
  838. * Is the object at the current location in the gtt mappable and
  839. * fenceable? Used to avoid costly recalculations.
  840. */
  841. unsigned int map_and_fenceable:1;
  842. /**
  843. * Whether the current gtt mapping needs to be mappable (and isn't just
  844. * mappable by accident). Track pin and fault separate for a more
  845. * accurate mappable working set.
  846. */
  847. unsigned int fault_mappable:1;
  848. unsigned int pin_mappable:1;
  849. /*
  850. * Is the GPU currently using a fence to access this buffer,
  851. */
  852. unsigned int pending_fenced_gpu_access:1;
  853. unsigned int fenced_gpu_access:1;
  854. unsigned int cache_level:2;
  855. unsigned int has_aliasing_ppgtt_mapping:1;
  856. unsigned int has_global_gtt_mapping:1;
  857. struct page **pages;
  858. /**
  859. * DMAR support
  860. */
  861. struct scatterlist *sg_list;
  862. int num_sg;
  863. /* prime dma-buf support */
  864. struct sg_table *sg_table;
  865. void *dma_buf_vmapping;
  866. int vmapping_count;
  867. /**
  868. * Used for performing relocations during execbuffer insertion.
  869. */
  870. struct hlist_node exec_node;
  871. unsigned long exec_handle;
  872. struct drm_i915_gem_exec_object2 *exec_entry;
  873. /**
  874. * Current offset of the object in GTT space.
  875. *
  876. * This is the same as gtt_space->start
  877. */
  878. uint32_t gtt_offset;
  879. struct intel_ring_buffer *ring;
  880. /** Breadcrumb of last rendering to the buffer. */
  881. uint32_t last_read_seqno;
  882. uint32_t last_write_seqno;
  883. /** Breadcrumb of last fenced GPU access to the buffer. */
  884. uint32_t last_fenced_seqno;
  885. /** Current tiling stride for the object, if it's tiled. */
  886. uint32_t stride;
  887. /** Record of address bit 17 of each page at last unbind. */
  888. unsigned long *bit_17;
  889. /** User space pin count and filp owning the pin */
  890. uint32_t user_pin_count;
  891. struct drm_file *pin_filp;
  892. /** for phy allocated objects */
  893. struct drm_i915_gem_phys_object *phys_obj;
  894. /**
  895. * Number of crtcs where this object is currently the fb, but
  896. * will be page flipped away on the next vblank. When it
  897. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  898. */
  899. atomic_t pending_flip;
  900. };
  901. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  902. /**
  903. * Request queue structure.
  904. *
  905. * The request queue allows us to note sequence numbers that have been emitted
  906. * and may be associated with active buffers to be retired.
  907. *
  908. * By keeping this list, we can avoid having to do questionable
  909. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  910. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  911. */
  912. struct drm_i915_gem_request {
  913. /** On Which ring this request was generated */
  914. struct intel_ring_buffer *ring;
  915. /** GEM sequence number associated with this request. */
  916. uint32_t seqno;
  917. /** Postion in the ringbuffer of the end of the request */
  918. u32 tail;
  919. /** Time at which this request was emitted, in jiffies. */
  920. unsigned long emitted_jiffies;
  921. /** global list entry for this request */
  922. struct list_head list;
  923. struct drm_i915_file_private *file_priv;
  924. /** file_priv list entry for this request */
  925. struct list_head client_list;
  926. };
  927. struct drm_i915_file_private {
  928. struct {
  929. struct spinlock lock;
  930. struct list_head request_list;
  931. } mm;
  932. struct idr context_idr;
  933. };
  934. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  935. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  936. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  937. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  938. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  939. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  940. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  941. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  942. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  943. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  944. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  945. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  946. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  947. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  948. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  949. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  950. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  951. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  952. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  953. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  954. #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
  955. #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
  956. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  957. /*
  958. * The genX designation typically refers to the render engine, so render
  959. * capability related checks should use IS_GEN, while display and other checks
  960. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  961. * chips, etc.).
  962. */
  963. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  964. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  965. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  966. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  967. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  968. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  969. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  970. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  971. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  972. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  973. #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
  974. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
  975. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  976. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  977. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  978. * rows, which changed the alignment requirements and fence programming.
  979. */
  980. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  981. IS_I915GM(dev)))
  982. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  983. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  984. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  985. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  986. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  987. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  988. /* dsparb controlled by hw only */
  989. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  990. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  991. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  992. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  993. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  994. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  995. #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
  996. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  997. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  998. #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
  999. #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
  1000. #define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  1001. #include "i915_trace.h"
  1002. /**
  1003. * RC6 is a special power stage which allows the GPU to enter an very
  1004. * low-voltage mode when idle, using down to 0V while at this stage. This
  1005. * stage is entered automatically when the GPU is idle when RC6 support is
  1006. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  1007. *
  1008. * There are different RC6 modes available in Intel GPU, which differentiate
  1009. * among each other with the latency required to enter and leave RC6 and
  1010. * voltage consumed by the GPU in different states.
  1011. *
  1012. * The combination of the following flags define which states GPU is allowed
  1013. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  1014. * RC6pp is deepest RC6. Their support by hardware varies according to the
  1015. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  1016. * which brings the most power savings; deeper states save more power, but
  1017. * require higher latency to switch to and wake up.
  1018. */
  1019. #define INTEL_RC6_ENABLE (1<<0)
  1020. #define INTEL_RC6p_ENABLE (1<<1)
  1021. #define INTEL_RC6pp_ENABLE (1<<2)
  1022. extern struct drm_ioctl_desc i915_ioctls[];
  1023. extern int i915_max_ioctl;
  1024. extern unsigned int i915_fbpercrtc __always_unused;
  1025. extern int i915_panel_ignore_lid __read_mostly;
  1026. extern unsigned int i915_powersave __read_mostly;
  1027. extern int i915_semaphores __read_mostly;
  1028. extern unsigned int i915_lvds_downclock __read_mostly;
  1029. extern int i915_lvds_channel_mode __read_mostly;
  1030. extern int i915_panel_use_ssc __read_mostly;
  1031. extern int i915_vbt_sdvo_panel_type __read_mostly;
  1032. extern int i915_enable_rc6 __read_mostly;
  1033. extern int i915_enable_fbc __read_mostly;
  1034. extern bool i915_enable_hangcheck __read_mostly;
  1035. extern int i915_enable_ppgtt __read_mostly;
  1036. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  1037. extern int i915_resume(struct drm_device *dev);
  1038. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  1039. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  1040. /* i915_dma.c */
  1041. void i915_update_dri1_breadcrumb(struct drm_device *dev);
  1042. extern void i915_kernel_lost_context(struct drm_device * dev);
  1043. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  1044. extern int i915_driver_unload(struct drm_device *);
  1045. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  1046. extern void i915_driver_lastclose(struct drm_device * dev);
  1047. extern void i915_driver_preclose(struct drm_device *dev,
  1048. struct drm_file *file_priv);
  1049. extern void i915_driver_postclose(struct drm_device *dev,
  1050. struct drm_file *file_priv);
  1051. extern int i915_driver_device_is_agp(struct drm_device * dev);
  1052. #ifdef CONFIG_COMPAT
  1053. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  1054. unsigned long arg);
  1055. #endif
  1056. extern int i915_emit_box(struct drm_device *dev,
  1057. struct drm_clip_rect *box,
  1058. int DR1, int DR4);
  1059. extern int intel_gpu_reset(struct drm_device *dev);
  1060. extern int i915_reset(struct drm_device *dev);
  1061. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  1062. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  1063. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  1064. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  1065. /* i915_irq.c */
  1066. void i915_hangcheck_elapsed(unsigned long data);
  1067. void i915_handle_error(struct drm_device *dev, bool wedged);
  1068. extern void intel_irq_init(struct drm_device *dev);
  1069. extern void intel_gt_init(struct drm_device *dev);
  1070. void i915_error_state_free(struct kref *error_ref);
  1071. void
  1072. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1073. void
  1074. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1075. void intel_enable_asle(struct drm_device *dev);
  1076. #ifdef CONFIG_DEBUG_FS
  1077. extern void i915_destroy_error_state(struct drm_device *dev);
  1078. #else
  1079. #define i915_destroy_error_state(x)
  1080. #endif
  1081. /* i915_gem.c */
  1082. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  1083. struct drm_file *file_priv);
  1084. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  1085. struct drm_file *file_priv);
  1086. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  1087. struct drm_file *file_priv);
  1088. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1089. struct drm_file *file_priv);
  1090. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1091. struct drm_file *file_priv);
  1092. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1093. struct drm_file *file_priv);
  1094. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1095. struct drm_file *file_priv);
  1096. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1097. struct drm_file *file_priv);
  1098. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  1099. struct drm_file *file_priv);
  1100. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  1101. struct drm_file *file_priv);
  1102. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  1103. struct drm_file *file_priv);
  1104. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1105. struct drm_file *file_priv);
  1106. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  1107. struct drm_file *file_priv);
  1108. int i915_gem_get_cacheing_ioctl(struct drm_device *dev, void *data,
  1109. struct drm_file *file);
  1110. int i915_gem_set_cacheing_ioctl(struct drm_device *dev, void *data,
  1111. struct drm_file *file);
  1112. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1113. struct drm_file *file_priv);
  1114. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1115. struct drm_file *file_priv);
  1116. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1117. struct drm_file *file_priv);
  1118. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1119. struct drm_file *file_priv);
  1120. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1121. struct drm_file *file_priv);
  1122. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1123. struct drm_file *file_priv);
  1124. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1125. struct drm_file *file_priv);
  1126. int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
  1127. struct drm_file *file_priv);
  1128. void i915_gem_load(struct drm_device *dev);
  1129. int i915_gem_init_object(struct drm_gem_object *obj);
  1130. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1131. size_t size);
  1132. void i915_gem_free_object(struct drm_gem_object *obj);
  1133. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1134. uint32_t alignment,
  1135. bool map_and_fenceable);
  1136. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1137. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  1138. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1139. void i915_gem_lastclose(struct drm_device *dev);
  1140. int i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
  1141. gfp_t gfpmask);
  1142. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1143. int i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1144. struct intel_ring_buffer *to);
  1145. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1146. struct intel_ring_buffer *ring,
  1147. u32 seqno);
  1148. int i915_gem_dumb_create(struct drm_file *file_priv,
  1149. struct drm_device *dev,
  1150. struct drm_mode_create_dumb *args);
  1151. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1152. uint32_t handle, uint64_t *offset);
  1153. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1154. uint32_t handle);
  1155. /**
  1156. * Returns true if seq1 is later than seq2.
  1157. */
  1158. static inline bool
  1159. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1160. {
  1161. return (int32_t)(seq1 - seq2) >= 0;
  1162. }
  1163. u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
  1164. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
  1165. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1166. static inline bool
  1167. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1168. {
  1169. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1170. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1171. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1172. return true;
  1173. } else
  1174. return false;
  1175. }
  1176. static inline void
  1177. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1178. {
  1179. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1180. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1181. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1182. }
  1183. }
  1184. void i915_gem_retire_requests(struct drm_device *dev);
  1185. void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
  1186. int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
  1187. bool interruptible);
  1188. void i915_gem_reset(struct drm_device *dev);
  1189. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1190. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1191. uint32_t read_domains,
  1192. uint32_t write_domain);
  1193. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1194. int __must_check i915_gem_init(struct drm_device *dev);
  1195. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1196. void i915_gem_l3_remap(struct drm_device *dev);
  1197. void i915_gem_init_swizzling(struct drm_device *dev);
  1198. void i915_gem_init_ppgtt(struct drm_device *dev);
  1199. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1200. int __must_check i915_gpu_idle(struct drm_device *dev);
  1201. int __must_check i915_gem_idle(struct drm_device *dev);
  1202. int i915_add_request(struct intel_ring_buffer *ring,
  1203. struct drm_file *file,
  1204. struct drm_i915_gem_request *request);
  1205. int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
  1206. uint32_t seqno);
  1207. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1208. int __must_check
  1209. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1210. bool write);
  1211. int __must_check
  1212. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
  1213. int __must_check
  1214. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1215. u32 alignment,
  1216. struct intel_ring_buffer *pipelined);
  1217. int i915_gem_attach_phys_object(struct drm_device *dev,
  1218. struct drm_i915_gem_object *obj,
  1219. int id,
  1220. int align);
  1221. void i915_gem_detach_phys_object(struct drm_device *dev,
  1222. struct drm_i915_gem_object *obj);
  1223. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1224. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1225. uint32_t
  1226. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1227. uint32_t size,
  1228. int tiling_mode);
  1229. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1230. enum i915_cache_level cache_level);
  1231. struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
  1232. struct dma_buf *dma_buf);
  1233. struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
  1234. struct drm_gem_object *gem_obj, int flags);
  1235. /* i915_gem_context.c */
  1236. void i915_gem_context_init(struct drm_device *dev);
  1237. void i915_gem_context_fini(struct drm_device *dev);
  1238. void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
  1239. int i915_switch_context(struct intel_ring_buffer *ring,
  1240. struct drm_file *file, int to_id);
  1241. int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
  1242. struct drm_file *file);
  1243. int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
  1244. struct drm_file *file);
  1245. /* i915_gem_gtt.c */
  1246. int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
  1247. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1248. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1249. struct drm_i915_gem_object *obj,
  1250. enum i915_cache_level cache_level);
  1251. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1252. struct drm_i915_gem_object *obj);
  1253. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1254. int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
  1255. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  1256. enum i915_cache_level cache_level);
  1257. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1258. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
  1259. void i915_gem_init_global_gtt(struct drm_device *dev,
  1260. unsigned long start,
  1261. unsigned long mappable_end,
  1262. unsigned long end);
  1263. /* i915_gem_evict.c */
  1264. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1265. unsigned alignment,
  1266. unsigned cache_level,
  1267. bool mappable);
  1268. int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
  1269. /* i915_gem_stolen.c */
  1270. int i915_gem_init_stolen(struct drm_device *dev);
  1271. void i915_gem_cleanup_stolen(struct drm_device *dev);
  1272. /* i915_gem_tiling.c */
  1273. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1274. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1275. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1276. /* i915_gem_debug.c */
  1277. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1278. const char *where, uint32_t mark);
  1279. #if WATCH_LISTS
  1280. int i915_verify_lists(struct drm_device *dev);
  1281. #else
  1282. #define i915_verify_lists(dev) 0
  1283. #endif
  1284. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1285. int handle);
  1286. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1287. const char *where, uint32_t mark);
  1288. /* i915_debugfs.c */
  1289. int i915_debugfs_init(struct drm_minor *minor);
  1290. void i915_debugfs_cleanup(struct drm_minor *minor);
  1291. /* i915_suspend.c */
  1292. extern int i915_save_state(struct drm_device *dev);
  1293. extern int i915_restore_state(struct drm_device *dev);
  1294. /* i915_suspend.c */
  1295. extern int i915_save_state(struct drm_device *dev);
  1296. extern int i915_restore_state(struct drm_device *dev);
  1297. /* i915_sysfs.c */
  1298. void i915_setup_sysfs(struct drm_device *dev_priv);
  1299. void i915_teardown_sysfs(struct drm_device *dev_priv);
  1300. /* intel_i2c.c */
  1301. extern int intel_setup_gmbus(struct drm_device *dev);
  1302. extern void intel_teardown_gmbus(struct drm_device *dev);
  1303. extern inline bool intel_gmbus_is_port_valid(unsigned port)
  1304. {
  1305. return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
  1306. }
  1307. extern struct i2c_adapter *intel_gmbus_get_adapter(
  1308. struct drm_i915_private *dev_priv, unsigned port);
  1309. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1310. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1311. extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1312. {
  1313. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1314. }
  1315. extern void intel_i2c_reset(struct drm_device *dev);
  1316. /* intel_opregion.c */
  1317. extern int intel_opregion_setup(struct drm_device *dev);
  1318. #ifdef CONFIG_ACPI
  1319. extern void intel_opregion_init(struct drm_device *dev);
  1320. extern void intel_opregion_fini(struct drm_device *dev);
  1321. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1322. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1323. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1324. #else
  1325. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1326. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1327. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1328. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1329. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1330. #endif
  1331. /* intel_acpi.c */
  1332. #ifdef CONFIG_ACPI
  1333. extern void intel_register_dsm_handler(void);
  1334. extern void intel_unregister_dsm_handler(void);
  1335. #else
  1336. static inline void intel_register_dsm_handler(void) { return; }
  1337. static inline void intel_unregister_dsm_handler(void) { return; }
  1338. #endif /* CONFIG_ACPI */
  1339. /* modesetting */
  1340. extern void intel_modeset_init_hw(struct drm_device *dev);
  1341. extern void intel_modeset_init(struct drm_device *dev);
  1342. extern void intel_modeset_gem_init(struct drm_device *dev);
  1343. extern void intel_modeset_cleanup(struct drm_device *dev);
  1344. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1345. extern bool intel_fbc_enabled(struct drm_device *dev);
  1346. extern void intel_disable_fbc(struct drm_device *dev);
  1347. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1348. extern void ironlake_init_pch_refclk(struct drm_device *dev);
  1349. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1350. extern void intel_detect_pch(struct drm_device *dev);
  1351. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1352. extern int intel_enable_rc6(const struct drm_device *dev);
  1353. extern bool i915_semaphore_is_enabled(struct drm_device *dev);
  1354. int i915_reg_read_ioctl(struct drm_device *dev, void *data,
  1355. struct drm_file *file);
  1356. /* overlay */
  1357. #ifdef CONFIG_DEBUG_FS
  1358. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1359. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1360. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1361. extern void intel_display_print_error_state(struct seq_file *m,
  1362. struct drm_device *dev,
  1363. struct intel_display_error_state *error);
  1364. #endif
  1365. /* On SNB platform, before reading ring registers forcewake bit
  1366. * must be set to prevent GT core from power down and stale values being
  1367. * returned.
  1368. */
  1369. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1370. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1371. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1372. #define __i915_read(x, y) \
  1373. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
  1374. __i915_read(8, b)
  1375. __i915_read(16, w)
  1376. __i915_read(32, l)
  1377. __i915_read(64, q)
  1378. #undef __i915_read
  1379. #define __i915_write(x, y) \
  1380. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
  1381. __i915_write(8, b)
  1382. __i915_write(16, w)
  1383. __i915_write(32, l)
  1384. __i915_write(64, q)
  1385. #undef __i915_write
  1386. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1387. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1388. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1389. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1390. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1391. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1392. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1393. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1394. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1395. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1396. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1397. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1398. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1399. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1400. #endif