perf_event_v7.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187
  1. /*
  2. * ARMv7 Cortex-A8 and Cortex-A9 Performance Events handling code.
  3. *
  4. * ARMv7 support: Jean Pihet <jpihet@mvista.com>
  5. * 2010 (c) MontaVista Software, LLC.
  6. *
  7. * Copied from ARMv6 code, with the low level code inspired
  8. * by the ARMv7 Oprofile code.
  9. *
  10. * Cortex-A8 has up to 4 configurable performance counters and
  11. * a single cycle counter.
  12. * Cortex-A9 has up to 31 configurable performance counters and
  13. * a single cycle counter.
  14. *
  15. * All counters can be enabled/disabled and IRQ masked separately. The cycle
  16. * counter and all 4 performance counters together can be reset separately.
  17. */
  18. #ifdef CONFIG_CPU_V7
  19. /*
  20. * Common ARMv7 event types
  21. *
  22. * Note: An implementation may not be able to count all of these events
  23. * but the encodings are considered to be `reserved' in the case that
  24. * they are not available.
  25. */
  26. enum armv7_perf_types {
  27. ARMV7_PERFCTR_PMNC_SW_INCR = 0x00,
  28. ARMV7_PERFCTR_IFETCH_MISS = 0x01,
  29. ARMV7_PERFCTR_ITLB_MISS = 0x02,
  30. ARMV7_PERFCTR_DCACHE_REFILL = 0x03, /* L1 */
  31. ARMV7_PERFCTR_DCACHE_ACCESS = 0x04, /* L1 */
  32. ARMV7_PERFCTR_DTLB_REFILL = 0x05,
  33. ARMV7_PERFCTR_DREAD = 0x06,
  34. ARMV7_PERFCTR_DWRITE = 0x07,
  35. ARMV7_PERFCTR_INSTR_EXECUTED = 0x08,
  36. ARMV7_PERFCTR_EXC_TAKEN = 0x09,
  37. ARMV7_PERFCTR_EXC_EXECUTED = 0x0A,
  38. ARMV7_PERFCTR_CID_WRITE = 0x0B,
  39. /* ARMV7_PERFCTR_PC_WRITE is equivalent to HW_BRANCH_INSTRUCTIONS.
  40. * It counts:
  41. * - all branch instructions,
  42. * - instructions that explicitly write the PC,
  43. * - exception generating instructions.
  44. */
  45. ARMV7_PERFCTR_PC_WRITE = 0x0C,
  46. ARMV7_PERFCTR_PC_IMM_BRANCH = 0x0D,
  47. ARMV7_PERFCTR_PC_PROC_RETURN = 0x0E,
  48. ARMV7_PERFCTR_UNALIGNED_ACCESS = 0x0F,
  49. /* These events are defined by the PMUv2 supplement (ARM DDI 0457A). */
  50. ARMV7_PERFCTR_PC_BRANCH_MIS_PRED = 0x10,
  51. ARMV7_PERFCTR_CLOCK_CYCLES = 0x11,
  52. ARMV7_PERFCTR_PC_BRANCH_PRED = 0x12,
  53. ARMV7_PERFCTR_MEM_ACCESS = 0x13,
  54. ARMV7_PERFCTR_L1_ICACHE_ACCESS = 0x14,
  55. ARMV7_PERFCTR_L1_DCACHE_WB = 0x15,
  56. ARMV7_PERFCTR_L2_DCACHE_ACCESS = 0x16,
  57. ARMV7_PERFCTR_L2_DCACHE_REFILL = 0x17,
  58. ARMV7_PERFCTR_L2_DCACHE_WB = 0x18,
  59. ARMV7_PERFCTR_BUS_ACCESS = 0x19,
  60. ARMV7_PERFCTR_MEMORY_ERROR = 0x1A,
  61. ARMV7_PERFCTR_INSTR_SPEC = 0x1B,
  62. ARMV7_PERFCTR_TTBR_WRITE = 0x1C,
  63. ARMV7_PERFCTR_BUS_CYCLES = 0x1D,
  64. ARMV7_PERFCTR_CPU_CYCLES = 0xFF
  65. };
  66. /* ARMv7 Cortex-A8 specific event types */
  67. enum armv7_a8_perf_types {
  68. ARMV7_PERFCTR_WRITE_BUFFER_FULL = 0x40,
  69. ARMV7_PERFCTR_L2_STORE_MERGED = 0x41,
  70. ARMV7_PERFCTR_L2_STORE_BUFF = 0x42,
  71. ARMV7_PERFCTR_L2_ACCESS = 0x43,
  72. ARMV7_PERFCTR_L2_CACH_MISS = 0x44,
  73. ARMV7_PERFCTR_AXI_READ_CYCLES = 0x45,
  74. ARMV7_PERFCTR_AXI_WRITE_CYCLES = 0x46,
  75. ARMV7_PERFCTR_MEMORY_REPLAY = 0x47,
  76. ARMV7_PERFCTR_UNALIGNED_ACCESS_REPLAY = 0x48,
  77. ARMV7_PERFCTR_L1_DATA_MISS = 0x49,
  78. ARMV7_PERFCTR_L1_INST_MISS = 0x4A,
  79. ARMV7_PERFCTR_L1_DATA_COLORING = 0x4B,
  80. ARMV7_PERFCTR_L1_NEON_DATA = 0x4C,
  81. ARMV7_PERFCTR_L1_NEON_CACH_DATA = 0x4D,
  82. ARMV7_PERFCTR_L2_NEON = 0x4E,
  83. ARMV7_PERFCTR_L2_NEON_HIT = 0x4F,
  84. ARMV7_PERFCTR_L1_INST = 0x50,
  85. ARMV7_PERFCTR_PC_RETURN_MIS_PRED = 0x51,
  86. ARMV7_PERFCTR_PC_BRANCH_FAILED = 0x52,
  87. ARMV7_PERFCTR_PC_BRANCH_TAKEN = 0x53,
  88. ARMV7_PERFCTR_PC_BRANCH_EXECUTED = 0x54,
  89. ARMV7_PERFCTR_OP_EXECUTED = 0x55,
  90. ARMV7_PERFCTR_CYCLES_INST_STALL = 0x56,
  91. ARMV7_PERFCTR_CYCLES_INST = 0x57,
  92. ARMV7_PERFCTR_CYCLES_NEON_DATA_STALL = 0x58,
  93. ARMV7_PERFCTR_CYCLES_NEON_INST_STALL = 0x59,
  94. ARMV7_PERFCTR_NEON_CYCLES = 0x5A,
  95. ARMV7_PERFCTR_PMU0_EVENTS = 0x70,
  96. ARMV7_PERFCTR_PMU1_EVENTS = 0x71,
  97. ARMV7_PERFCTR_PMU_EVENTS = 0x72,
  98. };
  99. /* ARMv7 Cortex-A9 specific event types */
  100. enum armv7_a9_perf_types {
  101. ARMV7_PERFCTR_JAVA_HW_BYTECODE_EXEC = 0x40,
  102. ARMV7_PERFCTR_JAVA_SW_BYTECODE_EXEC = 0x41,
  103. ARMV7_PERFCTR_JAZELLE_BRANCH_EXEC = 0x42,
  104. ARMV7_PERFCTR_COHERENT_LINE_MISS = 0x50,
  105. ARMV7_PERFCTR_COHERENT_LINE_HIT = 0x51,
  106. ARMV7_PERFCTR_ICACHE_DEP_STALL_CYCLES = 0x60,
  107. ARMV7_PERFCTR_DCACHE_DEP_STALL_CYCLES = 0x61,
  108. ARMV7_PERFCTR_TLB_MISS_DEP_STALL_CYCLES = 0x62,
  109. ARMV7_PERFCTR_STREX_EXECUTED_PASSED = 0x63,
  110. ARMV7_PERFCTR_STREX_EXECUTED_FAILED = 0x64,
  111. ARMV7_PERFCTR_DATA_EVICTION = 0x65,
  112. ARMV7_PERFCTR_ISSUE_STAGE_NO_INST = 0x66,
  113. ARMV7_PERFCTR_ISSUE_STAGE_EMPTY = 0x67,
  114. ARMV7_PERFCTR_INST_OUT_OF_RENAME_STAGE = 0x68,
  115. ARMV7_PERFCTR_PREDICTABLE_FUNCT_RETURNS = 0x6E,
  116. ARMV7_PERFCTR_MAIN_UNIT_EXECUTED_INST = 0x70,
  117. ARMV7_PERFCTR_SECOND_UNIT_EXECUTED_INST = 0x71,
  118. ARMV7_PERFCTR_LD_ST_UNIT_EXECUTED_INST = 0x72,
  119. ARMV7_PERFCTR_FP_EXECUTED_INST = 0x73,
  120. ARMV7_PERFCTR_NEON_EXECUTED_INST = 0x74,
  121. ARMV7_PERFCTR_PLD_FULL_DEP_STALL_CYCLES = 0x80,
  122. ARMV7_PERFCTR_DATA_WR_DEP_STALL_CYCLES = 0x81,
  123. ARMV7_PERFCTR_ITLB_MISS_DEP_STALL_CYCLES = 0x82,
  124. ARMV7_PERFCTR_DTLB_MISS_DEP_STALL_CYCLES = 0x83,
  125. ARMV7_PERFCTR_MICRO_ITLB_MISS_DEP_STALL_CYCLES = 0x84,
  126. ARMV7_PERFCTR_MICRO_DTLB_MISS_DEP_STALL_CYCLES = 0x85,
  127. ARMV7_PERFCTR_DMB_DEP_STALL_CYCLES = 0x86,
  128. ARMV7_PERFCTR_INTGR_CLK_ENABLED_CYCLES = 0x8A,
  129. ARMV7_PERFCTR_DATA_ENGINE_CLK_EN_CYCLES = 0x8B,
  130. ARMV7_PERFCTR_ISB_INST = 0x90,
  131. ARMV7_PERFCTR_DSB_INST = 0x91,
  132. ARMV7_PERFCTR_DMB_INST = 0x92,
  133. ARMV7_PERFCTR_EXT_INTERRUPTS = 0x93,
  134. ARMV7_PERFCTR_PLE_CACHE_LINE_RQST_COMPLETED = 0xA0,
  135. ARMV7_PERFCTR_PLE_CACHE_LINE_RQST_SKIPPED = 0xA1,
  136. ARMV7_PERFCTR_PLE_FIFO_FLUSH = 0xA2,
  137. ARMV7_PERFCTR_PLE_RQST_COMPLETED = 0xA3,
  138. ARMV7_PERFCTR_PLE_FIFO_OVERFLOW = 0xA4,
  139. ARMV7_PERFCTR_PLE_RQST_PROG = 0xA5
  140. };
  141. /* ARMv7 Cortex-A5 specific event types */
  142. enum armv7_a5_perf_types {
  143. ARMV7_PERFCTR_IRQ_TAKEN = 0x86,
  144. ARMV7_PERFCTR_FIQ_TAKEN = 0x87,
  145. ARMV7_PERFCTR_EXT_MEM_RQST = 0xc0,
  146. ARMV7_PERFCTR_NC_EXT_MEM_RQST = 0xc1,
  147. ARMV7_PERFCTR_PREFETCH_LINEFILL = 0xc2,
  148. ARMV7_PERFCTR_PREFETCH_LINEFILL_DROP = 0xc3,
  149. ARMV7_PERFCTR_ENTER_READ_ALLOC = 0xc4,
  150. ARMV7_PERFCTR_READ_ALLOC = 0xc5,
  151. ARMV7_PERFCTR_STALL_SB_FULL = 0xc9,
  152. };
  153. /* ARMv7 Cortex-A15 specific event types */
  154. enum armv7_a15_perf_types {
  155. ARMV7_PERFCTR_L1_DCACHE_READ_ACCESS = 0x40,
  156. ARMV7_PERFCTR_L1_DCACHE_WRITE_ACCESS = 0x41,
  157. ARMV7_PERFCTR_L1_DCACHE_READ_REFILL = 0x42,
  158. ARMV7_PERFCTR_L1_DCACHE_WRITE_REFILL = 0x43,
  159. ARMV7_PERFCTR_L1_DTLB_READ_REFILL = 0x4C,
  160. ARMV7_PERFCTR_L1_DTLB_WRITE_REFILL = 0x4D,
  161. ARMV7_PERFCTR_L2_DCACHE_READ_ACCESS = 0x50,
  162. ARMV7_PERFCTR_L2_DCACHE_WRITE_ACCESS = 0x51,
  163. ARMV7_PERFCTR_L2_DCACHE_READ_REFILL = 0x52,
  164. ARMV7_PERFCTR_L2_DCACHE_WRITE_REFILL = 0x53,
  165. ARMV7_PERFCTR_SPEC_PC_WRITE = 0x76,
  166. };
  167. /*
  168. * Cortex-A8 HW events mapping
  169. *
  170. * The hardware events that we support. We do support cache operations but
  171. * we have harvard caches and no way to combine instruction and data
  172. * accesses/misses in hardware.
  173. */
  174. static const unsigned armv7_a8_perf_map[PERF_COUNT_HW_MAX] = {
  175. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  176. [PERF_COUNT_HW_INSTRUCTIONS] = ARMV7_PERFCTR_INSTR_EXECUTED,
  177. [PERF_COUNT_HW_CACHE_REFERENCES] = HW_OP_UNSUPPORTED,
  178. [PERF_COUNT_HW_CACHE_MISSES] = HW_OP_UNSUPPORTED,
  179. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_PC_WRITE,
  180. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  181. [PERF_COUNT_HW_BUS_CYCLES] = ARMV7_PERFCTR_CLOCK_CYCLES,
  182. };
  183. static const unsigned armv7_a8_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  184. [PERF_COUNT_HW_CACHE_OP_MAX]
  185. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  186. [C(L1D)] = {
  187. /*
  188. * The performance counters don't differentiate between read
  189. * and write accesses/misses so this isn't strictly correct,
  190. * but it's the best we can do. Writes and reads get
  191. * combined.
  192. */
  193. [C(OP_READ)] = {
  194. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_DCACHE_ACCESS,
  195. [C(RESULT_MISS)] = ARMV7_PERFCTR_DCACHE_REFILL,
  196. },
  197. [C(OP_WRITE)] = {
  198. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_DCACHE_ACCESS,
  199. [C(RESULT_MISS)] = ARMV7_PERFCTR_DCACHE_REFILL,
  200. },
  201. [C(OP_PREFETCH)] = {
  202. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  203. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  204. },
  205. },
  206. [C(L1I)] = {
  207. [C(OP_READ)] = {
  208. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_INST,
  209. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_INST_MISS,
  210. },
  211. [C(OP_WRITE)] = {
  212. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_INST,
  213. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_INST_MISS,
  214. },
  215. [C(OP_PREFETCH)] = {
  216. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  217. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  218. },
  219. },
  220. [C(LL)] = {
  221. [C(OP_READ)] = {
  222. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L2_ACCESS,
  223. [C(RESULT_MISS)] = ARMV7_PERFCTR_L2_CACH_MISS,
  224. },
  225. [C(OP_WRITE)] = {
  226. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L2_ACCESS,
  227. [C(RESULT_MISS)] = ARMV7_PERFCTR_L2_CACH_MISS,
  228. },
  229. [C(OP_PREFETCH)] = {
  230. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  231. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  232. },
  233. },
  234. [C(DTLB)] = {
  235. [C(OP_READ)] = {
  236. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  237. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  238. },
  239. [C(OP_WRITE)] = {
  240. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  241. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  242. },
  243. [C(OP_PREFETCH)] = {
  244. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  245. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  246. },
  247. },
  248. [C(ITLB)] = {
  249. [C(OP_READ)] = {
  250. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  251. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  252. },
  253. [C(OP_WRITE)] = {
  254. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  255. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  256. },
  257. [C(OP_PREFETCH)] = {
  258. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  259. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  260. },
  261. },
  262. [C(BPU)] = {
  263. [C(OP_READ)] = {
  264. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_WRITE,
  265. [C(RESULT_MISS)]
  266. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  267. },
  268. [C(OP_WRITE)] = {
  269. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_WRITE,
  270. [C(RESULT_MISS)]
  271. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  272. },
  273. [C(OP_PREFETCH)] = {
  274. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  275. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  276. },
  277. },
  278. [C(NODE)] = {
  279. [C(OP_READ)] = {
  280. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  281. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  282. },
  283. [C(OP_WRITE)] = {
  284. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  285. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  286. },
  287. [C(OP_PREFETCH)] = {
  288. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  289. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  290. },
  291. },
  292. };
  293. /*
  294. * Cortex-A9 HW events mapping
  295. */
  296. static const unsigned armv7_a9_perf_map[PERF_COUNT_HW_MAX] = {
  297. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  298. [PERF_COUNT_HW_INSTRUCTIONS] =
  299. ARMV7_PERFCTR_INST_OUT_OF_RENAME_STAGE,
  300. [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV7_PERFCTR_COHERENT_LINE_HIT,
  301. [PERF_COUNT_HW_CACHE_MISSES] = ARMV7_PERFCTR_COHERENT_LINE_MISS,
  302. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_PC_WRITE,
  303. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  304. [PERF_COUNT_HW_BUS_CYCLES] = ARMV7_PERFCTR_CLOCK_CYCLES,
  305. };
  306. static const unsigned armv7_a9_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  307. [PERF_COUNT_HW_CACHE_OP_MAX]
  308. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  309. [C(L1D)] = {
  310. /*
  311. * The performance counters don't differentiate between read
  312. * and write accesses/misses so this isn't strictly correct,
  313. * but it's the best we can do. Writes and reads get
  314. * combined.
  315. */
  316. [C(OP_READ)] = {
  317. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_DCACHE_ACCESS,
  318. [C(RESULT_MISS)] = ARMV7_PERFCTR_DCACHE_REFILL,
  319. },
  320. [C(OP_WRITE)] = {
  321. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_DCACHE_ACCESS,
  322. [C(RESULT_MISS)] = ARMV7_PERFCTR_DCACHE_REFILL,
  323. },
  324. [C(OP_PREFETCH)] = {
  325. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  326. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  327. },
  328. },
  329. [C(L1I)] = {
  330. [C(OP_READ)] = {
  331. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  332. [C(RESULT_MISS)] = ARMV7_PERFCTR_IFETCH_MISS,
  333. },
  334. [C(OP_WRITE)] = {
  335. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  336. [C(RESULT_MISS)] = ARMV7_PERFCTR_IFETCH_MISS,
  337. },
  338. [C(OP_PREFETCH)] = {
  339. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  340. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  341. },
  342. },
  343. [C(LL)] = {
  344. [C(OP_READ)] = {
  345. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  346. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  347. },
  348. [C(OP_WRITE)] = {
  349. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  350. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  351. },
  352. [C(OP_PREFETCH)] = {
  353. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  354. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  355. },
  356. },
  357. [C(DTLB)] = {
  358. [C(OP_READ)] = {
  359. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  360. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  361. },
  362. [C(OP_WRITE)] = {
  363. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  364. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  365. },
  366. [C(OP_PREFETCH)] = {
  367. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  368. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  369. },
  370. },
  371. [C(ITLB)] = {
  372. [C(OP_READ)] = {
  373. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  374. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  375. },
  376. [C(OP_WRITE)] = {
  377. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  378. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  379. },
  380. [C(OP_PREFETCH)] = {
  381. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  382. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  383. },
  384. },
  385. [C(BPU)] = {
  386. [C(OP_READ)] = {
  387. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_WRITE,
  388. [C(RESULT_MISS)]
  389. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  390. },
  391. [C(OP_WRITE)] = {
  392. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_WRITE,
  393. [C(RESULT_MISS)]
  394. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  395. },
  396. [C(OP_PREFETCH)] = {
  397. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  398. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  399. },
  400. },
  401. [C(NODE)] = {
  402. [C(OP_READ)] = {
  403. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  404. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  405. },
  406. [C(OP_WRITE)] = {
  407. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  408. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  409. },
  410. [C(OP_PREFETCH)] = {
  411. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  412. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  413. },
  414. },
  415. };
  416. /*
  417. * Cortex-A5 HW events mapping
  418. */
  419. static const unsigned armv7_a5_perf_map[PERF_COUNT_HW_MAX] = {
  420. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  421. [PERF_COUNT_HW_INSTRUCTIONS] = ARMV7_PERFCTR_INSTR_EXECUTED,
  422. [PERF_COUNT_HW_CACHE_REFERENCES] = HW_OP_UNSUPPORTED,
  423. [PERF_COUNT_HW_CACHE_MISSES] = HW_OP_UNSUPPORTED,
  424. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_PC_WRITE,
  425. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  426. [PERF_COUNT_HW_BUS_CYCLES] = HW_OP_UNSUPPORTED,
  427. };
  428. static const unsigned armv7_a5_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  429. [PERF_COUNT_HW_CACHE_OP_MAX]
  430. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  431. [C(L1D)] = {
  432. [C(OP_READ)] = {
  433. [C(RESULT_ACCESS)]
  434. = ARMV7_PERFCTR_DCACHE_ACCESS,
  435. [C(RESULT_MISS)]
  436. = ARMV7_PERFCTR_DCACHE_REFILL,
  437. },
  438. [C(OP_WRITE)] = {
  439. [C(RESULT_ACCESS)]
  440. = ARMV7_PERFCTR_DCACHE_ACCESS,
  441. [C(RESULT_MISS)]
  442. = ARMV7_PERFCTR_DCACHE_REFILL,
  443. },
  444. [C(OP_PREFETCH)] = {
  445. [C(RESULT_ACCESS)]
  446. = ARMV7_PERFCTR_PREFETCH_LINEFILL,
  447. [C(RESULT_MISS)]
  448. = ARMV7_PERFCTR_PREFETCH_LINEFILL_DROP,
  449. },
  450. },
  451. [C(L1I)] = {
  452. [C(OP_READ)] = {
  453. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  454. [C(RESULT_MISS)] = ARMV7_PERFCTR_IFETCH_MISS,
  455. },
  456. [C(OP_WRITE)] = {
  457. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  458. [C(RESULT_MISS)] = ARMV7_PERFCTR_IFETCH_MISS,
  459. },
  460. /*
  461. * The prefetch counters don't differentiate between the I
  462. * side and the D side.
  463. */
  464. [C(OP_PREFETCH)] = {
  465. [C(RESULT_ACCESS)]
  466. = ARMV7_PERFCTR_PREFETCH_LINEFILL,
  467. [C(RESULT_MISS)]
  468. = ARMV7_PERFCTR_PREFETCH_LINEFILL_DROP,
  469. },
  470. },
  471. [C(LL)] = {
  472. [C(OP_READ)] = {
  473. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  474. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  475. },
  476. [C(OP_WRITE)] = {
  477. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  478. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  479. },
  480. [C(OP_PREFETCH)] = {
  481. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  482. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  483. },
  484. },
  485. [C(DTLB)] = {
  486. [C(OP_READ)] = {
  487. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  488. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  489. },
  490. [C(OP_WRITE)] = {
  491. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  492. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  493. },
  494. [C(OP_PREFETCH)] = {
  495. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  496. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  497. },
  498. },
  499. [C(ITLB)] = {
  500. [C(OP_READ)] = {
  501. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  502. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  503. },
  504. [C(OP_WRITE)] = {
  505. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  506. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  507. },
  508. [C(OP_PREFETCH)] = {
  509. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  510. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  511. },
  512. },
  513. [C(BPU)] = {
  514. [C(OP_READ)] = {
  515. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  516. [C(RESULT_MISS)]
  517. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  518. },
  519. [C(OP_WRITE)] = {
  520. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  521. [C(RESULT_MISS)]
  522. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  523. },
  524. [C(OP_PREFETCH)] = {
  525. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  526. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  527. },
  528. },
  529. };
  530. /*
  531. * Cortex-A15 HW events mapping
  532. */
  533. static const unsigned armv7_a15_perf_map[PERF_COUNT_HW_MAX] = {
  534. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  535. [PERF_COUNT_HW_INSTRUCTIONS] = ARMV7_PERFCTR_INSTR_EXECUTED,
  536. [PERF_COUNT_HW_CACHE_REFERENCES] = HW_OP_UNSUPPORTED,
  537. [PERF_COUNT_HW_CACHE_MISSES] = HW_OP_UNSUPPORTED,
  538. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_SPEC_PC_WRITE,
  539. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  540. [PERF_COUNT_HW_BUS_CYCLES] = ARMV7_PERFCTR_BUS_CYCLES,
  541. };
  542. static const unsigned armv7_a15_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  543. [PERF_COUNT_HW_CACHE_OP_MAX]
  544. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  545. [C(L1D)] = {
  546. [C(OP_READ)] = {
  547. [C(RESULT_ACCESS)]
  548. = ARMV7_PERFCTR_L1_DCACHE_READ_ACCESS,
  549. [C(RESULT_MISS)]
  550. = ARMV7_PERFCTR_L1_DCACHE_READ_REFILL,
  551. },
  552. [C(OP_WRITE)] = {
  553. [C(RESULT_ACCESS)]
  554. = ARMV7_PERFCTR_L1_DCACHE_WRITE_ACCESS,
  555. [C(RESULT_MISS)]
  556. = ARMV7_PERFCTR_L1_DCACHE_WRITE_REFILL,
  557. },
  558. [C(OP_PREFETCH)] = {
  559. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  560. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  561. },
  562. },
  563. [C(L1I)] = {
  564. /*
  565. * Not all performance counters differentiate between read
  566. * and write accesses/misses so we're not always strictly
  567. * correct, but it's the best we can do. Writes and reads get
  568. * combined in these cases.
  569. */
  570. [C(OP_READ)] = {
  571. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  572. [C(RESULT_MISS)] = ARMV7_PERFCTR_IFETCH_MISS,
  573. },
  574. [C(OP_WRITE)] = {
  575. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  576. [C(RESULT_MISS)] = ARMV7_PERFCTR_IFETCH_MISS,
  577. },
  578. [C(OP_PREFETCH)] = {
  579. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  580. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  581. },
  582. },
  583. [C(LL)] = {
  584. [C(OP_READ)] = {
  585. [C(RESULT_ACCESS)]
  586. = ARMV7_PERFCTR_L2_DCACHE_READ_ACCESS,
  587. [C(RESULT_MISS)]
  588. = ARMV7_PERFCTR_L2_DCACHE_READ_REFILL,
  589. },
  590. [C(OP_WRITE)] = {
  591. [C(RESULT_ACCESS)]
  592. = ARMV7_PERFCTR_L2_DCACHE_WRITE_ACCESS,
  593. [C(RESULT_MISS)]
  594. = ARMV7_PERFCTR_L2_DCACHE_WRITE_REFILL,
  595. },
  596. [C(OP_PREFETCH)] = {
  597. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  598. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  599. },
  600. },
  601. [C(DTLB)] = {
  602. [C(OP_READ)] = {
  603. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  604. [C(RESULT_MISS)]
  605. = ARMV7_PERFCTR_L1_DTLB_READ_REFILL,
  606. },
  607. [C(OP_WRITE)] = {
  608. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  609. [C(RESULT_MISS)]
  610. = ARMV7_PERFCTR_L1_DTLB_WRITE_REFILL,
  611. },
  612. [C(OP_PREFETCH)] = {
  613. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  614. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  615. },
  616. },
  617. [C(ITLB)] = {
  618. [C(OP_READ)] = {
  619. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  620. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  621. },
  622. [C(OP_WRITE)] = {
  623. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  624. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  625. },
  626. [C(OP_PREFETCH)] = {
  627. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  628. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  629. },
  630. },
  631. [C(BPU)] = {
  632. [C(OP_READ)] = {
  633. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  634. [C(RESULT_MISS)]
  635. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  636. },
  637. [C(OP_WRITE)] = {
  638. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  639. [C(RESULT_MISS)]
  640. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  641. },
  642. [C(OP_PREFETCH)] = {
  643. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  644. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  645. },
  646. },
  647. };
  648. /*
  649. * Perf Events' indices
  650. */
  651. #define ARMV7_IDX_CYCLE_COUNTER 0
  652. #define ARMV7_IDX_COUNTER0 1
  653. #define ARMV7_IDX_COUNTER_LAST (ARMV7_IDX_CYCLE_COUNTER + armpmu->num_events - 1)
  654. #define ARMV7_MAX_COUNTERS 32
  655. #define ARMV7_COUNTER_MASK (ARMV7_MAX_COUNTERS - 1)
  656. /*
  657. * ARMv7 low level PMNC access
  658. */
  659. /*
  660. * Perf Event to low level counters mapping
  661. */
  662. #define ARMV7_IDX_TO_COUNTER(x) \
  663. (((x) - ARMV7_IDX_COUNTER0) & ARMV7_COUNTER_MASK)
  664. /*
  665. * Per-CPU PMNC: config reg
  666. */
  667. #define ARMV7_PMNC_E (1 << 0) /* Enable all counters */
  668. #define ARMV7_PMNC_P (1 << 1) /* Reset all counters */
  669. #define ARMV7_PMNC_C (1 << 2) /* Cycle counter reset */
  670. #define ARMV7_PMNC_D (1 << 3) /* CCNT counts every 64th cpu cycle */
  671. #define ARMV7_PMNC_X (1 << 4) /* Export to ETM */
  672. #define ARMV7_PMNC_DP (1 << 5) /* Disable CCNT if non-invasive debug*/
  673. #define ARMV7_PMNC_N_SHIFT 11 /* Number of counters supported */
  674. #define ARMV7_PMNC_N_MASK 0x1f
  675. #define ARMV7_PMNC_MASK 0x3f /* Mask for writable bits */
  676. /*
  677. * EVTSEL: Event selection reg
  678. */
  679. #define ARMV7_EVTSEL_MASK 0xff /* Mask for writable bits */
  680. /*
  681. * FLAG: counters overflow flag status reg
  682. */
  683. #define ARMV7_FLAG_MASK 0xffffffff /* Mask for writable bits */
  684. #define ARMV7_OVERFLOWED_MASK ARMV7_FLAG_MASK
  685. static inline u32 armv7_pmnc_read(void)
  686. {
  687. u32 val;
  688. asm volatile("mrc p15, 0, %0, c9, c12, 0" : "=r"(val));
  689. return val;
  690. }
  691. static inline void armv7_pmnc_write(u32 val)
  692. {
  693. val &= ARMV7_PMNC_MASK;
  694. isb();
  695. asm volatile("mcr p15, 0, %0, c9, c12, 0" : : "r"(val));
  696. }
  697. static inline int armv7_pmnc_has_overflowed(u32 pmnc)
  698. {
  699. return pmnc & ARMV7_OVERFLOWED_MASK;
  700. }
  701. static inline int armv7_pmnc_counter_valid(int idx)
  702. {
  703. return idx >= ARMV7_IDX_CYCLE_COUNTER && idx <= ARMV7_IDX_COUNTER_LAST;
  704. }
  705. static inline int armv7_pmnc_counter_has_overflowed(u32 pmnc, int idx)
  706. {
  707. int ret = 0;
  708. u32 counter;
  709. if (!armv7_pmnc_counter_valid(idx)) {
  710. pr_err("CPU%u checking wrong counter %d overflow status\n",
  711. smp_processor_id(), idx);
  712. } else {
  713. counter = ARMV7_IDX_TO_COUNTER(idx);
  714. ret = pmnc & BIT(counter);
  715. }
  716. return ret;
  717. }
  718. static inline int armv7_pmnc_select_counter(int idx)
  719. {
  720. u32 counter;
  721. if (!armv7_pmnc_counter_valid(idx)) {
  722. pr_err("CPU%u selecting wrong PMNC counter %d\n",
  723. smp_processor_id(), idx);
  724. return -EINVAL;
  725. }
  726. counter = ARMV7_IDX_TO_COUNTER(idx);
  727. asm volatile("mcr p15, 0, %0, c9, c12, 5" : : "r" (counter));
  728. isb();
  729. return idx;
  730. }
  731. static inline u32 armv7pmu_read_counter(int idx)
  732. {
  733. u32 value = 0;
  734. if (!armv7_pmnc_counter_valid(idx))
  735. pr_err("CPU%u reading wrong counter %d\n",
  736. smp_processor_id(), idx);
  737. else if (idx == ARMV7_IDX_CYCLE_COUNTER)
  738. asm volatile("mrc p15, 0, %0, c9, c13, 0" : "=r" (value));
  739. else if (armv7_pmnc_select_counter(idx) == idx)
  740. asm volatile("mrc p15, 0, %0, c9, c13, 2" : "=r" (value));
  741. return value;
  742. }
  743. static inline void armv7pmu_write_counter(int idx, u32 value)
  744. {
  745. if (!armv7_pmnc_counter_valid(idx))
  746. pr_err("CPU%u writing wrong counter %d\n",
  747. smp_processor_id(), idx);
  748. else if (idx == ARMV7_IDX_CYCLE_COUNTER)
  749. asm volatile("mcr p15, 0, %0, c9, c13, 0" : : "r" (value));
  750. else if (armv7_pmnc_select_counter(idx) == idx)
  751. asm volatile("mcr p15, 0, %0, c9, c13, 2" : : "r" (value));
  752. }
  753. static inline void armv7_pmnc_write_evtsel(int idx, u32 val)
  754. {
  755. if (armv7_pmnc_select_counter(idx) == idx) {
  756. val &= ARMV7_EVTSEL_MASK;
  757. asm volatile("mcr p15, 0, %0, c9, c13, 1" : : "r" (val));
  758. }
  759. }
  760. static inline int armv7_pmnc_enable_counter(int idx)
  761. {
  762. u32 counter;
  763. if (!armv7_pmnc_counter_valid(idx)) {
  764. pr_err("CPU%u enabling wrong PMNC counter %d\n",
  765. smp_processor_id(), idx);
  766. return -EINVAL;
  767. }
  768. counter = ARMV7_IDX_TO_COUNTER(idx);
  769. asm volatile("mcr p15, 0, %0, c9, c12, 1" : : "r" (BIT(counter)));
  770. return idx;
  771. }
  772. static inline int armv7_pmnc_disable_counter(int idx)
  773. {
  774. u32 counter;
  775. if (!armv7_pmnc_counter_valid(idx)) {
  776. pr_err("CPU%u disabling wrong PMNC counter %d\n",
  777. smp_processor_id(), idx);
  778. return -EINVAL;
  779. }
  780. counter = ARMV7_IDX_TO_COUNTER(idx);
  781. asm volatile("mcr p15, 0, %0, c9, c12, 2" : : "r" (BIT(counter)));
  782. return idx;
  783. }
  784. static inline int armv7_pmnc_enable_intens(int idx)
  785. {
  786. u32 counter;
  787. if (!armv7_pmnc_counter_valid(idx)) {
  788. pr_err("CPU%u enabling wrong PMNC counter IRQ enable %d\n",
  789. smp_processor_id(), idx);
  790. return -EINVAL;
  791. }
  792. counter = ARMV7_IDX_TO_COUNTER(idx);
  793. asm volatile("mcr p15, 0, %0, c9, c14, 1" : : "r" (BIT(counter)));
  794. return idx;
  795. }
  796. static inline int armv7_pmnc_disable_intens(int idx)
  797. {
  798. u32 counter;
  799. if (!armv7_pmnc_counter_valid(idx)) {
  800. pr_err("CPU%u disabling wrong PMNC counter IRQ enable %d\n",
  801. smp_processor_id(), idx);
  802. return -EINVAL;
  803. }
  804. counter = ARMV7_IDX_TO_COUNTER(idx);
  805. asm volatile("mcr p15, 0, %0, c9, c14, 2" : : "r" (BIT(counter)));
  806. return idx;
  807. }
  808. static inline u32 armv7_pmnc_getreset_flags(void)
  809. {
  810. u32 val;
  811. /* Read */
  812. asm volatile("mrc p15, 0, %0, c9, c12, 3" : "=r" (val));
  813. /* Write to clear flags */
  814. val &= ARMV7_FLAG_MASK;
  815. asm volatile("mcr p15, 0, %0, c9, c12, 3" : : "r" (val));
  816. return val;
  817. }
  818. #ifdef DEBUG
  819. static void armv7_pmnc_dump_regs(void)
  820. {
  821. u32 val;
  822. unsigned int cnt;
  823. printk(KERN_INFO "PMNC registers dump:\n");
  824. asm volatile("mrc p15, 0, %0, c9, c12, 0" : "=r" (val));
  825. printk(KERN_INFO "PMNC =0x%08x\n", val);
  826. asm volatile("mrc p15, 0, %0, c9, c12, 1" : "=r" (val));
  827. printk(KERN_INFO "CNTENS=0x%08x\n", val);
  828. asm volatile("mrc p15, 0, %0, c9, c14, 1" : "=r" (val));
  829. printk(KERN_INFO "INTENS=0x%08x\n", val);
  830. asm volatile("mrc p15, 0, %0, c9, c12, 3" : "=r" (val));
  831. printk(KERN_INFO "FLAGS =0x%08x\n", val);
  832. asm volatile("mrc p15, 0, %0, c9, c12, 5" : "=r" (val));
  833. printk(KERN_INFO "SELECT=0x%08x\n", val);
  834. asm volatile("mrc p15, 0, %0, c9, c13, 0" : "=r" (val));
  835. printk(KERN_INFO "CCNT =0x%08x\n", val);
  836. for (cnt = ARMV7_IDX_COUNTER0; cnt <= ARMV7_IDX_COUNTER_LAST; cnt++) {
  837. armv7_pmnc_select_counter(cnt);
  838. asm volatile("mrc p15, 0, %0, c9, c13, 2" : "=r" (val));
  839. printk(KERN_INFO "CNT[%d] count =0x%08x\n",
  840. ARMV7_IDX_TO_COUNTER(cnt), val);
  841. asm volatile("mrc p15, 0, %0, c9, c13, 1" : "=r" (val));
  842. printk(KERN_INFO "CNT[%d] evtsel=0x%08x\n",
  843. ARMV7_IDX_TO_COUNTER(cnt), val);
  844. }
  845. }
  846. #endif
  847. static void armv7pmu_enable_event(struct hw_perf_event *hwc, int idx)
  848. {
  849. unsigned long flags;
  850. /*
  851. * Enable counter and interrupt, and set the counter to count
  852. * the event that we're interested in.
  853. */
  854. raw_spin_lock_irqsave(&pmu_lock, flags);
  855. /*
  856. * Disable counter
  857. */
  858. armv7_pmnc_disable_counter(idx);
  859. /*
  860. * Set event (if destined for PMNx counters)
  861. * We don't need to set the event if it's a cycle count
  862. */
  863. if (idx != ARMV7_IDX_CYCLE_COUNTER)
  864. armv7_pmnc_write_evtsel(idx, hwc->config_base);
  865. /*
  866. * Enable interrupt for this counter
  867. */
  868. armv7_pmnc_enable_intens(idx);
  869. /*
  870. * Enable counter
  871. */
  872. armv7_pmnc_enable_counter(idx);
  873. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  874. }
  875. static void armv7pmu_disable_event(struct hw_perf_event *hwc, int idx)
  876. {
  877. unsigned long flags;
  878. /*
  879. * Disable counter and interrupt
  880. */
  881. raw_spin_lock_irqsave(&pmu_lock, flags);
  882. /*
  883. * Disable counter
  884. */
  885. armv7_pmnc_disable_counter(idx);
  886. /*
  887. * Disable interrupt for this counter
  888. */
  889. armv7_pmnc_disable_intens(idx);
  890. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  891. }
  892. static irqreturn_t armv7pmu_handle_irq(int irq_num, void *dev)
  893. {
  894. u32 pmnc;
  895. struct perf_sample_data data;
  896. struct cpu_hw_events *cpuc;
  897. struct pt_regs *regs;
  898. int idx;
  899. /*
  900. * Get and reset the IRQ flags
  901. */
  902. pmnc = armv7_pmnc_getreset_flags();
  903. /*
  904. * Did an overflow occur?
  905. */
  906. if (!armv7_pmnc_has_overflowed(pmnc))
  907. return IRQ_NONE;
  908. /*
  909. * Handle the counter(s) overflow(s)
  910. */
  911. regs = get_irq_regs();
  912. perf_sample_data_init(&data, 0);
  913. cpuc = &__get_cpu_var(cpu_hw_events);
  914. for (idx = 0; idx < armpmu->num_events; ++idx) {
  915. struct perf_event *event = cpuc->events[idx];
  916. struct hw_perf_event *hwc;
  917. if (!test_bit(idx, cpuc->active_mask))
  918. continue;
  919. /*
  920. * We have a single interrupt for all counters. Check that
  921. * each counter has overflowed before we process it.
  922. */
  923. if (!armv7_pmnc_counter_has_overflowed(pmnc, idx))
  924. continue;
  925. hwc = &event->hw;
  926. armpmu_event_update(event, hwc, idx, 1);
  927. data.period = event->hw.last_period;
  928. if (!armpmu_event_set_period(event, hwc, idx))
  929. continue;
  930. if (perf_event_overflow(event, &data, regs))
  931. armpmu->disable(hwc, idx);
  932. }
  933. /*
  934. * Handle the pending perf events.
  935. *
  936. * Note: this call *must* be run with interrupts disabled. For
  937. * platforms that can have the PMU interrupts raised as an NMI, this
  938. * will not work.
  939. */
  940. irq_work_run();
  941. return IRQ_HANDLED;
  942. }
  943. static void armv7pmu_start(void)
  944. {
  945. unsigned long flags;
  946. raw_spin_lock_irqsave(&pmu_lock, flags);
  947. /* Enable all counters */
  948. armv7_pmnc_write(armv7_pmnc_read() | ARMV7_PMNC_E);
  949. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  950. }
  951. static void armv7pmu_stop(void)
  952. {
  953. unsigned long flags;
  954. raw_spin_lock_irqsave(&pmu_lock, flags);
  955. /* Disable all counters */
  956. armv7_pmnc_write(armv7_pmnc_read() & ~ARMV7_PMNC_E);
  957. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  958. }
  959. static int armv7pmu_get_event_idx(struct cpu_hw_events *cpuc,
  960. struct hw_perf_event *event)
  961. {
  962. int idx;
  963. /* Always place a cycle counter into the cycle counter. */
  964. if (event->config_base == ARMV7_PERFCTR_CPU_CYCLES) {
  965. if (test_and_set_bit(ARMV7_IDX_CYCLE_COUNTER, cpuc->used_mask))
  966. return -EAGAIN;
  967. return ARMV7_IDX_CYCLE_COUNTER;
  968. }
  969. /*
  970. * For anything other than a cycle counter, try and use
  971. * the events counters
  972. */
  973. for (idx = ARMV7_IDX_COUNTER0; idx < armpmu->num_events; ++idx) {
  974. if (!test_and_set_bit(idx, cpuc->used_mask))
  975. return idx;
  976. }
  977. /* The counters are all in use. */
  978. return -EAGAIN;
  979. }
  980. static void armv7pmu_reset(void *info)
  981. {
  982. u32 idx, nb_cnt = armpmu->num_events;
  983. /* The counter and interrupt enable registers are unknown at reset. */
  984. for (idx = ARMV7_IDX_CYCLE_COUNTER; idx < nb_cnt; ++idx)
  985. armv7pmu_disable_event(NULL, idx);
  986. /* Initialize & Reset PMNC: C and P bits */
  987. armv7_pmnc_write(ARMV7_PMNC_P | ARMV7_PMNC_C);
  988. }
  989. static struct arm_pmu armv7pmu = {
  990. .handle_irq = armv7pmu_handle_irq,
  991. .enable = armv7pmu_enable_event,
  992. .disable = armv7pmu_disable_event,
  993. .read_counter = armv7pmu_read_counter,
  994. .write_counter = armv7pmu_write_counter,
  995. .get_event_idx = armv7pmu_get_event_idx,
  996. .start = armv7pmu_start,
  997. .stop = armv7pmu_stop,
  998. .reset = armv7pmu_reset,
  999. .raw_event_mask = 0xFF,
  1000. .max_period = (1LLU << 32) - 1,
  1001. };
  1002. static u32 __init armv7_read_num_pmnc_events(void)
  1003. {
  1004. u32 nb_cnt;
  1005. /* Read the nb of CNTx counters supported from PMNC */
  1006. nb_cnt = (armv7_pmnc_read() >> ARMV7_PMNC_N_SHIFT) & ARMV7_PMNC_N_MASK;
  1007. /* Add the CPU cycles counter and return */
  1008. return nb_cnt + 1;
  1009. }
  1010. static struct arm_pmu *__init armv7_a8_pmu_init(void)
  1011. {
  1012. armv7pmu.id = ARM_PERF_PMU_ID_CA8;
  1013. armv7pmu.name = "ARMv7 Cortex-A8";
  1014. armv7pmu.cache_map = &armv7_a8_perf_cache_map;
  1015. armv7pmu.event_map = &armv7_a8_perf_map;
  1016. armv7pmu.num_events = armv7_read_num_pmnc_events();
  1017. return &armv7pmu;
  1018. }
  1019. static struct arm_pmu *__init armv7_a9_pmu_init(void)
  1020. {
  1021. armv7pmu.id = ARM_PERF_PMU_ID_CA9;
  1022. armv7pmu.name = "ARMv7 Cortex-A9";
  1023. armv7pmu.cache_map = &armv7_a9_perf_cache_map;
  1024. armv7pmu.event_map = &armv7_a9_perf_map;
  1025. armv7pmu.num_events = armv7_read_num_pmnc_events();
  1026. return &armv7pmu;
  1027. }
  1028. static struct arm_pmu *__init armv7_a5_pmu_init(void)
  1029. {
  1030. armv7pmu.id = ARM_PERF_PMU_ID_CA5;
  1031. armv7pmu.name = "ARMv7 Cortex-A5";
  1032. armv7pmu.cache_map = &armv7_a5_perf_cache_map;
  1033. armv7pmu.event_map = &armv7_a5_perf_map;
  1034. armv7pmu.num_events = armv7_read_num_pmnc_events();
  1035. return &armv7pmu;
  1036. }
  1037. static struct arm_pmu *__init armv7_a15_pmu_init(void)
  1038. {
  1039. armv7pmu.id = ARM_PERF_PMU_ID_CA15;
  1040. armv7pmu.name = "ARMv7 Cortex-A15";
  1041. armv7pmu.cache_map = &armv7_a15_perf_cache_map;
  1042. armv7pmu.event_map = &armv7_a15_perf_map;
  1043. armv7pmu.num_events = armv7_read_num_pmnc_events();
  1044. return &armv7pmu;
  1045. }
  1046. #else
  1047. static struct arm_pmu *__init armv7_a8_pmu_init(void)
  1048. {
  1049. return NULL;
  1050. }
  1051. static struct arm_pmu *__init armv7_a9_pmu_init(void)
  1052. {
  1053. return NULL;
  1054. }
  1055. static struct arm_pmu *__init armv7_a5_pmu_init(void)
  1056. {
  1057. return NULL;
  1058. }
  1059. static struct arm_pmu *__init armv7_a15_pmu_init(void)
  1060. {
  1061. return NULL;
  1062. }
  1063. #endif /* CONFIG_CPU_V7 */