intel_ringbuffer.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. #ifndef _INTEL_RINGBUFFER_H_
  2. #define _INTEL_RINGBUFFER_H_
  3. /*
  4. * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
  5. * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
  6. * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
  7. *
  8. * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
  9. * cacheline, the Head Pointer must not be greater than the Tail
  10. * Pointer."
  11. */
  12. #define I915_RING_FREE_SPACE 64
  13. struct intel_hw_status_page {
  14. u32 *page_addr;
  15. unsigned int gfx_addr;
  16. struct drm_i915_gem_object *obj;
  17. };
  18. #define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
  19. #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
  20. #define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
  21. #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
  22. #define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
  23. #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
  24. #define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
  25. #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
  26. #define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
  27. #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
  28. #define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base))
  29. #define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base))
  30. #define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base))
  31. struct intel_ring_hangcheck {
  32. u32 seqno;
  33. u32 acthd;
  34. int score;
  35. };
  36. struct intel_ring_buffer {
  37. const char *name;
  38. enum intel_ring_id {
  39. RCS = 0x0,
  40. VCS,
  41. BCS,
  42. VECS,
  43. } id;
  44. #define I915_NUM_RINGS 4
  45. u32 mmio_base;
  46. void __iomem *virtual_start;
  47. struct drm_device *dev;
  48. struct drm_i915_gem_object *obj;
  49. u32 head;
  50. u32 tail;
  51. int space;
  52. int size;
  53. int effective_size;
  54. struct intel_hw_status_page status_page;
  55. /** We track the position of the requests in the ring buffer, and
  56. * when each is retired we increment last_retired_head as the GPU
  57. * must have finished processing the request and so we know we
  58. * can advance the ringbuffer up to that position.
  59. *
  60. * last_retired_head is set to -1 after the value is consumed so
  61. * we can detect new retirements.
  62. */
  63. u32 last_retired_head;
  64. struct {
  65. u32 gt; /* protected by dev_priv->irq_lock */
  66. u32 pm; /* protected by dev_priv->rps.lock (sucks) */
  67. } irq_refcount;
  68. u32 irq_enable_mask; /* bitmask to enable ring interrupt */
  69. u32 trace_irq_seqno;
  70. u32 sync_seqno[I915_NUM_RINGS-1];
  71. bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
  72. void (*irq_put)(struct intel_ring_buffer *ring);
  73. int (*init)(struct intel_ring_buffer *ring);
  74. void (*write_tail)(struct intel_ring_buffer *ring,
  75. u32 value);
  76. int __must_check (*flush)(struct intel_ring_buffer *ring,
  77. u32 invalidate_domains,
  78. u32 flush_domains);
  79. int (*add_request)(struct intel_ring_buffer *ring);
  80. /* Some chipsets are not quite as coherent as advertised and need
  81. * an expensive kick to force a true read of the up-to-date seqno.
  82. * However, the up-to-date seqno is not always required and the last
  83. * seen value is good enough. Note that the seqno will always be
  84. * monotonic, even if not coherent.
  85. */
  86. u32 (*get_seqno)(struct intel_ring_buffer *ring,
  87. bool lazy_coherency);
  88. void (*set_seqno)(struct intel_ring_buffer *ring,
  89. u32 seqno);
  90. int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
  91. u32 offset, u32 length,
  92. unsigned flags);
  93. #define I915_DISPATCH_SECURE 0x1
  94. #define I915_DISPATCH_PINNED 0x2
  95. void (*cleanup)(struct intel_ring_buffer *ring);
  96. int (*sync_to)(struct intel_ring_buffer *ring,
  97. struct intel_ring_buffer *to,
  98. u32 seqno);
  99. /* our mbox written by others */
  100. u32 semaphore_register[I915_NUM_RINGS];
  101. /* mboxes this ring signals to */
  102. u32 signal_mbox[I915_NUM_RINGS];
  103. /**
  104. * List of objects currently involved in rendering from the
  105. * ringbuffer.
  106. *
  107. * Includes buffers having the contents of their GPU caches
  108. * flushed, not necessarily primitives. last_rendering_seqno
  109. * represents when the rendering involved will be completed.
  110. *
  111. * A reference is held on the buffer while on this list.
  112. */
  113. struct list_head active_list;
  114. /**
  115. * List of breadcrumbs associated with GPU requests currently
  116. * outstanding.
  117. */
  118. struct list_head request_list;
  119. /**
  120. * Do we have some not yet emitted requests outstanding?
  121. */
  122. u32 outstanding_lazy_request;
  123. bool gpu_caches_dirty;
  124. bool fbc_dirty;
  125. wait_queue_head_t irq_queue;
  126. /**
  127. * Do an explicit TLB flush before MI_SET_CONTEXT
  128. */
  129. bool itlb_before_ctx_switch;
  130. struct i915_hw_context *default_context;
  131. struct i915_hw_context *last_context;
  132. struct intel_ring_hangcheck hangcheck;
  133. void *private;
  134. };
  135. static inline bool
  136. intel_ring_initialized(struct intel_ring_buffer *ring)
  137. {
  138. return ring->obj != NULL;
  139. }
  140. static inline unsigned
  141. intel_ring_flag(struct intel_ring_buffer *ring)
  142. {
  143. return 1 << ring->id;
  144. }
  145. static inline u32
  146. intel_ring_sync_index(struct intel_ring_buffer *ring,
  147. struct intel_ring_buffer *other)
  148. {
  149. int idx;
  150. /*
  151. * cs -> 0 = vcs, 1 = bcs
  152. * vcs -> 0 = bcs, 1 = cs,
  153. * bcs -> 0 = cs, 1 = vcs.
  154. */
  155. idx = (other - ring) - 1;
  156. if (idx < 0)
  157. idx += I915_NUM_RINGS;
  158. return idx;
  159. }
  160. static inline u32
  161. intel_read_status_page(struct intel_ring_buffer *ring,
  162. int reg)
  163. {
  164. /* Ensure that the compiler doesn't optimize away the load. */
  165. barrier();
  166. return ring->status_page.page_addr[reg];
  167. }
  168. static inline void
  169. intel_write_status_page(struct intel_ring_buffer *ring,
  170. int reg, u32 value)
  171. {
  172. ring->status_page.page_addr[reg] = value;
  173. }
  174. /**
  175. * Reads a dword out of the status page, which is written to from the command
  176. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  177. * MI_STORE_DATA_IMM.
  178. *
  179. * The following dwords have a reserved meaning:
  180. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  181. * 0x04: ring 0 head pointer
  182. * 0x05: ring 1 head pointer (915-class)
  183. * 0x06: ring 2 head pointer (915-class)
  184. * 0x10-0x1b: Context status DWords (GM45)
  185. * 0x1f: Last written status offset. (GM45)
  186. *
  187. * The area from dword 0x20 to 0x3ff is available for driver usage.
  188. */
  189. #define I915_GEM_HWS_INDEX 0x20
  190. #define I915_GEM_HWS_SCRATCH_INDEX 0x30
  191. #define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
  192. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
  193. int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
  194. static inline void intel_ring_emit(struct intel_ring_buffer *ring,
  195. u32 data)
  196. {
  197. iowrite32(data, ring->virtual_start + ring->tail);
  198. ring->tail += 4;
  199. }
  200. void intel_ring_advance(struct intel_ring_buffer *ring);
  201. int __must_check intel_ring_idle(struct intel_ring_buffer *ring);
  202. void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno);
  203. int intel_ring_flush_all_caches(struct intel_ring_buffer *ring);
  204. int intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring);
  205. int intel_init_render_ring_buffer(struct drm_device *dev);
  206. int intel_init_bsd_ring_buffer(struct drm_device *dev);
  207. int intel_init_blt_ring_buffer(struct drm_device *dev);
  208. int intel_init_vebox_ring_buffer(struct drm_device *dev);
  209. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
  210. void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
  211. static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
  212. {
  213. return ring->tail;
  214. }
  215. static inline u32 intel_ring_get_seqno(struct intel_ring_buffer *ring)
  216. {
  217. BUG_ON(ring->outstanding_lazy_request == 0);
  218. return ring->outstanding_lazy_request;
  219. }
  220. static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
  221. {
  222. if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
  223. ring->trace_irq_seqno = seqno;
  224. }
  225. /* DRI warts */
  226. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
  227. #endif /* _INTEL_RINGBUFFER_H_ */