intel-gtt.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. static const struct aper_size_info_fixed intel_i810_sizes[] =
  40. {
  41. {64, 16384, 4},
  42. /* The 32M mode still requires a 64k gatt */
  43. {32, 8192, 4}
  44. };
  45. #define AGP_DCACHE_MEMORY 1
  46. #define AGP_PHYS_MEMORY 2
  47. #define INTEL_AGP_CACHED_MEMORY 3
  48. static struct gatt_mask intel_i810_masks[] =
  49. {
  50. {.mask = I810_PTE_VALID, .type = 0},
  51. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  52. {.mask = I810_PTE_VALID, .type = 0},
  53. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  54. .type = INTEL_AGP_CACHED_MEMORY}
  55. };
  56. #define INTEL_AGP_UNCACHED_MEMORY 0
  57. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  58. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  59. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  60. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  61. struct intel_gtt_driver {
  62. unsigned int gen : 8;
  63. unsigned int is_g33 : 1;
  64. unsigned int is_pineview : 1;
  65. unsigned int is_ironlake : 1;
  66. unsigned int has_pgtbl_enable : 1;
  67. unsigned int dma_mask_size : 8;
  68. /* Chipset specific GTT setup */
  69. int (*setup)(void);
  70. /* This should undo anything done in ->setup() save the unmapping
  71. * of the mmio register file, that's done in the generic code. */
  72. void (*cleanup)(void);
  73. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  74. /* Flags is a more or less chipset specific opaque value.
  75. * For chipsets that need to support old ums (non-gem) code, this
  76. * needs to be identical to the various supported agp memory types! */
  77. bool (*check_flags)(unsigned int flags);
  78. void (*chipset_flush)(void);
  79. };
  80. static struct _intel_private {
  81. struct intel_gtt base;
  82. const struct intel_gtt_driver *driver;
  83. struct pci_dev *pcidev; /* device one */
  84. struct pci_dev *bridge_dev;
  85. u8 __iomem *registers;
  86. phys_addr_t gtt_bus_addr;
  87. phys_addr_t gma_bus_addr;
  88. u32 PGETBL_save;
  89. u32 __iomem *gtt; /* I915G */
  90. int num_dcache_entries;
  91. union {
  92. void __iomem *i9xx_flush_page;
  93. void *i8xx_flush_page;
  94. };
  95. struct page *i8xx_page;
  96. struct resource ifp_resource;
  97. int resource_valid;
  98. struct page *scratch_page;
  99. dma_addr_t scratch_page_dma;
  100. } intel_private;
  101. #define INTEL_GTT_GEN intel_private.driver->gen
  102. #define IS_G33 intel_private.driver->is_g33
  103. #define IS_PINEVIEW intel_private.driver->is_pineview
  104. #define IS_IRONLAKE intel_private.driver->is_ironlake
  105. #define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
  106. static void intel_agp_free_sglist(struct agp_memory *mem)
  107. {
  108. struct sg_table st;
  109. st.sgl = mem->sg_list;
  110. st.orig_nents = st.nents = mem->page_count;
  111. sg_free_table(&st);
  112. mem->sg_list = NULL;
  113. mem->num_sg = 0;
  114. }
  115. static int intel_agp_map_memory(struct agp_memory *mem)
  116. {
  117. struct sg_table st;
  118. struct scatterlist *sg;
  119. int i;
  120. if (mem->sg_list)
  121. return 0; /* already mapped (for e.g. resume */
  122. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  123. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  124. goto err;
  125. mem->sg_list = sg = st.sgl;
  126. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  127. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  128. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  129. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  130. if (unlikely(!mem->num_sg))
  131. goto err;
  132. return 0;
  133. err:
  134. sg_free_table(&st);
  135. return -ENOMEM;
  136. }
  137. static void intel_agp_unmap_memory(struct agp_memory *mem)
  138. {
  139. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  140. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  141. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  142. intel_agp_free_sglist(mem);
  143. }
  144. static int intel_i810_fetch_size(void)
  145. {
  146. u32 smram_miscc;
  147. struct aper_size_info_fixed *values;
  148. pci_read_config_dword(intel_private.bridge_dev,
  149. I810_SMRAM_MISCC, &smram_miscc);
  150. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  151. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  152. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  153. return 0;
  154. }
  155. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  156. agp_bridge->current_size = (void *) (values + 1);
  157. agp_bridge->aperture_size_idx = 1;
  158. return values[1].size;
  159. } else {
  160. agp_bridge->current_size = (void *) (values);
  161. agp_bridge->aperture_size_idx = 0;
  162. return values[0].size;
  163. }
  164. return 0;
  165. }
  166. static int intel_i810_configure(void)
  167. {
  168. struct aper_size_info_fixed *current_size;
  169. u32 temp;
  170. int i;
  171. current_size = A_SIZE_FIX(agp_bridge->current_size);
  172. if (!intel_private.registers) {
  173. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  174. temp &= 0xfff80000;
  175. intel_private.registers = ioremap(temp, 128 * 4096);
  176. if (!intel_private.registers) {
  177. dev_err(&intel_private.pcidev->dev,
  178. "can't remap memory\n");
  179. return -ENOMEM;
  180. }
  181. }
  182. if ((readl(intel_private.registers+I810_DRAM_CTL)
  183. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  184. /* This will need to be dynamically assigned */
  185. dev_info(&intel_private.pcidev->dev,
  186. "detected 4MB dedicated video ram\n");
  187. intel_private.num_dcache_entries = 1024;
  188. }
  189. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  190. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  191. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  192. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  193. if (agp_bridge->driver->needs_scratch_page) {
  194. for (i = 0; i < current_size->num_entries; i++) {
  195. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  196. }
  197. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  198. }
  199. global_cache_flush();
  200. return 0;
  201. }
  202. static void intel_i810_cleanup(void)
  203. {
  204. writel(0, intel_private.registers+I810_PGETBL_CTL);
  205. readl(intel_private.registers); /* PCI Posting. */
  206. iounmap(intel_private.registers);
  207. }
  208. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  209. {
  210. return;
  211. }
  212. /* Exists to support ARGB cursors */
  213. static struct page *i8xx_alloc_pages(void)
  214. {
  215. struct page *page;
  216. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  217. if (page == NULL)
  218. return NULL;
  219. if (set_pages_uc(page, 4) < 0) {
  220. set_pages_wb(page, 4);
  221. __free_pages(page, 2);
  222. return NULL;
  223. }
  224. get_page(page);
  225. atomic_inc(&agp_bridge->current_memory_agp);
  226. return page;
  227. }
  228. static void i8xx_destroy_pages(struct page *page)
  229. {
  230. if (page == NULL)
  231. return;
  232. set_pages_wb(page, 4);
  233. put_page(page);
  234. __free_pages(page, 2);
  235. atomic_dec(&agp_bridge->current_memory_agp);
  236. }
  237. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  238. int type)
  239. {
  240. int i, j, num_entries;
  241. void *temp;
  242. int ret = -EINVAL;
  243. int mask_type;
  244. if (mem->page_count == 0)
  245. goto out;
  246. temp = agp_bridge->current_size;
  247. num_entries = A_SIZE_FIX(temp)->num_entries;
  248. if ((pg_start + mem->page_count) > num_entries)
  249. goto out_err;
  250. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  251. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  252. ret = -EBUSY;
  253. goto out_err;
  254. }
  255. }
  256. if (type != mem->type)
  257. goto out_err;
  258. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  259. switch (mask_type) {
  260. case AGP_DCACHE_MEMORY:
  261. if (!mem->is_flushed)
  262. global_cache_flush();
  263. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  264. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  265. intel_private.registers+I810_PTE_BASE+(i*4));
  266. }
  267. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  268. break;
  269. case AGP_PHYS_MEMORY:
  270. case AGP_NORMAL_MEMORY:
  271. if (!mem->is_flushed)
  272. global_cache_flush();
  273. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  274. writel(agp_bridge->driver->mask_memory(agp_bridge,
  275. page_to_phys(mem->pages[i]), mask_type),
  276. intel_private.registers+I810_PTE_BASE+(j*4));
  277. }
  278. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  279. break;
  280. default:
  281. goto out_err;
  282. }
  283. out:
  284. ret = 0;
  285. out_err:
  286. mem->is_flushed = true;
  287. return ret;
  288. }
  289. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  290. int type)
  291. {
  292. int i;
  293. if (mem->page_count == 0)
  294. return 0;
  295. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  296. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  297. }
  298. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  299. return 0;
  300. }
  301. /*
  302. * The i810/i830 requires a physical address to program its mouse
  303. * pointer into hardware.
  304. * However the Xserver still writes to it through the agp aperture.
  305. */
  306. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  307. {
  308. struct agp_memory *new;
  309. struct page *page;
  310. switch (pg_count) {
  311. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  312. break;
  313. case 4:
  314. /* kludge to get 4 physical pages for ARGB cursor */
  315. page = i8xx_alloc_pages();
  316. break;
  317. default:
  318. return NULL;
  319. }
  320. if (page == NULL)
  321. return NULL;
  322. new = agp_create_memory(pg_count);
  323. if (new == NULL)
  324. return NULL;
  325. new->pages[0] = page;
  326. if (pg_count == 4) {
  327. /* kludge to get 4 physical pages for ARGB cursor */
  328. new->pages[1] = new->pages[0] + 1;
  329. new->pages[2] = new->pages[1] + 1;
  330. new->pages[3] = new->pages[2] + 1;
  331. }
  332. new->page_count = pg_count;
  333. new->num_scratch_pages = pg_count;
  334. new->type = AGP_PHYS_MEMORY;
  335. new->physical = page_to_phys(new->pages[0]);
  336. return new;
  337. }
  338. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  339. {
  340. struct agp_memory *new;
  341. if (type == AGP_DCACHE_MEMORY) {
  342. if (pg_count != intel_private.num_dcache_entries)
  343. return NULL;
  344. new = agp_create_memory(1);
  345. if (new == NULL)
  346. return NULL;
  347. new->type = AGP_DCACHE_MEMORY;
  348. new->page_count = pg_count;
  349. new->num_scratch_pages = 0;
  350. agp_free_page_array(new);
  351. return new;
  352. }
  353. if (type == AGP_PHYS_MEMORY)
  354. return alloc_agpphysmem_i8xx(pg_count, type);
  355. return NULL;
  356. }
  357. static void intel_i810_free_by_type(struct agp_memory *curr)
  358. {
  359. agp_free_key(curr->key);
  360. if (curr->type == AGP_PHYS_MEMORY) {
  361. if (curr->page_count == 4)
  362. i8xx_destroy_pages(curr->pages[0]);
  363. else {
  364. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  365. AGP_PAGE_DESTROY_UNMAP);
  366. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  367. AGP_PAGE_DESTROY_FREE);
  368. }
  369. agp_free_page_array(curr);
  370. }
  371. kfree(curr);
  372. }
  373. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  374. dma_addr_t addr, int type)
  375. {
  376. /* Type checking must be done elsewhere */
  377. return addr | bridge->driver->masks[type].mask;
  378. }
  379. static int intel_gtt_setup_scratch_page(void)
  380. {
  381. struct page *page;
  382. dma_addr_t dma_addr;
  383. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  384. if (page == NULL)
  385. return -ENOMEM;
  386. get_page(page);
  387. set_pages_uc(page, 1);
  388. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  389. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  390. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  391. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  392. return -EINVAL;
  393. intel_private.scratch_page_dma = dma_addr;
  394. } else
  395. intel_private.scratch_page_dma = page_to_phys(page);
  396. intel_private.scratch_page = page;
  397. return 0;
  398. }
  399. static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
  400. {128, 32768, 5},
  401. /* The 64M mode still requires a 128k gatt */
  402. {64, 16384, 5},
  403. {256, 65536, 6},
  404. {512, 131072, 7},
  405. };
  406. static unsigned int intel_gtt_stolen_size(void)
  407. {
  408. u16 gmch_ctrl;
  409. u8 rdct;
  410. int local = 0;
  411. static const int ddt[4] = { 0, 16, 32, 64 };
  412. unsigned int stolen_size = 0;
  413. pci_read_config_word(intel_private.bridge_dev,
  414. I830_GMCH_CTRL, &gmch_ctrl);
  415. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  416. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  417. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  418. case I830_GMCH_GMS_STOLEN_512:
  419. stolen_size = KB(512);
  420. break;
  421. case I830_GMCH_GMS_STOLEN_1024:
  422. stolen_size = MB(1);
  423. break;
  424. case I830_GMCH_GMS_STOLEN_8192:
  425. stolen_size = MB(8);
  426. break;
  427. case I830_GMCH_GMS_LOCAL:
  428. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  429. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  430. MB(ddt[I830_RDRAM_DDT(rdct)]);
  431. local = 1;
  432. break;
  433. default:
  434. stolen_size = 0;
  435. break;
  436. }
  437. } else if (INTEL_GTT_GEN == 6) {
  438. /*
  439. * SandyBridge has new memory control reg at 0x50.w
  440. */
  441. u16 snb_gmch_ctl;
  442. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  443. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  444. case SNB_GMCH_GMS_STOLEN_32M:
  445. stolen_size = MB(32);
  446. break;
  447. case SNB_GMCH_GMS_STOLEN_64M:
  448. stolen_size = MB(64);
  449. break;
  450. case SNB_GMCH_GMS_STOLEN_96M:
  451. stolen_size = MB(96);
  452. break;
  453. case SNB_GMCH_GMS_STOLEN_128M:
  454. stolen_size = MB(128);
  455. break;
  456. case SNB_GMCH_GMS_STOLEN_160M:
  457. stolen_size = MB(160);
  458. break;
  459. case SNB_GMCH_GMS_STOLEN_192M:
  460. stolen_size = MB(192);
  461. break;
  462. case SNB_GMCH_GMS_STOLEN_224M:
  463. stolen_size = MB(224);
  464. break;
  465. case SNB_GMCH_GMS_STOLEN_256M:
  466. stolen_size = MB(256);
  467. break;
  468. case SNB_GMCH_GMS_STOLEN_288M:
  469. stolen_size = MB(288);
  470. break;
  471. case SNB_GMCH_GMS_STOLEN_320M:
  472. stolen_size = MB(320);
  473. break;
  474. case SNB_GMCH_GMS_STOLEN_352M:
  475. stolen_size = MB(352);
  476. break;
  477. case SNB_GMCH_GMS_STOLEN_384M:
  478. stolen_size = MB(384);
  479. break;
  480. case SNB_GMCH_GMS_STOLEN_416M:
  481. stolen_size = MB(416);
  482. break;
  483. case SNB_GMCH_GMS_STOLEN_448M:
  484. stolen_size = MB(448);
  485. break;
  486. case SNB_GMCH_GMS_STOLEN_480M:
  487. stolen_size = MB(480);
  488. break;
  489. case SNB_GMCH_GMS_STOLEN_512M:
  490. stolen_size = MB(512);
  491. break;
  492. }
  493. } else {
  494. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  495. case I855_GMCH_GMS_STOLEN_1M:
  496. stolen_size = MB(1);
  497. break;
  498. case I855_GMCH_GMS_STOLEN_4M:
  499. stolen_size = MB(4);
  500. break;
  501. case I855_GMCH_GMS_STOLEN_8M:
  502. stolen_size = MB(8);
  503. break;
  504. case I855_GMCH_GMS_STOLEN_16M:
  505. stolen_size = MB(16);
  506. break;
  507. case I855_GMCH_GMS_STOLEN_32M:
  508. stolen_size = MB(32);
  509. break;
  510. case I915_GMCH_GMS_STOLEN_48M:
  511. stolen_size = MB(48);
  512. break;
  513. case I915_GMCH_GMS_STOLEN_64M:
  514. stolen_size = MB(64);
  515. break;
  516. case G33_GMCH_GMS_STOLEN_128M:
  517. stolen_size = MB(128);
  518. break;
  519. case G33_GMCH_GMS_STOLEN_256M:
  520. stolen_size = MB(256);
  521. break;
  522. case INTEL_GMCH_GMS_STOLEN_96M:
  523. stolen_size = MB(96);
  524. break;
  525. case INTEL_GMCH_GMS_STOLEN_160M:
  526. stolen_size = MB(160);
  527. break;
  528. case INTEL_GMCH_GMS_STOLEN_224M:
  529. stolen_size = MB(224);
  530. break;
  531. case INTEL_GMCH_GMS_STOLEN_352M:
  532. stolen_size = MB(352);
  533. break;
  534. default:
  535. stolen_size = 0;
  536. break;
  537. }
  538. }
  539. if (stolen_size > 0) {
  540. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  541. stolen_size / KB(1), local ? "local" : "stolen");
  542. } else {
  543. dev_info(&intel_private.bridge_dev->dev,
  544. "no pre-allocated video memory detected\n");
  545. stolen_size = 0;
  546. }
  547. return stolen_size;
  548. }
  549. static void i965_adjust_pgetbl_size(unsigned int size_flag)
  550. {
  551. u32 pgetbl_ctl, pgetbl_ctl2;
  552. /* ensure that ppgtt is disabled */
  553. pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
  554. pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
  555. writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
  556. /* write the new ggtt size */
  557. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  558. pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
  559. pgetbl_ctl |= size_flag;
  560. writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
  561. }
  562. static unsigned int i965_gtt_total_entries(void)
  563. {
  564. int size;
  565. u32 pgetbl_ctl;
  566. u16 gmch_ctl;
  567. pci_read_config_word(intel_private.bridge_dev,
  568. I830_GMCH_CTRL, &gmch_ctl);
  569. if (INTEL_GTT_GEN == 5) {
  570. switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
  571. case G4x_GMCH_SIZE_1M:
  572. case G4x_GMCH_SIZE_VT_1M:
  573. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
  574. break;
  575. case G4x_GMCH_SIZE_VT_1_5M:
  576. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
  577. break;
  578. case G4x_GMCH_SIZE_2M:
  579. case G4x_GMCH_SIZE_VT_2M:
  580. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
  581. break;
  582. }
  583. }
  584. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  585. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  586. case I965_PGETBL_SIZE_128KB:
  587. size = KB(128);
  588. break;
  589. case I965_PGETBL_SIZE_256KB:
  590. size = KB(256);
  591. break;
  592. case I965_PGETBL_SIZE_512KB:
  593. size = KB(512);
  594. break;
  595. /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
  596. case I965_PGETBL_SIZE_1MB:
  597. size = KB(1024);
  598. break;
  599. case I965_PGETBL_SIZE_2MB:
  600. size = KB(2048);
  601. break;
  602. case I965_PGETBL_SIZE_1_5MB:
  603. size = KB(1024 + 512);
  604. break;
  605. default:
  606. dev_info(&intel_private.pcidev->dev,
  607. "unknown page table size, assuming 512KB\n");
  608. size = KB(512);
  609. }
  610. return size/4;
  611. }
  612. static unsigned int intel_gtt_total_entries(void)
  613. {
  614. int size;
  615. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
  616. return i965_gtt_total_entries();
  617. else if (INTEL_GTT_GEN == 6) {
  618. u16 snb_gmch_ctl;
  619. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  620. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  621. default:
  622. case SNB_GTT_SIZE_0M:
  623. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  624. size = MB(0);
  625. break;
  626. case SNB_GTT_SIZE_1M:
  627. size = MB(1);
  628. break;
  629. case SNB_GTT_SIZE_2M:
  630. size = MB(2);
  631. break;
  632. }
  633. return size/4;
  634. } else {
  635. /* On previous hardware, the GTT size was just what was
  636. * required to map the aperture.
  637. */
  638. return intel_private.base.gtt_mappable_entries;
  639. }
  640. }
  641. static unsigned int intel_gtt_mappable_entries(void)
  642. {
  643. unsigned int aperture_size;
  644. if (INTEL_GTT_GEN == 2) {
  645. u16 gmch_ctrl;
  646. pci_read_config_word(intel_private.bridge_dev,
  647. I830_GMCH_CTRL, &gmch_ctrl);
  648. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  649. aperture_size = MB(64);
  650. else
  651. aperture_size = MB(128);
  652. } else {
  653. /* 9xx supports large sizes, just look at the length */
  654. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  655. }
  656. return aperture_size >> PAGE_SHIFT;
  657. }
  658. static void intel_gtt_teardown_scratch_page(void)
  659. {
  660. set_pages_wb(intel_private.scratch_page, 1);
  661. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  662. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  663. put_page(intel_private.scratch_page);
  664. __free_page(intel_private.scratch_page);
  665. }
  666. static void intel_gtt_cleanup(void)
  667. {
  668. intel_private.driver->cleanup();
  669. iounmap(intel_private.gtt);
  670. iounmap(intel_private.registers);
  671. intel_gtt_teardown_scratch_page();
  672. }
  673. static int intel_gtt_init(void)
  674. {
  675. u32 gtt_map_size;
  676. int ret;
  677. ret = intel_private.driver->setup();
  678. if (ret != 0)
  679. return ret;
  680. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  681. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  682. /* save the PGETBL reg for resume */
  683. intel_private.PGETBL_save =
  684. readl(intel_private.registers+I810_PGETBL_CTL)
  685. & ~I810_PGETBL_ENABLED;
  686. /* we only ever restore the register when enabling the PGTBL... */
  687. if (HAS_PGTBL_EN)
  688. intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
  689. dev_info(&intel_private.bridge_dev->dev,
  690. "detected gtt size: %dK total, %dK mappable\n",
  691. intel_private.base.gtt_total_entries * 4,
  692. intel_private.base.gtt_mappable_entries * 4);
  693. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  694. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  695. gtt_map_size);
  696. if (!intel_private.gtt) {
  697. intel_private.driver->cleanup();
  698. iounmap(intel_private.registers);
  699. return -ENOMEM;
  700. }
  701. global_cache_flush(); /* FIXME: ? */
  702. /* we have to call this as early as possible after the MMIO base address is known */
  703. intel_private.base.stolen_size = intel_gtt_stolen_size();
  704. if (intel_private.base.stolen_size == 0) {
  705. intel_private.driver->cleanup();
  706. iounmap(intel_private.registers);
  707. iounmap(intel_private.gtt);
  708. return -ENOMEM;
  709. }
  710. ret = intel_gtt_setup_scratch_page();
  711. if (ret != 0) {
  712. intel_gtt_cleanup();
  713. return ret;
  714. }
  715. return 0;
  716. }
  717. static int intel_fake_agp_fetch_size(void)
  718. {
  719. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  720. unsigned int aper_size;
  721. int i;
  722. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  723. / MB(1);
  724. for (i = 0; i < num_sizes; i++) {
  725. if (aper_size == intel_fake_agp_sizes[i].size) {
  726. agp_bridge->current_size =
  727. (void *) (intel_fake_agp_sizes + i);
  728. return aper_size;
  729. }
  730. }
  731. return 0;
  732. }
  733. static void i830_cleanup(void)
  734. {
  735. kunmap(intel_private.i8xx_page);
  736. intel_private.i8xx_flush_page = NULL;
  737. __free_page(intel_private.i8xx_page);
  738. intel_private.i8xx_page = NULL;
  739. }
  740. static void intel_i830_setup_flush(void)
  741. {
  742. /* return if we've already set the flush mechanism up */
  743. if (intel_private.i8xx_page)
  744. return;
  745. intel_private.i8xx_page = alloc_page(GFP_KERNEL);
  746. if (!intel_private.i8xx_page)
  747. return;
  748. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  749. if (!intel_private.i8xx_flush_page)
  750. i830_cleanup();
  751. }
  752. /* The chipset_flush interface needs to get data that has already been
  753. * flushed out of the CPU all the way out to main memory, because the GPU
  754. * doesn't snoop those buffers.
  755. *
  756. * The 8xx series doesn't have the same lovely interface for flushing the
  757. * chipset write buffers that the later chips do. According to the 865
  758. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  759. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  760. * that it'll push whatever was in there out. It appears to work.
  761. */
  762. static void i830_chipset_flush(void)
  763. {
  764. unsigned int *pg = intel_private.i8xx_flush_page;
  765. memset(pg, 0, 1024);
  766. if (cpu_has_clflush)
  767. clflush_cache_range(pg, 1024);
  768. else if (wbinvd_on_all_cpus() != 0)
  769. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  770. }
  771. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  772. unsigned int flags)
  773. {
  774. u32 pte_flags = I810_PTE_VALID;
  775. switch (flags) {
  776. case AGP_DCACHE_MEMORY:
  777. pte_flags |= I810_PTE_LOCAL;
  778. break;
  779. case AGP_USER_CACHED_MEMORY:
  780. pte_flags |= I830_PTE_SYSTEM_CACHED;
  781. break;
  782. }
  783. writel(addr | pte_flags, intel_private.gtt + entry);
  784. }
  785. static bool intel_enable_gtt(void)
  786. {
  787. u32 gma_addr;
  788. u8 __iomem *reg;
  789. if (INTEL_GTT_GEN == 2)
  790. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  791. &gma_addr);
  792. else
  793. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  794. &gma_addr);
  795. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  796. if (INTEL_GTT_GEN >= 6)
  797. return true;
  798. if (INTEL_GTT_GEN == 2) {
  799. u16 gmch_ctrl;
  800. pci_read_config_word(intel_private.bridge_dev,
  801. I830_GMCH_CTRL, &gmch_ctrl);
  802. gmch_ctrl |= I830_GMCH_ENABLED;
  803. pci_write_config_word(intel_private.bridge_dev,
  804. I830_GMCH_CTRL, gmch_ctrl);
  805. pci_read_config_word(intel_private.bridge_dev,
  806. I830_GMCH_CTRL, &gmch_ctrl);
  807. if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
  808. dev_err(&intel_private.pcidev->dev,
  809. "failed to enable the GTT: GMCH_CTRL=%x\n",
  810. gmch_ctrl);
  811. return false;
  812. }
  813. }
  814. reg = intel_private.registers+I810_PGETBL_CTL;
  815. writel(intel_private.PGETBL_save, reg);
  816. if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
  817. dev_err(&intel_private.pcidev->dev,
  818. "failed to enable the GTT: PGETBL=%x [expected %x]\n",
  819. readl(reg), intel_private.PGETBL_save);
  820. return false;
  821. }
  822. return true;
  823. }
  824. static int i830_setup(void)
  825. {
  826. u32 reg_addr;
  827. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  828. reg_addr &= 0xfff80000;
  829. intel_private.registers = ioremap(reg_addr, KB(64));
  830. if (!intel_private.registers)
  831. return -ENOMEM;
  832. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  833. intel_i830_setup_flush();
  834. return 0;
  835. }
  836. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  837. {
  838. agp_bridge->gatt_table_real = NULL;
  839. agp_bridge->gatt_table = NULL;
  840. agp_bridge->gatt_bus_addr = 0;
  841. return 0;
  842. }
  843. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  844. {
  845. return 0;
  846. }
  847. static int intel_fake_agp_configure(void)
  848. {
  849. int i;
  850. if (!intel_enable_gtt())
  851. return -EIO;
  852. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  853. for (i = 0; i < intel_private.base.gtt_total_entries; i++) {
  854. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  855. i, 0);
  856. }
  857. readl(intel_private.gtt+i-1); /* PCI Posting. */
  858. global_cache_flush();
  859. return 0;
  860. }
  861. static bool i830_check_flags(unsigned int flags)
  862. {
  863. switch (flags) {
  864. case 0:
  865. case AGP_PHYS_MEMORY:
  866. case AGP_USER_CACHED_MEMORY:
  867. case AGP_USER_MEMORY:
  868. return true;
  869. }
  870. return false;
  871. }
  872. static void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
  873. unsigned int sg_len,
  874. unsigned int pg_start,
  875. unsigned int flags)
  876. {
  877. struct scatterlist *sg;
  878. unsigned int len, m;
  879. int i, j;
  880. j = pg_start;
  881. /* sg may merge pages, but we have to separate
  882. * per-page addr for GTT */
  883. for_each_sg(sg_list, sg, sg_len, i) {
  884. len = sg_dma_len(sg) >> PAGE_SHIFT;
  885. for (m = 0; m < len; m++) {
  886. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  887. intel_private.driver->write_entry(addr,
  888. j, flags);
  889. j++;
  890. }
  891. }
  892. readl(intel_private.gtt+j-1);
  893. }
  894. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  895. off_t pg_start, int type)
  896. {
  897. int i, j;
  898. int ret = -EINVAL;
  899. if (mem->page_count == 0)
  900. goto out;
  901. if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
  902. goto out_err;
  903. if (type != mem->type)
  904. goto out_err;
  905. if (!intel_private.driver->check_flags(type))
  906. goto out_err;
  907. if (!mem->is_flushed)
  908. global_cache_flush();
  909. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  910. ret = intel_agp_map_memory(mem);
  911. if (ret != 0)
  912. return ret;
  913. intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
  914. pg_start, type);
  915. } else {
  916. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  917. dma_addr_t addr = page_to_phys(mem->pages[i]);
  918. intel_private.driver->write_entry(addr,
  919. j, type);
  920. }
  921. readl(intel_private.gtt+j-1);
  922. }
  923. out:
  924. ret = 0;
  925. out_err:
  926. mem->is_flushed = true;
  927. return ret;
  928. }
  929. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  930. off_t pg_start, int type)
  931. {
  932. int i;
  933. if (mem->page_count == 0)
  934. return 0;
  935. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2)
  936. intel_agp_unmap_memory(mem);
  937. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  938. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  939. i, 0);
  940. }
  941. readl(intel_private.gtt+i-1);
  942. return 0;
  943. }
  944. static void intel_fake_agp_chipset_flush(struct agp_bridge_data *bridge)
  945. {
  946. intel_private.driver->chipset_flush();
  947. }
  948. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  949. int type)
  950. {
  951. if (type == AGP_PHYS_MEMORY)
  952. return alloc_agpphysmem_i8xx(pg_count, type);
  953. /* always return NULL for other allocation types for now */
  954. return NULL;
  955. }
  956. static int intel_alloc_chipset_flush_resource(void)
  957. {
  958. int ret;
  959. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  960. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  961. pcibios_align_resource, intel_private.bridge_dev);
  962. return ret;
  963. }
  964. static void intel_i915_setup_chipset_flush(void)
  965. {
  966. int ret;
  967. u32 temp;
  968. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  969. if (!(temp & 0x1)) {
  970. intel_alloc_chipset_flush_resource();
  971. intel_private.resource_valid = 1;
  972. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  973. } else {
  974. temp &= ~1;
  975. intel_private.resource_valid = 1;
  976. intel_private.ifp_resource.start = temp;
  977. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  978. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  979. /* some BIOSes reserve this area in a pnp some don't */
  980. if (ret)
  981. intel_private.resource_valid = 0;
  982. }
  983. }
  984. static void intel_i965_g33_setup_chipset_flush(void)
  985. {
  986. u32 temp_hi, temp_lo;
  987. int ret;
  988. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  989. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  990. if (!(temp_lo & 0x1)) {
  991. intel_alloc_chipset_flush_resource();
  992. intel_private.resource_valid = 1;
  993. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  994. upper_32_bits(intel_private.ifp_resource.start));
  995. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  996. } else {
  997. u64 l64;
  998. temp_lo &= ~0x1;
  999. l64 = ((u64)temp_hi << 32) | temp_lo;
  1000. intel_private.resource_valid = 1;
  1001. intel_private.ifp_resource.start = l64;
  1002. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  1003. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  1004. /* some BIOSes reserve this area in a pnp some don't */
  1005. if (ret)
  1006. intel_private.resource_valid = 0;
  1007. }
  1008. }
  1009. static void intel_i9xx_setup_flush(void)
  1010. {
  1011. /* return if already configured */
  1012. if (intel_private.ifp_resource.start)
  1013. return;
  1014. if (INTEL_GTT_GEN == 6)
  1015. return;
  1016. /* setup a resource for this object */
  1017. intel_private.ifp_resource.name = "Intel Flush Page";
  1018. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  1019. /* Setup chipset flush for 915 */
  1020. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  1021. intel_i965_g33_setup_chipset_flush();
  1022. } else {
  1023. intel_i915_setup_chipset_flush();
  1024. }
  1025. if (intel_private.ifp_resource.start)
  1026. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  1027. if (!intel_private.i9xx_flush_page)
  1028. dev_err(&intel_private.pcidev->dev,
  1029. "can't ioremap flush page - no chipset flushing\n");
  1030. }
  1031. static void i9xx_cleanup(void)
  1032. {
  1033. if (intel_private.i9xx_flush_page)
  1034. iounmap(intel_private.i9xx_flush_page);
  1035. if (intel_private.resource_valid)
  1036. release_resource(&intel_private.ifp_resource);
  1037. intel_private.ifp_resource.start = 0;
  1038. intel_private.resource_valid = 0;
  1039. }
  1040. static void i9xx_chipset_flush(void)
  1041. {
  1042. if (intel_private.i9xx_flush_page)
  1043. writel(1, intel_private.i9xx_flush_page);
  1044. }
  1045. static void i965_write_entry(dma_addr_t addr, unsigned int entry,
  1046. unsigned int flags)
  1047. {
  1048. /* Shift high bits down */
  1049. addr |= (addr >> 28) & 0xf0;
  1050. writel(addr | I810_PTE_VALID, intel_private.gtt + entry);
  1051. }
  1052. static bool gen6_check_flags(unsigned int flags)
  1053. {
  1054. return true;
  1055. }
  1056. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  1057. unsigned int flags)
  1058. {
  1059. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  1060. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  1061. u32 pte_flags;
  1062. if (type_mask == AGP_USER_MEMORY)
  1063. pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
  1064. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  1065. pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
  1066. if (gfdt)
  1067. pte_flags |= GEN6_PTE_GFDT;
  1068. } else { /* set 'normal'/'cached' to LLC by default */
  1069. pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
  1070. if (gfdt)
  1071. pte_flags |= GEN6_PTE_GFDT;
  1072. }
  1073. /* gen6 has bit11-4 for physical addr bit39-32 */
  1074. addr |= (addr >> 28) & 0xff0;
  1075. writel(addr | pte_flags, intel_private.gtt + entry);
  1076. }
  1077. static void gen6_cleanup(void)
  1078. {
  1079. }
  1080. static int i9xx_setup(void)
  1081. {
  1082. u32 reg_addr;
  1083. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1084. reg_addr &= 0xfff80000;
  1085. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1086. if (!intel_private.registers)
  1087. return -ENOMEM;
  1088. if (INTEL_GTT_GEN == 3) {
  1089. u32 gtt_addr;
  1090. pci_read_config_dword(intel_private.pcidev,
  1091. I915_PTEADDR, &gtt_addr);
  1092. intel_private.gtt_bus_addr = gtt_addr;
  1093. } else {
  1094. u32 gtt_offset;
  1095. switch (INTEL_GTT_GEN) {
  1096. case 5:
  1097. case 6:
  1098. gtt_offset = MB(2);
  1099. break;
  1100. case 4:
  1101. default:
  1102. gtt_offset = KB(512);
  1103. break;
  1104. }
  1105. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1106. }
  1107. intel_i9xx_setup_flush();
  1108. return 0;
  1109. }
  1110. static const struct agp_bridge_driver intel_810_driver = {
  1111. .owner = THIS_MODULE,
  1112. .aperture_sizes = intel_i810_sizes,
  1113. .size_type = FIXED_APER_SIZE,
  1114. .num_aperture_sizes = 2,
  1115. .needs_scratch_page = true,
  1116. .configure = intel_i810_configure,
  1117. .fetch_size = intel_i810_fetch_size,
  1118. .cleanup = intel_i810_cleanup,
  1119. .mask_memory = intel_i810_mask_memory,
  1120. .masks = intel_i810_masks,
  1121. .agp_enable = intel_fake_agp_enable,
  1122. .cache_flush = global_cache_flush,
  1123. .create_gatt_table = agp_generic_create_gatt_table,
  1124. .free_gatt_table = agp_generic_free_gatt_table,
  1125. .insert_memory = intel_i810_insert_entries,
  1126. .remove_memory = intel_i810_remove_entries,
  1127. .alloc_by_type = intel_i810_alloc_by_type,
  1128. .free_by_type = intel_i810_free_by_type,
  1129. .agp_alloc_page = agp_generic_alloc_page,
  1130. .agp_alloc_pages = agp_generic_alloc_pages,
  1131. .agp_destroy_page = agp_generic_destroy_page,
  1132. .agp_destroy_pages = agp_generic_destroy_pages,
  1133. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1134. };
  1135. static const struct agp_bridge_driver intel_fake_agp_driver = {
  1136. .owner = THIS_MODULE,
  1137. .size_type = FIXED_APER_SIZE,
  1138. .aperture_sizes = intel_fake_agp_sizes,
  1139. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1140. .configure = intel_fake_agp_configure,
  1141. .fetch_size = intel_fake_agp_fetch_size,
  1142. .cleanup = intel_gtt_cleanup,
  1143. .agp_enable = intel_fake_agp_enable,
  1144. .cache_flush = global_cache_flush,
  1145. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1146. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1147. .insert_memory = intel_fake_agp_insert_entries,
  1148. .remove_memory = intel_fake_agp_remove_entries,
  1149. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1150. .free_by_type = intel_i810_free_by_type,
  1151. .agp_alloc_page = agp_generic_alloc_page,
  1152. .agp_alloc_pages = agp_generic_alloc_pages,
  1153. .agp_destroy_page = agp_generic_destroy_page,
  1154. .agp_destroy_pages = agp_generic_destroy_pages,
  1155. .chipset_flush = intel_fake_agp_chipset_flush,
  1156. };
  1157. static const struct intel_gtt_driver i81x_gtt_driver = {
  1158. .gen = 1,
  1159. .dma_mask_size = 32,
  1160. };
  1161. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1162. .gen = 2,
  1163. .has_pgtbl_enable = 1,
  1164. .setup = i830_setup,
  1165. .cleanup = i830_cleanup,
  1166. .write_entry = i830_write_entry,
  1167. .dma_mask_size = 32,
  1168. .check_flags = i830_check_flags,
  1169. .chipset_flush = i830_chipset_flush,
  1170. };
  1171. static const struct intel_gtt_driver i915_gtt_driver = {
  1172. .gen = 3,
  1173. .has_pgtbl_enable = 1,
  1174. .setup = i9xx_setup,
  1175. .cleanup = i9xx_cleanup,
  1176. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1177. .write_entry = i830_write_entry,
  1178. .dma_mask_size = 32,
  1179. .check_flags = i830_check_flags,
  1180. .chipset_flush = i9xx_chipset_flush,
  1181. };
  1182. static const struct intel_gtt_driver g33_gtt_driver = {
  1183. .gen = 3,
  1184. .is_g33 = 1,
  1185. .setup = i9xx_setup,
  1186. .cleanup = i9xx_cleanup,
  1187. .write_entry = i965_write_entry,
  1188. .dma_mask_size = 36,
  1189. .check_flags = i830_check_flags,
  1190. .chipset_flush = i9xx_chipset_flush,
  1191. };
  1192. static const struct intel_gtt_driver pineview_gtt_driver = {
  1193. .gen = 3,
  1194. .is_pineview = 1, .is_g33 = 1,
  1195. .setup = i9xx_setup,
  1196. .cleanup = i9xx_cleanup,
  1197. .write_entry = i965_write_entry,
  1198. .dma_mask_size = 36,
  1199. .check_flags = i830_check_flags,
  1200. .chipset_flush = i9xx_chipset_flush,
  1201. };
  1202. static const struct intel_gtt_driver i965_gtt_driver = {
  1203. .gen = 4,
  1204. .has_pgtbl_enable = 1,
  1205. .setup = i9xx_setup,
  1206. .cleanup = i9xx_cleanup,
  1207. .write_entry = i965_write_entry,
  1208. .dma_mask_size = 36,
  1209. .check_flags = i830_check_flags,
  1210. .chipset_flush = i9xx_chipset_flush,
  1211. };
  1212. static const struct intel_gtt_driver g4x_gtt_driver = {
  1213. .gen = 5,
  1214. .setup = i9xx_setup,
  1215. .cleanup = i9xx_cleanup,
  1216. .write_entry = i965_write_entry,
  1217. .dma_mask_size = 36,
  1218. .check_flags = i830_check_flags,
  1219. .chipset_flush = i9xx_chipset_flush,
  1220. };
  1221. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1222. .gen = 5,
  1223. .is_ironlake = 1,
  1224. .setup = i9xx_setup,
  1225. .cleanup = i9xx_cleanup,
  1226. .write_entry = i965_write_entry,
  1227. .dma_mask_size = 36,
  1228. .check_flags = i830_check_flags,
  1229. .chipset_flush = i9xx_chipset_flush,
  1230. };
  1231. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1232. .gen = 6,
  1233. .setup = i9xx_setup,
  1234. .cleanup = gen6_cleanup,
  1235. .write_entry = gen6_write_entry,
  1236. .dma_mask_size = 40,
  1237. .check_flags = gen6_check_flags,
  1238. .chipset_flush = i9xx_chipset_flush,
  1239. };
  1240. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1241. * driver and gmch_driver must be non-null, and find_gmch will determine
  1242. * which one should be used if a gmch_chip_id is present.
  1243. */
  1244. static const struct intel_gtt_driver_description {
  1245. unsigned int gmch_chip_id;
  1246. char *name;
  1247. const struct agp_bridge_driver *gmch_driver;
  1248. const struct intel_gtt_driver *gtt_driver;
  1249. } intel_gtt_chipsets[] = {
  1250. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver,
  1251. &i81x_gtt_driver},
  1252. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver,
  1253. &i81x_gtt_driver},
  1254. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver,
  1255. &i81x_gtt_driver},
  1256. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver,
  1257. &i81x_gtt_driver},
  1258. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1259. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1260. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
  1261. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1262. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1263. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1264. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1265. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1266. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1267. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1268. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1269. &intel_fake_agp_driver, &i915_gtt_driver },
  1270. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1271. &intel_fake_agp_driver, &i915_gtt_driver },
  1272. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1273. &intel_fake_agp_driver, &i915_gtt_driver },
  1274. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1275. &intel_fake_agp_driver, &i915_gtt_driver },
  1276. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1277. &intel_fake_agp_driver, &i915_gtt_driver },
  1278. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1279. &intel_fake_agp_driver, &i915_gtt_driver },
  1280. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1281. &intel_fake_agp_driver, &i965_gtt_driver },
  1282. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1283. &intel_fake_agp_driver, &i965_gtt_driver },
  1284. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1285. &intel_fake_agp_driver, &i965_gtt_driver },
  1286. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1287. &intel_fake_agp_driver, &i965_gtt_driver },
  1288. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1289. &intel_fake_agp_driver, &i965_gtt_driver },
  1290. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1291. &intel_fake_agp_driver, &i965_gtt_driver },
  1292. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1293. &intel_fake_agp_driver, &g33_gtt_driver },
  1294. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1295. &intel_fake_agp_driver, &g33_gtt_driver },
  1296. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1297. &intel_fake_agp_driver, &g33_gtt_driver },
  1298. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1299. &intel_fake_agp_driver, &pineview_gtt_driver },
  1300. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1301. &intel_fake_agp_driver, &pineview_gtt_driver },
  1302. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1303. &intel_fake_agp_driver, &g4x_gtt_driver },
  1304. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1305. &intel_fake_agp_driver, &g4x_gtt_driver },
  1306. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1307. &intel_fake_agp_driver, &g4x_gtt_driver },
  1308. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1309. &intel_fake_agp_driver, &g4x_gtt_driver },
  1310. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1311. &intel_fake_agp_driver, &g4x_gtt_driver },
  1312. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1313. &intel_fake_agp_driver, &g4x_gtt_driver },
  1314. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1315. &intel_fake_agp_driver, &g4x_gtt_driver },
  1316. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1317. "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
  1318. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1319. "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
  1320. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1321. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1322. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1323. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1324. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1325. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1326. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1327. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1328. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1329. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1330. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1331. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1332. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1333. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1334. { 0, NULL, NULL }
  1335. };
  1336. static int find_gmch(u16 device)
  1337. {
  1338. struct pci_dev *gmch_device;
  1339. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1340. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1341. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1342. device, gmch_device);
  1343. }
  1344. if (!gmch_device)
  1345. return 0;
  1346. intel_private.pcidev = gmch_device;
  1347. return 1;
  1348. }
  1349. int intel_gmch_probe(struct pci_dev *pdev,
  1350. struct agp_bridge_data *bridge)
  1351. {
  1352. int i, mask;
  1353. bridge->driver = NULL;
  1354. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1355. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1356. bridge->driver =
  1357. intel_gtt_chipsets[i].gmch_driver;
  1358. intel_private.driver =
  1359. intel_gtt_chipsets[i].gtt_driver;
  1360. break;
  1361. }
  1362. }
  1363. if (!bridge->driver)
  1364. return 0;
  1365. bridge->dev_private_data = &intel_private;
  1366. bridge->dev = pdev;
  1367. intel_private.bridge_dev = pci_dev_get(pdev);
  1368. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1369. mask = intel_private.driver->dma_mask_size;
  1370. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1371. dev_err(&intel_private.pcidev->dev,
  1372. "set gfx device dma mask %d-bit failed!\n", mask);
  1373. else
  1374. pci_set_consistent_dma_mask(intel_private.pcidev,
  1375. DMA_BIT_MASK(mask));
  1376. if (bridge->driver == &intel_810_driver)
  1377. return 1;
  1378. if (intel_gtt_init() != 0)
  1379. return 0;
  1380. return 1;
  1381. }
  1382. EXPORT_SYMBOL(intel_gmch_probe);
  1383. const struct intel_gtt *intel_gtt_get(void)
  1384. {
  1385. return &intel_private.base;
  1386. }
  1387. EXPORT_SYMBOL(intel_gtt_get);
  1388. void intel_gmch_remove(struct pci_dev *pdev)
  1389. {
  1390. if (intel_private.pcidev)
  1391. pci_dev_put(intel_private.pcidev);
  1392. if (intel_private.bridge_dev)
  1393. pci_dev_put(intel_private.bridge_dev);
  1394. }
  1395. EXPORT_SYMBOL(intel_gmch_remove);
  1396. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1397. MODULE_LICENSE("GPL and additional rights");