sky2.c 115 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.20"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define RX_SKB_ALIGN 8
  61. #define TX_RING_SIZE 512
  62. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  63. #define TX_MIN_PENDING 64
  64. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  65. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  66. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  67. #define TX_WATCHDOG (5 * HZ)
  68. #define NAPI_WEIGHT 64
  69. #define PHY_RETRIES 1000
  70. #define SKY2_EEPROM_MAGIC 0x9955aabb
  71. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  72. static const u32 default_msg =
  73. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  74. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  75. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  76. static int debug = -1; /* defaults above */
  77. module_param(debug, int, 0);
  78. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  79. static int copybreak __read_mostly = 128;
  80. module_param(copybreak, int, 0);
  81. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  82. static int disable_msi = 0;
  83. module_param(disable_msi, int, 0);
  84. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  85. static const struct pci_device_id sky2_id_table[] = {
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  121. { 0 }
  122. };
  123. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  124. /* Avoid conditionals by using array */
  125. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  126. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  127. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  128. /* This driver supports yukon2 chipset only */
  129. static const char *yukon2_name[] = {
  130. "XL", /* 0xb3 */
  131. "EC Ultra", /* 0xb4 */
  132. "Extreme", /* 0xb5 */
  133. "EC", /* 0xb6 */
  134. "FE", /* 0xb7 */
  135. "FE+", /* 0xb8 */
  136. };
  137. static void sky2_set_multicast(struct net_device *dev);
  138. /* Access to PHY via serial interconnect */
  139. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  140. {
  141. int i;
  142. gma_write16(hw, port, GM_SMI_DATA, val);
  143. gma_write16(hw, port, GM_SMI_CTRL,
  144. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  145. for (i = 0; i < PHY_RETRIES; i++) {
  146. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  147. if (ctrl == 0xffff)
  148. goto io_error;
  149. if (!(ctrl & GM_SMI_CT_BUSY))
  150. return 0;
  151. udelay(10);
  152. }
  153. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  154. return -ETIMEDOUT;
  155. io_error:
  156. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  157. return -EIO;
  158. }
  159. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  160. {
  161. int i;
  162. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  163. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  164. for (i = 0; i < PHY_RETRIES; i++) {
  165. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  166. if (ctrl == 0xffff)
  167. goto io_error;
  168. if (ctrl & GM_SMI_CT_RD_VAL) {
  169. *val = gma_read16(hw, port, GM_SMI_DATA);
  170. return 0;
  171. }
  172. udelay(10);
  173. }
  174. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  175. return -ETIMEDOUT;
  176. io_error:
  177. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  178. return -EIO;
  179. }
  180. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  181. {
  182. u16 v;
  183. __gm_phy_read(hw, port, reg, &v);
  184. return v;
  185. }
  186. static void sky2_power_on(struct sky2_hw *hw)
  187. {
  188. /* switch power to VCC (WA for VAUX problem) */
  189. sky2_write8(hw, B0_POWER_CTRL,
  190. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  191. /* disable Core Clock Division, */
  192. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  193. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  194. /* enable bits are inverted */
  195. sky2_write8(hw, B2_Y2_CLK_GATE,
  196. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  197. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  198. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  199. else
  200. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  201. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  202. u32 reg;
  203. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  204. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  205. /* set all bits to 0 except bits 15..12 and 8 */
  206. reg &= P_ASPM_CONTROL_MSK;
  207. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  208. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  209. /* set all bits to 0 except bits 28 & 27 */
  210. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  211. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  212. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  213. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  214. reg = sky2_read32(hw, B2_GP_IO);
  215. reg |= GLB_GPIO_STAT_RACE_DIS;
  216. sky2_write32(hw, B2_GP_IO, reg);
  217. sky2_read32(hw, B2_GP_IO);
  218. }
  219. }
  220. static void sky2_power_aux(struct sky2_hw *hw)
  221. {
  222. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  223. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  224. else
  225. /* enable bits are inverted */
  226. sky2_write8(hw, B2_Y2_CLK_GATE,
  227. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  228. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  229. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  230. /* switch power to VAUX */
  231. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  232. sky2_write8(hw, B0_POWER_CTRL,
  233. (PC_VAUX_ENA | PC_VCC_ENA |
  234. PC_VAUX_ON | PC_VCC_OFF));
  235. }
  236. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  237. {
  238. u16 reg;
  239. /* disable all GMAC IRQ's */
  240. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  241. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  242. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  243. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  244. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  245. reg = gma_read16(hw, port, GM_RX_CTRL);
  246. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  247. gma_write16(hw, port, GM_RX_CTRL, reg);
  248. }
  249. /* flow control to advertise bits */
  250. static const u16 copper_fc_adv[] = {
  251. [FC_NONE] = 0,
  252. [FC_TX] = PHY_M_AN_ASP,
  253. [FC_RX] = PHY_M_AN_PC,
  254. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  255. };
  256. /* flow control to advertise bits when using 1000BaseX */
  257. static const u16 fiber_fc_adv[] = {
  258. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  259. [FC_TX] = PHY_M_P_ASYM_MD_X,
  260. [FC_RX] = PHY_M_P_SYM_MD_X,
  261. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  262. };
  263. /* flow control to GMA disable bits */
  264. static const u16 gm_fc_disable[] = {
  265. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  266. [FC_TX] = GM_GPCR_FC_RX_DIS,
  267. [FC_RX] = GM_GPCR_FC_TX_DIS,
  268. [FC_BOTH] = 0,
  269. };
  270. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  271. {
  272. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  273. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  274. if (sky2->autoneg == AUTONEG_ENABLE &&
  275. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  276. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  277. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  278. PHY_M_EC_MAC_S_MSK);
  279. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  280. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  281. if (hw->chip_id == CHIP_ID_YUKON_EC)
  282. /* set downshift counter to 3x and enable downshift */
  283. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  284. else
  285. /* set master & slave downshift counter to 1x */
  286. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  287. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  288. }
  289. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  290. if (sky2_is_copper(hw)) {
  291. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  292. /* enable automatic crossover */
  293. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  294. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  295. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  296. u16 spec;
  297. /* Enable Class A driver for FE+ A0 */
  298. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  299. spec |= PHY_M_FESC_SEL_CL_A;
  300. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  301. }
  302. } else {
  303. /* disable energy detect */
  304. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  305. /* enable automatic crossover */
  306. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  307. /* downshift on PHY 88E1112 and 88E1149 is changed */
  308. if (sky2->autoneg == AUTONEG_ENABLE
  309. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  310. /* set downshift counter to 3x and enable downshift */
  311. ctrl &= ~PHY_M_PC_DSC_MSK;
  312. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  313. }
  314. }
  315. } else {
  316. /* workaround for deviation #4.88 (CRC errors) */
  317. /* disable Automatic Crossover */
  318. ctrl &= ~PHY_M_PC_MDIX_MSK;
  319. }
  320. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  321. /* special setup for PHY 88E1112 Fiber */
  322. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  323. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  324. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  325. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  326. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  327. ctrl &= ~PHY_M_MAC_MD_MSK;
  328. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  329. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  330. if (hw->pmd_type == 'P') {
  331. /* select page 1 to access Fiber registers */
  332. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  333. /* for SFP-module set SIGDET polarity to low */
  334. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  335. ctrl |= PHY_M_FIB_SIGD_POL;
  336. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  337. }
  338. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  339. }
  340. ctrl = PHY_CT_RESET;
  341. ct1000 = 0;
  342. adv = PHY_AN_CSMA;
  343. reg = 0;
  344. if (sky2->autoneg == AUTONEG_ENABLE) {
  345. if (sky2_is_copper(hw)) {
  346. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  347. ct1000 |= PHY_M_1000C_AFD;
  348. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  349. ct1000 |= PHY_M_1000C_AHD;
  350. if (sky2->advertising & ADVERTISED_100baseT_Full)
  351. adv |= PHY_M_AN_100_FD;
  352. if (sky2->advertising & ADVERTISED_100baseT_Half)
  353. adv |= PHY_M_AN_100_HD;
  354. if (sky2->advertising & ADVERTISED_10baseT_Full)
  355. adv |= PHY_M_AN_10_FD;
  356. if (sky2->advertising & ADVERTISED_10baseT_Half)
  357. adv |= PHY_M_AN_10_HD;
  358. adv |= copper_fc_adv[sky2->flow_mode];
  359. } else { /* special defines for FIBER (88E1040S only) */
  360. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  361. adv |= PHY_M_AN_1000X_AFD;
  362. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  363. adv |= PHY_M_AN_1000X_AHD;
  364. adv |= fiber_fc_adv[sky2->flow_mode];
  365. }
  366. /* Restart Auto-negotiation */
  367. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  368. } else {
  369. /* forced speed/duplex settings */
  370. ct1000 = PHY_M_1000C_MSE;
  371. /* Disable auto update for duplex flow control and speed */
  372. reg |= GM_GPCR_AU_ALL_DIS;
  373. switch (sky2->speed) {
  374. case SPEED_1000:
  375. ctrl |= PHY_CT_SP1000;
  376. reg |= GM_GPCR_SPEED_1000;
  377. break;
  378. case SPEED_100:
  379. ctrl |= PHY_CT_SP100;
  380. reg |= GM_GPCR_SPEED_100;
  381. break;
  382. }
  383. if (sky2->duplex == DUPLEX_FULL) {
  384. reg |= GM_GPCR_DUP_FULL;
  385. ctrl |= PHY_CT_DUP_MD;
  386. } else if (sky2->speed < SPEED_1000)
  387. sky2->flow_mode = FC_NONE;
  388. reg |= gm_fc_disable[sky2->flow_mode];
  389. /* Forward pause packets to GMAC? */
  390. if (sky2->flow_mode & FC_RX)
  391. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  392. else
  393. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  394. }
  395. gma_write16(hw, port, GM_GP_CTRL, reg);
  396. if (hw->flags & SKY2_HW_GIGABIT)
  397. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  398. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  399. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  400. /* Setup Phy LED's */
  401. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  402. ledover = 0;
  403. switch (hw->chip_id) {
  404. case CHIP_ID_YUKON_FE:
  405. /* on 88E3082 these bits are at 11..9 (shifted left) */
  406. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  407. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  408. /* delete ACT LED control bits */
  409. ctrl &= ~PHY_M_FELP_LED1_MSK;
  410. /* change ACT LED control to blink mode */
  411. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  412. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  413. break;
  414. case CHIP_ID_YUKON_FE_P:
  415. /* Enable Link Partner Next Page */
  416. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  417. ctrl |= PHY_M_PC_ENA_LIP_NP;
  418. /* disable Energy Detect and enable scrambler */
  419. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  420. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  421. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  422. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  423. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  424. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  425. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  426. break;
  427. case CHIP_ID_YUKON_XL:
  428. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  429. /* select page 3 to access LED control register */
  430. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  431. /* set LED Function Control register */
  432. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  433. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  434. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  435. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  436. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  437. /* set Polarity Control register */
  438. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  439. (PHY_M_POLC_LS1_P_MIX(4) |
  440. PHY_M_POLC_IS0_P_MIX(4) |
  441. PHY_M_POLC_LOS_CTRL(2) |
  442. PHY_M_POLC_INIT_CTRL(2) |
  443. PHY_M_POLC_STA1_CTRL(2) |
  444. PHY_M_POLC_STA0_CTRL(2)));
  445. /* restore page register */
  446. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  447. break;
  448. case CHIP_ID_YUKON_EC_U:
  449. case CHIP_ID_YUKON_EX:
  450. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  451. /* select page 3 to access LED control register */
  452. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  453. /* set LED Function Control register */
  454. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  455. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  456. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  457. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  458. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  459. /* set Blink Rate in LED Timer Control Register */
  460. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  461. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  462. /* restore page register */
  463. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  464. break;
  465. default:
  466. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  467. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  468. /* turn off the Rx LED (LED_RX) */
  469. ledover &= ~PHY_M_LED_MO_RX;
  470. }
  471. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  472. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  473. /* apply fixes in PHY AFE */
  474. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  475. /* increase differential signal amplitude in 10BASE-T */
  476. gm_phy_write(hw, port, 0x18, 0xaa99);
  477. gm_phy_write(hw, port, 0x17, 0x2011);
  478. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  479. gm_phy_write(hw, port, 0x18, 0xa204);
  480. gm_phy_write(hw, port, 0x17, 0x2002);
  481. /* set page register to 0 */
  482. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  483. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  484. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  485. /* apply workaround for integrated resistors calibration */
  486. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  487. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  488. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  489. /* no effect on Yukon-XL */
  490. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  491. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  492. /* turn on 100 Mbps LED (LED_LINK100) */
  493. ledover |= PHY_M_LED_MO_100;
  494. }
  495. if (ledover)
  496. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  497. }
  498. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  499. if (sky2->autoneg == AUTONEG_ENABLE)
  500. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  501. else
  502. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  503. }
  504. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  505. {
  506. u32 reg1;
  507. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  508. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  509. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  510. /* Turn on/off phy power saving */
  511. if (onoff)
  512. reg1 &= ~phy_power[port];
  513. else
  514. reg1 |= phy_power[port];
  515. if (onoff && hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  516. reg1 |= coma_mode[port];
  517. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  518. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  519. udelay(100);
  520. }
  521. /* Force a renegotiation */
  522. static void sky2_phy_reinit(struct sky2_port *sky2)
  523. {
  524. spin_lock_bh(&sky2->phy_lock);
  525. sky2_phy_init(sky2->hw, sky2->port);
  526. spin_unlock_bh(&sky2->phy_lock);
  527. }
  528. /* Put device in state to listen for Wake On Lan */
  529. static void sky2_wol_init(struct sky2_port *sky2)
  530. {
  531. struct sky2_hw *hw = sky2->hw;
  532. unsigned port = sky2->port;
  533. enum flow_control save_mode;
  534. u16 ctrl;
  535. u32 reg1;
  536. /* Bring hardware out of reset */
  537. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  538. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  539. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  540. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  541. /* Force to 10/100
  542. * sky2_reset will re-enable on resume
  543. */
  544. save_mode = sky2->flow_mode;
  545. ctrl = sky2->advertising;
  546. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  547. sky2->flow_mode = FC_NONE;
  548. sky2_phy_power(hw, port, 1);
  549. sky2_phy_reinit(sky2);
  550. sky2->flow_mode = save_mode;
  551. sky2->advertising = ctrl;
  552. /* Set GMAC to no flow control and auto update for speed/duplex */
  553. gma_write16(hw, port, GM_GP_CTRL,
  554. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  555. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  556. /* Set WOL address */
  557. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  558. sky2->netdev->dev_addr, ETH_ALEN);
  559. /* Turn on appropriate WOL control bits */
  560. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  561. ctrl = 0;
  562. if (sky2->wol & WAKE_PHY)
  563. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  564. else
  565. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  566. if (sky2->wol & WAKE_MAGIC)
  567. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  568. else
  569. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  570. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  571. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  572. /* Turn on legacy PCI-Express PME mode */
  573. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  574. reg1 |= PCI_Y2_PME_LEGACY;
  575. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  576. /* block receiver */
  577. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  578. }
  579. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  580. {
  581. struct net_device *dev = hw->dev[port];
  582. if (dev->mtu <= ETH_DATA_LEN)
  583. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  584. TX_JUMBO_DIS | TX_STFW_ENA);
  585. else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  586. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  587. TX_STFW_ENA | TX_JUMBO_ENA);
  588. else {
  589. /* set Tx GMAC FIFO Almost Empty Threshold */
  590. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  591. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  592. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  593. TX_JUMBO_ENA | TX_STFW_DIS);
  594. /* Can't do offload because of lack of store/forward */
  595. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  596. }
  597. }
  598. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  599. {
  600. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  601. u16 reg;
  602. u32 rx_reg;
  603. int i;
  604. const u8 *addr = hw->dev[port]->dev_addr;
  605. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  606. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  607. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  608. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  609. /* WA DEV_472 -- looks like crossed wires on port 2 */
  610. /* clear GMAC 1 Control reset */
  611. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  612. do {
  613. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  614. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  615. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  616. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  617. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  618. }
  619. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  620. /* Enable Transmit FIFO Underrun */
  621. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  622. spin_lock_bh(&sky2->phy_lock);
  623. sky2_phy_init(hw, port);
  624. spin_unlock_bh(&sky2->phy_lock);
  625. /* MIB clear */
  626. reg = gma_read16(hw, port, GM_PHY_ADDR);
  627. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  628. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  629. gma_read16(hw, port, i);
  630. gma_write16(hw, port, GM_PHY_ADDR, reg);
  631. /* transmit control */
  632. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  633. /* receive control reg: unicast + multicast + no FCS */
  634. gma_write16(hw, port, GM_RX_CTRL,
  635. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  636. /* transmit flow control */
  637. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  638. /* transmit parameter */
  639. gma_write16(hw, port, GM_TX_PARAM,
  640. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  641. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  642. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  643. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  644. /* serial mode register */
  645. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  646. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  647. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  648. reg |= GM_SMOD_JUMBO_ENA;
  649. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  650. /* virtual address for data */
  651. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  652. /* physical address: used for pause frames */
  653. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  654. /* ignore counter overflows */
  655. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  656. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  657. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  658. /* Configure Rx MAC FIFO */
  659. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  660. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  661. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  662. hw->chip_id == CHIP_ID_YUKON_FE_P)
  663. rx_reg |= GMF_RX_OVER_ON;
  664. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  665. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  666. /* Hardware errata - clear flush mask */
  667. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  668. } else {
  669. /* Flush Rx MAC FIFO on any flow control or error */
  670. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  671. }
  672. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  673. reg = RX_GMF_FL_THR_DEF + 1;
  674. /* Another magic mystery workaround from sk98lin */
  675. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  676. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  677. reg = 0x178;
  678. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  679. /* Configure Tx MAC FIFO */
  680. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  681. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  682. /* On chips without ram buffer, pause is controled by MAC level */
  683. if (sky2_read8(hw, B2_E_0) == 0) {
  684. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  685. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  686. sky2_set_tx_stfwd(hw, port);
  687. }
  688. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  689. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  690. /* disable dynamic watermark */
  691. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  692. reg &= ~TX_DYN_WM_ENA;
  693. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  694. }
  695. }
  696. /* Assign Ram Buffer allocation to queue */
  697. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  698. {
  699. u32 end;
  700. /* convert from K bytes to qwords used for hw register */
  701. start *= 1024/8;
  702. space *= 1024/8;
  703. end = start + space - 1;
  704. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  705. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  706. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  707. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  708. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  709. if (q == Q_R1 || q == Q_R2) {
  710. u32 tp = space - space/4;
  711. /* On receive queue's set the thresholds
  712. * give receiver priority when > 3/4 full
  713. * send pause when down to 2K
  714. */
  715. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  716. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  717. tp = space - 2048/8;
  718. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  719. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  720. } else {
  721. /* Enable store & forward on Tx queue's because
  722. * Tx FIFO is only 1K on Yukon
  723. */
  724. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  725. }
  726. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  727. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  728. }
  729. /* Setup Bus Memory Interface */
  730. static void sky2_qset(struct sky2_hw *hw, u16 q)
  731. {
  732. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  733. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  734. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  735. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  736. }
  737. /* Setup prefetch unit registers. This is the interface between
  738. * hardware and driver list elements
  739. */
  740. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  741. u64 addr, u32 last)
  742. {
  743. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  744. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  745. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  746. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  747. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  748. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  749. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  750. }
  751. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  752. {
  753. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  754. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  755. le->ctrl = 0;
  756. return le;
  757. }
  758. static void tx_init(struct sky2_port *sky2)
  759. {
  760. struct sky2_tx_le *le;
  761. sky2->tx_prod = sky2->tx_cons = 0;
  762. sky2->tx_tcpsum = 0;
  763. sky2->tx_last_mss = 0;
  764. le = get_tx_le(sky2);
  765. le->addr = 0;
  766. le->opcode = OP_ADDR64 | HW_OWNER;
  767. sky2->tx_addr64 = 0;
  768. }
  769. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  770. struct sky2_tx_le *le)
  771. {
  772. return sky2->tx_ring + (le - sky2->tx_le);
  773. }
  774. /* Update chip's next pointer */
  775. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  776. {
  777. /* Make sure write' to descriptors are complete before we tell hardware */
  778. wmb();
  779. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  780. /* Synchronize I/O on since next processor may write to tail */
  781. mmiowb();
  782. }
  783. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  784. {
  785. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  786. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  787. le->ctrl = 0;
  788. return le;
  789. }
  790. /* Build description to hardware for one receive segment */
  791. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  792. dma_addr_t map, unsigned len)
  793. {
  794. struct sky2_rx_le *le;
  795. u32 hi = upper_32_bits(map);
  796. if (sky2->rx_addr64 != hi) {
  797. le = sky2_next_rx(sky2);
  798. le->addr = cpu_to_le32(hi);
  799. le->opcode = OP_ADDR64 | HW_OWNER;
  800. sky2->rx_addr64 = upper_32_bits(map + len);
  801. }
  802. le = sky2_next_rx(sky2);
  803. le->addr = cpu_to_le32((u32) map);
  804. le->length = cpu_to_le16(len);
  805. le->opcode = op | HW_OWNER;
  806. }
  807. /* Build description to hardware for one possibly fragmented skb */
  808. static void sky2_rx_submit(struct sky2_port *sky2,
  809. const struct rx_ring_info *re)
  810. {
  811. int i;
  812. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  813. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  814. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  815. }
  816. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  817. unsigned size)
  818. {
  819. struct sk_buff *skb = re->skb;
  820. int i;
  821. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  822. pci_unmap_len_set(re, data_size, size);
  823. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  824. re->frag_addr[i] = pci_map_page(pdev,
  825. skb_shinfo(skb)->frags[i].page,
  826. skb_shinfo(skb)->frags[i].page_offset,
  827. skb_shinfo(skb)->frags[i].size,
  828. PCI_DMA_FROMDEVICE);
  829. }
  830. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  831. {
  832. struct sk_buff *skb = re->skb;
  833. int i;
  834. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  835. PCI_DMA_FROMDEVICE);
  836. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  837. pci_unmap_page(pdev, re->frag_addr[i],
  838. skb_shinfo(skb)->frags[i].size,
  839. PCI_DMA_FROMDEVICE);
  840. }
  841. /* Tell chip where to start receive checksum.
  842. * Actually has two checksums, but set both same to avoid possible byte
  843. * order problems.
  844. */
  845. static void rx_set_checksum(struct sky2_port *sky2)
  846. {
  847. struct sky2_rx_le *le = sky2_next_rx(sky2);
  848. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  849. le->ctrl = 0;
  850. le->opcode = OP_TCPSTART | HW_OWNER;
  851. sky2_write32(sky2->hw,
  852. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  853. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  854. }
  855. /*
  856. * The RX Stop command will not work for Yukon-2 if the BMU does not
  857. * reach the end of packet and since we can't make sure that we have
  858. * incoming data, we must reset the BMU while it is not doing a DMA
  859. * transfer. Since it is possible that the RX path is still active,
  860. * the RX RAM buffer will be stopped first, so any possible incoming
  861. * data will not trigger a DMA. After the RAM buffer is stopped, the
  862. * BMU is polled until any DMA in progress is ended and only then it
  863. * will be reset.
  864. */
  865. static void sky2_rx_stop(struct sky2_port *sky2)
  866. {
  867. struct sky2_hw *hw = sky2->hw;
  868. unsigned rxq = rxqaddr[sky2->port];
  869. int i;
  870. /* disable the RAM Buffer receive queue */
  871. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  872. for (i = 0; i < 0xffff; i++)
  873. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  874. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  875. goto stopped;
  876. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  877. sky2->netdev->name);
  878. stopped:
  879. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  880. /* reset the Rx prefetch unit */
  881. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  882. mmiowb();
  883. }
  884. /* Clean out receive buffer area, assumes receiver hardware stopped */
  885. static void sky2_rx_clean(struct sky2_port *sky2)
  886. {
  887. unsigned i;
  888. memset(sky2->rx_le, 0, RX_LE_BYTES);
  889. for (i = 0; i < sky2->rx_pending; i++) {
  890. struct rx_ring_info *re = sky2->rx_ring + i;
  891. if (re->skb) {
  892. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  893. kfree_skb(re->skb);
  894. re->skb = NULL;
  895. }
  896. }
  897. }
  898. /* Basic MII support */
  899. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  900. {
  901. struct mii_ioctl_data *data = if_mii(ifr);
  902. struct sky2_port *sky2 = netdev_priv(dev);
  903. struct sky2_hw *hw = sky2->hw;
  904. int err = -EOPNOTSUPP;
  905. if (!netif_running(dev))
  906. return -ENODEV; /* Phy still in reset */
  907. switch (cmd) {
  908. case SIOCGMIIPHY:
  909. data->phy_id = PHY_ADDR_MARV;
  910. /* fallthru */
  911. case SIOCGMIIREG: {
  912. u16 val = 0;
  913. spin_lock_bh(&sky2->phy_lock);
  914. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  915. spin_unlock_bh(&sky2->phy_lock);
  916. data->val_out = val;
  917. break;
  918. }
  919. case SIOCSMIIREG:
  920. if (!capable(CAP_NET_ADMIN))
  921. return -EPERM;
  922. spin_lock_bh(&sky2->phy_lock);
  923. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  924. data->val_in);
  925. spin_unlock_bh(&sky2->phy_lock);
  926. break;
  927. }
  928. return err;
  929. }
  930. #ifdef SKY2_VLAN_TAG_USED
  931. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  932. {
  933. struct sky2_port *sky2 = netdev_priv(dev);
  934. struct sky2_hw *hw = sky2->hw;
  935. u16 port = sky2->port;
  936. netif_tx_lock_bh(dev);
  937. napi_disable(&hw->napi);
  938. sky2->vlgrp = grp;
  939. if (grp) {
  940. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  941. RX_VLAN_STRIP_ON);
  942. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  943. TX_VLAN_TAG_ON);
  944. } else {
  945. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  946. RX_VLAN_STRIP_OFF);
  947. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  948. TX_VLAN_TAG_OFF);
  949. }
  950. napi_enable(&hw->napi);
  951. netif_tx_unlock_bh(dev);
  952. }
  953. #endif
  954. /*
  955. * Allocate an skb for receiving. If the MTU is large enough
  956. * make the skb non-linear with a fragment list of pages.
  957. *
  958. * It appears the hardware has a bug in the FIFO logic that
  959. * cause it to hang if the FIFO gets overrun and the receive buffer
  960. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  961. * aligned except if slab debugging is enabled.
  962. */
  963. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  964. {
  965. struct sk_buff *skb;
  966. unsigned long p;
  967. int i;
  968. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
  969. if (!skb)
  970. goto nomem;
  971. p = (unsigned long) skb->data;
  972. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  973. for (i = 0; i < sky2->rx_nfrags; i++) {
  974. struct page *page = alloc_page(GFP_ATOMIC);
  975. if (!page)
  976. goto free_partial;
  977. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  978. }
  979. return skb;
  980. free_partial:
  981. kfree_skb(skb);
  982. nomem:
  983. return NULL;
  984. }
  985. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  986. {
  987. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  988. }
  989. /*
  990. * Allocate and setup receiver buffer pool.
  991. * Normal case this ends up creating one list element for skb
  992. * in the receive ring. Worst case if using large MTU and each
  993. * allocation falls on a different 64 bit region, that results
  994. * in 6 list elements per ring entry.
  995. * One element is used for checksum enable/disable, and one
  996. * extra to avoid wrap.
  997. */
  998. static int sky2_rx_start(struct sky2_port *sky2)
  999. {
  1000. struct sky2_hw *hw = sky2->hw;
  1001. struct rx_ring_info *re;
  1002. unsigned rxq = rxqaddr[sky2->port];
  1003. unsigned i, size, space, thresh;
  1004. sky2->rx_put = sky2->rx_next = 0;
  1005. sky2_qset(hw, rxq);
  1006. /* On PCI express lowering the watermark gives better performance */
  1007. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1008. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1009. /* These chips have no ram buffer?
  1010. * MAC Rx RAM Read is controlled by hardware */
  1011. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1012. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1013. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1014. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1015. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1016. if (!(hw->flags & SKY2_HW_NEW_LE))
  1017. rx_set_checksum(sky2);
  1018. /* Space needed for frame data + headers rounded up */
  1019. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1020. /* Stopping point for hardware truncation */
  1021. thresh = (size - 8) / sizeof(u32);
  1022. /* Account for overhead of skb - to avoid order > 0 allocation */
  1023. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  1024. + sizeof(struct skb_shared_info);
  1025. sky2->rx_nfrags = space >> PAGE_SHIFT;
  1026. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1027. if (sky2->rx_nfrags != 0) {
  1028. /* Compute residue after pages */
  1029. space = sky2->rx_nfrags << PAGE_SHIFT;
  1030. if (space < size)
  1031. size -= space;
  1032. else
  1033. size = 0;
  1034. /* Optimize to handle small packets and headers */
  1035. if (size < copybreak)
  1036. size = copybreak;
  1037. if (size < ETH_HLEN)
  1038. size = ETH_HLEN;
  1039. }
  1040. sky2->rx_data_size = size;
  1041. /* Fill Rx ring */
  1042. for (i = 0; i < sky2->rx_pending; i++) {
  1043. re = sky2->rx_ring + i;
  1044. re->skb = sky2_rx_alloc(sky2);
  1045. if (!re->skb)
  1046. goto nomem;
  1047. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1048. sky2_rx_submit(sky2, re);
  1049. }
  1050. /*
  1051. * The receiver hangs if it receives frames larger than the
  1052. * packet buffer. As a workaround, truncate oversize frames, but
  1053. * the register is limited to 9 bits, so if you do frames > 2052
  1054. * you better get the MTU right!
  1055. */
  1056. if (thresh > 0x1ff)
  1057. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1058. else {
  1059. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1060. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1061. }
  1062. /* Tell chip about available buffers */
  1063. sky2_rx_update(sky2, rxq);
  1064. return 0;
  1065. nomem:
  1066. sky2_rx_clean(sky2);
  1067. return -ENOMEM;
  1068. }
  1069. /* Bring up network interface. */
  1070. static int sky2_up(struct net_device *dev)
  1071. {
  1072. struct sky2_port *sky2 = netdev_priv(dev);
  1073. struct sky2_hw *hw = sky2->hw;
  1074. unsigned port = sky2->port;
  1075. u32 imask, ramsize;
  1076. int cap, err = -ENOMEM;
  1077. struct net_device *otherdev = hw->dev[sky2->port^1];
  1078. /*
  1079. * On dual port PCI-X card, there is an problem where status
  1080. * can be received out of order due to split transactions
  1081. */
  1082. if (otherdev && netif_running(otherdev) &&
  1083. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1084. u16 cmd;
  1085. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1086. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1087. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1088. }
  1089. if (netif_msg_ifup(sky2))
  1090. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1091. netif_carrier_off(dev);
  1092. /* must be power of 2 */
  1093. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1094. TX_RING_SIZE *
  1095. sizeof(struct sky2_tx_le),
  1096. &sky2->tx_le_map);
  1097. if (!sky2->tx_le)
  1098. goto err_out;
  1099. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1100. GFP_KERNEL);
  1101. if (!sky2->tx_ring)
  1102. goto err_out;
  1103. tx_init(sky2);
  1104. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1105. &sky2->rx_le_map);
  1106. if (!sky2->rx_le)
  1107. goto err_out;
  1108. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1109. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1110. GFP_KERNEL);
  1111. if (!sky2->rx_ring)
  1112. goto err_out;
  1113. sky2_phy_power(hw, port, 1);
  1114. sky2_mac_init(hw, port);
  1115. /* Register is number of 4K blocks on internal RAM buffer. */
  1116. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1117. if (ramsize > 0) {
  1118. u32 rxspace;
  1119. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1120. if (ramsize < 16)
  1121. rxspace = ramsize / 2;
  1122. else
  1123. rxspace = 8 + (2*(ramsize - 16))/3;
  1124. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1125. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1126. /* Make sure SyncQ is disabled */
  1127. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1128. RB_RST_SET);
  1129. }
  1130. sky2_qset(hw, txqaddr[port]);
  1131. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1132. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1133. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1134. /* Set almost empty threshold */
  1135. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1136. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1137. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1138. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1139. TX_RING_SIZE - 1);
  1140. err = sky2_rx_start(sky2);
  1141. if (err)
  1142. goto err_out;
  1143. /* Enable interrupts from phy/mac for port */
  1144. imask = sky2_read32(hw, B0_IMSK);
  1145. imask |= portirq_msk[port];
  1146. sky2_write32(hw, B0_IMSK, imask);
  1147. return 0;
  1148. err_out:
  1149. if (sky2->rx_le) {
  1150. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1151. sky2->rx_le, sky2->rx_le_map);
  1152. sky2->rx_le = NULL;
  1153. }
  1154. if (sky2->tx_le) {
  1155. pci_free_consistent(hw->pdev,
  1156. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1157. sky2->tx_le, sky2->tx_le_map);
  1158. sky2->tx_le = NULL;
  1159. }
  1160. kfree(sky2->tx_ring);
  1161. kfree(sky2->rx_ring);
  1162. sky2->tx_ring = NULL;
  1163. sky2->rx_ring = NULL;
  1164. return err;
  1165. }
  1166. /* Modular subtraction in ring */
  1167. static inline int tx_dist(unsigned tail, unsigned head)
  1168. {
  1169. return (head - tail) & (TX_RING_SIZE - 1);
  1170. }
  1171. /* Number of list elements available for next tx */
  1172. static inline int tx_avail(const struct sky2_port *sky2)
  1173. {
  1174. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1175. }
  1176. /* Estimate of number of transmit list elements required */
  1177. static unsigned tx_le_req(const struct sk_buff *skb)
  1178. {
  1179. unsigned count;
  1180. count = sizeof(dma_addr_t) / sizeof(u32);
  1181. count += skb_shinfo(skb)->nr_frags * count;
  1182. if (skb_is_gso(skb))
  1183. ++count;
  1184. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1185. ++count;
  1186. return count;
  1187. }
  1188. /*
  1189. * Put one packet in ring for transmit.
  1190. * A single packet can generate multiple list elements, and
  1191. * the number of ring elements will probably be less than the number
  1192. * of list elements used.
  1193. */
  1194. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1195. {
  1196. struct sky2_port *sky2 = netdev_priv(dev);
  1197. struct sky2_hw *hw = sky2->hw;
  1198. struct sky2_tx_le *le = NULL;
  1199. struct tx_ring_info *re;
  1200. unsigned i, len;
  1201. dma_addr_t mapping;
  1202. u32 addr64;
  1203. u16 mss;
  1204. u8 ctrl;
  1205. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1206. return NETDEV_TX_BUSY;
  1207. if (unlikely(netif_msg_tx_queued(sky2)))
  1208. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1209. dev->name, sky2->tx_prod, skb->len);
  1210. len = skb_headlen(skb);
  1211. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1212. addr64 = upper_32_bits(mapping);
  1213. /* Send high bits if changed or crosses boundary */
  1214. if (addr64 != sky2->tx_addr64 ||
  1215. upper_32_bits(mapping + len) != sky2->tx_addr64) {
  1216. le = get_tx_le(sky2);
  1217. le->addr = cpu_to_le32(addr64);
  1218. le->opcode = OP_ADDR64 | HW_OWNER;
  1219. sky2->tx_addr64 = upper_32_bits(mapping + len);
  1220. }
  1221. /* Check for TCP Segmentation Offload */
  1222. mss = skb_shinfo(skb)->gso_size;
  1223. if (mss != 0) {
  1224. if (!(hw->flags & SKY2_HW_NEW_LE))
  1225. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1226. if (mss != sky2->tx_last_mss) {
  1227. le = get_tx_le(sky2);
  1228. le->addr = cpu_to_le32(mss);
  1229. if (hw->flags & SKY2_HW_NEW_LE)
  1230. le->opcode = OP_MSS | HW_OWNER;
  1231. else
  1232. le->opcode = OP_LRGLEN | HW_OWNER;
  1233. sky2->tx_last_mss = mss;
  1234. }
  1235. }
  1236. ctrl = 0;
  1237. #ifdef SKY2_VLAN_TAG_USED
  1238. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1239. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1240. if (!le) {
  1241. le = get_tx_le(sky2);
  1242. le->addr = 0;
  1243. le->opcode = OP_VLAN|HW_OWNER;
  1244. } else
  1245. le->opcode |= OP_VLAN;
  1246. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1247. ctrl |= INS_VLAN;
  1248. }
  1249. #endif
  1250. /* Handle TCP checksum offload */
  1251. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1252. /* On Yukon EX (some versions) encoding change. */
  1253. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1254. ctrl |= CALSUM; /* auto checksum */
  1255. else {
  1256. const unsigned offset = skb_transport_offset(skb);
  1257. u32 tcpsum;
  1258. tcpsum = offset << 16; /* sum start */
  1259. tcpsum |= offset + skb->csum_offset; /* sum write */
  1260. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1261. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1262. ctrl |= UDPTCP;
  1263. if (tcpsum != sky2->tx_tcpsum) {
  1264. sky2->tx_tcpsum = tcpsum;
  1265. le = get_tx_le(sky2);
  1266. le->addr = cpu_to_le32(tcpsum);
  1267. le->length = 0; /* initial checksum value */
  1268. le->ctrl = 1; /* one packet */
  1269. le->opcode = OP_TCPLISW | HW_OWNER;
  1270. }
  1271. }
  1272. }
  1273. le = get_tx_le(sky2);
  1274. le->addr = cpu_to_le32((u32) mapping);
  1275. le->length = cpu_to_le16(len);
  1276. le->ctrl = ctrl;
  1277. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1278. re = tx_le_re(sky2, le);
  1279. re->skb = skb;
  1280. pci_unmap_addr_set(re, mapaddr, mapping);
  1281. pci_unmap_len_set(re, maplen, len);
  1282. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1283. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1284. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1285. frag->size, PCI_DMA_TODEVICE);
  1286. addr64 = upper_32_bits(mapping);
  1287. if (addr64 != sky2->tx_addr64) {
  1288. le = get_tx_le(sky2);
  1289. le->addr = cpu_to_le32(addr64);
  1290. le->ctrl = 0;
  1291. le->opcode = OP_ADDR64 | HW_OWNER;
  1292. sky2->tx_addr64 = addr64;
  1293. }
  1294. le = get_tx_le(sky2);
  1295. le->addr = cpu_to_le32((u32) mapping);
  1296. le->length = cpu_to_le16(frag->size);
  1297. le->ctrl = ctrl;
  1298. le->opcode = OP_BUFFER | HW_OWNER;
  1299. re = tx_le_re(sky2, le);
  1300. re->skb = skb;
  1301. pci_unmap_addr_set(re, mapaddr, mapping);
  1302. pci_unmap_len_set(re, maplen, frag->size);
  1303. }
  1304. le->ctrl |= EOP;
  1305. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1306. netif_stop_queue(dev);
  1307. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1308. dev->trans_start = jiffies;
  1309. return NETDEV_TX_OK;
  1310. }
  1311. /*
  1312. * Free ring elements from starting at tx_cons until "done"
  1313. *
  1314. * NB: the hardware will tell us about partial completion of multi-part
  1315. * buffers so make sure not to free skb to early.
  1316. */
  1317. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1318. {
  1319. struct net_device *dev = sky2->netdev;
  1320. struct pci_dev *pdev = sky2->hw->pdev;
  1321. unsigned idx;
  1322. BUG_ON(done >= TX_RING_SIZE);
  1323. for (idx = sky2->tx_cons; idx != done;
  1324. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1325. struct sky2_tx_le *le = sky2->tx_le + idx;
  1326. struct tx_ring_info *re = sky2->tx_ring + idx;
  1327. switch(le->opcode & ~HW_OWNER) {
  1328. case OP_LARGESEND:
  1329. case OP_PACKET:
  1330. pci_unmap_single(pdev,
  1331. pci_unmap_addr(re, mapaddr),
  1332. pci_unmap_len(re, maplen),
  1333. PCI_DMA_TODEVICE);
  1334. break;
  1335. case OP_BUFFER:
  1336. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1337. pci_unmap_len(re, maplen),
  1338. PCI_DMA_TODEVICE);
  1339. break;
  1340. }
  1341. if (le->ctrl & EOP) {
  1342. if (unlikely(netif_msg_tx_done(sky2)))
  1343. printk(KERN_DEBUG "%s: tx done %u\n",
  1344. dev->name, idx);
  1345. dev->stats.tx_packets++;
  1346. dev->stats.tx_bytes += re->skb->len;
  1347. dev_kfree_skb_any(re->skb);
  1348. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1349. }
  1350. }
  1351. sky2->tx_cons = idx;
  1352. smp_mb();
  1353. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1354. netif_wake_queue(dev);
  1355. }
  1356. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1357. static void sky2_tx_clean(struct net_device *dev)
  1358. {
  1359. struct sky2_port *sky2 = netdev_priv(dev);
  1360. netif_tx_lock_bh(dev);
  1361. sky2_tx_complete(sky2, sky2->tx_prod);
  1362. netif_tx_unlock_bh(dev);
  1363. }
  1364. /* Network shutdown */
  1365. static int sky2_down(struct net_device *dev)
  1366. {
  1367. struct sky2_port *sky2 = netdev_priv(dev);
  1368. struct sky2_hw *hw = sky2->hw;
  1369. unsigned port = sky2->port;
  1370. u16 ctrl;
  1371. u32 imask;
  1372. /* Never really got started! */
  1373. if (!sky2->tx_le)
  1374. return 0;
  1375. if (netif_msg_ifdown(sky2))
  1376. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1377. /* Stop more packets from being queued */
  1378. netif_stop_queue(dev);
  1379. /* Disable port IRQ */
  1380. imask = sky2_read32(hw, B0_IMSK);
  1381. imask &= ~portirq_msk[port];
  1382. sky2_write32(hw, B0_IMSK, imask);
  1383. synchronize_irq(hw->pdev->irq);
  1384. sky2_gmac_reset(hw, port);
  1385. /* Stop transmitter */
  1386. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1387. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1388. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1389. RB_RST_SET | RB_DIS_OP_MD);
  1390. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1391. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1392. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1393. /* Make sure no packets are pending */
  1394. napi_synchronize(&hw->napi);
  1395. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1396. /* Workaround shared GMAC reset */
  1397. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1398. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1399. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1400. /* Disable Force Sync bit and Enable Alloc bit */
  1401. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1402. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1403. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1404. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1405. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1406. /* Reset the PCI FIFO of the async Tx queue */
  1407. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1408. BMU_RST_SET | BMU_FIFO_RST);
  1409. /* Reset the Tx prefetch units */
  1410. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1411. PREF_UNIT_RST_SET);
  1412. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1413. sky2_rx_stop(sky2);
  1414. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1415. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1416. sky2_phy_power(hw, port, 0);
  1417. netif_carrier_off(dev);
  1418. /* turn off LED's */
  1419. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1420. sky2_tx_clean(dev);
  1421. sky2_rx_clean(sky2);
  1422. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1423. sky2->rx_le, sky2->rx_le_map);
  1424. kfree(sky2->rx_ring);
  1425. pci_free_consistent(hw->pdev,
  1426. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1427. sky2->tx_le, sky2->tx_le_map);
  1428. kfree(sky2->tx_ring);
  1429. sky2->tx_le = NULL;
  1430. sky2->rx_le = NULL;
  1431. sky2->rx_ring = NULL;
  1432. sky2->tx_ring = NULL;
  1433. return 0;
  1434. }
  1435. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1436. {
  1437. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1438. return SPEED_1000;
  1439. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1440. if (aux & PHY_M_PS_SPEED_100)
  1441. return SPEED_100;
  1442. else
  1443. return SPEED_10;
  1444. }
  1445. switch (aux & PHY_M_PS_SPEED_MSK) {
  1446. case PHY_M_PS_SPEED_1000:
  1447. return SPEED_1000;
  1448. case PHY_M_PS_SPEED_100:
  1449. return SPEED_100;
  1450. default:
  1451. return SPEED_10;
  1452. }
  1453. }
  1454. static void sky2_link_up(struct sky2_port *sky2)
  1455. {
  1456. struct sky2_hw *hw = sky2->hw;
  1457. unsigned port = sky2->port;
  1458. u16 reg;
  1459. static const char *fc_name[] = {
  1460. [FC_NONE] = "none",
  1461. [FC_TX] = "tx",
  1462. [FC_RX] = "rx",
  1463. [FC_BOTH] = "both",
  1464. };
  1465. /* enable Rx/Tx */
  1466. reg = gma_read16(hw, port, GM_GP_CTRL);
  1467. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1468. gma_write16(hw, port, GM_GP_CTRL, reg);
  1469. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1470. netif_carrier_on(sky2->netdev);
  1471. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1472. /* Turn on link LED */
  1473. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1474. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1475. if (netif_msg_link(sky2))
  1476. printk(KERN_INFO PFX
  1477. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1478. sky2->netdev->name, sky2->speed,
  1479. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1480. fc_name[sky2->flow_status]);
  1481. }
  1482. static void sky2_link_down(struct sky2_port *sky2)
  1483. {
  1484. struct sky2_hw *hw = sky2->hw;
  1485. unsigned port = sky2->port;
  1486. u16 reg;
  1487. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1488. reg = gma_read16(hw, port, GM_GP_CTRL);
  1489. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1490. gma_write16(hw, port, GM_GP_CTRL, reg);
  1491. netif_carrier_off(sky2->netdev);
  1492. /* Turn on link LED */
  1493. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1494. if (netif_msg_link(sky2))
  1495. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1496. sky2_phy_init(hw, port);
  1497. }
  1498. static enum flow_control sky2_flow(int rx, int tx)
  1499. {
  1500. if (rx)
  1501. return tx ? FC_BOTH : FC_RX;
  1502. else
  1503. return tx ? FC_TX : FC_NONE;
  1504. }
  1505. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1506. {
  1507. struct sky2_hw *hw = sky2->hw;
  1508. unsigned port = sky2->port;
  1509. u16 advert, lpa;
  1510. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1511. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1512. if (lpa & PHY_M_AN_RF) {
  1513. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1514. return -1;
  1515. }
  1516. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1517. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1518. sky2->netdev->name);
  1519. return -1;
  1520. }
  1521. sky2->speed = sky2_phy_speed(hw, aux);
  1522. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1523. /* Since the pause result bits seem to in different positions on
  1524. * different chips. look at registers.
  1525. */
  1526. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1527. /* Shift for bits in fiber PHY */
  1528. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1529. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1530. if (advert & ADVERTISE_1000XPAUSE)
  1531. advert |= ADVERTISE_PAUSE_CAP;
  1532. if (advert & ADVERTISE_1000XPSE_ASYM)
  1533. advert |= ADVERTISE_PAUSE_ASYM;
  1534. if (lpa & LPA_1000XPAUSE)
  1535. lpa |= LPA_PAUSE_CAP;
  1536. if (lpa & LPA_1000XPAUSE_ASYM)
  1537. lpa |= LPA_PAUSE_ASYM;
  1538. }
  1539. sky2->flow_status = FC_NONE;
  1540. if (advert & ADVERTISE_PAUSE_CAP) {
  1541. if (lpa & LPA_PAUSE_CAP)
  1542. sky2->flow_status = FC_BOTH;
  1543. else if (advert & ADVERTISE_PAUSE_ASYM)
  1544. sky2->flow_status = FC_RX;
  1545. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1546. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1547. sky2->flow_status = FC_TX;
  1548. }
  1549. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1550. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1551. sky2->flow_status = FC_NONE;
  1552. if (sky2->flow_status & FC_TX)
  1553. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1554. else
  1555. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1556. return 0;
  1557. }
  1558. /* Interrupt from PHY */
  1559. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1560. {
  1561. struct net_device *dev = hw->dev[port];
  1562. struct sky2_port *sky2 = netdev_priv(dev);
  1563. u16 istatus, phystat;
  1564. if (!netif_running(dev))
  1565. return;
  1566. spin_lock(&sky2->phy_lock);
  1567. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1568. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1569. if (netif_msg_intr(sky2))
  1570. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1571. sky2->netdev->name, istatus, phystat);
  1572. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1573. if (sky2_autoneg_done(sky2, phystat) == 0)
  1574. sky2_link_up(sky2);
  1575. goto out;
  1576. }
  1577. if (istatus & PHY_M_IS_LSP_CHANGE)
  1578. sky2->speed = sky2_phy_speed(hw, phystat);
  1579. if (istatus & PHY_M_IS_DUP_CHANGE)
  1580. sky2->duplex =
  1581. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1582. if (istatus & PHY_M_IS_LST_CHANGE) {
  1583. if (phystat & PHY_M_PS_LINK_UP)
  1584. sky2_link_up(sky2);
  1585. else
  1586. sky2_link_down(sky2);
  1587. }
  1588. out:
  1589. spin_unlock(&sky2->phy_lock);
  1590. }
  1591. /* Transmit timeout is only called if we are running, carrier is up
  1592. * and tx queue is full (stopped).
  1593. */
  1594. static void sky2_tx_timeout(struct net_device *dev)
  1595. {
  1596. struct sky2_port *sky2 = netdev_priv(dev);
  1597. struct sky2_hw *hw = sky2->hw;
  1598. if (netif_msg_timer(sky2))
  1599. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1600. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1601. dev->name, sky2->tx_cons, sky2->tx_prod,
  1602. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1603. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1604. /* can't restart safely under softirq */
  1605. schedule_work(&hw->restart_work);
  1606. }
  1607. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1608. {
  1609. struct sky2_port *sky2 = netdev_priv(dev);
  1610. struct sky2_hw *hw = sky2->hw;
  1611. unsigned port = sky2->port;
  1612. int err;
  1613. u16 ctl, mode;
  1614. u32 imask;
  1615. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1616. return -EINVAL;
  1617. if (new_mtu > ETH_DATA_LEN &&
  1618. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1619. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1620. return -EINVAL;
  1621. if (!netif_running(dev)) {
  1622. dev->mtu = new_mtu;
  1623. return 0;
  1624. }
  1625. imask = sky2_read32(hw, B0_IMSK);
  1626. sky2_write32(hw, B0_IMSK, 0);
  1627. dev->trans_start = jiffies; /* prevent tx timeout */
  1628. netif_stop_queue(dev);
  1629. napi_disable(&hw->napi);
  1630. synchronize_irq(hw->pdev->irq);
  1631. if (sky2_read8(hw, B2_E_0) == 0)
  1632. sky2_set_tx_stfwd(hw, port);
  1633. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1634. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1635. sky2_rx_stop(sky2);
  1636. sky2_rx_clean(sky2);
  1637. dev->mtu = new_mtu;
  1638. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1639. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1640. if (dev->mtu > ETH_DATA_LEN)
  1641. mode |= GM_SMOD_JUMBO_ENA;
  1642. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1643. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1644. err = sky2_rx_start(sky2);
  1645. sky2_write32(hw, B0_IMSK, imask);
  1646. napi_enable(&hw->napi);
  1647. if (err)
  1648. dev_close(dev);
  1649. else {
  1650. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1651. netif_wake_queue(dev);
  1652. }
  1653. return err;
  1654. }
  1655. /* For small just reuse existing skb for next receive */
  1656. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1657. const struct rx_ring_info *re,
  1658. unsigned length)
  1659. {
  1660. struct sk_buff *skb;
  1661. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1662. if (likely(skb)) {
  1663. skb_reserve(skb, 2);
  1664. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1665. length, PCI_DMA_FROMDEVICE);
  1666. skb_copy_from_linear_data(re->skb, skb->data, length);
  1667. skb->ip_summed = re->skb->ip_summed;
  1668. skb->csum = re->skb->csum;
  1669. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1670. length, PCI_DMA_FROMDEVICE);
  1671. re->skb->ip_summed = CHECKSUM_NONE;
  1672. skb_put(skb, length);
  1673. }
  1674. return skb;
  1675. }
  1676. /* Adjust length of skb with fragments to match received data */
  1677. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1678. unsigned int length)
  1679. {
  1680. int i, num_frags;
  1681. unsigned int size;
  1682. /* put header into skb */
  1683. size = min(length, hdr_space);
  1684. skb->tail += size;
  1685. skb->len += size;
  1686. length -= size;
  1687. num_frags = skb_shinfo(skb)->nr_frags;
  1688. for (i = 0; i < num_frags; i++) {
  1689. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1690. if (length == 0) {
  1691. /* don't need this page */
  1692. __free_page(frag->page);
  1693. --skb_shinfo(skb)->nr_frags;
  1694. } else {
  1695. size = min(length, (unsigned) PAGE_SIZE);
  1696. frag->size = size;
  1697. skb->data_len += size;
  1698. skb->truesize += size;
  1699. skb->len += size;
  1700. length -= size;
  1701. }
  1702. }
  1703. }
  1704. /* Normal packet - take skb from ring element and put in a new one */
  1705. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1706. struct rx_ring_info *re,
  1707. unsigned int length)
  1708. {
  1709. struct sk_buff *skb, *nskb;
  1710. unsigned hdr_space = sky2->rx_data_size;
  1711. /* Don't be tricky about reusing pages (yet) */
  1712. nskb = sky2_rx_alloc(sky2);
  1713. if (unlikely(!nskb))
  1714. return NULL;
  1715. skb = re->skb;
  1716. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1717. prefetch(skb->data);
  1718. re->skb = nskb;
  1719. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1720. if (skb_shinfo(skb)->nr_frags)
  1721. skb_put_frags(skb, hdr_space, length);
  1722. else
  1723. skb_put(skb, length);
  1724. return skb;
  1725. }
  1726. /*
  1727. * Receive one packet.
  1728. * For larger packets, get new buffer.
  1729. */
  1730. static struct sk_buff *sky2_receive(struct net_device *dev,
  1731. u16 length, u32 status)
  1732. {
  1733. struct sky2_port *sky2 = netdev_priv(dev);
  1734. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1735. struct sk_buff *skb = NULL;
  1736. u16 count = (status & GMR_FS_LEN) >> 16;
  1737. #ifdef SKY2_VLAN_TAG_USED
  1738. /* Account for vlan tag */
  1739. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1740. count -= VLAN_HLEN;
  1741. #endif
  1742. if (unlikely(netif_msg_rx_status(sky2)))
  1743. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1744. dev->name, sky2->rx_next, status, length);
  1745. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1746. prefetch(sky2->rx_ring + sky2->rx_next);
  1747. /* This chip has hardware problems that generates bogus status.
  1748. * So do only marginal checking and expect higher level protocols
  1749. * to handle crap frames.
  1750. */
  1751. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1752. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1753. length != count)
  1754. goto okay;
  1755. if (status & GMR_FS_ANY_ERR)
  1756. goto error;
  1757. if (!(status & GMR_FS_RX_OK))
  1758. goto resubmit;
  1759. /* if length reported by DMA does not match PHY, packet was truncated */
  1760. if (length != count)
  1761. goto len_error;
  1762. okay:
  1763. if (length < copybreak)
  1764. skb = receive_copy(sky2, re, length);
  1765. else
  1766. skb = receive_new(sky2, re, length);
  1767. resubmit:
  1768. sky2_rx_submit(sky2, re);
  1769. return skb;
  1770. len_error:
  1771. /* Truncation of overlength packets
  1772. causes PHY length to not match MAC length */
  1773. ++dev->stats.rx_length_errors;
  1774. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1775. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1776. dev->name, status, length);
  1777. goto resubmit;
  1778. error:
  1779. ++dev->stats.rx_errors;
  1780. if (status & GMR_FS_RX_FF_OV) {
  1781. dev->stats.rx_over_errors++;
  1782. goto resubmit;
  1783. }
  1784. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1785. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1786. dev->name, status, length);
  1787. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1788. dev->stats.rx_length_errors++;
  1789. if (status & GMR_FS_FRAGMENT)
  1790. dev->stats.rx_frame_errors++;
  1791. if (status & GMR_FS_CRC_ERR)
  1792. dev->stats.rx_crc_errors++;
  1793. goto resubmit;
  1794. }
  1795. /* Transmit complete */
  1796. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1797. {
  1798. struct sky2_port *sky2 = netdev_priv(dev);
  1799. if (netif_running(dev)) {
  1800. netif_tx_lock(dev);
  1801. sky2_tx_complete(sky2, last);
  1802. netif_tx_unlock(dev);
  1803. }
  1804. }
  1805. /* Process status response ring */
  1806. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1807. {
  1808. int work_done = 0;
  1809. unsigned rx[2] = { 0, 0 };
  1810. rmb();
  1811. do {
  1812. struct sky2_port *sky2;
  1813. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1814. unsigned port;
  1815. struct net_device *dev;
  1816. struct sk_buff *skb;
  1817. u32 status;
  1818. u16 length;
  1819. u8 opcode = le->opcode;
  1820. if (!(opcode & HW_OWNER))
  1821. break;
  1822. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1823. port = le->css & CSS_LINK_BIT;
  1824. dev = hw->dev[port];
  1825. sky2 = netdev_priv(dev);
  1826. length = le16_to_cpu(le->length);
  1827. status = le32_to_cpu(le->status);
  1828. le->opcode = 0;
  1829. switch (opcode & ~HW_OWNER) {
  1830. case OP_RXSTAT:
  1831. ++rx[port];
  1832. skb = sky2_receive(dev, length, status);
  1833. if (unlikely(!skb)) {
  1834. dev->stats.rx_dropped++;
  1835. break;
  1836. }
  1837. /* This chip reports checksum status differently */
  1838. if (hw->flags & SKY2_HW_NEW_LE) {
  1839. if (sky2->rx_csum &&
  1840. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1841. (le->css & CSS_TCPUDPCSOK))
  1842. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1843. else
  1844. skb->ip_summed = CHECKSUM_NONE;
  1845. }
  1846. skb->protocol = eth_type_trans(skb, dev);
  1847. dev->stats.rx_packets++;
  1848. dev->stats.rx_bytes += skb->len;
  1849. dev->last_rx = jiffies;
  1850. #ifdef SKY2_VLAN_TAG_USED
  1851. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1852. vlan_hwaccel_receive_skb(skb,
  1853. sky2->vlgrp,
  1854. be16_to_cpu(sky2->rx_tag));
  1855. } else
  1856. #endif
  1857. netif_receive_skb(skb);
  1858. /* Stop after net poll weight */
  1859. if (++work_done >= to_do)
  1860. goto exit_loop;
  1861. break;
  1862. #ifdef SKY2_VLAN_TAG_USED
  1863. case OP_RXVLAN:
  1864. sky2->rx_tag = length;
  1865. break;
  1866. case OP_RXCHKSVLAN:
  1867. sky2->rx_tag = length;
  1868. /* fall through */
  1869. #endif
  1870. case OP_RXCHKS:
  1871. if (!sky2->rx_csum)
  1872. break;
  1873. /* If this happens then driver assuming wrong format */
  1874. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1875. if (net_ratelimit())
  1876. printk(KERN_NOTICE "%s: unexpected"
  1877. " checksum status\n",
  1878. dev->name);
  1879. break;
  1880. }
  1881. /* Both checksum counters are programmed to start at
  1882. * the same offset, so unless there is a problem they
  1883. * should match. This failure is an early indication that
  1884. * hardware receive checksumming won't work.
  1885. */
  1886. if (likely(status >> 16 == (status & 0xffff))) {
  1887. skb = sky2->rx_ring[sky2->rx_next].skb;
  1888. skb->ip_summed = CHECKSUM_COMPLETE;
  1889. skb->csum = status & 0xffff;
  1890. } else {
  1891. printk(KERN_NOTICE PFX "%s: hardware receive "
  1892. "checksum problem (status = %#x)\n",
  1893. dev->name, status);
  1894. sky2->rx_csum = 0;
  1895. sky2_write32(sky2->hw,
  1896. Q_ADDR(rxqaddr[port], Q_CSR),
  1897. BMU_DIS_RX_CHKSUM);
  1898. }
  1899. break;
  1900. case OP_TXINDEXLE:
  1901. /* TX index reports status for both ports */
  1902. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1903. sky2_tx_done(hw->dev[0], status & 0xfff);
  1904. if (hw->dev[1])
  1905. sky2_tx_done(hw->dev[1],
  1906. ((status >> 24) & 0xff)
  1907. | (u16)(length & 0xf) << 8);
  1908. break;
  1909. default:
  1910. if (net_ratelimit())
  1911. printk(KERN_WARNING PFX
  1912. "unknown status opcode 0x%x\n", opcode);
  1913. }
  1914. } while (hw->st_idx != idx);
  1915. /* Fully processed status ring so clear irq */
  1916. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1917. exit_loop:
  1918. if (rx[0])
  1919. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  1920. if (rx[1])
  1921. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  1922. return work_done;
  1923. }
  1924. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1925. {
  1926. struct net_device *dev = hw->dev[port];
  1927. if (net_ratelimit())
  1928. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1929. dev->name, status);
  1930. if (status & Y2_IS_PAR_RD1) {
  1931. if (net_ratelimit())
  1932. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1933. dev->name);
  1934. /* Clear IRQ */
  1935. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1936. }
  1937. if (status & Y2_IS_PAR_WR1) {
  1938. if (net_ratelimit())
  1939. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1940. dev->name);
  1941. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1942. }
  1943. if (status & Y2_IS_PAR_MAC1) {
  1944. if (net_ratelimit())
  1945. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1946. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1947. }
  1948. if (status & Y2_IS_PAR_RX1) {
  1949. if (net_ratelimit())
  1950. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1951. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1952. }
  1953. if (status & Y2_IS_TCP_TXA1) {
  1954. if (net_ratelimit())
  1955. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1956. dev->name);
  1957. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1958. }
  1959. }
  1960. static void sky2_hw_intr(struct sky2_hw *hw)
  1961. {
  1962. struct pci_dev *pdev = hw->pdev;
  1963. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1964. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1965. status &= hwmsk;
  1966. if (status & Y2_IS_TIST_OV)
  1967. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1968. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1969. u16 pci_err;
  1970. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1971. if (net_ratelimit())
  1972. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  1973. pci_err);
  1974. sky2_pci_write16(hw, PCI_STATUS,
  1975. pci_err | PCI_STATUS_ERROR_BITS);
  1976. }
  1977. if (status & Y2_IS_PCI_EXP) {
  1978. /* PCI-Express uncorrectable Error occurred */
  1979. u32 err;
  1980. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  1981. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  1982. 0xfffffffful);
  1983. if (net_ratelimit())
  1984. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  1985. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  1986. }
  1987. if (status & Y2_HWE_L1_MASK)
  1988. sky2_hw_error(hw, 0, status);
  1989. status >>= 8;
  1990. if (status & Y2_HWE_L1_MASK)
  1991. sky2_hw_error(hw, 1, status);
  1992. }
  1993. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1994. {
  1995. struct net_device *dev = hw->dev[port];
  1996. struct sky2_port *sky2 = netdev_priv(dev);
  1997. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1998. if (netif_msg_intr(sky2))
  1999. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2000. dev->name, status);
  2001. if (status & GM_IS_RX_CO_OV)
  2002. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2003. if (status & GM_IS_TX_CO_OV)
  2004. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2005. if (status & GM_IS_RX_FF_OR) {
  2006. ++dev->stats.rx_fifo_errors;
  2007. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2008. }
  2009. if (status & GM_IS_TX_FF_UR) {
  2010. ++dev->stats.tx_fifo_errors;
  2011. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2012. }
  2013. }
  2014. /* This should never happen it is a bug. */
  2015. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2016. u16 q, unsigned ring_size)
  2017. {
  2018. struct net_device *dev = hw->dev[port];
  2019. struct sky2_port *sky2 = netdev_priv(dev);
  2020. unsigned idx;
  2021. const u64 *le = (q == Q_R1 || q == Q_R2)
  2022. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2023. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2024. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2025. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2026. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2027. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2028. }
  2029. static int sky2_rx_hung(struct net_device *dev)
  2030. {
  2031. struct sky2_port *sky2 = netdev_priv(dev);
  2032. struct sky2_hw *hw = sky2->hw;
  2033. unsigned port = sky2->port;
  2034. unsigned rxq = rxqaddr[port];
  2035. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2036. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2037. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2038. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2039. /* If idle and MAC or PCI is stuck */
  2040. if (sky2->check.last == dev->last_rx &&
  2041. ((mac_rp == sky2->check.mac_rp &&
  2042. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2043. /* Check if the PCI RX hang */
  2044. (fifo_rp == sky2->check.fifo_rp &&
  2045. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2046. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2047. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2048. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2049. return 1;
  2050. } else {
  2051. sky2->check.last = dev->last_rx;
  2052. sky2->check.mac_rp = mac_rp;
  2053. sky2->check.mac_lev = mac_lev;
  2054. sky2->check.fifo_rp = fifo_rp;
  2055. sky2->check.fifo_lev = fifo_lev;
  2056. return 0;
  2057. }
  2058. }
  2059. static void sky2_watchdog(unsigned long arg)
  2060. {
  2061. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2062. /* Check for lost IRQ once a second */
  2063. if (sky2_read32(hw, B0_ISRC)) {
  2064. napi_schedule(&hw->napi);
  2065. } else {
  2066. int i, active = 0;
  2067. for (i = 0; i < hw->ports; i++) {
  2068. struct net_device *dev = hw->dev[i];
  2069. if (!netif_running(dev))
  2070. continue;
  2071. ++active;
  2072. /* For chips with Rx FIFO, check if stuck */
  2073. if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
  2074. sky2_rx_hung(dev)) {
  2075. pr_info(PFX "%s: receiver hang detected\n",
  2076. dev->name);
  2077. schedule_work(&hw->restart_work);
  2078. return;
  2079. }
  2080. }
  2081. if (active == 0)
  2082. return;
  2083. }
  2084. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2085. }
  2086. /* Hardware/software error handling */
  2087. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2088. {
  2089. if (net_ratelimit())
  2090. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2091. if (status & Y2_IS_HW_ERR)
  2092. sky2_hw_intr(hw);
  2093. if (status & Y2_IS_IRQ_MAC1)
  2094. sky2_mac_intr(hw, 0);
  2095. if (status & Y2_IS_IRQ_MAC2)
  2096. sky2_mac_intr(hw, 1);
  2097. if (status & Y2_IS_CHK_RX1)
  2098. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2099. if (status & Y2_IS_CHK_RX2)
  2100. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2101. if (status & Y2_IS_CHK_TXA1)
  2102. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2103. if (status & Y2_IS_CHK_TXA2)
  2104. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2105. }
  2106. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2107. {
  2108. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2109. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2110. int work_done = 0;
  2111. u16 idx;
  2112. if (unlikely(status & Y2_IS_ERROR))
  2113. sky2_err_intr(hw, status);
  2114. if (status & Y2_IS_IRQ_PHY1)
  2115. sky2_phy_intr(hw, 0);
  2116. if (status & Y2_IS_IRQ_PHY2)
  2117. sky2_phy_intr(hw, 1);
  2118. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2119. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2120. if (work_done >= work_limit)
  2121. goto done;
  2122. }
  2123. /* Bug/Errata workaround?
  2124. * Need to kick the TX irq moderation timer.
  2125. */
  2126. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2127. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2128. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2129. }
  2130. napi_complete(napi);
  2131. sky2_read32(hw, B0_Y2_SP_LISR);
  2132. done:
  2133. return work_done;
  2134. }
  2135. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2136. {
  2137. struct sky2_hw *hw = dev_id;
  2138. u32 status;
  2139. /* Reading this mask interrupts as side effect */
  2140. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2141. if (status == 0 || status == ~0)
  2142. return IRQ_NONE;
  2143. prefetch(&hw->st_le[hw->st_idx]);
  2144. napi_schedule(&hw->napi);
  2145. return IRQ_HANDLED;
  2146. }
  2147. #ifdef CONFIG_NET_POLL_CONTROLLER
  2148. static void sky2_netpoll(struct net_device *dev)
  2149. {
  2150. struct sky2_port *sky2 = netdev_priv(dev);
  2151. napi_schedule(&sky2->hw->napi);
  2152. }
  2153. #endif
  2154. /* Chip internal frequency for clock calculations */
  2155. static u32 sky2_mhz(const struct sky2_hw *hw)
  2156. {
  2157. switch (hw->chip_id) {
  2158. case CHIP_ID_YUKON_EC:
  2159. case CHIP_ID_YUKON_EC_U:
  2160. case CHIP_ID_YUKON_EX:
  2161. return 125;
  2162. case CHIP_ID_YUKON_FE:
  2163. return 100;
  2164. case CHIP_ID_YUKON_FE_P:
  2165. return 50;
  2166. case CHIP_ID_YUKON_XL:
  2167. return 156;
  2168. default:
  2169. BUG();
  2170. }
  2171. }
  2172. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2173. {
  2174. return sky2_mhz(hw) * us;
  2175. }
  2176. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2177. {
  2178. return clk / sky2_mhz(hw);
  2179. }
  2180. static int __devinit sky2_init(struct sky2_hw *hw)
  2181. {
  2182. u8 t8;
  2183. /* Enable all clocks and check for bad PCI access */
  2184. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2185. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2186. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2187. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2188. switch(hw->chip_id) {
  2189. case CHIP_ID_YUKON_XL:
  2190. hw->flags = SKY2_HW_GIGABIT
  2191. | SKY2_HW_NEWER_PHY;
  2192. if (hw->chip_rev < 3)
  2193. hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
  2194. break;
  2195. case CHIP_ID_YUKON_EC_U:
  2196. hw->flags = SKY2_HW_GIGABIT
  2197. | SKY2_HW_NEWER_PHY
  2198. | SKY2_HW_ADV_POWER_CTL;
  2199. break;
  2200. case CHIP_ID_YUKON_EX:
  2201. hw->flags = SKY2_HW_GIGABIT
  2202. | SKY2_HW_NEWER_PHY
  2203. | SKY2_HW_NEW_LE
  2204. | SKY2_HW_ADV_POWER_CTL;
  2205. /* New transmit checksum */
  2206. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2207. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2208. break;
  2209. case CHIP_ID_YUKON_EC:
  2210. /* This rev is really old, and requires untested workarounds */
  2211. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2212. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2213. return -EOPNOTSUPP;
  2214. }
  2215. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
  2216. break;
  2217. case CHIP_ID_YUKON_FE:
  2218. break;
  2219. case CHIP_ID_YUKON_FE_P:
  2220. hw->flags = SKY2_HW_NEWER_PHY
  2221. | SKY2_HW_NEW_LE
  2222. | SKY2_HW_AUTO_TX_SUM
  2223. | SKY2_HW_ADV_POWER_CTL;
  2224. break;
  2225. default:
  2226. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2227. hw->chip_id);
  2228. return -EOPNOTSUPP;
  2229. }
  2230. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2231. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2232. hw->flags |= SKY2_HW_FIBRE_PHY;
  2233. hw->ports = 1;
  2234. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2235. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2236. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2237. ++hw->ports;
  2238. }
  2239. return 0;
  2240. }
  2241. static void sky2_reset(struct sky2_hw *hw)
  2242. {
  2243. struct pci_dev *pdev = hw->pdev;
  2244. u16 status;
  2245. int i, cap;
  2246. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2247. /* disable ASF */
  2248. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2249. status = sky2_read16(hw, HCU_CCSR);
  2250. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2251. HCU_CCSR_UC_STATE_MSK);
  2252. sky2_write16(hw, HCU_CCSR, status);
  2253. } else
  2254. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2255. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2256. /* do a SW reset */
  2257. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2258. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2259. /* allow writes to PCI config */
  2260. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2261. /* clear PCI errors, if any */
  2262. status = sky2_pci_read16(hw, PCI_STATUS);
  2263. status |= PCI_STATUS_ERROR_BITS;
  2264. sky2_pci_write16(hw, PCI_STATUS, status);
  2265. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2266. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2267. if (cap) {
  2268. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2269. 0xfffffffful);
  2270. /* If error bit is stuck on ignore it */
  2271. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2272. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2273. else
  2274. hwe_mask |= Y2_IS_PCI_EXP;
  2275. }
  2276. sky2_power_on(hw);
  2277. for (i = 0; i < hw->ports; i++) {
  2278. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2279. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2280. if (hw->chip_id == CHIP_ID_YUKON_EX)
  2281. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2282. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2283. | GMC_BYP_RETR_ON);
  2284. }
  2285. /* Clear I2C IRQ noise */
  2286. sky2_write32(hw, B2_I2C_IRQ, 1);
  2287. /* turn off hardware timer (unused) */
  2288. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2289. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2290. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2291. /* Turn off descriptor polling */
  2292. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2293. /* Turn off receive timestamp */
  2294. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2295. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2296. /* enable the Tx Arbiters */
  2297. for (i = 0; i < hw->ports; i++)
  2298. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2299. /* Initialize ram interface */
  2300. for (i = 0; i < hw->ports; i++) {
  2301. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2302. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2303. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2304. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2305. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2306. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2307. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2308. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2309. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2310. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2311. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2312. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2313. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2314. }
  2315. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2316. for (i = 0; i < hw->ports; i++)
  2317. sky2_gmac_reset(hw, i);
  2318. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2319. hw->st_idx = 0;
  2320. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2321. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2322. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2323. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2324. /* Set the list last index */
  2325. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2326. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2327. sky2_write8(hw, STAT_FIFO_WM, 16);
  2328. /* set Status-FIFO ISR watermark */
  2329. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2330. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2331. else
  2332. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2333. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2334. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2335. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2336. /* enable status unit */
  2337. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2338. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2339. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2340. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2341. }
  2342. static void sky2_restart(struct work_struct *work)
  2343. {
  2344. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2345. struct net_device *dev;
  2346. int i, err;
  2347. rtnl_lock();
  2348. for (i = 0; i < hw->ports; i++) {
  2349. dev = hw->dev[i];
  2350. if (netif_running(dev))
  2351. sky2_down(dev);
  2352. }
  2353. napi_disable(&hw->napi);
  2354. sky2_write32(hw, B0_IMSK, 0);
  2355. sky2_reset(hw);
  2356. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2357. napi_enable(&hw->napi);
  2358. for (i = 0; i < hw->ports; i++) {
  2359. dev = hw->dev[i];
  2360. if (netif_running(dev)) {
  2361. err = sky2_up(dev);
  2362. if (err) {
  2363. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2364. dev->name, err);
  2365. dev_close(dev);
  2366. }
  2367. }
  2368. }
  2369. rtnl_unlock();
  2370. }
  2371. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2372. {
  2373. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2374. }
  2375. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2376. {
  2377. const struct sky2_port *sky2 = netdev_priv(dev);
  2378. wol->supported = sky2_wol_supported(sky2->hw);
  2379. wol->wolopts = sky2->wol;
  2380. }
  2381. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2382. {
  2383. struct sky2_port *sky2 = netdev_priv(dev);
  2384. struct sky2_hw *hw = sky2->hw;
  2385. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2386. return -EOPNOTSUPP;
  2387. sky2->wol = wol->wolopts;
  2388. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2389. hw->chip_id == CHIP_ID_YUKON_EX ||
  2390. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2391. sky2_write32(hw, B0_CTST, sky2->wol
  2392. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2393. if (!netif_running(dev))
  2394. sky2_wol_init(sky2);
  2395. return 0;
  2396. }
  2397. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2398. {
  2399. if (sky2_is_copper(hw)) {
  2400. u32 modes = SUPPORTED_10baseT_Half
  2401. | SUPPORTED_10baseT_Full
  2402. | SUPPORTED_100baseT_Half
  2403. | SUPPORTED_100baseT_Full
  2404. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2405. if (hw->flags & SKY2_HW_GIGABIT)
  2406. modes |= SUPPORTED_1000baseT_Half
  2407. | SUPPORTED_1000baseT_Full;
  2408. return modes;
  2409. } else
  2410. return SUPPORTED_1000baseT_Half
  2411. | SUPPORTED_1000baseT_Full
  2412. | SUPPORTED_Autoneg
  2413. | SUPPORTED_FIBRE;
  2414. }
  2415. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2416. {
  2417. struct sky2_port *sky2 = netdev_priv(dev);
  2418. struct sky2_hw *hw = sky2->hw;
  2419. ecmd->transceiver = XCVR_INTERNAL;
  2420. ecmd->supported = sky2_supported_modes(hw);
  2421. ecmd->phy_address = PHY_ADDR_MARV;
  2422. if (sky2_is_copper(hw)) {
  2423. ecmd->port = PORT_TP;
  2424. ecmd->speed = sky2->speed;
  2425. } else {
  2426. ecmd->speed = SPEED_1000;
  2427. ecmd->port = PORT_FIBRE;
  2428. }
  2429. ecmd->advertising = sky2->advertising;
  2430. ecmd->autoneg = sky2->autoneg;
  2431. ecmd->duplex = sky2->duplex;
  2432. return 0;
  2433. }
  2434. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2435. {
  2436. struct sky2_port *sky2 = netdev_priv(dev);
  2437. const struct sky2_hw *hw = sky2->hw;
  2438. u32 supported = sky2_supported_modes(hw);
  2439. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2440. ecmd->advertising = supported;
  2441. sky2->duplex = -1;
  2442. sky2->speed = -1;
  2443. } else {
  2444. u32 setting;
  2445. switch (ecmd->speed) {
  2446. case SPEED_1000:
  2447. if (ecmd->duplex == DUPLEX_FULL)
  2448. setting = SUPPORTED_1000baseT_Full;
  2449. else if (ecmd->duplex == DUPLEX_HALF)
  2450. setting = SUPPORTED_1000baseT_Half;
  2451. else
  2452. return -EINVAL;
  2453. break;
  2454. case SPEED_100:
  2455. if (ecmd->duplex == DUPLEX_FULL)
  2456. setting = SUPPORTED_100baseT_Full;
  2457. else if (ecmd->duplex == DUPLEX_HALF)
  2458. setting = SUPPORTED_100baseT_Half;
  2459. else
  2460. return -EINVAL;
  2461. break;
  2462. case SPEED_10:
  2463. if (ecmd->duplex == DUPLEX_FULL)
  2464. setting = SUPPORTED_10baseT_Full;
  2465. else if (ecmd->duplex == DUPLEX_HALF)
  2466. setting = SUPPORTED_10baseT_Half;
  2467. else
  2468. return -EINVAL;
  2469. break;
  2470. default:
  2471. return -EINVAL;
  2472. }
  2473. if ((setting & supported) == 0)
  2474. return -EINVAL;
  2475. sky2->speed = ecmd->speed;
  2476. sky2->duplex = ecmd->duplex;
  2477. }
  2478. sky2->autoneg = ecmd->autoneg;
  2479. sky2->advertising = ecmd->advertising;
  2480. if (netif_running(dev)) {
  2481. sky2_phy_reinit(sky2);
  2482. sky2_set_multicast(dev);
  2483. }
  2484. return 0;
  2485. }
  2486. static void sky2_get_drvinfo(struct net_device *dev,
  2487. struct ethtool_drvinfo *info)
  2488. {
  2489. struct sky2_port *sky2 = netdev_priv(dev);
  2490. strcpy(info->driver, DRV_NAME);
  2491. strcpy(info->version, DRV_VERSION);
  2492. strcpy(info->fw_version, "N/A");
  2493. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2494. }
  2495. static const struct sky2_stat {
  2496. char name[ETH_GSTRING_LEN];
  2497. u16 offset;
  2498. } sky2_stats[] = {
  2499. { "tx_bytes", GM_TXO_OK_HI },
  2500. { "rx_bytes", GM_RXO_OK_HI },
  2501. { "tx_broadcast", GM_TXF_BC_OK },
  2502. { "rx_broadcast", GM_RXF_BC_OK },
  2503. { "tx_multicast", GM_TXF_MC_OK },
  2504. { "rx_multicast", GM_RXF_MC_OK },
  2505. { "tx_unicast", GM_TXF_UC_OK },
  2506. { "rx_unicast", GM_RXF_UC_OK },
  2507. { "tx_mac_pause", GM_TXF_MPAUSE },
  2508. { "rx_mac_pause", GM_RXF_MPAUSE },
  2509. { "collisions", GM_TXF_COL },
  2510. { "late_collision",GM_TXF_LAT_COL },
  2511. { "aborted", GM_TXF_ABO_COL },
  2512. { "single_collisions", GM_TXF_SNG_COL },
  2513. { "multi_collisions", GM_TXF_MUL_COL },
  2514. { "rx_short", GM_RXF_SHT },
  2515. { "rx_runt", GM_RXE_FRAG },
  2516. { "rx_64_byte_packets", GM_RXF_64B },
  2517. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2518. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2519. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2520. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2521. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2522. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2523. { "rx_too_long", GM_RXF_LNG_ERR },
  2524. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2525. { "rx_jabber", GM_RXF_JAB_PKT },
  2526. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2527. { "tx_64_byte_packets", GM_TXF_64B },
  2528. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2529. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2530. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2531. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2532. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2533. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2534. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2535. };
  2536. static u32 sky2_get_rx_csum(struct net_device *dev)
  2537. {
  2538. struct sky2_port *sky2 = netdev_priv(dev);
  2539. return sky2->rx_csum;
  2540. }
  2541. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2542. {
  2543. struct sky2_port *sky2 = netdev_priv(dev);
  2544. sky2->rx_csum = data;
  2545. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2546. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2547. return 0;
  2548. }
  2549. static u32 sky2_get_msglevel(struct net_device *netdev)
  2550. {
  2551. struct sky2_port *sky2 = netdev_priv(netdev);
  2552. return sky2->msg_enable;
  2553. }
  2554. static int sky2_nway_reset(struct net_device *dev)
  2555. {
  2556. struct sky2_port *sky2 = netdev_priv(dev);
  2557. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2558. return -EINVAL;
  2559. sky2_phy_reinit(sky2);
  2560. sky2_set_multicast(dev);
  2561. return 0;
  2562. }
  2563. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2564. {
  2565. struct sky2_hw *hw = sky2->hw;
  2566. unsigned port = sky2->port;
  2567. int i;
  2568. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2569. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2570. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2571. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2572. for (i = 2; i < count; i++)
  2573. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2574. }
  2575. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2576. {
  2577. struct sky2_port *sky2 = netdev_priv(netdev);
  2578. sky2->msg_enable = value;
  2579. }
  2580. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2581. {
  2582. switch (sset) {
  2583. case ETH_SS_STATS:
  2584. return ARRAY_SIZE(sky2_stats);
  2585. default:
  2586. return -EOPNOTSUPP;
  2587. }
  2588. }
  2589. static void sky2_get_ethtool_stats(struct net_device *dev,
  2590. struct ethtool_stats *stats, u64 * data)
  2591. {
  2592. struct sky2_port *sky2 = netdev_priv(dev);
  2593. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2594. }
  2595. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2596. {
  2597. int i;
  2598. switch (stringset) {
  2599. case ETH_SS_STATS:
  2600. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2601. memcpy(data + i * ETH_GSTRING_LEN,
  2602. sky2_stats[i].name, ETH_GSTRING_LEN);
  2603. break;
  2604. }
  2605. }
  2606. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2607. {
  2608. struct sky2_port *sky2 = netdev_priv(dev);
  2609. struct sky2_hw *hw = sky2->hw;
  2610. unsigned port = sky2->port;
  2611. const struct sockaddr *addr = p;
  2612. if (!is_valid_ether_addr(addr->sa_data))
  2613. return -EADDRNOTAVAIL;
  2614. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2615. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2616. dev->dev_addr, ETH_ALEN);
  2617. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2618. dev->dev_addr, ETH_ALEN);
  2619. /* virtual address for data */
  2620. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2621. /* physical address: used for pause frames */
  2622. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2623. return 0;
  2624. }
  2625. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2626. {
  2627. u32 bit;
  2628. bit = ether_crc(ETH_ALEN, addr) & 63;
  2629. filter[bit >> 3] |= 1 << (bit & 7);
  2630. }
  2631. static void sky2_set_multicast(struct net_device *dev)
  2632. {
  2633. struct sky2_port *sky2 = netdev_priv(dev);
  2634. struct sky2_hw *hw = sky2->hw;
  2635. unsigned port = sky2->port;
  2636. struct dev_mc_list *list = dev->mc_list;
  2637. u16 reg;
  2638. u8 filter[8];
  2639. int rx_pause;
  2640. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2641. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2642. memset(filter, 0, sizeof(filter));
  2643. reg = gma_read16(hw, port, GM_RX_CTRL);
  2644. reg |= GM_RXCR_UCF_ENA;
  2645. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2646. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2647. else if (dev->flags & IFF_ALLMULTI)
  2648. memset(filter, 0xff, sizeof(filter));
  2649. else if (dev->mc_count == 0 && !rx_pause)
  2650. reg &= ~GM_RXCR_MCF_ENA;
  2651. else {
  2652. int i;
  2653. reg |= GM_RXCR_MCF_ENA;
  2654. if (rx_pause)
  2655. sky2_add_filter(filter, pause_mc_addr);
  2656. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2657. sky2_add_filter(filter, list->dmi_addr);
  2658. }
  2659. gma_write16(hw, port, GM_MC_ADDR_H1,
  2660. (u16) filter[0] | ((u16) filter[1] << 8));
  2661. gma_write16(hw, port, GM_MC_ADDR_H2,
  2662. (u16) filter[2] | ((u16) filter[3] << 8));
  2663. gma_write16(hw, port, GM_MC_ADDR_H3,
  2664. (u16) filter[4] | ((u16) filter[5] << 8));
  2665. gma_write16(hw, port, GM_MC_ADDR_H4,
  2666. (u16) filter[6] | ((u16) filter[7] << 8));
  2667. gma_write16(hw, port, GM_RX_CTRL, reg);
  2668. }
  2669. /* Can have one global because blinking is controlled by
  2670. * ethtool and that is always under RTNL mutex
  2671. */
  2672. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2673. {
  2674. u16 pg;
  2675. switch (hw->chip_id) {
  2676. case CHIP_ID_YUKON_XL:
  2677. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2678. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2679. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2680. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2681. PHY_M_LEDC_INIT_CTRL(7) |
  2682. PHY_M_LEDC_STA1_CTRL(7) |
  2683. PHY_M_LEDC_STA0_CTRL(7))
  2684. : 0);
  2685. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2686. break;
  2687. default:
  2688. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2689. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2690. on ? PHY_M_LED_ALL : 0);
  2691. }
  2692. }
  2693. /* blink LED's for finding board */
  2694. static int sky2_phys_id(struct net_device *dev, u32 data)
  2695. {
  2696. struct sky2_port *sky2 = netdev_priv(dev);
  2697. struct sky2_hw *hw = sky2->hw;
  2698. unsigned port = sky2->port;
  2699. u16 ledctrl, ledover = 0;
  2700. long ms;
  2701. int interrupted;
  2702. int onoff = 1;
  2703. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2704. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2705. else
  2706. ms = data * 1000;
  2707. /* save initial values */
  2708. spin_lock_bh(&sky2->phy_lock);
  2709. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2710. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2711. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2712. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2713. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2714. } else {
  2715. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2716. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2717. }
  2718. interrupted = 0;
  2719. while (!interrupted && ms > 0) {
  2720. sky2_led(hw, port, onoff);
  2721. onoff = !onoff;
  2722. spin_unlock_bh(&sky2->phy_lock);
  2723. interrupted = msleep_interruptible(250);
  2724. spin_lock_bh(&sky2->phy_lock);
  2725. ms -= 250;
  2726. }
  2727. /* resume regularly scheduled programming */
  2728. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2729. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2730. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2731. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2732. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2733. } else {
  2734. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2735. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2736. }
  2737. spin_unlock_bh(&sky2->phy_lock);
  2738. return 0;
  2739. }
  2740. static void sky2_get_pauseparam(struct net_device *dev,
  2741. struct ethtool_pauseparam *ecmd)
  2742. {
  2743. struct sky2_port *sky2 = netdev_priv(dev);
  2744. switch (sky2->flow_mode) {
  2745. case FC_NONE:
  2746. ecmd->tx_pause = ecmd->rx_pause = 0;
  2747. break;
  2748. case FC_TX:
  2749. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2750. break;
  2751. case FC_RX:
  2752. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2753. break;
  2754. case FC_BOTH:
  2755. ecmd->tx_pause = ecmd->rx_pause = 1;
  2756. }
  2757. ecmd->autoneg = sky2->autoneg;
  2758. }
  2759. static int sky2_set_pauseparam(struct net_device *dev,
  2760. struct ethtool_pauseparam *ecmd)
  2761. {
  2762. struct sky2_port *sky2 = netdev_priv(dev);
  2763. sky2->autoneg = ecmd->autoneg;
  2764. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2765. if (netif_running(dev))
  2766. sky2_phy_reinit(sky2);
  2767. return 0;
  2768. }
  2769. static int sky2_get_coalesce(struct net_device *dev,
  2770. struct ethtool_coalesce *ecmd)
  2771. {
  2772. struct sky2_port *sky2 = netdev_priv(dev);
  2773. struct sky2_hw *hw = sky2->hw;
  2774. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2775. ecmd->tx_coalesce_usecs = 0;
  2776. else {
  2777. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2778. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2779. }
  2780. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2781. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2782. ecmd->rx_coalesce_usecs = 0;
  2783. else {
  2784. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2785. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2786. }
  2787. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2788. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2789. ecmd->rx_coalesce_usecs_irq = 0;
  2790. else {
  2791. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2792. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2793. }
  2794. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2795. return 0;
  2796. }
  2797. /* Note: this affect both ports */
  2798. static int sky2_set_coalesce(struct net_device *dev,
  2799. struct ethtool_coalesce *ecmd)
  2800. {
  2801. struct sky2_port *sky2 = netdev_priv(dev);
  2802. struct sky2_hw *hw = sky2->hw;
  2803. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2804. if (ecmd->tx_coalesce_usecs > tmax ||
  2805. ecmd->rx_coalesce_usecs > tmax ||
  2806. ecmd->rx_coalesce_usecs_irq > tmax)
  2807. return -EINVAL;
  2808. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2809. return -EINVAL;
  2810. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2811. return -EINVAL;
  2812. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2813. return -EINVAL;
  2814. if (ecmd->tx_coalesce_usecs == 0)
  2815. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2816. else {
  2817. sky2_write32(hw, STAT_TX_TIMER_INI,
  2818. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2819. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2820. }
  2821. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2822. if (ecmd->rx_coalesce_usecs == 0)
  2823. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2824. else {
  2825. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2826. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2827. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2828. }
  2829. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2830. if (ecmd->rx_coalesce_usecs_irq == 0)
  2831. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2832. else {
  2833. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2834. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2835. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2836. }
  2837. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2838. return 0;
  2839. }
  2840. static void sky2_get_ringparam(struct net_device *dev,
  2841. struct ethtool_ringparam *ering)
  2842. {
  2843. struct sky2_port *sky2 = netdev_priv(dev);
  2844. ering->rx_max_pending = RX_MAX_PENDING;
  2845. ering->rx_mini_max_pending = 0;
  2846. ering->rx_jumbo_max_pending = 0;
  2847. ering->tx_max_pending = TX_RING_SIZE - 1;
  2848. ering->rx_pending = sky2->rx_pending;
  2849. ering->rx_mini_pending = 0;
  2850. ering->rx_jumbo_pending = 0;
  2851. ering->tx_pending = sky2->tx_pending;
  2852. }
  2853. static int sky2_set_ringparam(struct net_device *dev,
  2854. struct ethtool_ringparam *ering)
  2855. {
  2856. struct sky2_port *sky2 = netdev_priv(dev);
  2857. int err = 0;
  2858. if (ering->rx_pending > RX_MAX_PENDING ||
  2859. ering->rx_pending < 8 ||
  2860. ering->tx_pending < MAX_SKB_TX_LE ||
  2861. ering->tx_pending > TX_RING_SIZE - 1)
  2862. return -EINVAL;
  2863. if (netif_running(dev))
  2864. sky2_down(dev);
  2865. sky2->rx_pending = ering->rx_pending;
  2866. sky2->tx_pending = ering->tx_pending;
  2867. if (netif_running(dev)) {
  2868. err = sky2_up(dev);
  2869. if (err)
  2870. dev_close(dev);
  2871. else
  2872. sky2_set_multicast(dev);
  2873. }
  2874. return err;
  2875. }
  2876. static int sky2_get_regs_len(struct net_device *dev)
  2877. {
  2878. return 0x4000;
  2879. }
  2880. /*
  2881. * Returns copy of control register region
  2882. * Note: ethtool_get_regs always provides full size (16k) buffer
  2883. */
  2884. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2885. void *p)
  2886. {
  2887. const struct sky2_port *sky2 = netdev_priv(dev);
  2888. const void __iomem *io = sky2->hw->regs;
  2889. unsigned int b;
  2890. regs->version = 1;
  2891. for (b = 0; b < 128; b++) {
  2892. /* This complicated switch statement is to make sure and
  2893. * only access regions that are unreserved.
  2894. * Some blocks are only valid on dual port cards.
  2895. * and block 3 has some special diagnostic registers that
  2896. * are poison.
  2897. */
  2898. switch (b) {
  2899. case 3:
  2900. /* skip diagnostic ram region */
  2901. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  2902. break;
  2903. /* dual port cards only */
  2904. case 5: /* Tx Arbiter 2 */
  2905. case 9: /* RX2 */
  2906. case 14 ... 15: /* TX2 */
  2907. case 17: case 19: /* Ram Buffer 2 */
  2908. case 22 ... 23: /* Tx Ram Buffer 2 */
  2909. case 25: /* Rx MAC Fifo 1 */
  2910. case 27: /* Tx MAC Fifo 2 */
  2911. case 31: /* GPHY 2 */
  2912. case 40 ... 47: /* Pattern Ram 2 */
  2913. case 52: case 54: /* TCP Segmentation 2 */
  2914. case 112 ... 116: /* GMAC 2 */
  2915. if (sky2->hw->ports == 1)
  2916. goto reserved;
  2917. /* fall through */
  2918. case 0: /* Control */
  2919. case 2: /* Mac address */
  2920. case 4: /* Tx Arbiter 1 */
  2921. case 7: /* PCI express reg */
  2922. case 8: /* RX1 */
  2923. case 12 ... 13: /* TX1 */
  2924. case 16: case 18:/* Rx Ram Buffer 1 */
  2925. case 20 ... 21: /* Tx Ram Buffer 1 */
  2926. case 24: /* Rx MAC Fifo 1 */
  2927. case 26: /* Tx MAC Fifo 1 */
  2928. case 28 ... 29: /* Descriptor and status unit */
  2929. case 30: /* GPHY 1*/
  2930. case 32 ... 39: /* Pattern Ram 1 */
  2931. case 48: case 50: /* TCP Segmentation 1 */
  2932. case 56 ... 60: /* PCI space */
  2933. case 80 ... 84: /* GMAC 1 */
  2934. memcpy_fromio(p, io, 128);
  2935. break;
  2936. default:
  2937. reserved:
  2938. memset(p, 0, 128);
  2939. }
  2940. p += 128;
  2941. io += 128;
  2942. }
  2943. }
  2944. /* In order to do Jumbo packets on these chips, need to turn off the
  2945. * transmit store/forward. Therefore checksum offload won't work.
  2946. */
  2947. static int no_tx_offload(struct net_device *dev)
  2948. {
  2949. const struct sky2_port *sky2 = netdev_priv(dev);
  2950. const struct sky2_hw *hw = sky2->hw;
  2951. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  2952. }
  2953. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  2954. {
  2955. if (data && no_tx_offload(dev))
  2956. return -EINVAL;
  2957. return ethtool_op_set_tx_csum(dev, data);
  2958. }
  2959. static int sky2_set_tso(struct net_device *dev, u32 data)
  2960. {
  2961. if (data && no_tx_offload(dev))
  2962. return -EINVAL;
  2963. return ethtool_op_set_tso(dev, data);
  2964. }
  2965. static int sky2_get_eeprom_len(struct net_device *dev)
  2966. {
  2967. struct sky2_port *sky2 = netdev_priv(dev);
  2968. struct sky2_hw *hw = sky2->hw;
  2969. u16 reg2;
  2970. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  2971. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  2972. }
  2973. static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
  2974. {
  2975. u32 val;
  2976. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  2977. do {
  2978. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  2979. } while (!(offset & PCI_VPD_ADDR_F));
  2980. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  2981. return val;
  2982. }
  2983. static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
  2984. {
  2985. sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
  2986. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  2987. do {
  2988. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  2989. } while (offset & PCI_VPD_ADDR_F);
  2990. }
  2991. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  2992. u8 *data)
  2993. {
  2994. struct sky2_port *sky2 = netdev_priv(dev);
  2995. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  2996. int length = eeprom->len;
  2997. u16 offset = eeprom->offset;
  2998. if (!cap)
  2999. return -EINVAL;
  3000. eeprom->magic = SKY2_EEPROM_MAGIC;
  3001. while (length > 0) {
  3002. u32 val = sky2_vpd_read(sky2->hw, cap, offset);
  3003. int n = min_t(int, length, sizeof(val));
  3004. memcpy(data, &val, n);
  3005. length -= n;
  3006. data += n;
  3007. offset += n;
  3008. }
  3009. return 0;
  3010. }
  3011. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3012. u8 *data)
  3013. {
  3014. struct sky2_port *sky2 = netdev_priv(dev);
  3015. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3016. int length = eeprom->len;
  3017. u16 offset = eeprom->offset;
  3018. if (!cap)
  3019. return -EINVAL;
  3020. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3021. return -EINVAL;
  3022. while (length > 0) {
  3023. u32 val;
  3024. int n = min_t(int, length, sizeof(val));
  3025. if (n < sizeof(val))
  3026. val = sky2_vpd_read(sky2->hw, cap, offset);
  3027. memcpy(&val, data, n);
  3028. sky2_vpd_write(sky2->hw, cap, offset, val);
  3029. length -= n;
  3030. data += n;
  3031. offset += n;
  3032. }
  3033. return 0;
  3034. }
  3035. static const struct ethtool_ops sky2_ethtool_ops = {
  3036. .get_settings = sky2_get_settings,
  3037. .set_settings = sky2_set_settings,
  3038. .get_drvinfo = sky2_get_drvinfo,
  3039. .get_wol = sky2_get_wol,
  3040. .set_wol = sky2_set_wol,
  3041. .get_msglevel = sky2_get_msglevel,
  3042. .set_msglevel = sky2_set_msglevel,
  3043. .nway_reset = sky2_nway_reset,
  3044. .get_regs_len = sky2_get_regs_len,
  3045. .get_regs = sky2_get_regs,
  3046. .get_link = ethtool_op_get_link,
  3047. .get_eeprom_len = sky2_get_eeprom_len,
  3048. .get_eeprom = sky2_get_eeprom,
  3049. .set_eeprom = sky2_set_eeprom,
  3050. .set_sg = ethtool_op_set_sg,
  3051. .set_tx_csum = sky2_set_tx_csum,
  3052. .set_tso = sky2_set_tso,
  3053. .get_rx_csum = sky2_get_rx_csum,
  3054. .set_rx_csum = sky2_set_rx_csum,
  3055. .get_strings = sky2_get_strings,
  3056. .get_coalesce = sky2_get_coalesce,
  3057. .set_coalesce = sky2_set_coalesce,
  3058. .get_ringparam = sky2_get_ringparam,
  3059. .set_ringparam = sky2_set_ringparam,
  3060. .get_pauseparam = sky2_get_pauseparam,
  3061. .set_pauseparam = sky2_set_pauseparam,
  3062. .phys_id = sky2_phys_id,
  3063. .get_sset_count = sky2_get_sset_count,
  3064. .get_ethtool_stats = sky2_get_ethtool_stats,
  3065. };
  3066. #ifdef CONFIG_SKY2_DEBUG
  3067. static struct dentry *sky2_debug;
  3068. static int sky2_debug_show(struct seq_file *seq, void *v)
  3069. {
  3070. struct net_device *dev = seq->private;
  3071. const struct sky2_port *sky2 = netdev_priv(dev);
  3072. struct sky2_hw *hw = sky2->hw;
  3073. unsigned port = sky2->port;
  3074. unsigned idx, last;
  3075. int sop;
  3076. if (!netif_running(dev))
  3077. return -ENETDOWN;
  3078. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3079. sky2_read32(hw, B0_ISRC),
  3080. sky2_read32(hw, B0_IMSK),
  3081. sky2_read32(hw, B0_Y2_SP_ICR));
  3082. napi_disable(&hw->napi);
  3083. last = sky2_read16(hw, STAT_PUT_IDX);
  3084. if (hw->st_idx == last)
  3085. seq_puts(seq, "Status ring (empty)\n");
  3086. else {
  3087. seq_puts(seq, "Status ring\n");
  3088. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3089. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3090. const struct sky2_status_le *le = hw->st_le + idx;
  3091. seq_printf(seq, "[%d] %#x %d %#x\n",
  3092. idx, le->opcode, le->length, le->status);
  3093. }
  3094. seq_puts(seq, "\n");
  3095. }
  3096. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3097. sky2->tx_cons, sky2->tx_prod,
  3098. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3099. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3100. /* Dump contents of tx ring */
  3101. sop = 1;
  3102. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3103. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3104. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3105. u32 a = le32_to_cpu(le->addr);
  3106. if (sop)
  3107. seq_printf(seq, "%u:", idx);
  3108. sop = 0;
  3109. switch(le->opcode & ~HW_OWNER) {
  3110. case OP_ADDR64:
  3111. seq_printf(seq, " %#x:", a);
  3112. break;
  3113. case OP_LRGLEN:
  3114. seq_printf(seq, " mtu=%d", a);
  3115. break;
  3116. case OP_VLAN:
  3117. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3118. break;
  3119. case OP_TCPLISW:
  3120. seq_printf(seq, " csum=%#x", a);
  3121. break;
  3122. case OP_LARGESEND:
  3123. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3124. break;
  3125. case OP_PACKET:
  3126. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3127. break;
  3128. case OP_BUFFER:
  3129. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3130. break;
  3131. default:
  3132. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3133. a, le16_to_cpu(le->length));
  3134. }
  3135. if (le->ctrl & EOP) {
  3136. seq_putc(seq, '\n');
  3137. sop = 1;
  3138. }
  3139. }
  3140. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3141. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3142. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3143. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3144. napi_enable(&hw->napi);
  3145. return 0;
  3146. }
  3147. static int sky2_debug_open(struct inode *inode, struct file *file)
  3148. {
  3149. return single_open(file, sky2_debug_show, inode->i_private);
  3150. }
  3151. static const struct file_operations sky2_debug_fops = {
  3152. .owner = THIS_MODULE,
  3153. .open = sky2_debug_open,
  3154. .read = seq_read,
  3155. .llseek = seq_lseek,
  3156. .release = single_release,
  3157. };
  3158. /*
  3159. * Use network device events to create/remove/rename
  3160. * debugfs file entries
  3161. */
  3162. static int sky2_device_event(struct notifier_block *unused,
  3163. unsigned long event, void *ptr)
  3164. {
  3165. struct net_device *dev = ptr;
  3166. struct sky2_port *sky2 = netdev_priv(dev);
  3167. if (dev->open != sky2_up || !sky2_debug)
  3168. return NOTIFY_DONE;
  3169. switch(event) {
  3170. case NETDEV_CHANGENAME:
  3171. if (sky2->debugfs) {
  3172. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3173. sky2_debug, dev->name);
  3174. }
  3175. break;
  3176. case NETDEV_GOING_DOWN:
  3177. if (sky2->debugfs) {
  3178. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3179. dev->name);
  3180. debugfs_remove(sky2->debugfs);
  3181. sky2->debugfs = NULL;
  3182. }
  3183. break;
  3184. case NETDEV_UP:
  3185. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3186. sky2_debug, dev,
  3187. &sky2_debug_fops);
  3188. if (IS_ERR(sky2->debugfs))
  3189. sky2->debugfs = NULL;
  3190. }
  3191. return NOTIFY_DONE;
  3192. }
  3193. static struct notifier_block sky2_notifier = {
  3194. .notifier_call = sky2_device_event,
  3195. };
  3196. static __init void sky2_debug_init(void)
  3197. {
  3198. struct dentry *ent;
  3199. ent = debugfs_create_dir("sky2", NULL);
  3200. if (!ent || IS_ERR(ent))
  3201. return;
  3202. sky2_debug = ent;
  3203. register_netdevice_notifier(&sky2_notifier);
  3204. }
  3205. static __exit void sky2_debug_cleanup(void)
  3206. {
  3207. if (sky2_debug) {
  3208. unregister_netdevice_notifier(&sky2_notifier);
  3209. debugfs_remove(sky2_debug);
  3210. sky2_debug = NULL;
  3211. }
  3212. }
  3213. #else
  3214. #define sky2_debug_init()
  3215. #define sky2_debug_cleanup()
  3216. #endif
  3217. /* Initialize network device */
  3218. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3219. unsigned port,
  3220. int highmem, int wol)
  3221. {
  3222. struct sky2_port *sky2;
  3223. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3224. if (!dev) {
  3225. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3226. return NULL;
  3227. }
  3228. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3229. dev->irq = hw->pdev->irq;
  3230. dev->open = sky2_up;
  3231. dev->stop = sky2_down;
  3232. dev->do_ioctl = sky2_ioctl;
  3233. dev->hard_start_xmit = sky2_xmit_frame;
  3234. dev->set_multicast_list = sky2_set_multicast;
  3235. dev->set_mac_address = sky2_set_mac_address;
  3236. dev->change_mtu = sky2_change_mtu;
  3237. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3238. dev->tx_timeout = sky2_tx_timeout;
  3239. dev->watchdog_timeo = TX_WATCHDOG;
  3240. #ifdef CONFIG_NET_POLL_CONTROLLER
  3241. if (port == 0)
  3242. dev->poll_controller = sky2_netpoll;
  3243. #endif
  3244. sky2 = netdev_priv(dev);
  3245. sky2->netdev = dev;
  3246. sky2->hw = hw;
  3247. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3248. /* Auto speed and flow control */
  3249. sky2->autoneg = AUTONEG_ENABLE;
  3250. sky2->flow_mode = FC_BOTH;
  3251. sky2->duplex = -1;
  3252. sky2->speed = -1;
  3253. sky2->advertising = sky2_supported_modes(hw);
  3254. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  3255. sky2->wol = wol;
  3256. spin_lock_init(&sky2->phy_lock);
  3257. sky2->tx_pending = TX_DEF_PENDING;
  3258. sky2->rx_pending = RX_DEF_PENDING;
  3259. hw->dev[port] = dev;
  3260. sky2->port = port;
  3261. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3262. if (highmem)
  3263. dev->features |= NETIF_F_HIGHDMA;
  3264. #ifdef SKY2_VLAN_TAG_USED
  3265. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3266. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3267. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3268. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3269. dev->vlan_rx_register = sky2_vlan_rx_register;
  3270. }
  3271. #endif
  3272. /* read the mac address */
  3273. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3274. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3275. return dev;
  3276. }
  3277. static void __devinit sky2_show_addr(struct net_device *dev)
  3278. {
  3279. const struct sky2_port *sky2 = netdev_priv(dev);
  3280. DECLARE_MAC_BUF(mac);
  3281. if (netif_msg_probe(sky2))
  3282. printk(KERN_INFO PFX "%s: addr %s\n",
  3283. dev->name, print_mac(mac, dev->dev_addr));
  3284. }
  3285. /* Handle software interrupt used during MSI test */
  3286. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3287. {
  3288. struct sky2_hw *hw = dev_id;
  3289. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3290. if (status == 0)
  3291. return IRQ_NONE;
  3292. if (status & Y2_IS_IRQ_SW) {
  3293. hw->flags |= SKY2_HW_USE_MSI;
  3294. wake_up(&hw->msi_wait);
  3295. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3296. }
  3297. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3298. return IRQ_HANDLED;
  3299. }
  3300. /* Test interrupt path by forcing a a software IRQ */
  3301. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3302. {
  3303. struct pci_dev *pdev = hw->pdev;
  3304. int err;
  3305. init_waitqueue_head (&hw->msi_wait);
  3306. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3307. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3308. if (err) {
  3309. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3310. return err;
  3311. }
  3312. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3313. sky2_read8(hw, B0_CTST);
  3314. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3315. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3316. /* MSI test failed, go back to INTx mode */
  3317. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3318. "switching to INTx mode.\n");
  3319. err = -EOPNOTSUPP;
  3320. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3321. }
  3322. sky2_write32(hw, B0_IMSK, 0);
  3323. sky2_read32(hw, B0_IMSK);
  3324. free_irq(pdev->irq, hw);
  3325. return err;
  3326. }
  3327. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3328. {
  3329. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3330. u16 value;
  3331. if (!pm)
  3332. return 0;
  3333. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3334. return 0;
  3335. return value & PCI_PM_CTRL_PME_ENABLE;
  3336. }
  3337. static int __devinit sky2_probe(struct pci_dev *pdev,
  3338. const struct pci_device_id *ent)
  3339. {
  3340. struct net_device *dev;
  3341. struct sky2_hw *hw;
  3342. int err, using_dac = 0, wol_default;
  3343. err = pci_enable_device(pdev);
  3344. if (err) {
  3345. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3346. goto err_out;
  3347. }
  3348. err = pci_request_regions(pdev, DRV_NAME);
  3349. if (err) {
  3350. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3351. goto err_out_disable;
  3352. }
  3353. pci_set_master(pdev);
  3354. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3355. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3356. using_dac = 1;
  3357. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3358. if (err < 0) {
  3359. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3360. "for consistent allocations\n");
  3361. goto err_out_free_regions;
  3362. }
  3363. } else {
  3364. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3365. if (err) {
  3366. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3367. goto err_out_free_regions;
  3368. }
  3369. }
  3370. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3371. err = -ENOMEM;
  3372. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3373. if (!hw) {
  3374. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3375. goto err_out_free_regions;
  3376. }
  3377. hw->pdev = pdev;
  3378. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3379. if (!hw->regs) {
  3380. dev_err(&pdev->dev, "cannot map device registers\n");
  3381. goto err_out_free_hw;
  3382. }
  3383. #ifdef __BIG_ENDIAN
  3384. /* The sk98lin vendor driver uses hardware byte swapping but
  3385. * this driver uses software swapping.
  3386. */
  3387. {
  3388. u32 reg;
  3389. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3390. reg &= ~PCI_REV_DESC;
  3391. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3392. }
  3393. #endif
  3394. /* ring for status responses */
  3395. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3396. if (!hw->st_le)
  3397. goto err_out_iounmap;
  3398. err = sky2_init(hw);
  3399. if (err)
  3400. goto err_out_iounmap;
  3401. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  3402. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3403. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  3404. hw->chip_id, hw->chip_rev);
  3405. sky2_reset(hw);
  3406. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3407. if (!dev) {
  3408. err = -ENOMEM;
  3409. goto err_out_free_pci;
  3410. }
  3411. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3412. err = sky2_test_msi(hw);
  3413. if (err == -EOPNOTSUPP)
  3414. pci_disable_msi(pdev);
  3415. else if (err)
  3416. goto err_out_free_netdev;
  3417. }
  3418. err = register_netdev(dev);
  3419. if (err) {
  3420. dev_err(&pdev->dev, "cannot register net device\n");
  3421. goto err_out_free_netdev;
  3422. }
  3423. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3424. err = request_irq(pdev->irq, sky2_intr,
  3425. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3426. dev->name, hw);
  3427. if (err) {
  3428. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3429. goto err_out_unregister;
  3430. }
  3431. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3432. napi_enable(&hw->napi);
  3433. sky2_show_addr(dev);
  3434. if (hw->ports > 1) {
  3435. struct net_device *dev1;
  3436. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3437. if (!dev1)
  3438. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3439. else if ((err = register_netdev(dev1))) {
  3440. dev_warn(&pdev->dev,
  3441. "register of second port failed (%d)\n", err);
  3442. hw->dev[1] = NULL;
  3443. free_netdev(dev1);
  3444. } else
  3445. sky2_show_addr(dev1);
  3446. }
  3447. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3448. INIT_WORK(&hw->restart_work, sky2_restart);
  3449. pci_set_drvdata(pdev, hw);
  3450. return 0;
  3451. err_out_unregister:
  3452. if (hw->flags & SKY2_HW_USE_MSI)
  3453. pci_disable_msi(pdev);
  3454. unregister_netdev(dev);
  3455. err_out_free_netdev:
  3456. free_netdev(dev);
  3457. err_out_free_pci:
  3458. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3459. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3460. err_out_iounmap:
  3461. iounmap(hw->regs);
  3462. err_out_free_hw:
  3463. kfree(hw);
  3464. err_out_free_regions:
  3465. pci_release_regions(pdev);
  3466. err_out_disable:
  3467. pci_disable_device(pdev);
  3468. err_out:
  3469. pci_set_drvdata(pdev, NULL);
  3470. return err;
  3471. }
  3472. static void __devexit sky2_remove(struct pci_dev *pdev)
  3473. {
  3474. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3475. int i;
  3476. if (!hw)
  3477. return;
  3478. del_timer_sync(&hw->watchdog_timer);
  3479. cancel_work_sync(&hw->restart_work);
  3480. for (i = hw->ports-1; i >= 0; --i)
  3481. unregister_netdev(hw->dev[i]);
  3482. sky2_write32(hw, B0_IMSK, 0);
  3483. sky2_power_aux(hw);
  3484. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3485. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3486. sky2_read8(hw, B0_CTST);
  3487. free_irq(pdev->irq, hw);
  3488. if (hw->flags & SKY2_HW_USE_MSI)
  3489. pci_disable_msi(pdev);
  3490. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3491. pci_release_regions(pdev);
  3492. pci_disable_device(pdev);
  3493. for (i = hw->ports-1; i >= 0; --i)
  3494. free_netdev(hw->dev[i]);
  3495. iounmap(hw->regs);
  3496. kfree(hw);
  3497. pci_set_drvdata(pdev, NULL);
  3498. }
  3499. #ifdef CONFIG_PM
  3500. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3501. {
  3502. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3503. int i, wol = 0;
  3504. if (!hw)
  3505. return 0;
  3506. for (i = 0; i < hw->ports; i++) {
  3507. struct net_device *dev = hw->dev[i];
  3508. struct sky2_port *sky2 = netdev_priv(dev);
  3509. if (netif_running(dev))
  3510. sky2_down(dev);
  3511. if (sky2->wol)
  3512. sky2_wol_init(sky2);
  3513. wol |= sky2->wol;
  3514. }
  3515. sky2_write32(hw, B0_IMSK, 0);
  3516. napi_disable(&hw->napi);
  3517. sky2_power_aux(hw);
  3518. pci_save_state(pdev);
  3519. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3520. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3521. return 0;
  3522. }
  3523. static int sky2_resume(struct pci_dev *pdev)
  3524. {
  3525. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3526. int i, err;
  3527. if (!hw)
  3528. return 0;
  3529. err = pci_set_power_state(pdev, PCI_D0);
  3530. if (err)
  3531. goto out;
  3532. err = pci_restore_state(pdev);
  3533. if (err)
  3534. goto out;
  3535. pci_enable_wake(pdev, PCI_D0, 0);
  3536. /* Re-enable all clocks */
  3537. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3538. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3539. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3540. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3541. sky2_reset(hw);
  3542. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3543. napi_enable(&hw->napi);
  3544. for (i = 0; i < hw->ports; i++) {
  3545. struct net_device *dev = hw->dev[i];
  3546. if (netif_running(dev)) {
  3547. err = sky2_up(dev);
  3548. if (err) {
  3549. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3550. dev->name, err);
  3551. dev_close(dev);
  3552. goto out;
  3553. }
  3554. sky2_set_multicast(dev);
  3555. }
  3556. }
  3557. return 0;
  3558. out:
  3559. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3560. pci_disable_device(pdev);
  3561. return err;
  3562. }
  3563. #endif
  3564. static void sky2_shutdown(struct pci_dev *pdev)
  3565. {
  3566. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3567. int i, wol = 0;
  3568. if (!hw)
  3569. return;
  3570. del_timer_sync(&hw->watchdog_timer);
  3571. for (i = 0; i < hw->ports; i++) {
  3572. struct net_device *dev = hw->dev[i];
  3573. struct sky2_port *sky2 = netdev_priv(dev);
  3574. if (sky2->wol) {
  3575. wol = 1;
  3576. sky2_wol_init(sky2);
  3577. }
  3578. }
  3579. if (wol)
  3580. sky2_power_aux(hw);
  3581. pci_enable_wake(pdev, PCI_D3hot, wol);
  3582. pci_enable_wake(pdev, PCI_D3cold, wol);
  3583. pci_disable_device(pdev);
  3584. pci_set_power_state(pdev, PCI_D3hot);
  3585. }
  3586. static struct pci_driver sky2_driver = {
  3587. .name = DRV_NAME,
  3588. .id_table = sky2_id_table,
  3589. .probe = sky2_probe,
  3590. .remove = __devexit_p(sky2_remove),
  3591. #ifdef CONFIG_PM
  3592. .suspend = sky2_suspend,
  3593. .resume = sky2_resume,
  3594. #endif
  3595. .shutdown = sky2_shutdown,
  3596. };
  3597. static int __init sky2_init_module(void)
  3598. {
  3599. sky2_debug_init();
  3600. return pci_register_driver(&sky2_driver);
  3601. }
  3602. static void __exit sky2_cleanup_module(void)
  3603. {
  3604. pci_unregister_driver(&sky2_driver);
  3605. sky2_debug_cleanup();
  3606. }
  3607. module_init(sky2_init_module);
  3608. module_exit(sky2_cleanup_module);
  3609. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3610. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3611. MODULE_LICENSE("GPL");
  3612. MODULE_VERSION(DRV_VERSION);