clock.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/s5pv210.h>
  30. static struct clksrc_clk clk_mout_apll = {
  31. .clk = {
  32. .name = "mout_apll",
  33. .id = -1,
  34. },
  35. .sources = &clk_src_apll,
  36. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  37. };
  38. static struct clksrc_clk clk_mout_epll = {
  39. .clk = {
  40. .name = "mout_epll",
  41. .id = -1,
  42. },
  43. .sources = &clk_src_epll,
  44. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  45. };
  46. static struct clksrc_clk clk_mout_mpll = {
  47. .clk = {
  48. .name = "mout_mpll",
  49. .id = -1,
  50. },
  51. .sources = &clk_src_mpll,
  52. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  53. };
  54. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  55. {
  56. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  57. }
  58. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  59. {
  60. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  61. }
  62. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  63. {
  64. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  65. }
  66. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  67. {
  68. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  69. }
  70. static struct clk clk_h200 = {
  71. .name = "hclk200",
  72. .id = -1,
  73. };
  74. static struct clk clk_h100 = {
  75. .name = "hclk100",
  76. .id = -1,
  77. };
  78. static struct clk clk_h166 = {
  79. .name = "hclk166",
  80. .id = -1,
  81. };
  82. static struct clk clk_h133 = {
  83. .name = "hclk133",
  84. .id = -1,
  85. };
  86. static struct clk clk_p100 = {
  87. .name = "pclk100",
  88. .id = -1,
  89. };
  90. static struct clk clk_p83 = {
  91. .name = "pclk83",
  92. .id = -1,
  93. };
  94. static struct clk clk_p66 = {
  95. .name = "pclk66",
  96. .id = -1,
  97. };
  98. static struct clk *sys_clks[] = {
  99. &clk_h200,
  100. &clk_h100,
  101. &clk_h166,
  102. &clk_h133,
  103. &clk_p100,
  104. &clk_p83,
  105. &clk_p66
  106. };
  107. static struct clk init_clocks_disable[] = {
  108. {
  109. .name = "rot",
  110. .id = -1,
  111. .parent = &clk_h166,
  112. .enable = s5pv210_clk_ip0_ctrl,
  113. .ctrlbit = (1<<29),
  114. }, {
  115. .name = "otg",
  116. .id = -1,
  117. .parent = &clk_h133,
  118. .enable = s5pv210_clk_ip1_ctrl,
  119. .ctrlbit = (1<<16),
  120. }, {
  121. .name = "usb-host",
  122. .id = -1,
  123. .parent = &clk_h133,
  124. .enable = s5pv210_clk_ip1_ctrl,
  125. .ctrlbit = (1<<17),
  126. }, {
  127. .name = "lcd",
  128. .id = -1,
  129. .parent = &clk_h166,
  130. .enable = s5pv210_clk_ip1_ctrl,
  131. .ctrlbit = (1<<0),
  132. }, {
  133. .name = "cfcon",
  134. .id = 0,
  135. .parent = &clk_h133,
  136. .enable = s5pv210_clk_ip1_ctrl,
  137. .ctrlbit = (1<<25),
  138. }, {
  139. .name = "hsmmc",
  140. .id = 0,
  141. .parent = &clk_h133,
  142. .enable = s5pv210_clk_ip2_ctrl,
  143. .ctrlbit = (1<<16),
  144. }, {
  145. .name = "hsmmc",
  146. .id = 1,
  147. .parent = &clk_h133,
  148. .enable = s5pv210_clk_ip2_ctrl,
  149. .ctrlbit = (1<<17),
  150. }, {
  151. .name = "hsmmc",
  152. .id = 2,
  153. .parent = &clk_h133,
  154. .enable = s5pv210_clk_ip2_ctrl,
  155. .ctrlbit = (1<<18),
  156. }, {
  157. .name = "hsmmc",
  158. .id = 3,
  159. .parent = &clk_h133,
  160. .enable = s5pv210_clk_ip2_ctrl,
  161. .ctrlbit = (1<<19),
  162. }, {
  163. .name = "systimer",
  164. .id = -1,
  165. .parent = &clk_p66,
  166. .enable = s5pv210_clk_ip3_ctrl,
  167. .ctrlbit = (1<<16),
  168. }, {
  169. .name = "watchdog",
  170. .id = -1,
  171. .parent = &clk_p66,
  172. .enable = s5pv210_clk_ip3_ctrl,
  173. .ctrlbit = (1<<22),
  174. }, {
  175. .name = "rtc",
  176. .id = -1,
  177. .parent = &clk_p66,
  178. .enable = s5pv210_clk_ip3_ctrl,
  179. .ctrlbit = (1<<15),
  180. }, {
  181. .name = "i2c",
  182. .id = 0,
  183. .parent = &clk_p66,
  184. .enable = s5pv210_clk_ip3_ctrl,
  185. .ctrlbit = (1<<7),
  186. }, {
  187. .name = "i2c",
  188. .id = 1,
  189. .parent = &clk_p66,
  190. .enable = s5pv210_clk_ip3_ctrl,
  191. .ctrlbit = (1<<8),
  192. }, {
  193. .name = "i2c",
  194. .id = 2,
  195. .parent = &clk_p66,
  196. .enable = s5pv210_clk_ip3_ctrl,
  197. .ctrlbit = (1<<9),
  198. }, {
  199. .name = "spi",
  200. .id = 0,
  201. .parent = &clk_p66,
  202. .enable = s5pv210_clk_ip3_ctrl,
  203. .ctrlbit = (1<<12),
  204. }, {
  205. .name = "spi",
  206. .id = 1,
  207. .parent = &clk_p66,
  208. .enable = s5pv210_clk_ip3_ctrl,
  209. .ctrlbit = (1<<13),
  210. }, {
  211. .name = "spi",
  212. .id = 2,
  213. .parent = &clk_p66,
  214. .enable = s5pv210_clk_ip3_ctrl,
  215. .ctrlbit = (1<<14),
  216. }, {
  217. .name = "timers",
  218. .id = -1,
  219. .parent = &clk_p66,
  220. .enable = s5pv210_clk_ip3_ctrl,
  221. .ctrlbit = (1<<23),
  222. }, {
  223. .name = "adc",
  224. .id = -1,
  225. .parent = &clk_p66,
  226. .enable = s5pv210_clk_ip3_ctrl,
  227. .ctrlbit = (1<<24),
  228. }, {
  229. .name = "keypad",
  230. .id = -1,
  231. .parent = &clk_p66,
  232. .enable = s5pv210_clk_ip3_ctrl,
  233. .ctrlbit = (1<<21),
  234. }, {
  235. .name = "i2s_v50",
  236. .id = 0,
  237. .parent = &clk_p,
  238. .enable = s5pv210_clk_ip3_ctrl,
  239. .ctrlbit = (1<<4),
  240. }, {
  241. .name = "i2s_v32",
  242. .id = 0,
  243. .parent = &clk_p,
  244. .enable = s5pv210_clk_ip3_ctrl,
  245. .ctrlbit = (1<<4),
  246. }, {
  247. .name = "i2s_v32",
  248. .id = 1,
  249. .parent = &clk_p,
  250. .enable = s5pv210_clk_ip3_ctrl,
  251. .ctrlbit = (1<<4),
  252. }
  253. };
  254. static struct clk init_clocks[] = {
  255. {
  256. .name = "uart",
  257. .id = 0,
  258. .parent = &clk_p66,
  259. .enable = s5pv210_clk_ip3_ctrl,
  260. .ctrlbit = (1<<7),
  261. }, {
  262. .name = "uart",
  263. .id = 1,
  264. .parent = &clk_p66,
  265. .enable = s5pv210_clk_ip3_ctrl,
  266. .ctrlbit = (1<<8),
  267. }, {
  268. .name = "uart",
  269. .id = 2,
  270. .parent = &clk_p66,
  271. .enable = s5pv210_clk_ip3_ctrl,
  272. .ctrlbit = (1<<9),
  273. }, {
  274. .name = "uart",
  275. .id = 3,
  276. .parent = &clk_p66,
  277. .enable = s5pv210_clk_ip3_ctrl,
  278. .ctrlbit = (1<<10),
  279. },
  280. };
  281. static struct clk *clkset_uart_list[] = {
  282. [6] = &clk_mout_mpll.clk,
  283. [7] = &clk_mout_epll.clk,
  284. };
  285. static struct clksrc_sources clkset_uart = {
  286. .sources = clkset_uart_list,
  287. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  288. };
  289. static struct clksrc_clk clksrcs[] = {
  290. {
  291. .clk = {
  292. .name = "uclk1",
  293. .id = -1,
  294. .ctrlbit = (1<<17),
  295. .enable = s5pv210_clk_ip3_ctrl,
  296. },
  297. .sources = &clkset_uart,
  298. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
  299. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  300. }
  301. };
  302. /* Clock initialisation code */
  303. static struct clksrc_clk *sysclks[] = {
  304. &clk_mout_apll,
  305. &clk_mout_epll,
  306. &clk_mout_mpll,
  307. };
  308. #define GET_DIV(clk, field) ((((clk) & field##_MASK) >> field##_SHIFT) + 1)
  309. void __init_or_cpufreq s5pv210_setup_clocks(void)
  310. {
  311. struct clk *xtal_clk;
  312. unsigned long xtal;
  313. unsigned long armclk;
  314. unsigned long hclk200;
  315. unsigned long hclk166;
  316. unsigned long hclk133;
  317. unsigned long pclk100;
  318. unsigned long pclk83;
  319. unsigned long pclk66;
  320. unsigned long apll;
  321. unsigned long mpll;
  322. unsigned long epll;
  323. unsigned int ptr;
  324. u32 clkdiv0, clkdiv1;
  325. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  326. clkdiv0 = __raw_readl(S5P_CLK_DIV0);
  327. clkdiv1 = __raw_readl(S5P_CLK_DIV1);
  328. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  329. __func__, clkdiv0, clkdiv1);
  330. xtal_clk = clk_get(NULL, "xtal");
  331. BUG_ON(IS_ERR(xtal_clk));
  332. xtal = clk_get_rate(xtal_clk);
  333. clk_put(xtal_clk);
  334. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  335. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  336. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  337. epll = s5p_get_pll45xx(xtal, __raw_readl(S5P_EPLL_CON), pll_4500);
  338. clk_fout_apll.rate = apll;
  339. clk_fout_mpll.rate = mpll;
  340. clk_fout_epll.rate = epll;
  341. printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld",
  342. apll, mpll, epll);
  343. armclk = apll / GET_DIV(clkdiv0, S5P_CLKDIV0_APLL);
  344. if (__raw_readl(S5P_CLK_SRC0) & S5P_CLKSRC0_MUX200_MASK)
  345. hclk200 = mpll / GET_DIV(clkdiv0, S5P_CLKDIV0_HCLK200);
  346. else
  347. hclk200 = armclk / GET_DIV(clkdiv0, S5P_CLKDIV0_HCLK200);
  348. if (__raw_readl(S5P_CLK_SRC0) & S5P_CLKSRC0_MUX166_MASK) {
  349. hclk166 = apll / GET_DIV(clkdiv0, S5P_CLKDIV0_A2M);
  350. hclk166 = hclk166 / GET_DIV(clkdiv0, S5P_CLKDIV0_HCLK166);
  351. } else
  352. hclk166 = mpll / GET_DIV(clkdiv0, S5P_CLKDIV0_HCLK166);
  353. if (__raw_readl(S5P_CLK_SRC0) & S5P_CLKSRC0_MUX133_MASK) {
  354. hclk133 = apll / GET_DIV(clkdiv0, S5P_CLKDIV0_A2M);
  355. hclk133 = hclk133 / GET_DIV(clkdiv0, S5P_CLKDIV0_HCLK133);
  356. } else
  357. hclk133 = mpll / GET_DIV(clkdiv0, S5P_CLKDIV0_HCLK133);
  358. pclk100 = hclk200 / GET_DIV(clkdiv0, S5P_CLKDIV0_PCLK100);
  359. pclk83 = hclk166 / GET_DIV(clkdiv0, S5P_CLKDIV0_PCLK83);
  360. pclk66 = hclk133 / GET_DIV(clkdiv0, S5P_CLKDIV0_PCLK66);
  361. printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld, \
  362. HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
  363. armclk, hclk200, hclk166, hclk133, pclk100, pclk83, pclk66);
  364. clk_f.rate = armclk;
  365. clk_h.rate = hclk133;
  366. clk_p.rate = pclk66;
  367. clk_p66.rate = pclk66;
  368. clk_p83.rate = pclk83;
  369. clk_h133.rate = hclk133;
  370. clk_h166.rate = hclk166;
  371. clk_h200.rate = hclk200;
  372. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  373. s3c_set_clksrc(&clksrcs[ptr], true);
  374. }
  375. static struct clk *clks[] __initdata = {
  376. };
  377. void __init s5pv210_register_clocks(void)
  378. {
  379. struct clk *clkp;
  380. int ret;
  381. int ptr;
  382. ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  383. if (ret > 0)
  384. printk(KERN_ERR "Failed to register %u clocks\n", ret);
  385. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  386. s3c_register_clksrc(sysclks[ptr], 1);
  387. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  388. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  389. ret = s3c24xx_register_clocks(sys_clks, ARRAY_SIZE(sys_clks));
  390. if (ret > 0)
  391. printk(KERN_ERR "Failed to register system clocks\n");
  392. clkp = init_clocks_disable;
  393. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  394. ret = s3c24xx_register_clock(clkp);
  395. if (ret < 0) {
  396. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  397. clkp->name, ret);
  398. }
  399. (clkp->enable)(clkp, 0);
  400. }
  401. s3c_pwmclk_init();
  402. }