ata_piix.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below.going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "1.05"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_AHCI = (1 << 28), /* AHCI possible */
  101. PIIX_FLAG_CHECKINTR = (1 << 29), /* make sure PCI INTx enabled */
  102. PIIX_FLAG_COMBINED = (1 << 30), /* combined mode possible */
  103. /* combined mode. if set, PATA is channel 0.
  104. * if clear, PATA is channel 1.
  105. */
  106. PIIX_COMB_PATA_P0 = (1 << 1),
  107. PIIX_COMB = (1 << 2), /* combined mode enabled? */
  108. PIIX_PORT_ENABLED = (1 << 0),
  109. PIIX_PORT_PRESENT = (1 << 4),
  110. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  111. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  112. ich5_pata = 0,
  113. ich5_sata = 1,
  114. piix4_pata = 2,
  115. ich6_sata = 3,
  116. ich6_sata_ahci = 4,
  117. PIIX_AHCI_DEVICE = 6,
  118. };
  119. static int piix_init_one (struct pci_dev *pdev,
  120. const struct pci_device_id *ent);
  121. static void piix_pata_phy_reset(struct ata_port *ap);
  122. static void piix_sata_phy_reset(struct ata_port *ap);
  123. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  124. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  125. static unsigned int in_module_init = 1;
  126. static const struct pci_device_id piix_pci_tbl[] = {
  127. #ifdef ATA_ENABLE_PATA
  128. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix4_pata },
  129. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  130. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  131. #endif
  132. /* NOTE: The following PCI ids must be kept in sync with the
  133. * list in drivers/pci/quirks.c.
  134. */
  135. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  136. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  137. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  138. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  139. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  140. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  141. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  142. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  143. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  144. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  145. { } /* terminate list */
  146. };
  147. static struct pci_driver piix_pci_driver = {
  148. .name = DRV_NAME,
  149. .id_table = piix_pci_tbl,
  150. .probe = piix_init_one,
  151. .remove = ata_pci_remove_one,
  152. };
  153. static struct scsi_host_template piix_sht = {
  154. .module = THIS_MODULE,
  155. .name = DRV_NAME,
  156. .ioctl = ata_scsi_ioctl,
  157. .queuecommand = ata_scsi_queuecmd,
  158. .eh_strategy_handler = ata_scsi_error,
  159. .can_queue = ATA_DEF_QUEUE,
  160. .this_id = ATA_SHT_THIS_ID,
  161. .sg_tablesize = LIBATA_MAX_PRD,
  162. .max_sectors = ATA_MAX_SECTORS,
  163. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  164. .emulated = ATA_SHT_EMULATED,
  165. .use_clustering = ATA_SHT_USE_CLUSTERING,
  166. .proc_name = DRV_NAME,
  167. .dma_boundary = ATA_DMA_BOUNDARY,
  168. .slave_configure = ata_scsi_slave_config,
  169. .bios_param = ata_std_bios_param,
  170. .ordered_flush = 1,
  171. };
  172. static const struct ata_port_operations piix_pata_ops = {
  173. .port_disable = ata_port_disable,
  174. .set_piomode = piix_set_piomode,
  175. .set_dmamode = piix_set_dmamode,
  176. .tf_load = ata_tf_load,
  177. .tf_read = ata_tf_read,
  178. .check_status = ata_check_status,
  179. .exec_command = ata_exec_command,
  180. .dev_select = ata_std_dev_select,
  181. .phy_reset = piix_pata_phy_reset,
  182. .bmdma_setup = ata_bmdma_setup,
  183. .bmdma_start = ata_bmdma_start,
  184. .bmdma_stop = ata_bmdma_stop,
  185. .bmdma_status = ata_bmdma_status,
  186. .qc_prep = ata_qc_prep,
  187. .qc_issue = ata_qc_issue_prot,
  188. .eng_timeout = ata_eng_timeout,
  189. .irq_handler = ata_interrupt,
  190. .irq_clear = ata_bmdma_irq_clear,
  191. .port_start = ata_port_start,
  192. .port_stop = ata_port_stop,
  193. .host_stop = ata_host_stop,
  194. };
  195. static const struct ata_port_operations piix_sata_ops = {
  196. .port_disable = ata_port_disable,
  197. .tf_load = ata_tf_load,
  198. .tf_read = ata_tf_read,
  199. .check_status = ata_check_status,
  200. .exec_command = ata_exec_command,
  201. .dev_select = ata_std_dev_select,
  202. .phy_reset = piix_sata_phy_reset,
  203. .bmdma_setup = ata_bmdma_setup,
  204. .bmdma_start = ata_bmdma_start,
  205. .bmdma_stop = ata_bmdma_stop,
  206. .bmdma_status = ata_bmdma_status,
  207. .qc_prep = ata_qc_prep,
  208. .qc_issue = ata_qc_issue_prot,
  209. .eng_timeout = ata_eng_timeout,
  210. .irq_handler = ata_interrupt,
  211. .irq_clear = ata_bmdma_irq_clear,
  212. .port_start = ata_port_start,
  213. .port_stop = ata_port_stop,
  214. .host_stop = ata_host_stop,
  215. };
  216. static struct ata_port_info piix_port_info[] = {
  217. /* ich5_pata */
  218. {
  219. .sht = &piix_sht,
  220. .host_flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST |
  221. PIIX_FLAG_CHECKINTR,
  222. .pio_mask = 0x1f, /* pio0-4 */
  223. #if 0
  224. .mwdma_mask = 0x06, /* mwdma1-2 */
  225. #else
  226. .mwdma_mask = 0x00, /* mwdma broken */
  227. #endif
  228. .udma_mask = 0x3f, /* udma0-5 */
  229. .port_ops = &piix_pata_ops,
  230. },
  231. /* ich5_sata */
  232. {
  233. .sht = &piix_sht,
  234. .host_flags = ATA_FLAG_SATA | ATA_FLAG_SRST |
  235. PIIX_FLAG_COMBINED | PIIX_FLAG_CHECKINTR,
  236. .pio_mask = 0x1f, /* pio0-4 */
  237. .mwdma_mask = 0x07, /* mwdma0-2 */
  238. .udma_mask = 0x7f, /* udma0-6 */
  239. .port_ops = &piix_sata_ops,
  240. },
  241. /* piix4_pata */
  242. {
  243. .sht = &piix_sht,
  244. .host_flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  245. .pio_mask = 0x1f, /* pio0-4 */
  246. #if 0
  247. .mwdma_mask = 0x06, /* mwdma1-2 */
  248. #else
  249. .mwdma_mask = 0x00, /* mwdma broken */
  250. #endif
  251. .udma_mask = ATA_UDMA_MASK_40C,
  252. .port_ops = &piix_pata_ops,
  253. },
  254. /* ich6_sata */
  255. {
  256. .sht = &piix_sht,
  257. .host_flags = ATA_FLAG_SATA | ATA_FLAG_SRST |
  258. PIIX_FLAG_COMBINED | PIIX_FLAG_CHECKINTR |
  259. ATA_FLAG_SLAVE_POSS,
  260. .pio_mask = 0x1f, /* pio0-4 */
  261. .mwdma_mask = 0x07, /* mwdma0-2 */
  262. .udma_mask = 0x7f, /* udma0-6 */
  263. .port_ops = &piix_sata_ops,
  264. },
  265. /* ich6_sata_ahci */
  266. {
  267. .sht = &piix_sht,
  268. .host_flags = ATA_FLAG_SATA | ATA_FLAG_SRST |
  269. PIIX_FLAG_COMBINED | PIIX_FLAG_CHECKINTR |
  270. ATA_FLAG_SLAVE_POSS | PIIX_FLAG_AHCI,
  271. .pio_mask = 0x1f, /* pio0-4 */
  272. .mwdma_mask = 0x07, /* mwdma0-2 */
  273. .udma_mask = 0x7f, /* udma0-6 */
  274. .port_ops = &piix_sata_ops,
  275. },
  276. };
  277. static struct pci_bits piix_enable_bits[] = {
  278. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  279. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  280. };
  281. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  282. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  283. MODULE_LICENSE("GPL");
  284. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  285. MODULE_VERSION(DRV_VERSION);
  286. /**
  287. * piix_pata_cbl_detect - Probe host controller cable detect info
  288. * @ap: Port for which cable detect info is desired
  289. *
  290. * Read 80c cable indicator from ATA PCI device's PCI config
  291. * register. This register is normally set by firmware (BIOS).
  292. *
  293. * LOCKING:
  294. * None (inherited from caller).
  295. */
  296. static void piix_pata_cbl_detect(struct ata_port *ap)
  297. {
  298. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  299. u8 tmp, mask;
  300. /* no 80c support in host controller? */
  301. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  302. goto cbl40;
  303. /* check BIOS cable detect results */
  304. mask = ap->hard_port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  305. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  306. if ((tmp & mask) == 0)
  307. goto cbl40;
  308. ap->cbl = ATA_CBL_PATA80;
  309. return;
  310. cbl40:
  311. ap->cbl = ATA_CBL_PATA40;
  312. ap->udma_mask &= ATA_UDMA_MASK_40C;
  313. }
  314. /**
  315. * piix_pata_phy_reset - Probe specified port on PATA host controller
  316. * @ap: Port to probe
  317. *
  318. * Probe PATA phy.
  319. *
  320. * LOCKING:
  321. * None (inherited from caller).
  322. */
  323. static void piix_pata_phy_reset(struct ata_port *ap)
  324. {
  325. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  326. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->hard_port_no])) {
  327. ata_port_disable(ap);
  328. printk(KERN_INFO "ata%u: port disabled. ignoring.\n", ap->id);
  329. return;
  330. }
  331. piix_pata_cbl_detect(ap);
  332. ata_port_probe(ap);
  333. ata_bus_reset(ap);
  334. }
  335. /**
  336. * piix_sata_probe - Probe PCI device for present SATA devices
  337. * @ap: Port associated with the PCI device we wish to probe
  338. *
  339. * Reads SATA PCI device's PCI config register Port Configuration
  340. * and Status (PCS) to determine port and device availability.
  341. *
  342. * LOCKING:
  343. * None (inherited from caller).
  344. *
  345. * RETURNS:
  346. * Non-zero if port is enabled, it may or may not have a device
  347. * attached in that case (PRESENT bit would only be set if BIOS probe
  348. * was done). Zero is returned if port is disabled.
  349. */
  350. static int piix_sata_probe (struct ata_port *ap)
  351. {
  352. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  353. int combined = (ap->flags & ATA_FLAG_SLAVE_POSS);
  354. int orig_mask, mask, i;
  355. u8 pcs;
  356. mask = (PIIX_PORT_PRESENT << ap->hard_port_no) |
  357. (PIIX_PORT_ENABLED << ap->hard_port_no);
  358. pci_read_config_byte(pdev, ICH5_PCS, &pcs);
  359. orig_mask = (int) pcs & 0xff;
  360. /* TODO: this is vaguely wrong for ICH6 combined mode,
  361. * where only two of the four SATA ports are mapped
  362. * onto a single ATA channel. It is also vaguely inaccurate
  363. * for ICH5, which has only two ports. However, this is ok,
  364. * as further device presence detection code will handle
  365. * any false positives produced here.
  366. */
  367. for (i = 0; i < 4; i++) {
  368. mask = (PIIX_PORT_ENABLED << i);
  369. if ((orig_mask & mask) == mask)
  370. if (combined || (i == ap->hard_port_no))
  371. return 1;
  372. }
  373. return 0;
  374. }
  375. /**
  376. * piix_sata_phy_reset - Probe specified port on SATA host controller
  377. * @ap: Port to probe
  378. *
  379. * Probe SATA phy.
  380. *
  381. * LOCKING:
  382. * None (inherited from caller).
  383. */
  384. static void piix_sata_phy_reset(struct ata_port *ap)
  385. {
  386. if (!piix_sata_probe(ap)) {
  387. ata_port_disable(ap);
  388. printk(KERN_INFO "ata%u: SATA port has no device.\n", ap->id);
  389. return;
  390. }
  391. ap->cbl = ATA_CBL_SATA;
  392. ata_port_probe(ap);
  393. ata_bus_reset(ap);
  394. }
  395. /**
  396. * piix_set_piomode - Initialize host controller PATA PIO timings
  397. * @ap: Port whose timings we are configuring
  398. * @adev: um
  399. *
  400. * Set PIO mode for device, in host controller PCI config space.
  401. *
  402. * LOCKING:
  403. * None (inherited from caller).
  404. */
  405. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  406. {
  407. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  408. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  409. unsigned int is_slave = (adev->devno != 0);
  410. unsigned int master_port= ap->hard_port_no ? 0x42 : 0x40;
  411. unsigned int slave_port = 0x44;
  412. u16 master_data;
  413. u8 slave_data;
  414. static const /* ISP RTC */
  415. u8 timings[][2] = { { 0, 0 },
  416. { 0, 0 },
  417. { 1, 0 },
  418. { 2, 1 },
  419. { 2, 3 }, };
  420. pci_read_config_word(dev, master_port, &master_data);
  421. if (is_slave) {
  422. master_data |= 0x4000;
  423. /* enable PPE, IE and TIME */
  424. master_data |= 0x0070;
  425. pci_read_config_byte(dev, slave_port, &slave_data);
  426. slave_data &= (ap->hard_port_no ? 0x0f : 0xf0);
  427. slave_data |=
  428. (timings[pio][0] << 2) |
  429. (timings[pio][1] << (ap->hard_port_no ? 4 : 0));
  430. } else {
  431. master_data &= 0xccf8;
  432. /* enable PPE, IE and TIME */
  433. master_data |= 0x0007;
  434. master_data |=
  435. (timings[pio][0] << 12) |
  436. (timings[pio][1] << 8);
  437. }
  438. pci_write_config_word(dev, master_port, master_data);
  439. if (is_slave)
  440. pci_write_config_byte(dev, slave_port, slave_data);
  441. }
  442. /**
  443. * piix_set_dmamode - Initialize host controller PATA PIO timings
  444. * @ap: Port whose timings we are configuring
  445. * @adev: um
  446. * @udma: udma mode, 0 - 6
  447. *
  448. * Set UDMA mode for device, in host controller PCI config space.
  449. *
  450. * LOCKING:
  451. * None (inherited from caller).
  452. */
  453. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  454. {
  455. unsigned int udma = adev->dma_mode; /* FIXME: MWDMA too */
  456. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  457. u8 maslave = ap->hard_port_no ? 0x42 : 0x40;
  458. u8 speed = udma;
  459. unsigned int drive_dn = (ap->hard_port_no ? 2 : 0) + adev->devno;
  460. int a_speed = 3 << (drive_dn * 4);
  461. int u_flag = 1 << drive_dn;
  462. int v_flag = 0x01 << drive_dn;
  463. int w_flag = 0x10 << drive_dn;
  464. int u_speed = 0;
  465. int sitre;
  466. u16 reg4042, reg4a;
  467. u8 reg48, reg54, reg55;
  468. pci_read_config_word(dev, maslave, &reg4042);
  469. DPRINTK("reg4042 = 0x%04x\n", reg4042);
  470. sitre = (reg4042 & 0x4000) ? 1 : 0;
  471. pci_read_config_byte(dev, 0x48, &reg48);
  472. pci_read_config_word(dev, 0x4a, &reg4a);
  473. pci_read_config_byte(dev, 0x54, &reg54);
  474. pci_read_config_byte(dev, 0x55, &reg55);
  475. switch(speed) {
  476. case XFER_UDMA_4:
  477. case XFER_UDMA_2: u_speed = 2 << (drive_dn * 4); break;
  478. case XFER_UDMA_6:
  479. case XFER_UDMA_5:
  480. case XFER_UDMA_3:
  481. case XFER_UDMA_1: u_speed = 1 << (drive_dn * 4); break;
  482. case XFER_UDMA_0: u_speed = 0 << (drive_dn * 4); break;
  483. case XFER_MW_DMA_2:
  484. case XFER_MW_DMA_1: break;
  485. default:
  486. BUG();
  487. return;
  488. }
  489. if (speed >= XFER_UDMA_0) {
  490. if (!(reg48 & u_flag))
  491. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  492. if (speed == XFER_UDMA_5) {
  493. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  494. } else {
  495. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  496. }
  497. if ((reg4a & a_speed) != u_speed)
  498. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  499. if (speed > XFER_UDMA_2) {
  500. if (!(reg54 & v_flag))
  501. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  502. } else
  503. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  504. } else {
  505. if (reg48 & u_flag)
  506. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  507. if (reg4a & a_speed)
  508. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  509. if (reg54 & v_flag)
  510. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  511. if (reg55 & w_flag)
  512. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  513. }
  514. }
  515. #define AHCI_PCI_BAR 5
  516. #define AHCI_GLOBAL_CTL 0x04
  517. #define AHCI_ENABLE (1 << 31)
  518. static int piix_disable_ahci(struct pci_dev *pdev)
  519. {
  520. void __iomem *mmio;
  521. u32 tmp;
  522. int rc = 0;
  523. /* BUG: pci_enable_device has not yet been called. This
  524. * works because this device is usually set up by BIOS.
  525. */
  526. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  527. !pci_resource_len(pdev, AHCI_PCI_BAR))
  528. return 0;
  529. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  530. if (!mmio)
  531. return -ENOMEM;
  532. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  533. if (tmp & AHCI_ENABLE) {
  534. tmp &= ~AHCI_ENABLE;
  535. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  536. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  537. if (tmp & AHCI_ENABLE)
  538. rc = -EIO;
  539. }
  540. pci_iounmap(pdev, mmio);
  541. return rc;
  542. }
  543. /**
  544. * piix_check_450nx_errata - Check for problem 450NX setup
  545. *
  546. * Check for the present of 450NX errata #19 and errata #25. If
  547. * they are found return an error code so we can turn off DMA
  548. */
  549. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  550. {
  551. struct pci_dev *pdev = NULL;
  552. u16 cfg;
  553. u8 rev;
  554. int no_piix_dma = 0;
  555. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  556. {
  557. /* Look for 450NX PXB. Check for problem configurations
  558. A PCI quirk checks bit 6 already */
  559. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  560. pci_read_config_word(pdev, 0x41, &cfg);
  561. /* Only on the original revision: IDE DMA can hang */
  562. if(rev == 0x00)
  563. no_piix_dma = 1;
  564. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  565. else if(cfg & (1<<14) && rev < 5)
  566. no_piix_dma = 2;
  567. }
  568. if(no_piix_dma)
  569. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  570. if(no_piix_dma == 2)
  571. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  572. return no_piix_dma;
  573. }
  574. /**
  575. * piix_init_one - Register PIIX ATA PCI device with kernel services
  576. * @pdev: PCI device to register
  577. * @ent: Entry in piix_pci_tbl matching with @pdev
  578. *
  579. * Called from kernel PCI layer. We probe for combined mode (sigh),
  580. * and then hand over control to libata, for it to do the rest.
  581. *
  582. * LOCKING:
  583. * Inherited from PCI layer (may sleep).
  584. *
  585. * RETURNS:
  586. * Zero on success, or -ERRNO value.
  587. */
  588. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  589. {
  590. static int printed_version;
  591. struct ata_port_info *port_info[2];
  592. unsigned int combined = 0;
  593. unsigned int pata_chan = 0, sata_chan = 0;
  594. if (!printed_version++)
  595. dev_printk(KERN_DEBUG, &pdev->dev,
  596. "version " DRV_VERSION "\n");
  597. /* no hotplugging support (FIXME) */
  598. if (!in_module_init)
  599. return -ENODEV;
  600. port_info[0] = &piix_port_info[ent->driver_data];
  601. port_info[1] = &piix_port_info[ent->driver_data];
  602. if (port_info[0]->host_flags & PIIX_FLAG_AHCI) {
  603. u8 tmp;
  604. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  605. if (tmp == PIIX_AHCI_DEVICE) {
  606. int rc = piix_disable_ahci(pdev);
  607. if (rc)
  608. return rc;
  609. }
  610. }
  611. if (port_info[0]->host_flags & PIIX_FLAG_COMBINED) {
  612. u8 tmp;
  613. pci_read_config_byte(pdev, ICH5_PMR, &tmp);
  614. if (tmp & PIIX_COMB) {
  615. combined = 1;
  616. if (tmp & PIIX_COMB_PATA_P0)
  617. sata_chan = 1;
  618. else
  619. pata_chan = 1;
  620. }
  621. }
  622. /* On ICH5, some BIOSen disable the interrupt using the
  623. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  624. * On ICH6, this bit has the same effect, but only when
  625. * MSI is disabled (and it is disabled, as we don't use
  626. * message-signalled interrupts currently).
  627. */
  628. if (port_info[0]->host_flags & PIIX_FLAG_CHECKINTR)
  629. pci_intx(pdev, 1);
  630. if (combined) {
  631. port_info[sata_chan] = &piix_port_info[ent->driver_data];
  632. port_info[sata_chan]->host_flags |= ATA_FLAG_SLAVE_POSS;
  633. port_info[pata_chan] = &piix_port_info[ich5_pata];
  634. dev_printk(KERN_WARNING, &pdev->dev,
  635. "combined mode detected (p=%u, s=%u)\n",
  636. pata_chan, sata_chan);
  637. }
  638. if (piix_check_450nx_errata(pdev)) {
  639. /* This writes into the master table but it does not
  640. really matter for this errata as we will apply it to
  641. all the PIIX devices on the board */
  642. port_info[0]->mwdma_mask = 0;
  643. port_info[0]->udma_mask = 0;
  644. port_info[1]->mwdma_mask = 0;
  645. port_info[1]->udma_mask = 0;
  646. }
  647. return ata_pci_init_one(pdev, port_info, 2);
  648. }
  649. static int __init piix_init(void)
  650. {
  651. int rc;
  652. DPRINTK("pci_module_init\n");
  653. rc = pci_module_init(&piix_pci_driver);
  654. if (rc)
  655. return rc;
  656. in_module_init = 0;
  657. DPRINTK("done\n");
  658. return 0;
  659. }
  660. static void __exit piix_exit(void)
  661. {
  662. pci_unregister_driver(&piix_pci_driver);
  663. }
  664. module_init(piix_init);
  665. module_exit(piix_exit);