io_apic.c 98 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <linux/slab.h>
  39. #ifdef CONFIG_ACPI
  40. #include <acpi/acpi_bus.h>
  41. #endif
  42. #include <linux/bootmem.h>
  43. #include <linux/dmar.h>
  44. #include <linux/hpet.h>
  45. #include <asm/idle.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/cpu.h>
  49. #include <asm/desc.h>
  50. #include <asm/proto.h>
  51. #include <asm/acpi.h>
  52. #include <asm/dma.h>
  53. #include <asm/timer.h>
  54. #include <asm/i8259.h>
  55. #include <asm/msidef.h>
  56. #include <asm/hypertransport.h>
  57. #include <asm/setup.h>
  58. #include <asm/irq_remapping.h>
  59. #include <asm/hpet.h>
  60. #include <asm/hw_irq.h>
  61. #include <asm/apic.h>
  62. #define __apicdebuginit(type) static type __init
  63. #define for_each_irq_pin(entry, head) \
  64. for (entry = head; entry; entry = entry->next)
  65. /*
  66. * Is the SiS APIC rmw bug present ?
  67. * -1 = don't know, 0 = no, 1 = yes
  68. */
  69. int sis_apic_bug = -1;
  70. static DEFINE_RAW_SPINLOCK(ioapic_lock);
  71. static DEFINE_RAW_SPINLOCK(vector_lock);
  72. /*
  73. * # of IRQ routing registers
  74. */
  75. int nr_ioapic_registers[MAX_IO_APICS];
  76. /* I/O APIC entries */
  77. struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  78. int nr_ioapics;
  79. /* IO APIC gsi routing info */
  80. struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
  81. /* The one past the highest gsi number used */
  82. u32 gsi_top;
  83. /* MP IRQ source entries */
  84. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  85. /* # of MP IRQ source entries */
  86. int mp_irq_entries;
  87. /* GSI interrupts */
  88. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  89. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  90. int mp_bus_id_to_type[MAX_MP_BUSSES];
  91. #endif
  92. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  93. int skip_ioapic_setup;
  94. /**
  95. * disable_ioapic_support() - disables ioapic support at runtime
  96. */
  97. void disable_ioapic_support(void)
  98. {
  99. #ifdef CONFIG_PCI
  100. noioapicquirk = 1;
  101. noioapicreroute = -1;
  102. #endif
  103. skip_ioapic_setup = 1;
  104. }
  105. static int __init parse_noapic(char *str)
  106. {
  107. /* disable IO-APIC */
  108. disable_ioapic_support();
  109. return 0;
  110. }
  111. early_param("noapic", parse_noapic);
  112. static int io_apic_setup_irq_pin_once(unsigned int irq, int node,
  113. struct io_apic_irq_attr *attr);
  114. /* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
  115. void mp_save_irq(struct mpc_intsrc *m)
  116. {
  117. int i;
  118. apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
  119. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  120. m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
  121. m->srcbusirq, m->dstapic, m->dstirq);
  122. for (i = 0; i < mp_irq_entries; i++) {
  123. if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
  124. return;
  125. }
  126. memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
  127. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  128. panic("Max # of irq sources exceeded!!\n");
  129. }
  130. struct irq_pin_list {
  131. int apic, pin;
  132. struct irq_pin_list *next;
  133. };
  134. static struct irq_pin_list *alloc_irq_pin_list(int node)
  135. {
  136. return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
  137. }
  138. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  139. #ifdef CONFIG_SPARSE_IRQ
  140. static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
  141. #else
  142. static struct irq_cfg irq_cfgx[NR_IRQS];
  143. #endif
  144. int __init arch_early_irq_init(void)
  145. {
  146. struct irq_cfg *cfg;
  147. int count, node, i;
  148. if (!legacy_pic->nr_legacy_irqs) {
  149. nr_irqs_gsi = 0;
  150. io_apic_irqs = ~0UL;
  151. }
  152. cfg = irq_cfgx;
  153. count = ARRAY_SIZE(irq_cfgx);
  154. node = cpu_to_node(0);
  155. /* Make sure the legacy interrupts are marked in the bitmap */
  156. irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);
  157. for (i = 0; i < count; i++) {
  158. irq_set_chip_data(i, &cfg[i]);
  159. zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
  160. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
  161. /*
  162. * For legacy IRQ's, start with assigning irq0 to irq15 to
  163. * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
  164. */
  165. if (i < legacy_pic->nr_legacy_irqs) {
  166. cfg[i].vector = IRQ0_VECTOR + i;
  167. cpumask_set_cpu(0, cfg[i].domain);
  168. }
  169. }
  170. return 0;
  171. }
  172. #ifdef CONFIG_SPARSE_IRQ
  173. static struct irq_cfg *irq_cfg(unsigned int irq)
  174. {
  175. return irq_get_chip_data(irq);
  176. }
  177. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  178. {
  179. struct irq_cfg *cfg;
  180. cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
  181. if (!cfg)
  182. return NULL;
  183. if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
  184. goto out_cfg;
  185. if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
  186. goto out_domain;
  187. return cfg;
  188. out_domain:
  189. free_cpumask_var(cfg->domain);
  190. out_cfg:
  191. kfree(cfg);
  192. return NULL;
  193. }
  194. static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
  195. {
  196. if (!cfg)
  197. return;
  198. irq_set_chip_data(at, NULL);
  199. free_cpumask_var(cfg->domain);
  200. free_cpumask_var(cfg->old_domain);
  201. kfree(cfg);
  202. }
  203. #else
  204. struct irq_cfg *irq_cfg(unsigned int irq)
  205. {
  206. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  207. }
  208. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  209. {
  210. return irq_cfgx + irq;
  211. }
  212. static inline void free_irq_cfg(unsigned int at, struct irq_cfg *cfg) { }
  213. #endif
  214. static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
  215. {
  216. int res = irq_alloc_desc_at(at, node);
  217. struct irq_cfg *cfg;
  218. if (res < 0) {
  219. if (res != -EEXIST)
  220. return NULL;
  221. cfg = irq_get_chip_data(at);
  222. if (cfg)
  223. return cfg;
  224. }
  225. cfg = alloc_irq_cfg(at, node);
  226. if (cfg)
  227. irq_set_chip_data(at, cfg);
  228. else
  229. irq_free_desc(at);
  230. return cfg;
  231. }
  232. static int alloc_irq_from(unsigned int from, int node)
  233. {
  234. return irq_alloc_desc_from(from, node);
  235. }
  236. static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
  237. {
  238. free_irq_cfg(at, cfg);
  239. irq_free_desc(at);
  240. }
  241. struct io_apic {
  242. unsigned int index;
  243. unsigned int unused[3];
  244. unsigned int data;
  245. unsigned int unused2[11];
  246. unsigned int eoi;
  247. };
  248. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  249. {
  250. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  251. + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
  252. }
  253. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  254. {
  255. struct io_apic __iomem *io_apic = io_apic_base(apic);
  256. writel(vector, &io_apic->eoi);
  257. }
  258. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  259. {
  260. struct io_apic __iomem *io_apic = io_apic_base(apic);
  261. writel(reg, &io_apic->index);
  262. return readl(&io_apic->data);
  263. }
  264. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  265. {
  266. struct io_apic __iomem *io_apic = io_apic_base(apic);
  267. writel(reg, &io_apic->index);
  268. writel(value, &io_apic->data);
  269. }
  270. /*
  271. * Re-write a value: to be used for read-modify-write
  272. * cycles where the read already set up the index register.
  273. *
  274. * Older SiS APIC requires we rewrite the index register
  275. */
  276. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  277. {
  278. struct io_apic __iomem *io_apic = io_apic_base(apic);
  279. if (sis_apic_bug)
  280. writel(reg, &io_apic->index);
  281. writel(value, &io_apic->data);
  282. }
  283. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  284. {
  285. struct irq_pin_list *entry;
  286. unsigned long flags;
  287. raw_spin_lock_irqsave(&ioapic_lock, flags);
  288. for_each_irq_pin(entry, cfg->irq_2_pin) {
  289. unsigned int reg;
  290. int pin;
  291. pin = entry->pin;
  292. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  293. /* Is the remote IRR bit set? */
  294. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  295. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  296. return true;
  297. }
  298. }
  299. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  300. return false;
  301. }
  302. union entry_union {
  303. struct { u32 w1, w2; };
  304. struct IO_APIC_route_entry entry;
  305. };
  306. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  307. {
  308. union entry_union eu;
  309. unsigned long flags;
  310. raw_spin_lock_irqsave(&ioapic_lock, flags);
  311. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  312. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  313. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  314. return eu.entry;
  315. }
  316. /*
  317. * When we write a new IO APIC routing entry, we need to write the high
  318. * word first! If the mask bit in the low word is clear, we will enable
  319. * the interrupt, and we need to make sure the entry is fully populated
  320. * before that happens.
  321. */
  322. static void
  323. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  324. {
  325. union entry_union eu = {{0, 0}};
  326. eu.entry = e;
  327. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  328. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  329. }
  330. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  331. {
  332. unsigned long flags;
  333. raw_spin_lock_irqsave(&ioapic_lock, flags);
  334. __ioapic_write_entry(apic, pin, e);
  335. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  336. }
  337. /*
  338. * When we mask an IO APIC routing entry, we need to write the low
  339. * word first, in order to set the mask bit before we change the
  340. * high bits!
  341. */
  342. static void ioapic_mask_entry(int apic, int pin)
  343. {
  344. unsigned long flags;
  345. union entry_union eu = { .entry.mask = 1 };
  346. raw_spin_lock_irqsave(&ioapic_lock, flags);
  347. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  348. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  349. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  350. }
  351. /*
  352. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  353. * shared ISA-space IRQs, so we have to support them. We are super
  354. * fast in the common case, and fast for shared ISA-space IRQs.
  355. */
  356. static int
  357. __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  358. {
  359. struct irq_pin_list **last, *entry;
  360. /* don't allow duplicates */
  361. last = &cfg->irq_2_pin;
  362. for_each_irq_pin(entry, cfg->irq_2_pin) {
  363. if (entry->apic == apic && entry->pin == pin)
  364. return 0;
  365. last = &entry->next;
  366. }
  367. entry = alloc_irq_pin_list(node);
  368. if (!entry) {
  369. printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
  370. node, apic, pin);
  371. return -ENOMEM;
  372. }
  373. entry->apic = apic;
  374. entry->pin = pin;
  375. *last = entry;
  376. return 0;
  377. }
  378. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  379. {
  380. if (__add_pin_to_irq_node(cfg, node, apic, pin))
  381. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  382. }
  383. /*
  384. * Reroute an IRQ to a different pin.
  385. */
  386. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  387. int oldapic, int oldpin,
  388. int newapic, int newpin)
  389. {
  390. struct irq_pin_list *entry;
  391. for_each_irq_pin(entry, cfg->irq_2_pin) {
  392. if (entry->apic == oldapic && entry->pin == oldpin) {
  393. entry->apic = newapic;
  394. entry->pin = newpin;
  395. /* every one is different, right? */
  396. return;
  397. }
  398. }
  399. /* old apic/pin didn't exist, so just add new ones */
  400. add_pin_to_irq_node(cfg, node, newapic, newpin);
  401. }
  402. static void __io_apic_modify_irq(struct irq_pin_list *entry,
  403. int mask_and, int mask_or,
  404. void (*final)(struct irq_pin_list *entry))
  405. {
  406. unsigned int reg, pin;
  407. pin = entry->pin;
  408. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  409. reg &= mask_and;
  410. reg |= mask_or;
  411. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  412. if (final)
  413. final(entry);
  414. }
  415. static void io_apic_modify_irq(struct irq_cfg *cfg,
  416. int mask_and, int mask_or,
  417. void (*final)(struct irq_pin_list *entry))
  418. {
  419. struct irq_pin_list *entry;
  420. for_each_irq_pin(entry, cfg->irq_2_pin)
  421. __io_apic_modify_irq(entry, mask_and, mask_or, final);
  422. }
  423. static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
  424. {
  425. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  426. IO_APIC_REDIR_MASKED, NULL);
  427. }
  428. static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
  429. {
  430. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
  431. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  432. }
  433. static void io_apic_sync(struct irq_pin_list *entry)
  434. {
  435. /*
  436. * Synchronize the IO-APIC and the CPU by doing
  437. * a dummy read from the IO-APIC
  438. */
  439. struct io_apic __iomem *io_apic;
  440. io_apic = io_apic_base(entry->apic);
  441. readl(&io_apic->data);
  442. }
  443. static void mask_ioapic(struct irq_cfg *cfg)
  444. {
  445. unsigned long flags;
  446. raw_spin_lock_irqsave(&ioapic_lock, flags);
  447. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  448. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  449. }
  450. static void mask_ioapic_irq(struct irq_data *data)
  451. {
  452. mask_ioapic(data->chip_data);
  453. }
  454. static void __unmask_ioapic(struct irq_cfg *cfg)
  455. {
  456. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  457. }
  458. static void unmask_ioapic(struct irq_cfg *cfg)
  459. {
  460. unsigned long flags;
  461. raw_spin_lock_irqsave(&ioapic_lock, flags);
  462. __unmask_ioapic(cfg);
  463. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  464. }
  465. static void unmask_ioapic_irq(struct irq_data *data)
  466. {
  467. unmask_ioapic(data->chip_data);
  468. }
  469. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  470. {
  471. struct IO_APIC_route_entry entry;
  472. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  473. entry = ioapic_read_entry(apic, pin);
  474. if (entry.delivery_mode == dest_SMI)
  475. return;
  476. /*
  477. * Disable it in the IO-APIC irq-routing table:
  478. */
  479. ioapic_mask_entry(apic, pin);
  480. }
  481. static void clear_IO_APIC (void)
  482. {
  483. int apic, pin;
  484. for (apic = 0; apic < nr_ioapics; apic++)
  485. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  486. clear_IO_APIC_pin(apic, pin);
  487. }
  488. #ifdef CONFIG_X86_32
  489. /*
  490. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  491. * specific CPU-side IRQs.
  492. */
  493. #define MAX_PIRQS 8
  494. static int pirq_entries[MAX_PIRQS] = {
  495. [0 ... MAX_PIRQS - 1] = -1
  496. };
  497. static int __init ioapic_pirq_setup(char *str)
  498. {
  499. int i, max;
  500. int ints[MAX_PIRQS+1];
  501. get_options(str, ARRAY_SIZE(ints), ints);
  502. apic_printk(APIC_VERBOSE, KERN_INFO
  503. "PIRQ redirection, working around broken MP-BIOS.\n");
  504. max = MAX_PIRQS;
  505. if (ints[0] < MAX_PIRQS)
  506. max = ints[0];
  507. for (i = 0; i < max; i++) {
  508. apic_printk(APIC_VERBOSE, KERN_DEBUG
  509. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  510. /*
  511. * PIRQs are mapped upside down, usually.
  512. */
  513. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  514. }
  515. return 1;
  516. }
  517. __setup("pirq=", ioapic_pirq_setup);
  518. #endif /* CONFIG_X86_32 */
  519. struct IO_APIC_route_entry **alloc_ioapic_entries(void)
  520. {
  521. int apic;
  522. struct IO_APIC_route_entry **ioapic_entries;
  523. ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
  524. GFP_KERNEL);
  525. if (!ioapic_entries)
  526. return 0;
  527. for (apic = 0; apic < nr_ioapics; apic++) {
  528. ioapic_entries[apic] =
  529. kzalloc(sizeof(struct IO_APIC_route_entry) *
  530. nr_ioapic_registers[apic], GFP_KERNEL);
  531. if (!ioapic_entries[apic])
  532. goto nomem;
  533. }
  534. return ioapic_entries;
  535. nomem:
  536. while (--apic >= 0)
  537. kfree(ioapic_entries[apic]);
  538. kfree(ioapic_entries);
  539. return 0;
  540. }
  541. /*
  542. * Saves all the IO-APIC RTE's
  543. */
  544. int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  545. {
  546. int apic, pin;
  547. if (!ioapic_entries)
  548. return -ENOMEM;
  549. for (apic = 0; apic < nr_ioapics; apic++) {
  550. if (!ioapic_entries[apic])
  551. return -ENOMEM;
  552. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  553. ioapic_entries[apic][pin] =
  554. ioapic_read_entry(apic, pin);
  555. }
  556. return 0;
  557. }
  558. /*
  559. * Mask all IO APIC entries.
  560. */
  561. void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  562. {
  563. int apic, pin;
  564. if (!ioapic_entries)
  565. return;
  566. for (apic = 0; apic < nr_ioapics; apic++) {
  567. if (!ioapic_entries[apic])
  568. break;
  569. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  570. struct IO_APIC_route_entry entry;
  571. entry = ioapic_entries[apic][pin];
  572. if (!entry.mask) {
  573. entry.mask = 1;
  574. ioapic_write_entry(apic, pin, entry);
  575. }
  576. }
  577. }
  578. }
  579. /*
  580. * Restore IO APIC entries which was saved in ioapic_entries.
  581. */
  582. int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  583. {
  584. int apic, pin;
  585. if (!ioapic_entries)
  586. return -ENOMEM;
  587. for (apic = 0; apic < nr_ioapics; apic++) {
  588. if (!ioapic_entries[apic])
  589. return -ENOMEM;
  590. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  591. ioapic_write_entry(apic, pin,
  592. ioapic_entries[apic][pin]);
  593. }
  594. return 0;
  595. }
  596. void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
  597. {
  598. int apic;
  599. for (apic = 0; apic < nr_ioapics; apic++)
  600. kfree(ioapic_entries[apic]);
  601. kfree(ioapic_entries);
  602. }
  603. /*
  604. * Find the IRQ entry number of a certain pin.
  605. */
  606. static int find_irq_entry(int apic, int pin, int type)
  607. {
  608. int i;
  609. for (i = 0; i < mp_irq_entries; i++)
  610. if (mp_irqs[i].irqtype == type &&
  611. (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
  612. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  613. mp_irqs[i].dstirq == pin)
  614. return i;
  615. return -1;
  616. }
  617. /*
  618. * Find the pin to which IRQ[irq] (ISA) is connected
  619. */
  620. static int __init find_isa_irq_pin(int irq, int type)
  621. {
  622. int i;
  623. for (i = 0; i < mp_irq_entries; i++) {
  624. int lbus = mp_irqs[i].srcbus;
  625. if (test_bit(lbus, mp_bus_not_pci) &&
  626. (mp_irqs[i].irqtype == type) &&
  627. (mp_irqs[i].srcbusirq == irq))
  628. return mp_irqs[i].dstirq;
  629. }
  630. return -1;
  631. }
  632. static int __init find_isa_irq_apic(int irq, int type)
  633. {
  634. int i;
  635. for (i = 0; i < mp_irq_entries; i++) {
  636. int lbus = mp_irqs[i].srcbus;
  637. if (test_bit(lbus, mp_bus_not_pci) &&
  638. (mp_irqs[i].irqtype == type) &&
  639. (mp_irqs[i].srcbusirq == irq))
  640. break;
  641. }
  642. if (i < mp_irq_entries) {
  643. int apic;
  644. for(apic = 0; apic < nr_ioapics; apic++) {
  645. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
  646. return apic;
  647. }
  648. }
  649. return -1;
  650. }
  651. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  652. /*
  653. * EISA Edge/Level control register, ELCR
  654. */
  655. static int EISA_ELCR(unsigned int irq)
  656. {
  657. if (irq < legacy_pic->nr_legacy_irqs) {
  658. unsigned int port = 0x4d0 + (irq >> 3);
  659. return (inb(port) >> (irq & 7)) & 1;
  660. }
  661. apic_printk(APIC_VERBOSE, KERN_INFO
  662. "Broken MPtable reports ISA irq %d\n", irq);
  663. return 0;
  664. }
  665. #endif
  666. /* ISA interrupts are always polarity zero edge triggered,
  667. * when listed as conforming in the MP table. */
  668. #define default_ISA_trigger(idx) (0)
  669. #define default_ISA_polarity(idx) (0)
  670. /* EISA interrupts are always polarity zero and can be edge or level
  671. * trigger depending on the ELCR value. If an interrupt is listed as
  672. * EISA conforming in the MP table, that means its trigger type must
  673. * be read in from the ELCR */
  674. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  675. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  676. /* PCI interrupts are always polarity one level triggered,
  677. * when listed as conforming in the MP table. */
  678. #define default_PCI_trigger(idx) (1)
  679. #define default_PCI_polarity(idx) (1)
  680. /* MCA interrupts are always polarity zero level triggered,
  681. * when listed as conforming in the MP table. */
  682. #define default_MCA_trigger(idx) (1)
  683. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  684. static int irq_polarity(int idx)
  685. {
  686. int bus = mp_irqs[idx].srcbus;
  687. int polarity;
  688. /*
  689. * Determine IRQ line polarity (high active or low active):
  690. */
  691. switch (mp_irqs[idx].irqflag & 3)
  692. {
  693. case 0: /* conforms, ie. bus-type dependent polarity */
  694. if (test_bit(bus, mp_bus_not_pci))
  695. polarity = default_ISA_polarity(idx);
  696. else
  697. polarity = default_PCI_polarity(idx);
  698. break;
  699. case 1: /* high active */
  700. {
  701. polarity = 0;
  702. break;
  703. }
  704. case 2: /* reserved */
  705. {
  706. printk(KERN_WARNING "broken BIOS!!\n");
  707. polarity = 1;
  708. break;
  709. }
  710. case 3: /* low active */
  711. {
  712. polarity = 1;
  713. break;
  714. }
  715. default: /* invalid */
  716. {
  717. printk(KERN_WARNING "broken BIOS!!\n");
  718. polarity = 1;
  719. break;
  720. }
  721. }
  722. return polarity;
  723. }
  724. static int irq_trigger(int idx)
  725. {
  726. int bus = mp_irqs[idx].srcbus;
  727. int trigger;
  728. /*
  729. * Determine IRQ trigger mode (edge or level sensitive):
  730. */
  731. switch ((mp_irqs[idx].irqflag>>2) & 3)
  732. {
  733. case 0: /* conforms, ie. bus-type dependent */
  734. if (test_bit(bus, mp_bus_not_pci))
  735. trigger = default_ISA_trigger(idx);
  736. else
  737. trigger = default_PCI_trigger(idx);
  738. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  739. switch (mp_bus_id_to_type[bus]) {
  740. case MP_BUS_ISA: /* ISA pin */
  741. {
  742. /* set before the switch */
  743. break;
  744. }
  745. case MP_BUS_EISA: /* EISA pin */
  746. {
  747. trigger = default_EISA_trigger(idx);
  748. break;
  749. }
  750. case MP_BUS_PCI: /* PCI pin */
  751. {
  752. /* set before the switch */
  753. break;
  754. }
  755. case MP_BUS_MCA: /* MCA pin */
  756. {
  757. trigger = default_MCA_trigger(idx);
  758. break;
  759. }
  760. default:
  761. {
  762. printk(KERN_WARNING "broken BIOS!!\n");
  763. trigger = 1;
  764. break;
  765. }
  766. }
  767. #endif
  768. break;
  769. case 1: /* edge */
  770. {
  771. trigger = 0;
  772. break;
  773. }
  774. case 2: /* reserved */
  775. {
  776. printk(KERN_WARNING "broken BIOS!!\n");
  777. trigger = 1;
  778. break;
  779. }
  780. case 3: /* level */
  781. {
  782. trigger = 1;
  783. break;
  784. }
  785. default: /* invalid */
  786. {
  787. printk(KERN_WARNING "broken BIOS!!\n");
  788. trigger = 0;
  789. break;
  790. }
  791. }
  792. return trigger;
  793. }
  794. static int pin_2_irq(int idx, int apic, int pin)
  795. {
  796. int irq;
  797. int bus = mp_irqs[idx].srcbus;
  798. /*
  799. * Debugging check, we are in big trouble if this message pops up!
  800. */
  801. if (mp_irqs[idx].dstirq != pin)
  802. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  803. if (test_bit(bus, mp_bus_not_pci)) {
  804. irq = mp_irqs[idx].srcbusirq;
  805. } else {
  806. u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
  807. if (gsi >= NR_IRQS_LEGACY)
  808. irq = gsi;
  809. else
  810. irq = gsi_top + gsi;
  811. }
  812. #ifdef CONFIG_X86_32
  813. /*
  814. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  815. */
  816. if ((pin >= 16) && (pin <= 23)) {
  817. if (pirq_entries[pin-16] != -1) {
  818. if (!pirq_entries[pin-16]) {
  819. apic_printk(APIC_VERBOSE, KERN_DEBUG
  820. "disabling PIRQ%d\n", pin-16);
  821. } else {
  822. irq = pirq_entries[pin-16];
  823. apic_printk(APIC_VERBOSE, KERN_DEBUG
  824. "using PIRQ%d -> IRQ %d\n",
  825. pin-16, irq);
  826. }
  827. }
  828. }
  829. #endif
  830. return irq;
  831. }
  832. /*
  833. * Find a specific PCI IRQ entry.
  834. * Not an __init, possibly needed by modules
  835. */
  836. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  837. struct io_apic_irq_attr *irq_attr)
  838. {
  839. int apic, i, best_guess = -1;
  840. apic_printk(APIC_DEBUG,
  841. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  842. bus, slot, pin);
  843. if (test_bit(bus, mp_bus_not_pci)) {
  844. apic_printk(APIC_VERBOSE,
  845. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  846. return -1;
  847. }
  848. for (i = 0; i < mp_irq_entries; i++) {
  849. int lbus = mp_irqs[i].srcbus;
  850. for (apic = 0; apic < nr_ioapics; apic++)
  851. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
  852. mp_irqs[i].dstapic == MP_APIC_ALL)
  853. break;
  854. if (!test_bit(lbus, mp_bus_not_pci) &&
  855. !mp_irqs[i].irqtype &&
  856. (bus == lbus) &&
  857. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  858. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  859. if (!(apic || IO_APIC_IRQ(irq)))
  860. continue;
  861. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  862. set_io_apic_irq_attr(irq_attr, apic,
  863. mp_irqs[i].dstirq,
  864. irq_trigger(i),
  865. irq_polarity(i));
  866. return irq;
  867. }
  868. /*
  869. * Use the first all-but-pin matching entry as a
  870. * best-guess fuzzy result for broken mptables.
  871. */
  872. if (best_guess < 0) {
  873. set_io_apic_irq_attr(irq_attr, apic,
  874. mp_irqs[i].dstirq,
  875. irq_trigger(i),
  876. irq_polarity(i));
  877. best_guess = irq;
  878. }
  879. }
  880. }
  881. return best_guess;
  882. }
  883. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  884. void lock_vector_lock(void)
  885. {
  886. /* Used to the online set of cpus does not change
  887. * during assign_irq_vector.
  888. */
  889. raw_spin_lock(&vector_lock);
  890. }
  891. void unlock_vector_lock(void)
  892. {
  893. raw_spin_unlock(&vector_lock);
  894. }
  895. static int
  896. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  897. {
  898. /*
  899. * NOTE! The local APIC isn't very good at handling
  900. * multiple interrupts at the same interrupt level.
  901. * As the interrupt level is determined by taking the
  902. * vector number and shifting that right by 4, we
  903. * want to spread these out a bit so that they don't
  904. * all fall in the same interrupt level.
  905. *
  906. * Also, we've got to be careful not to trash gate
  907. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  908. */
  909. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  910. static int current_offset = VECTOR_OFFSET_START % 8;
  911. unsigned int old_vector;
  912. int cpu, err;
  913. cpumask_var_t tmp_mask;
  914. if (cfg->move_in_progress)
  915. return -EBUSY;
  916. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  917. return -ENOMEM;
  918. old_vector = cfg->vector;
  919. if (old_vector) {
  920. cpumask_and(tmp_mask, mask, cpu_online_mask);
  921. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  922. if (!cpumask_empty(tmp_mask)) {
  923. free_cpumask_var(tmp_mask);
  924. return 0;
  925. }
  926. }
  927. /* Only try and allocate irqs on cpus that are present */
  928. err = -ENOSPC;
  929. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  930. int new_cpu;
  931. int vector, offset;
  932. apic->vector_allocation_domain(cpu, tmp_mask);
  933. vector = current_vector;
  934. offset = current_offset;
  935. next:
  936. vector += 8;
  937. if (vector >= first_system_vector) {
  938. /* If out of vectors on large boxen, must share them. */
  939. offset = (offset + 1) % 8;
  940. vector = FIRST_EXTERNAL_VECTOR + offset;
  941. }
  942. if (unlikely(current_vector == vector))
  943. continue;
  944. if (test_bit(vector, used_vectors))
  945. goto next;
  946. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  947. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  948. goto next;
  949. /* Found one! */
  950. current_vector = vector;
  951. current_offset = offset;
  952. if (old_vector) {
  953. cfg->move_in_progress = 1;
  954. cpumask_copy(cfg->old_domain, cfg->domain);
  955. }
  956. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  957. per_cpu(vector_irq, new_cpu)[vector] = irq;
  958. cfg->vector = vector;
  959. cpumask_copy(cfg->domain, tmp_mask);
  960. err = 0;
  961. break;
  962. }
  963. free_cpumask_var(tmp_mask);
  964. return err;
  965. }
  966. int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  967. {
  968. int err;
  969. unsigned long flags;
  970. raw_spin_lock_irqsave(&vector_lock, flags);
  971. err = __assign_irq_vector(irq, cfg, mask);
  972. raw_spin_unlock_irqrestore(&vector_lock, flags);
  973. return err;
  974. }
  975. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  976. {
  977. int cpu, vector;
  978. BUG_ON(!cfg->vector);
  979. vector = cfg->vector;
  980. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  981. per_cpu(vector_irq, cpu)[vector] = -1;
  982. cfg->vector = 0;
  983. cpumask_clear(cfg->domain);
  984. if (likely(!cfg->move_in_progress))
  985. return;
  986. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  987. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  988. vector++) {
  989. if (per_cpu(vector_irq, cpu)[vector] != irq)
  990. continue;
  991. per_cpu(vector_irq, cpu)[vector] = -1;
  992. break;
  993. }
  994. }
  995. cfg->move_in_progress = 0;
  996. }
  997. void __setup_vector_irq(int cpu)
  998. {
  999. /* Initialize vector_irq on a new cpu */
  1000. int irq, vector;
  1001. struct irq_cfg *cfg;
  1002. /*
  1003. * vector_lock will make sure that we don't run into irq vector
  1004. * assignments that might be happening on another cpu in parallel,
  1005. * while we setup our initial vector to irq mappings.
  1006. */
  1007. raw_spin_lock(&vector_lock);
  1008. /* Mark the inuse vectors */
  1009. for_each_active_irq(irq) {
  1010. cfg = irq_get_chip_data(irq);
  1011. if (!cfg)
  1012. continue;
  1013. /*
  1014. * If it is a legacy IRQ handled by the legacy PIC, this cpu
  1015. * will be part of the irq_cfg's domain.
  1016. */
  1017. if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
  1018. cpumask_set_cpu(cpu, cfg->domain);
  1019. if (!cpumask_test_cpu(cpu, cfg->domain))
  1020. continue;
  1021. vector = cfg->vector;
  1022. per_cpu(vector_irq, cpu)[vector] = irq;
  1023. }
  1024. /* Mark the free vectors */
  1025. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1026. irq = per_cpu(vector_irq, cpu)[vector];
  1027. if (irq < 0)
  1028. continue;
  1029. cfg = irq_cfg(irq);
  1030. if (!cpumask_test_cpu(cpu, cfg->domain))
  1031. per_cpu(vector_irq, cpu)[vector] = -1;
  1032. }
  1033. raw_spin_unlock(&vector_lock);
  1034. }
  1035. static struct irq_chip ioapic_chip;
  1036. static struct irq_chip ir_ioapic_chip;
  1037. #ifdef CONFIG_X86_32
  1038. static inline int IO_APIC_irq_trigger(int irq)
  1039. {
  1040. int apic, idx, pin;
  1041. for (apic = 0; apic < nr_ioapics; apic++) {
  1042. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1043. idx = find_irq_entry(apic, pin, mp_INT);
  1044. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1045. return irq_trigger(idx);
  1046. }
  1047. }
  1048. /*
  1049. * nonexistent IRQs are edge default
  1050. */
  1051. return 0;
  1052. }
  1053. #else
  1054. static inline int IO_APIC_irq_trigger(int irq)
  1055. {
  1056. return 1;
  1057. }
  1058. #endif
  1059. static void ioapic_register_intr(unsigned int irq, unsigned long trigger)
  1060. {
  1061. struct irq_chip *chip = &ioapic_chip;
  1062. irq_flow_handler_t hdl;
  1063. bool fasteoi;
  1064. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1065. trigger == IOAPIC_LEVEL) {
  1066. irq_set_status_flags(irq, IRQ_LEVEL);
  1067. fasteoi = true;
  1068. } else {
  1069. irq_clear_status_flags(irq, IRQ_LEVEL);
  1070. fasteoi = false;
  1071. }
  1072. if (irq_remapped(irq_get_chip_data(irq))) {
  1073. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  1074. chip = &ir_ioapic_chip;
  1075. fasteoi = trigger != 0;
  1076. }
  1077. hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
  1078. irq_set_chip_and_handler_name(irq, chip, hdl,
  1079. fasteoi ? "fasteoi" : "edge");
  1080. }
  1081. static int setup_ioapic_entry(int apic_id, int irq,
  1082. struct IO_APIC_route_entry *entry,
  1083. unsigned int destination, int trigger,
  1084. int polarity, int vector, int pin)
  1085. {
  1086. /*
  1087. * add it to the IO-APIC irq-routing table:
  1088. */
  1089. memset(entry,0,sizeof(*entry));
  1090. if (intr_remapping_enabled) {
  1091. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1092. struct irte irte;
  1093. struct IR_IO_APIC_route_entry *ir_entry =
  1094. (struct IR_IO_APIC_route_entry *) entry;
  1095. int index;
  1096. if (!iommu)
  1097. panic("No mapping iommu for ioapic %d\n", apic_id);
  1098. index = alloc_irte(iommu, irq, 1);
  1099. if (index < 0)
  1100. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1101. prepare_irte(&irte, vector, destination);
  1102. /* Set source-id of interrupt request */
  1103. set_ioapic_sid(&irte, apic_id);
  1104. modify_irte(irq, &irte);
  1105. ir_entry->index2 = (index >> 15) & 0x1;
  1106. ir_entry->zero = 0;
  1107. ir_entry->format = 1;
  1108. ir_entry->index = (index & 0x7fff);
  1109. /*
  1110. * IO-APIC RTE will be configured with virtual vector.
  1111. * irq handler will do the explicit EOI to the io-apic.
  1112. */
  1113. ir_entry->vector = pin;
  1114. } else {
  1115. entry->delivery_mode = apic->irq_delivery_mode;
  1116. entry->dest_mode = apic->irq_dest_mode;
  1117. entry->dest = destination;
  1118. entry->vector = vector;
  1119. }
  1120. entry->mask = 0; /* enable IRQ */
  1121. entry->trigger = trigger;
  1122. entry->polarity = polarity;
  1123. /* Mask level triggered irqs.
  1124. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1125. */
  1126. if (trigger)
  1127. entry->mask = 1;
  1128. return 0;
  1129. }
  1130. static void setup_ioapic_irq(int apic_id, int pin, unsigned int irq,
  1131. struct irq_cfg *cfg, int trigger, int polarity)
  1132. {
  1133. struct IO_APIC_route_entry entry;
  1134. unsigned int dest;
  1135. if (!IO_APIC_IRQ(irq))
  1136. return;
  1137. /*
  1138. * For legacy irqs, cfg->domain starts with cpu 0 for legacy
  1139. * controllers like 8259. Now that IO-APIC can handle this irq, update
  1140. * the cfg->domain.
  1141. */
  1142. if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
  1143. apic->vector_allocation_domain(0, cfg->domain);
  1144. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1145. return;
  1146. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1147. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1148. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1149. "IRQ %d Mode:%i Active:%i)\n",
  1150. apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
  1151. irq, trigger, polarity);
  1152. if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
  1153. dest, trigger, polarity, cfg->vector, pin)) {
  1154. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1155. mp_ioapics[apic_id].apicid, pin);
  1156. __clear_irq_vector(irq, cfg);
  1157. return;
  1158. }
  1159. ioapic_register_intr(irq, trigger);
  1160. if (irq < legacy_pic->nr_legacy_irqs)
  1161. legacy_pic->mask(irq);
  1162. ioapic_write_entry(apic_id, pin, entry);
  1163. }
  1164. static struct {
  1165. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  1166. } mp_ioapic_routing[MAX_IO_APICS];
  1167. static bool __init io_apic_pin_not_connected(int idx, int apic_id, int pin)
  1168. {
  1169. if (idx != -1)
  1170. return false;
  1171. apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
  1172. mp_ioapics[apic_id].apicid, pin);
  1173. return true;
  1174. }
  1175. static void __init __io_apic_setup_irqs(unsigned int apic_id)
  1176. {
  1177. int idx, node = cpu_to_node(0);
  1178. struct io_apic_irq_attr attr;
  1179. unsigned int pin, irq;
  1180. for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
  1181. idx = find_irq_entry(apic_id, pin, mp_INT);
  1182. if (io_apic_pin_not_connected(idx, apic_id, pin))
  1183. continue;
  1184. irq = pin_2_irq(idx, apic_id, pin);
  1185. if ((apic_id > 0) && (irq > 16))
  1186. continue;
  1187. /*
  1188. * Skip the timer IRQ if there's a quirk handler
  1189. * installed and if it returns 1:
  1190. */
  1191. if (apic->multi_timer_check &&
  1192. apic->multi_timer_check(apic_id, irq))
  1193. continue;
  1194. set_io_apic_irq_attr(&attr, apic_id, pin, irq_trigger(idx),
  1195. irq_polarity(idx));
  1196. io_apic_setup_irq_pin(irq, node, &attr);
  1197. }
  1198. }
  1199. static void __init setup_IO_APIC_irqs(void)
  1200. {
  1201. unsigned int apic_id;
  1202. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1203. for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
  1204. __io_apic_setup_irqs(apic_id);
  1205. }
  1206. /*
  1207. * for the gsit that is not in first ioapic
  1208. * but could not use acpi_register_gsi()
  1209. * like some special sci in IBM x3330
  1210. */
  1211. void setup_IO_APIC_irq_extra(u32 gsi)
  1212. {
  1213. int apic_id = 0, pin, idx, irq, node = cpu_to_node(0);
  1214. struct io_apic_irq_attr attr;
  1215. /*
  1216. * Convert 'gsi' to 'ioapic.pin'.
  1217. */
  1218. apic_id = mp_find_ioapic(gsi);
  1219. if (apic_id < 0)
  1220. return;
  1221. pin = mp_find_ioapic_pin(apic_id, gsi);
  1222. idx = find_irq_entry(apic_id, pin, mp_INT);
  1223. if (idx == -1)
  1224. return;
  1225. irq = pin_2_irq(idx, apic_id, pin);
  1226. /* Only handle the non legacy irqs on secondary ioapics */
  1227. if (apic_id == 0 || irq < NR_IRQS_LEGACY)
  1228. return;
  1229. set_io_apic_irq_attr(&attr, apic_id, pin, irq_trigger(idx),
  1230. irq_polarity(idx));
  1231. io_apic_setup_irq_pin_once(irq, node, &attr);
  1232. }
  1233. /*
  1234. * Set up the timer pin, possibly with the 8259A-master behind.
  1235. */
  1236. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1237. int vector)
  1238. {
  1239. struct IO_APIC_route_entry entry;
  1240. if (intr_remapping_enabled)
  1241. return;
  1242. memset(&entry, 0, sizeof(entry));
  1243. /*
  1244. * We use logical delivery to get the timer IRQ
  1245. * to the first CPU.
  1246. */
  1247. entry.dest_mode = apic->irq_dest_mode;
  1248. entry.mask = 0; /* don't mask IRQ for edge */
  1249. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1250. entry.delivery_mode = apic->irq_delivery_mode;
  1251. entry.polarity = 0;
  1252. entry.trigger = 0;
  1253. entry.vector = vector;
  1254. /*
  1255. * The timer IRQ doesn't have to know that behind the
  1256. * scene we may have a 8259A-master in AEOI mode ...
  1257. */
  1258. irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
  1259. "edge");
  1260. /*
  1261. * Add it to the IO-APIC irq-routing table:
  1262. */
  1263. ioapic_write_entry(apic_id, pin, entry);
  1264. }
  1265. __apicdebuginit(void) print_IO_APIC(void)
  1266. {
  1267. int apic, i;
  1268. union IO_APIC_reg_00 reg_00;
  1269. union IO_APIC_reg_01 reg_01;
  1270. union IO_APIC_reg_02 reg_02;
  1271. union IO_APIC_reg_03 reg_03;
  1272. unsigned long flags;
  1273. struct irq_cfg *cfg;
  1274. unsigned int irq;
  1275. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1276. for (i = 0; i < nr_ioapics; i++)
  1277. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1278. mp_ioapics[i].apicid, nr_ioapic_registers[i]);
  1279. /*
  1280. * We are a bit conservative about what we expect. We have to
  1281. * know about every hardware change ASAP.
  1282. */
  1283. printk(KERN_INFO "testing the IO APIC.......................\n");
  1284. for (apic = 0; apic < nr_ioapics; apic++) {
  1285. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1286. reg_00.raw = io_apic_read(apic, 0);
  1287. reg_01.raw = io_apic_read(apic, 1);
  1288. if (reg_01.bits.version >= 0x10)
  1289. reg_02.raw = io_apic_read(apic, 2);
  1290. if (reg_01.bits.version >= 0x20)
  1291. reg_03.raw = io_apic_read(apic, 3);
  1292. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1293. printk("\n");
  1294. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
  1295. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1296. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1297. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1298. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1299. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1300. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1301. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1302. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1303. /*
  1304. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1305. * but the value of reg_02 is read as the previous read register
  1306. * value, so ignore it if reg_02 == reg_01.
  1307. */
  1308. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1309. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1310. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1311. }
  1312. /*
  1313. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1314. * or reg_03, but the value of reg_0[23] is read as the previous read
  1315. * register value, so ignore it if reg_03 == reg_0[12].
  1316. */
  1317. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1318. reg_03.raw != reg_01.raw) {
  1319. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1320. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1321. }
  1322. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1323. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1324. " Stat Dmod Deli Vect:\n");
  1325. for (i = 0; i <= reg_01.bits.entries; i++) {
  1326. struct IO_APIC_route_entry entry;
  1327. entry = ioapic_read_entry(apic, i);
  1328. printk(KERN_DEBUG " %02x %03X ",
  1329. i,
  1330. entry.dest
  1331. );
  1332. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1333. entry.mask,
  1334. entry.trigger,
  1335. entry.irr,
  1336. entry.polarity,
  1337. entry.delivery_status,
  1338. entry.dest_mode,
  1339. entry.delivery_mode,
  1340. entry.vector
  1341. );
  1342. }
  1343. }
  1344. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1345. for_each_active_irq(irq) {
  1346. struct irq_pin_list *entry;
  1347. cfg = irq_get_chip_data(irq);
  1348. if (!cfg)
  1349. continue;
  1350. entry = cfg->irq_2_pin;
  1351. if (!entry)
  1352. continue;
  1353. printk(KERN_DEBUG "IRQ%d ", irq);
  1354. for_each_irq_pin(entry, cfg->irq_2_pin)
  1355. printk("-> %d:%d", entry->apic, entry->pin);
  1356. printk("\n");
  1357. }
  1358. printk(KERN_INFO ".................................... done.\n");
  1359. return;
  1360. }
  1361. __apicdebuginit(void) print_APIC_field(int base)
  1362. {
  1363. int i;
  1364. printk(KERN_DEBUG);
  1365. for (i = 0; i < 8; i++)
  1366. printk(KERN_CONT "%08x", apic_read(base + i*0x10));
  1367. printk(KERN_CONT "\n");
  1368. }
  1369. __apicdebuginit(void) print_local_APIC(void *dummy)
  1370. {
  1371. unsigned int i, v, ver, maxlvt;
  1372. u64 icr;
  1373. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1374. smp_processor_id(), hard_smp_processor_id());
  1375. v = apic_read(APIC_ID);
  1376. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1377. v = apic_read(APIC_LVR);
  1378. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1379. ver = GET_APIC_VERSION(v);
  1380. maxlvt = lapic_get_maxlvt();
  1381. v = apic_read(APIC_TASKPRI);
  1382. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1383. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1384. if (!APIC_XAPIC(ver)) {
  1385. v = apic_read(APIC_ARBPRI);
  1386. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1387. v & APIC_ARBPRI_MASK);
  1388. }
  1389. v = apic_read(APIC_PROCPRI);
  1390. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1391. }
  1392. /*
  1393. * Remote read supported only in the 82489DX and local APIC for
  1394. * Pentium processors.
  1395. */
  1396. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1397. v = apic_read(APIC_RRR);
  1398. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1399. }
  1400. v = apic_read(APIC_LDR);
  1401. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1402. if (!x2apic_enabled()) {
  1403. v = apic_read(APIC_DFR);
  1404. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1405. }
  1406. v = apic_read(APIC_SPIV);
  1407. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1408. printk(KERN_DEBUG "... APIC ISR field:\n");
  1409. print_APIC_field(APIC_ISR);
  1410. printk(KERN_DEBUG "... APIC TMR field:\n");
  1411. print_APIC_field(APIC_TMR);
  1412. printk(KERN_DEBUG "... APIC IRR field:\n");
  1413. print_APIC_field(APIC_IRR);
  1414. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1415. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1416. apic_write(APIC_ESR, 0);
  1417. v = apic_read(APIC_ESR);
  1418. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1419. }
  1420. icr = apic_icr_read();
  1421. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1422. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1423. v = apic_read(APIC_LVTT);
  1424. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1425. if (maxlvt > 3) { /* PC is LVT#4. */
  1426. v = apic_read(APIC_LVTPC);
  1427. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1428. }
  1429. v = apic_read(APIC_LVT0);
  1430. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1431. v = apic_read(APIC_LVT1);
  1432. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1433. if (maxlvt > 2) { /* ERR is LVT#3. */
  1434. v = apic_read(APIC_LVTERR);
  1435. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1436. }
  1437. v = apic_read(APIC_TMICT);
  1438. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1439. v = apic_read(APIC_TMCCT);
  1440. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1441. v = apic_read(APIC_TDCR);
  1442. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1443. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1444. v = apic_read(APIC_EFEAT);
  1445. maxlvt = (v >> 16) & 0xff;
  1446. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1447. v = apic_read(APIC_ECTRL);
  1448. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1449. for (i = 0; i < maxlvt; i++) {
  1450. v = apic_read(APIC_EILVTn(i));
  1451. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1452. }
  1453. }
  1454. printk("\n");
  1455. }
  1456. __apicdebuginit(void) print_local_APICs(int maxcpu)
  1457. {
  1458. int cpu;
  1459. if (!maxcpu)
  1460. return;
  1461. preempt_disable();
  1462. for_each_online_cpu(cpu) {
  1463. if (cpu >= maxcpu)
  1464. break;
  1465. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1466. }
  1467. preempt_enable();
  1468. }
  1469. __apicdebuginit(void) print_PIC(void)
  1470. {
  1471. unsigned int v;
  1472. unsigned long flags;
  1473. if (!legacy_pic->nr_legacy_irqs)
  1474. return;
  1475. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1476. raw_spin_lock_irqsave(&i8259A_lock, flags);
  1477. v = inb(0xa1) << 8 | inb(0x21);
  1478. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1479. v = inb(0xa0) << 8 | inb(0x20);
  1480. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1481. outb(0x0b,0xa0);
  1482. outb(0x0b,0x20);
  1483. v = inb(0xa0) << 8 | inb(0x20);
  1484. outb(0x0a,0xa0);
  1485. outb(0x0a,0x20);
  1486. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  1487. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1488. v = inb(0x4d1) << 8 | inb(0x4d0);
  1489. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1490. }
  1491. static int __initdata show_lapic = 1;
  1492. static __init int setup_show_lapic(char *arg)
  1493. {
  1494. int num = -1;
  1495. if (strcmp(arg, "all") == 0) {
  1496. show_lapic = CONFIG_NR_CPUS;
  1497. } else {
  1498. get_option(&arg, &num);
  1499. if (num >= 0)
  1500. show_lapic = num;
  1501. }
  1502. return 1;
  1503. }
  1504. __setup("show_lapic=", setup_show_lapic);
  1505. __apicdebuginit(int) print_ICs(void)
  1506. {
  1507. if (apic_verbosity == APIC_QUIET)
  1508. return 0;
  1509. print_PIC();
  1510. /* don't print out if apic is not there */
  1511. if (!cpu_has_apic && !apic_from_smp_config())
  1512. return 0;
  1513. print_local_APICs(show_lapic);
  1514. print_IO_APIC();
  1515. return 0;
  1516. }
  1517. fs_initcall(print_ICs);
  1518. /* Where if anywhere is the i8259 connect in external int mode */
  1519. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1520. void __init enable_IO_APIC(void)
  1521. {
  1522. int i8259_apic, i8259_pin;
  1523. int apic;
  1524. if (!legacy_pic->nr_legacy_irqs)
  1525. return;
  1526. for(apic = 0; apic < nr_ioapics; apic++) {
  1527. int pin;
  1528. /* See if any of the pins is in ExtINT mode */
  1529. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1530. struct IO_APIC_route_entry entry;
  1531. entry = ioapic_read_entry(apic, pin);
  1532. /* If the interrupt line is enabled and in ExtInt mode
  1533. * I have found the pin where the i8259 is connected.
  1534. */
  1535. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1536. ioapic_i8259.apic = apic;
  1537. ioapic_i8259.pin = pin;
  1538. goto found_i8259;
  1539. }
  1540. }
  1541. }
  1542. found_i8259:
  1543. /* Look to see what if the MP table has reported the ExtINT */
  1544. /* If we could not find the appropriate pin by looking at the ioapic
  1545. * the i8259 probably is not connected the ioapic but give the
  1546. * mptable a chance anyway.
  1547. */
  1548. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1549. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1550. /* Trust the MP table if nothing is setup in the hardware */
  1551. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1552. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1553. ioapic_i8259.pin = i8259_pin;
  1554. ioapic_i8259.apic = i8259_apic;
  1555. }
  1556. /* Complain if the MP table and the hardware disagree */
  1557. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1558. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1559. {
  1560. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1561. }
  1562. /*
  1563. * Do not trust the IO-APIC being empty at bootup
  1564. */
  1565. clear_IO_APIC();
  1566. }
  1567. /*
  1568. * Not an __init, needed by the reboot code
  1569. */
  1570. void disable_IO_APIC(void)
  1571. {
  1572. /*
  1573. * Clear the IO-APIC before rebooting:
  1574. */
  1575. clear_IO_APIC();
  1576. if (!legacy_pic->nr_legacy_irqs)
  1577. return;
  1578. /*
  1579. * If the i8259 is routed through an IOAPIC
  1580. * Put that IOAPIC in virtual wire mode
  1581. * so legacy interrupts can be delivered.
  1582. *
  1583. * With interrupt-remapping, for now we will use virtual wire A mode,
  1584. * as virtual wire B is little complex (need to configure both
  1585. * IOAPIC RTE aswell as interrupt-remapping table entry).
  1586. * As this gets called during crash dump, keep this simple for now.
  1587. */
  1588. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1589. struct IO_APIC_route_entry entry;
  1590. memset(&entry, 0, sizeof(entry));
  1591. entry.mask = 0; /* Enabled */
  1592. entry.trigger = 0; /* Edge */
  1593. entry.irr = 0;
  1594. entry.polarity = 0; /* High */
  1595. entry.delivery_status = 0;
  1596. entry.dest_mode = 0; /* Physical */
  1597. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1598. entry.vector = 0;
  1599. entry.dest = read_apic_id();
  1600. /*
  1601. * Add it to the IO-APIC irq-routing table:
  1602. */
  1603. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1604. }
  1605. /*
  1606. * Use virtual wire A mode when interrupt remapping is enabled.
  1607. */
  1608. if (cpu_has_apic || apic_from_smp_config())
  1609. disconnect_bsp_APIC(!intr_remapping_enabled &&
  1610. ioapic_i8259.pin != -1);
  1611. }
  1612. #ifdef CONFIG_X86_32
  1613. /*
  1614. * function to set the IO-APIC physical IDs based on the
  1615. * values stored in the MPC table.
  1616. *
  1617. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1618. */
  1619. void __init setup_ioapic_ids_from_mpc_nocheck(void)
  1620. {
  1621. union IO_APIC_reg_00 reg_00;
  1622. physid_mask_t phys_id_present_map;
  1623. int apic_id;
  1624. int i;
  1625. unsigned char old_id;
  1626. unsigned long flags;
  1627. /*
  1628. * This is broken; anything with a real cpu count has to
  1629. * circumvent this idiocy regardless.
  1630. */
  1631. apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
  1632. /*
  1633. * Set the IOAPIC ID to the value stored in the MPC table.
  1634. */
  1635. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1636. /* Read the register 0 value */
  1637. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1638. reg_00.raw = io_apic_read(apic_id, 0);
  1639. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1640. old_id = mp_ioapics[apic_id].apicid;
  1641. if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
  1642. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1643. apic_id, mp_ioapics[apic_id].apicid);
  1644. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1645. reg_00.bits.ID);
  1646. mp_ioapics[apic_id].apicid = reg_00.bits.ID;
  1647. }
  1648. /*
  1649. * Sanity check, is the ID really free? Every APIC in a
  1650. * system must have a unique ID or we get lots of nice
  1651. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1652. */
  1653. if (apic->check_apicid_used(&phys_id_present_map,
  1654. mp_ioapics[apic_id].apicid)) {
  1655. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1656. apic_id, mp_ioapics[apic_id].apicid);
  1657. for (i = 0; i < get_physical_broadcast(); i++)
  1658. if (!physid_isset(i, phys_id_present_map))
  1659. break;
  1660. if (i >= get_physical_broadcast())
  1661. panic("Max APIC ID exceeded!\n");
  1662. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1663. i);
  1664. physid_set(i, phys_id_present_map);
  1665. mp_ioapics[apic_id].apicid = i;
  1666. } else {
  1667. physid_mask_t tmp;
  1668. apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
  1669. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1670. "phys_id_present_map\n",
  1671. mp_ioapics[apic_id].apicid);
  1672. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1673. }
  1674. /*
  1675. * We need to adjust the IRQ routing table
  1676. * if the ID changed.
  1677. */
  1678. if (old_id != mp_ioapics[apic_id].apicid)
  1679. for (i = 0; i < mp_irq_entries; i++)
  1680. if (mp_irqs[i].dstapic == old_id)
  1681. mp_irqs[i].dstapic
  1682. = mp_ioapics[apic_id].apicid;
  1683. /*
  1684. * Update the ID register according to the right value
  1685. * from the MPC table if they are different.
  1686. */
  1687. if (mp_ioapics[apic_id].apicid == reg_00.bits.ID)
  1688. continue;
  1689. apic_printk(APIC_VERBOSE, KERN_INFO
  1690. "...changing IO-APIC physical APIC ID to %d ...",
  1691. mp_ioapics[apic_id].apicid);
  1692. reg_00.bits.ID = mp_ioapics[apic_id].apicid;
  1693. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1694. io_apic_write(apic_id, 0, reg_00.raw);
  1695. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1696. /*
  1697. * Sanity check
  1698. */
  1699. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1700. reg_00.raw = io_apic_read(apic_id, 0);
  1701. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1702. if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
  1703. printk("could not set ID!\n");
  1704. else
  1705. apic_printk(APIC_VERBOSE, " ok.\n");
  1706. }
  1707. }
  1708. void __init setup_ioapic_ids_from_mpc(void)
  1709. {
  1710. if (acpi_ioapic)
  1711. return;
  1712. /*
  1713. * Don't check I/O APIC IDs for xAPIC systems. They have
  1714. * no meaning without the serial APIC bus.
  1715. */
  1716. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1717. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1718. return;
  1719. setup_ioapic_ids_from_mpc_nocheck();
  1720. }
  1721. #endif
  1722. int no_timer_check __initdata;
  1723. static int __init notimercheck(char *s)
  1724. {
  1725. no_timer_check = 1;
  1726. return 1;
  1727. }
  1728. __setup("no_timer_check", notimercheck);
  1729. /*
  1730. * There is a nasty bug in some older SMP boards, their mptable lies
  1731. * about the timer IRQ. We do the following to work around the situation:
  1732. *
  1733. * - timer IRQ defaults to IO-APIC IRQ
  1734. * - if this function detects that timer IRQs are defunct, then we fall
  1735. * back to ISA timer IRQs
  1736. */
  1737. static int __init timer_irq_works(void)
  1738. {
  1739. unsigned long t1 = jiffies;
  1740. unsigned long flags;
  1741. if (no_timer_check)
  1742. return 1;
  1743. local_save_flags(flags);
  1744. local_irq_enable();
  1745. /* Let ten ticks pass... */
  1746. mdelay((10 * 1000) / HZ);
  1747. local_irq_restore(flags);
  1748. /*
  1749. * Expect a few ticks at least, to be sure some possible
  1750. * glue logic does not lock up after one or two first
  1751. * ticks in a non-ExtINT mode. Also the local APIC
  1752. * might have cached one ExtINT interrupt. Finally, at
  1753. * least one tick may be lost due to delays.
  1754. */
  1755. /* jiffies wrap? */
  1756. if (time_after(jiffies, t1 + 4))
  1757. return 1;
  1758. return 0;
  1759. }
  1760. /*
  1761. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1762. * number of pending IRQ events unhandled. These cases are very rare,
  1763. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1764. * better to do it this way as thus we do not have to be aware of
  1765. * 'pending' interrupts in the IRQ path, except at this point.
  1766. */
  1767. /*
  1768. * Edge triggered needs to resend any interrupt
  1769. * that was delayed but this is now handled in the device
  1770. * independent code.
  1771. */
  1772. /*
  1773. * Starting up a edge-triggered IO-APIC interrupt is
  1774. * nasty - we need to make sure that we get the edge.
  1775. * If it is already asserted for some reason, we need
  1776. * return 1 to indicate that is was pending.
  1777. *
  1778. * This is not complete - we should be able to fake
  1779. * an edge even if it isn't on the 8259A...
  1780. */
  1781. static unsigned int startup_ioapic_irq(struct irq_data *data)
  1782. {
  1783. int was_pending = 0, irq = data->irq;
  1784. unsigned long flags;
  1785. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1786. if (irq < legacy_pic->nr_legacy_irqs) {
  1787. legacy_pic->mask(irq);
  1788. if (legacy_pic->irq_pending(irq))
  1789. was_pending = 1;
  1790. }
  1791. __unmask_ioapic(data->chip_data);
  1792. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1793. return was_pending;
  1794. }
  1795. static int ioapic_retrigger_irq(struct irq_data *data)
  1796. {
  1797. struct irq_cfg *cfg = data->chip_data;
  1798. unsigned long flags;
  1799. raw_spin_lock_irqsave(&vector_lock, flags);
  1800. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1801. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1802. return 1;
  1803. }
  1804. /*
  1805. * Level and edge triggered IO-APIC interrupts need different handling,
  1806. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1807. * handled with the level-triggered descriptor, but that one has slightly
  1808. * more overhead. Level-triggered interrupts cannot be handled with the
  1809. * edge-triggered handler, without risking IRQ storms and other ugly
  1810. * races.
  1811. */
  1812. #ifdef CONFIG_SMP
  1813. void send_cleanup_vector(struct irq_cfg *cfg)
  1814. {
  1815. cpumask_var_t cleanup_mask;
  1816. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1817. unsigned int i;
  1818. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1819. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1820. } else {
  1821. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1822. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1823. free_cpumask_var(cleanup_mask);
  1824. }
  1825. cfg->move_in_progress = 0;
  1826. }
  1827. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1828. {
  1829. int apic, pin;
  1830. struct irq_pin_list *entry;
  1831. u8 vector = cfg->vector;
  1832. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1833. unsigned int reg;
  1834. apic = entry->apic;
  1835. pin = entry->pin;
  1836. /*
  1837. * With interrupt-remapping, destination information comes
  1838. * from interrupt-remapping table entry.
  1839. */
  1840. if (!irq_remapped(cfg))
  1841. io_apic_write(apic, 0x11 + pin*2, dest);
  1842. reg = io_apic_read(apic, 0x10 + pin*2);
  1843. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1844. reg |= vector;
  1845. io_apic_modify(apic, 0x10 + pin*2, reg);
  1846. }
  1847. }
  1848. /*
  1849. * Either sets data->affinity to a valid value, and returns
  1850. * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
  1851. * leaves data->affinity untouched.
  1852. */
  1853. int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1854. unsigned int *dest_id)
  1855. {
  1856. struct irq_cfg *cfg = data->chip_data;
  1857. if (!cpumask_intersects(mask, cpu_online_mask))
  1858. return -1;
  1859. if (assign_irq_vector(data->irq, data->chip_data, mask))
  1860. return -1;
  1861. cpumask_copy(data->affinity, mask);
  1862. *dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
  1863. return 0;
  1864. }
  1865. static int
  1866. ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1867. bool force)
  1868. {
  1869. unsigned int dest, irq = data->irq;
  1870. unsigned long flags;
  1871. int ret;
  1872. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1873. ret = __ioapic_set_affinity(data, mask, &dest);
  1874. if (!ret) {
  1875. /* Only the high 8 bits are valid. */
  1876. dest = SET_APIC_LOGICAL_ID(dest);
  1877. __target_IO_APIC_irq(irq, dest, data->chip_data);
  1878. }
  1879. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1880. return ret;
  1881. }
  1882. #ifdef CONFIG_INTR_REMAP
  1883. /*
  1884. * Migrate the IO-APIC irq in the presence of intr-remapping.
  1885. *
  1886. * For both level and edge triggered, irq migration is a simple atomic
  1887. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  1888. *
  1889. * For level triggered, we eliminate the io-apic RTE modification (with the
  1890. * updated vector information), by using a virtual vector (io-apic pin number).
  1891. * Real vector that is used for interrupting cpu will be coming from
  1892. * the interrupt-remapping table entry.
  1893. */
  1894. static int
  1895. ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1896. bool force)
  1897. {
  1898. struct irq_cfg *cfg = data->chip_data;
  1899. unsigned int dest, irq = data->irq;
  1900. struct irte irte;
  1901. if (!cpumask_intersects(mask, cpu_online_mask))
  1902. return -EINVAL;
  1903. if (get_irte(irq, &irte))
  1904. return -EBUSY;
  1905. if (assign_irq_vector(irq, cfg, mask))
  1906. return -EBUSY;
  1907. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  1908. irte.vector = cfg->vector;
  1909. irte.dest_id = IRTE_DEST(dest);
  1910. /*
  1911. * Modified the IRTE and flushes the Interrupt entry cache.
  1912. */
  1913. modify_irte(irq, &irte);
  1914. if (cfg->move_in_progress)
  1915. send_cleanup_vector(cfg);
  1916. cpumask_copy(data->affinity, mask);
  1917. return 0;
  1918. }
  1919. #else
  1920. static inline int
  1921. ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1922. bool force)
  1923. {
  1924. return 0;
  1925. }
  1926. #endif
  1927. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  1928. {
  1929. unsigned vector, me;
  1930. ack_APIC_irq();
  1931. exit_idle();
  1932. irq_enter();
  1933. me = smp_processor_id();
  1934. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  1935. unsigned int irq;
  1936. unsigned int irr;
  1937. struct irq_desc *desc;
  1938. struct irq_cfg *cfg;
  1939. irq = __this_cpu_read(vector_irq[vector]);
  1940. if (irq == -1)
  1941. continue;
  1942. desc = irq_to_desc(irq);
  1943. if (!desc)
  1944. continue;
  1945. cfg = irq_cfg(irq);
  1946. raw_spin_lock(&desc->lock);
  1947. /*
  1948. * Check if the irq migration is in progress. If so, we
  1949. * haven't received the cleanup request yet for this irq.
  1950. */
  1951. if (cfg->move_in_progress)
  1952. goto unlock;
  1953. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  1954. goto unlock;
  1955. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  1956. /*
  1957. * Check if the vector that needs to be cleanedup is
  1958. * registered at the cpu's IRR. If so, then this is not
  1959. * the best time to clean it up. Lets clean it up in the
  1960. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  1961. * to myself.
  1962. */
  1963. if (irr & (1 << (vector % 32))) {
  1964. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  1965. goto unlock;
  1966. }
  1967. __this_cpu_write(vector_irq[vector], -1);
  1968. unlock:
  1969. raw_spin_unlock(&desc->lock);
  1970. }
  1971. irq_exit();
  1972. }
  1973. static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
  1974. {
  1975. unsigned me;
  1976. if (likely(!cfg->move_in_progress))
  1977. return;
  1978. me = smp_processor_id();
  1979. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  1980. send_cleanup_vector(cfg);
  1981. }
  1982. static void irq_complete_move(struct irq_cfg *cfg)
  1983. {
  1984. __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
  1985. }
  1986. void irq_force_complete_move(int irq)
  1987. {
  1988. struct irq_cfg *cfg = irq_get_chip_data(irq);
  1989. if (!cfg)
  1990. return;
  1991. __irq_complete_move(cfg, cfg->vector);
  1992. }
  1993. #else
  1994. static inline void irq_complete_move(struct irq_cfg *cfg) { }
  1995. #endif
  1996. static void ack_apic_edge(struct irq_data *data)
  1997. {
  1998. irq_complete_move(data->chip_data);
  1999. move_native_irq(data->irq);
  2000. ack_APIC_irq();
  2001. }
  2002. atomic_t irq_mis_count;
  2003. /*
  2004. * IO-APIC versions below 0x20 don't support EOI register.
  2005. * For the record, here is the information about various versions:
  2006. * 0Xh 82489DX
  2007. * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
  2008. * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
  2009. * 30h-FFh Reserved
  2010. *
  2011. * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
  2012. * version as 0x2. This is an error with documentation and these ICH chips
  2013. * use io-apic's of version 0x20.
  2014. *
  2015. * For IO-APIC's with EOI register, we use that to do an explicit EOI.
  2016. * Otherwise, we simulate the EOI message manually by changing the trigger
  2017. * mode to edge and then back to level, with RTE being masked during this.
  2018. */
  2019. static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2020. {
  2021. struct irq_pin_list *entry;
  2022. unsigned long flags;
  2023. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2024. for_each_irq_pin(entry, cfg->irq_2_pin) {
  2025. if (mp_ioapics[entry->apic].apicver >= 0x20) {
  2026. /*
  2027. * Intr-remapping uses pin number as the virtual vector
  2028. * in the RTE. Actual vector is programmed in
  2029. * intr-remapping table entry. Hence for the io-apic
  2030. * EOI we use the pin number.
  2031. */
  2032. if (irq_remapped(cfg))
  2033. io_apic_eoi(entry->apic, entry->pin);
  2034. else
  2035. io_apic_eoi(entry->apic, cfg->vector);
  2036. } else {
  2037. __mask_and_edge_IO_APIC_irq(entry);
  2038. __unmask_and_level_IO_APIC_irq(entry);
  2039. }
  2040. }
  2041. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2042. }
  2043. static void ack_apic_level(struct irq_data *data)
  2044. {
  2045. struct irq_cfg *cfg = data->chip_data;
  2046. int i, do_unmask_irq = 0, irq = data->irq;
  2047. unsigned long v;
  2048. irq_complete_move(cfg);
  2049. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2050. /* If we are moving the irq we need to mask it */
  2051. if (unlikely(irq_to_desc(irq)->status & IRQ_MOVE_PENDING)) {
  2052. do_unmask_irq = 1;
  2053. mask_ioapic(cfg);
  2054. }
  2055. #endif
  2056. /*
  2057. * It appears there is an erratum which affects at least version 0x11
  2058. * of I/O APIC (that's the 82093AA and cores integrated into various
  2059. * chipsets). Under certain conditions a level-triggered interrupt is
  2060. * erroneously delivered as edge-triggered one but the respective IRR
  2061. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2062. * message but it will never arrive and further interrupts are blocked
  2063. * from the source. The exact reason is so far unknown, but the
  2064. * phenomenon was observed when two consecutive interrupt requests
  2065. * from a given source get delivered to the same CPU and the source is
  2066. * temporarily disabled in between.
  2067. *
  2068. * A workaround is to simulate an EOI message manually. We achieve it
  2069. * by setting the trigger mode to edge and then to level when the edge
  2070. * trigger mode gets detected in the TMR of a local APIC for a
  2071. * level-triggered interrupt. We mask the source for the time of the
  2072. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2073. * The idea is from Manfred Spraul. --macro
  2074. *
  2075. * Also in the case when cpu goes offline, fixup_irqs() will forward
  2076. * any unhandled interrupt on the offlined cpu to the new cpu
  2077. * destination that is handling the corresponding interrupt. This
  2078. * interrupt forwarding is done via IPI's. Hence, in this case also
  2079. * level-triggered io-apic interrupt will be seen as an edge
  2080. * interrupt in the IRR. And we can't rely on the cpu's EOI
  2081. * to be broadcasted to the IO-APIC's which will clear the remoteIRR
  2082. * corresponding to the level-triggered interrupt. Hence on IO-APIC's
  2083. * supporting EOI register, we do an explicit EOI to clear the
  2084. * remote IRR and on IO-APIC's which don't have an EOI register,
  2085. * we use the above logic (mask+edge followed by unmask+level) from
  2086. * Manfred Spraul to clear the remote IRR.
  2087. */
  2088. i = cfg->vector;
  2089. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2090. /*
  2091. * We must acknowledge the irq before we move it or the acknowledge will
  2092. * not propagate properly.
  2093. */
  2094. ack_APIC_irq();
  2095. /*
  2096. * Tail end of clearing remote IRR bit (either by delivering the EOI
  2097. * message via io-apic EOI register write or simulating it using
  2098. * mask+edge followed by unnask+level logic) manually when the
  2099. * level triggered interrupt is seen as the edge triggered interrupt
  2100. * at the cpu.
  2101. */
  2102. if (!(v & (1 << (i & 0x1f)))) {
  2103. atomic_inc(&irq_mis_count);
  2104. eoi_ioapic_irq(irq, cfg);
  2105. }
  2106. /* Now we can move and renable the irq */
  2107. if (unlikely(do_unmask_irq)) {
  2108. /* Only migrate the irq if the ack has been received.
  2109. *
  2110. * On rare occasions the broadcast level triggered ack gets
  2111. * delayed going to ioapics, and if we reprogram the
  2112. * vector while Remote IRR is still set the irq will never
  2113. * fire again.
  2114. *
  2115. * To prevent this scenario we read the Remote IRR bit
  2116. * of the ioapic. This has two effects.
  2117. * - On any sane system the read of the ioapic will
  2118. * flush writes (and acks) going to the ioapic from
  2119. * this cpu.
  2120. * - We get to see if the ACK has actually been delivered.
  2121. *
  2122. * Based on failed experiments of reprogramming the
  2123. * ioapic entry from outside of irq context starting
  2124. * with masking the ioapic entry and then polling until
  2125. * Remote IRR was clear before reprogramming the
  2126. * ioapic I don't trust the Remote IRR bit to be
  2127. * completey accurate.
  2128. *
  2129. * However there appears to be no other way to plug
  2130. * this race, so if the Remote IRR bit is not
  2131. * accurate and is causing problems then it is a hardware bug
  2132. * and you can go talk to the chipset vendor about it.
  2133. */
  2134. if (!io_apic_level_ack_pending(cfg))
  2135. move_masked_irq(irq);
  2136. unmask_ioapic(cfg);
  2137. }
  2138. }
  2139. #ifdef CONFIG_INTR_REMAP
  2140. static void ir_ack_apic_edge(struct irq_data *data)
  2141. {
  2142. ack_APIC_irq();
  2143. }
  2144. static void ir_ack_apic_level(struct irq_data *data)
  2145. {
  2146. ack_APIC_irq();
  2147. eoi_ioapic_irq(data->irq, data->chip_data);
  2148. }
  2149. #endif /* CONFIG_INTR_REMAP */
  2150. static struct irq_chip ioapic_chip __read_mostly = {
  2151. .name = "IO-APIC",
  2152. .irq_startup = startup_ioapic_irq,
  2153. .irq_mask = mask_ioapic_irq,
  2154. .irq_unmask = unmask_ioapic_irq,
  2155. .irq_ack = ack_apic_edge,
  2156. .irq_eoi = ack_apic_level,
  2157. #ifdef CONFIG_SMP
  2158. .irq_set_affinity = ioapic_set_affinity,
  2159. #endif
  2160. .irq_retrigger = ioapic_retrigger_irq,
  2161. };
  2162. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2163. .name = "IR-IO-APIC",
  2164. .irq_startup = startup_ioapic_irq,
  2165. .irq_mask = mask_ioapic_irq,
  2166. .irq_unmask = unmask_ioapic_irq,
  2167. #ifdef CONFIG_INTR_REMAP
  2168. .irq_ack = ir_ack_apic_edge,
  2169. .irq_eoi = ir_ack_apic_level,
  2170. #ifdef CONFIG_SMP
  2171. .irq_set_affinity = ir_ioapic_set_affinity,
  2172. #endif
  2173. #endif
  2174. .irq_retrigger = ioapic_retrigger_irq,
  2175. };
  2176. static inline void init_IO_APIC_traps(void)
  2177. {
  2178. struct irq_cfg *cfg;
  2179. unsigned int irq;
  2180. /*
  2181. * NOTE! The local APIC isn't very good at handling
  2182. * multiple interrupts at the same interrupt level.
  2183. * As the interrupt level is determined by taking the
  2184. * vector number and shifting that right by 4, we
  2185. * want to spread these out a bit so that they don't
  2186. * all fall in the same interrupt level.
  2187. *
  2188. * Also, we've got to be careful not to trash gate
  2189. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2190. */
  2191. for_each_active_irq(irq) {
  2192. cfg = irq_get_chip_data(irq);
  2193. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2194. /*
  2195. * Hmm.. We don't have an entry for this,
  2196. * so default to an old-fashioned 8259
  2197. * interrupt if we can..
  2198. */
  2199. if (irq < legacy_pic->nr_legacy_irqs)
  2200. legacy_pic->make_irq(irq);
  2201. else
  2202. /* Strange. Oh, well.. */
  2203. irq_set_chip(irq, &no_irq_chip);
  2204. }
  2205. }
  2206. }
  2207. /*
  2208. * The local APIC irq-chip implementation:
  2209. */
  2210. static void mask_lapic_irq(struct irq_data *data)
  2211. {
  2212. unsigned long v;
  2213. v = apic_read(APIC_LVT0);
  2214. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2215. }
  2216. static void unmask_lapic_irq(struct irq_data *data)
  2217. {
  2218. unsigned long v;
  2219. v = apic_read(APIC_LVT0);
  2220. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2221. }
  2222. static void ack_lapic_irq(struct irq_data *data)
  2223. {
  2224. ack_APIC_irq();
  2225. }
  2226. static struct irq_chip lapic_chip __read_mostly = {
  2227. .name = "local-APIC",
  2228. .irq_mask = mask_lapic_irq,
  2229. .irq_unmask = unmask_lapic_irq,
  2230. .irq_ack = ack_lapic_irq,
  2231. };
  2232. static void lapic_register_intr(int irq)
  2233. {
  2234. irq_clear_status_flags(irq, IRQ_LEVEL);
  2235. irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2236. "edge");
  2237. }
  2238. /*
  2239. * This looks a bit hackish but it's about the only one way of sending
  2240. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2241. * not support the ExtINT mode, unfortunately. We need to send these
  2242. * cycles as some i82489DX-based boards have glue logic that keeps the
  2243. * 8259A interrupt line asserted until INTA. --macro
  2244. */
  2245. static inline void __init unlock_ExtINT_logic(void)
  2246. {
  2247. int apic, pin, i;
  2248. struct IO_APIC_route_entry entry0, entry1;
  2249. unsigned char save_control, save_freq_select;
  2250. pin = find_isa_irq_pin(8, mp_INT);
  2251. if (pin == -1) {
  2252. WARN_ON_ONCE(1);
  2253. return;
  2254. }
  2255. apic = find_isa_irq_apic(8, mp_INT);
  2256. if (apic == -1) {
  2257. WARN_ON_ONCE(1);
  2258. return;
  2259. }
  2260. entry0 = ioapic_read_entry(apic, pin);
  2261. clear_IO_APIC_pin(apic, pin);
  2262. memset(&entry1, 0, sizeof(entry1));
  2263. entry1.dest_mode = 0; /* physical delivery */
  2264. entry1.mask = 0; /* unmask IRQ now */
  2265. entry1.dest = hard_smp_processor_id();
  2266. entry1.delivery_mode = dest_ExtINT;
  2267. entry1.polarity = entry0.polarity;
  2268. entry1.trigger = 0;
  2269. entry1.vector = 0;
  2270. ioapic_write_entry(apic, pin, entry1);
  2271. save_control = CMOS_READ(RTC_CONTROL);
  2272. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2273. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2274. RTC_FREQ_SELECT);
  2275. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2276. i = 100;
  2277. while (i-- > 0) {
  2278. mdelay(10);
  2279. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2280. i -= 10;
  2281. }
  2282. CMOS_WRITE(save_control, RTC_CONTROL);
  2283. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2284. clear_IO_APIC_pin(apic, pin);
  2285. ioapic_write_entry(apic, pin, entry0);
  2286. }
  2287. static int disable_timer_pin_1 __initdata;
  2288. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2289. static int __init disable_timer_pin_setup(char *arg)
  2290. {
  2291. disable_timer_pin_1 = 1;
  2292. return 0;
  2293. }
  2294. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2295. int timer_through_8259 __initdata;
  2296. /*
  2297. * This code may look a bit paranoid, but it's supposed to cooperate with
  2298. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2299. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2300. * fanatically on his truly buggy board.
  2301. *
  2302. * FIXME: really need to revamp this for all platforms.
  2303. */
  2304. static inline void __init check_timer(void)
  2305. {
  2306. struct irq_cfg *cfg = irq_get_chip_data(0);
  2307. int node = cpu_to_node(0);
  2308. int apic1, pin1, apic2, pin2;
  2309. unsigned long flags;
  2310. int no_pin1 = 0;
  2311. local_irq_save(flags);
  2312. /*
  2313. * get/set the timer IRQ vector:
  2314. */
  2315. legacy_pic->mask(0);
  2316. assign_irq_vector(0, cfg, apic->target_cpus());
  2317. /*
  2318. * As IRQ0 is to be enabled in the 8259A, the virtual
  2319. * wire has to be disabled in the local APIC. Also
  2320. * timer interrupts need to be acknowledged manually in
  2321. * the 8259A for the i82489DX when using the NMI
  2322. * watchdog as that APIC treats NMIs as level-triggered.
  2323. * The AEOI mode will finish them in the 8259A
  2324. * automatically.
  2325. */
  2326. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2327. legacy_pic->init(1);
  2328. pin1 = find_isa_irq_pin(0, mp_INT);
  2329. apic1 = find_isa_irq_apic(0, mp_INT);
  2330. pin2 = ioapic_i8259.pin;
  2331. apic2 = ioapic_i8259.apic;
  2332. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2333. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2334. cfg->vector, apic1, pin1, apic2, pin2);
  2335. /*
  2336. * Some BIOS writers are clueless and report the ExtINTA
  2337. * I/O APIC input from the cascaded 8259A as the timer
  2338. * interrupt input. So just in case, if only one pin
  2339. * was found above, try it both directly and through the
  2340. * 8259A.
  2341. */
  2342. if (pin1 == -1) {
  2343. if (intr_remapping_enabled)
  2344. panic("BIOS bug: timer not connected to IO-APIC");
  2345. pin1 = pin2;
  2346. apic1 = apic2;
  2347. no_pin1 = 1;
  2348. } else if (pin2 == -1) {
  2349. pin2 = pin1;
  2350. apic2 = apic1;
  2351. }
  2352. if (pin1 != -1) {
  2353. /*
  2354. * Ok, does IRQ0 through the IOAPIC work?
  2355. */
  2356. if (no_pin1) {
  2357. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2358. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2359. } else {
  2360. /* for edge trigger, setup_ioapic_irq already
  2361. * leave it unmasked.
  2362. * so only need to unmask if it is level-trigger
  2363. * do we really have level trigger timer?
  2364. */
  2365. int idx;
  2366. idx = find_irq_entry(apic1, pin1, mp_INT);
  2367. if (idx != -1 && irq_trigger(idx))
  2368. unmask_ioapic(cfg);
  2369. }
  2370. if (timer_irq_works()) {
  2371. if (disable_timer_pin_1 > 0)
  2372. clear_IO_APIC_pin(0, pin1);
  2373. goto out;
  2374. }
  2375. if (intr_remapping_enabled)
  2376. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2377. local_irq_disable();
  2378. clear_IO_APIC_pin(apic1, pin1);
  2379. if (!no_pin1)
  2380. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2381. "8254 timer not connected to IO-APIC\n");
  2382. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2383. "(IRQ0) through the 8259A ...\n");
  2384. apic_printk(APIC_QUIET, KERN_INFO
  2385. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2386. /*
  2387. * legacy devices should be connected to IO APIC #0
  2388. */
  2389. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2390. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2391. legacy_pic->unmask(0);
  2392. if (timer_irq_works()) {
  2393. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2394. timer_through_8259 = 1;
  2395. goto out;
  2396. }
  2397. /*
  2398. * Cleanup, just in case ...
  2399. */
  2400. local_irq_disable();
  2401. legacy_pic->mask(0);
  2402. clear_IO_APIC_pin(apic2, pin2);
  2403. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2404. }
  2405. apic_printk(APIC_QUIET, KERN_INFO
  2406. "...trying to set up timer as Virtual Wire IRQ...\n");
  2407. lapic_register_intr(0);
  2408. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2409. legacy_pic->unmask(0);
  2410. if (timer_irq_works()) {
  2411. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2412. goto out;
  2413. }
  2414. local_irq_disable();
  2415. legacy_pic->mask(0);
  2416. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2417. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2418. apic_printk(APIC_QUIET, KERN_INFO
  2419. "...trying to set up timer as ExtINT IRQ...\n");
  2420. legacy_pic->init(0);
  2421. legacy_pic->make_irq(0);
  2422. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2423. unlock_ExtINT_logic();
  2424. if (timer_irq_works()) {
  2425. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2426. goto out;
  2427. }
  2428. local_irq_disable();
  2429. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2430. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2431. "report. Then try booting with the 'noapic' option.\n");
  2432. out:
  2433. local_irq_restore(flags);
  2434. }
  2435. /*
  2436. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2437. * to devices. However there may be an I/O APIC pin available for
  2438. * this interrupt regardless. The pin may be left unconnected, but
  2439. * typically it will be reused as an ExtINT cascade interrupt for
  2440. * the master 8259A. In the MPS case such a pin will normally be
  2441. * reported as an ExtINT interrupt in the MP table. With ACPI
  2442. * there is no provision for ExtINT interrupts, and in the absence
  2443. * of an override it would be treated as an ordinary ISA I/O APIC
  2444. * interrupt, that is edge-triggered and unmasked by default. We
  2445. * used to do this, but it caused problems on some systems because
  2446. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2447. * the same ExtINT cascade interrupt to drive the local APIC of the
  2448. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2449. * the I/O APIC in all cases now. No actual device should request
  2450. * it anyway. --macro
  2451. */
  2452. #define PIC_IRQS (1UL << PIC_CASCADE_IR)
  2453. void __init setup_IO_APIC(void)
  2454. {
  2455. /*
  2456. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2457. */
  2458. io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
  2459. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2460. /*
  2461. * Set up IO-APIC IRQ routing.
  2462. */
  2463. x86_init.mpparse.setup_ioapic_ids();
  2464. sync_Arb_IDs();
  2465. setup_IO_APIC_irqs();
  2466. init_IO_APIC_traps();
  2467. if (legacy_pic->nr_legacy_irqs)
  2468. check_timer();
  2469. }
  2470. /*
  2471. * Called after all the initialization is done. If we didnt find any
  2472. * APIC bugs then we can allow the modify fast path
  2473. */
  2474. static int __init io_apic_bug_finalize(void)
  2475. {
  2476. if (sis_apic_bug == -1)
  2477. sis_apic_bug = 0;
  2478. return 0;
  2479. }
  2480. late_initcall(io_apic_bug_finalize);
  2481. struct sysfs_ioapic_data {
  2482. struct sys_device dev;
  2483. struct IO_APIC_route_entry entry[0];
  2484. };
  2485. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2486. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2487. {
  2488. struct IO_APIC_route_entry *entry;
  2489. struct sysfs_ioapic_data *data;
  2490. int i;
  2491. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2492. entry = data->entry;
  2493. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  2494. *entry = ioapic_read_entry(dev->id, i);
  2495. return 0;
  2496. }
  2497. static int ioapic_resume(struct sys_device *dev)
  2498. {
  2499. struct IO_APIC_route_entry *entry;
  2500. struct sysfs_ioapic_data *data;
  2501. unsigned long flags;
  2502. union IO_APIC_reg_00 reg_00;
  2503. int i;
  2504. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2505. entry = data->entry;
  2506. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2507. reg_00.raw = io_apic_read(dev->id, 0);
  2508. if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
  2509. reg_00.bits.ID = mp_ioapics[dev->id].apicid;
  2510. io_apic_write(dev->id, 0, reg_00.raw);
  2511. }
  2512. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2513. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2514. ioapic_write_entry(dev->id, i, entry[i]);
  2515. return 0;
  2516. }
  2517. static struct sysdev_class ioapic_sysdev_class = {
  2518. .name = "ioapic",
  2519. .suspend = ioapic_suspend,
  2520. .resume = ioapic_resume,
  2521. };
  2522. static int __init ioapic_init_sysfs(void)
  2523. {
  2524. struct sys_device * dev;
  2525. int i, size, error;
  2526. error = sysdev_class_register(&ioapic_sysdev_class);
  2527. if (error)
  2528. return error;
  2529. for (i = 0; i < nr_ioapics; i++ ) {
  2530. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2531. * sizeof(struct IO_APIC_route_entry);
  2532. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2533. if (!mp_ioapic_data[i]) {
  2534. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2535. continue;
  2536. }
  2537. dev = &mp_ioapic_data[i]->dev;
  2538. dev->id = i;
  2539. dev->cls = &ioapic_sysdev_class;
  2540. error = sysdev_register(dev);
  2541. if (error) {
  2542. kfree(mp_ioapic_data[i]);
  2543. mp_ioapic_data[i] = NULL;
  2544. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2545. continue;
  2546. }
  2547. }
  2548. return 0;
  2549. }
  2550. device_initcall(ioapic_init_sysfs);
  2551. /*
  2552. * Dynamic irq allocate and deallocation
  2553. */
  2554. unsigned int create_irq_nr(unsigned int from, int node)
  2555. {
  2556. struct irq_cfg *cfg;
  2557. unsigned long flags;
  2558. unsigned int ret = 0;
  2559. int irq;
  2560. if (from < nr_irqs_gsi)
  2561. from = nr_irqs_gsi;
  2562. irq = alloc_irq_from(from, node);
  2563. if (irq < 0)
  2564. return 0;
  2565. cfg = alloc_irq_cfg(irq, node);
  2566. if (!cfg) {
  2567. free_irq_at(irq, NULL);
  2568. return 0;
  2569. }
  2570. raw_spin_lock_irqsave(&vector_lock, flags);
  2571. if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
  2572. ret = irq;
  2573. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2574. if (ret) {
  2575. irq_set_chip_data(irq, cfg);
  2576. irq_clear_status_flags(irq, IRQ_NOREQUEST);
  2577. } else {
  2578. free_irq_at(irq, cfg);
  2579. }
  2580. return ret;
  2581. }
  2582. int create_irq(void)
  2583. {
  2584. int node = cpu_to_node(0);
  2585. unsigned int irq_want;
  2586. int irq;
  2587. irq_want = nr_irqs_gsi;
  2588. irq = create_irq_nr(irq_want, node);
  2589. if (irq == 0)
  2590. irq = -1;
  2591. return irq;
  2592. }
  2593. void destroy_irq(unsigned int irq)
  2594. {
  2595. struct irq_cfg *cfg = irq_get_chip_data(irq);
  2596. unsigned long flags;
  2597. irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
  2598. if (irq_remapped(cfg))
  2599. free_irte(irq);
  2600. raw_spin_lock_irqsave(&vector_lock, flags);
  2601. __clear_irq_vector(irq, cfg);
  2602. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2603. free_irq_at(irq, cfg);
  2604. }
  2605. /*
  2606. * MSI message composition
  2607. */
  2608. #ifdef CONFIG_PCI_MSI
  2609. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
  2610. struct msi_msg *msg, u8 hpet_id)
  2611. {
  2612. struct irq_cfg *cfg;
  2613. int err;
  2614. unsigned dest;
  2615. if (disable_apic)
  2616. return -ENXIO;
  2617. cfg = irq_cfg(irq);
  2618. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2619. if (err)
  2620. return err;
  2621. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2622. if (irq_remapped(irq_get_chip_data(irq))) {
  2623. struct irte irte;
  2624. int ir_index;
  2625. u16 sub_handle;
  2626. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2627. BUG_ON(ir_index == -1);
  2628. prepare_irte(&irte, cfg->vector, dest);
  2629. /* Set source-id of interrupt request */
  2630. if (pdev)
  2631. set_msi_sid(&irte, pdev);
  2632. else
  2633. set_hpet_sid(&irte, hpet_id);
  2634. modify_irte(irq, &irte);
  2635. msg->address_hi = MSI_ADDR_BASE_HI;
  2636. msg->data = sub_handle;
  2637. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2638. MSI_ADDR_IR_SHV |
  2639. MSI_ADDR_IR_INDEX1(ir_index) |
  2640. MSI_ADDR_IR_INDEX2(ir_index);
  2641. } else {
  2642. if (x2apic_enabled())
  2643. msg->address_hi = MSI_ADDR_BASE_HI |
  2644. MSI_ADDR_EXT_DEST_ID(dest);
  2645. else
  2646. msg->address_hi = MSI_ADDR_BASE_HI;
  2647. msg->address_lo =
  2648. MSI_ADDR_BASE_LO |
  2649. ((apic->irq_dest_mode == 0) ?
  2650. MSI_ADDR_DEST_MODE_PHYSICAL:
  2651. MSI_ADDR_DEST_MODE_LOGICAL) |
  2652. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2653. MSI_ADDR_REDIRECTION_CPU:
  2654. MSI_ADDR_REDIRECTION_LOWPRI) |
  2655. MSI_ADDR_DEST_ID(dest);
  2656. msg->data =
  2657. MSI_DATA_TRIGGER_EDGE |
  2658. MSI_DATA_LEVEL_ASSERT |
  2659. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2660. MSI_DATA_DELIVERY_FIXED:
  2661. MSI_DATA_DELIVERY_LOWPRI) |
  2662. MSI_DATA_VECTOR(cfg->vector);
  2663. }
  2664. return err;
  2665. }
  2666. #ifdef CONFIG_SMP
  2667. static int
  2668. msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  2669. {
  2670. struct irq_cfg *cfg = data->chip_data;
  2671. struct msi_msg msg;
  2672. unsigned int dest;
  2673. if (__ioapic_set_affinity(data, mask, &dest))
  2674. return -1;
  2675. __get_cached_msi_msg(data->msi_desc, &msg);
  2676. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2677. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2678. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2679. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2680. __write_msi_msg(data->msi_desc, &msg);
  2681. return 0;
  2682. }
  2683. #ifdef CONFIG_INTR_REMAP
  2684. /*
  2685. * Migrate the MSI irq to another cpumask. This migration is
  2686. * done in the process context using interrupt-remapping hardware.
  2687. */
  2688. static int
  2689. ir_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2690. bool force)
  2691. {
  2692. struct irq_cfg *cfg = data->chip_data;
  2693. unsigned int dest, irq = data->irq;
  2694. struct irte irte;
  2695. if (get_irte(irq, &irte))
  2696. return -1;
  2697. if (__ioapic_set_affinity(data, mask, &dest))
  2698. return -1;
  2699. irte.vector = cfg->vector;
  2700. irte.dest_id = IRTE_DEST(dest);
  2701. /*
  2702. * atomically update the IRTE with the new destination and vector.
  2703. */
  2704. modify_irte(irq, &irte);
  2705. /*
  2706. * After this point, all the interrupts will start arriving
  2707. * at the new destination. So, time to cleanup the previous
  2708. * vector allocation.
  2709. */
  2710. if (cfg->move_in_progress)
  2711. send_cleanup_vector(cfg);
  2712. return 0;
  2713. }
  2714. #endif
  2715. #endif /* CONFIG_SMP */
  2716. /*
  2717. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2718. * which implement the MSI or MSI-X Capability Structure.
  2719. */
  2720. static struct irq_chip msi_chip = {
  2721. .name = "PCI-MSI",
  2722. .irq_unmask = unmask_msi_irq,
  2723. .irq_mask = mask_msi_irq,
  2724. .irq_ack = ack_apic_edge,
  2725. #ifdef CONFIG_SMP
  2726. .irq_set_affinity = msi_set_affinity,
  2727. #endif
  2728. .irq_retrigger = ioapic_retrigger_irq,
  2729. };
  2730. static struct irq_chip msi_ir_chip = {
  2731. .name = "IR-PCI-MSI",
  2732. .irq_unmask = unmask_msi_irq,
  2733. .irq_mask = mask_msi_irq,
  2734. #ifdef CONFIG_INTR_REMAP
  2735. .irq_ack = ir_ack_apic_edge,
  2736. #ifdef CONFIG_SMP
  2737. .irq_set_affinity = ir_msi_set_affinity,
  2738. #endif
  2739. #endif
  2740. .irq_retrigger = ioapic_retrigger_irq,
  2741. };
  2742. /*
  2743. * Map the PCI dev to the corresponding remapping hardware unit
  2744. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2745. * in it.
  2746. */
  2747. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2748. {
  2749. struct intel_iommu *iommu;
  2750. int index;
  2751. iommu = map_dev_to_ir(dev);
  2752. if (!iommu) {
  2753. printk(KERN_ERR
  2754. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2755. return -ENOENT;
  2756. }
  2757. index = alloc_irte(iommu, irq, nvec);
  2758. if (index < 0) {
  2759. printk(KERN_ERR
  2760. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2761. pci_name(dev));
  2762. return -ENOSPC;
  2763. }
  2764. return index;
  2765. }
  2766. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2767. {
  2768. struct irq_chip *chip = &msi_chip;
  2769. struct msi_msg msg;
  2770. int ret;
  2771. ret = msi_compose_msg(dev, irq, &msg, -1);
  2772. if (ret < 0)
  2773. return ret;
  2774. irq_set_msi_desc(irq, msidesc);
  2775. write_msi_msg(irq, &msg);
  2776. if (irq_remapped(irq_get_chip_data(irq))) {
  2777. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2778. chip = &msi_ir_chip;
  2779. }
  2780. irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
  2781. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2782. return 0;
  2783. }
  2784. int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2785. {
  2786. int node, ret, sub_handle, index = 0;
  2787. unsigned int irq, irq_want;
  2788. struct msi_desc *msidesc;
  2789. struct intel_iommu *iommu = NULL;
  2790. /* x86 doesn't support multiple MSI yet */
  2791. if (type == PCI_CAP_ID_MSI && nvec > 1)
  2792. return 1;
  2793. node = dev_to_node(&dev->dev);
  2794. irq_want = nr_irqs_gsi;
  2795. sub_handle = 0;
  2796. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2797. irq = create_irq_nr(irq_want, node);
  2798. if (irq == 0)
  2799. return -1;
  2800. irq_want = irq + 1;
  2801. if (!intr_remapping_enabled)
  2802. goto no_ir;
  2803. if (!sub_handle) {
  2804. /*
  2805. * allocate the consecutive block of IRTE's
  2806. * for 'nvec'
  2807. */
  2808. index = msi_alloc_irte(dev, irq, nvec);
  2809. if (index < 0) {
  2810. ret = index;
  2811. goto error;
  2812. }
  2813. } else {
  2814. iommu = map_dev_to_ir(dev);
  2815. if (!iommu) {
  2816. ret = -ENOENT;
  2817. goto error;
  2818. }
  2819. /*
  2820. * setup the mapping between the irq and the IRTE
  2821. * base index, the sub_handle pointing to the
  2822. * appropriate interrupt remap table entry.
  2823. */
  2824. set_irte_irq(irq, iommu, index, sub_handle);
  2825. }
  2826. no_ir:
  2827. ret = setup_msi_irq(dev, msidesc, irq);
  2828. if (ret < 0)
  2829. goto error;
  2830. sub_handle++;
  2831. }
  2832. return 0;
  2833. error:
  2834. destroy_irq(irq);
  2835. return ret;
  2836. }
  2837. void native_teardown_msi_irq(unsigned int irq)
  2838. {
  2839. destroy_irq(irq);
  2840. }
  2841. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  2842. #ifdef CONFIG_SMP
  2843. static int
  2844. dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2845. bool force)
  2846. {
  2847. struct irq_cfg *cfg = data->chip_data;
  2848. unsigned int dest, irq = data->irq;
  2849. struct msi_msg msg;
  2850. if (__ioapic_set_affinity(data, mask, &dest))
  2851. return -1;
  2852. dmar_msi_read(irq, &msg);
  2853. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2854. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2855. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2856. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2857. msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
  2858. dmar_msi_write(irq, &msg);
  2859. return 0;
  2860. }
  2861. #endif /* CONFIG_SMP */
  2862. static struct irq_chip dmar_msi_type = {
  2863. .name = "DMAR_MSI",
  2864. .irq_unmask = dmar_msi_unmask,
  2865. .irq_mask = dmar_msi_mask,
  2866. .irq_ack = ack_apic_edge,
  2867. #ifdef CONFIG_SMP
  2868. .irq_set_affinity = dmar_msi_set_affinity,
  2869. #endif
  2870. .irq_retrigger = ioapic_retrigger_irq,
  2871. };
  2872. int arch_setup_dmar_msi(unsigned int irq)
  2873. {
  2874. int ret;
  2875. struct msi_msg msg;
  2876. ret = msi_compose_msg(NULL, irq, &msg, -1);
  2877. if (ret < 0)
  2878. return ret;
  2879. dmar_msi_write(irq, &msg);
  2880. irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  2881. "edge");
  2882. return 0;
  2883. }
  2884. #endif
  2885. #ifdef CONFIG_HPET_TIMER
  2886. #ifdef CONFIG_SMP
  2887. static int hpet_msi_set_affinity(struct irq_data *data,
  2888. const struct cpumask *mask, bool force)
  2889. {
  2890. struct irq_cfg *cfg = data->chip_data;
  2891. struct msi_msg msg;
  2892. unsigned int dest;
  2893. if (__ioapic_set_affinity(data, mask, &dest))
  2894. return -1;
  2895. hpet_msi_read(data->handler_data, &msg);
  2896. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2897. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2898. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2899. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2900. hpet_msi_write(data->handler_data, &msg);
  2901. return 0;
  2902. }
  2903. #endif /* CONFIG_SMP */
  2904. static struct irq_chip ir_hpet_msi_type = {
  2905. .name = "IR-HPET_MSI",
  2906. .irq_unmask = hpet_msi_unmask,
  2907. .irq_mask = hpet_msi_mask,
  2908. #ifdef CONFIG_INTR_REMAP
  2909. .irq_ack = ir_ack_apic_edge,
  2910. #ifdef CONFIG_SMP
  2911. .irq_set_affinity = ir_msi_set_affinity,
  2912. #endif
  2913. #endif
  2914. .irq_retrigger = ioapic_retrigger_irq,
  2915. };
  2916. static struct irq_chip hpet_msi_type = {
  2917. .name = "HPET_MSI",
  2918. .irq_unmask = hpet_msi_unmask,
  2919. .irq_mask = hpet_msi_mask,
  2920. .irq_ack = ack_apic_edge,
  2921. #ifdef CONFIG_SMP
  2922. .irq_set_affinity = hpet_msi_set_affinity,
  2923. #endif
  2924. .irq_retrigger = ioapic_retrigger_irq,
  2925. };
  2926. int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
  2927. {
  2928. struct irq_chip *chip = &hpet_msi_type;
  2929. struct msi_msg msg;
  2930. int ret;
  2931. if (intr_remapping_enabled) {
  2932. struct intel_iommu *iommu = map_hpet_to_ir(id);
  2933. int index;
  2934. if (!iommu)
  2935. return -1;
  2936. index = alloc_irte(iommu, irq, 1);
  2937. if (index < 0)
  2938. return -1;
  2939. }
  2940. ret = msi_compose_msg(NULL, irq, &msg, id);
  2941. if (ret < 0)
  2942. return ret;
  2943. hpet_msi_write(irq_get_handler_data(irq), &msg);
  2944. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2945. if (irq_remapped(irq_get_chip_data(irq)))
  2946. chip = &ir_hpet_msi_type;
  2947. irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
  2948. return 0;
  2949. }
  2950. #endif
  2951. #endif /* CONFIG_PCI_MSI */
  2952. /*
  2953. * Hypertransport interrupt support
  2954. */
  2955. #ifdef CONFIG_HT_IRQ
  2956. #ifdef CONFIG_SMP
  2957. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  2958. {
  2959. struct ht_irq_msg msg;
  2960. fetch_ht_irq_msg(irq, &msg);
  2961. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  2962. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  2963. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  2964. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  2965. write_ht_irq_msg(irq, &msg);
  2966. }
  2967. static int
  2968. ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  2969. {
  2970. struct irq_cfg *cfg = data->chip_data;
  2971. unsigned int dest;
  2972. if (__ioapic_set_affinity(data, mask, &dest))
  2973. return -1;
  2974. target_ht_irq(data->irq, dest, cfg->vector);
  2975. return 0;
  2976. }
  2977. #endif
  2978. static struct irq_chip ht_irq_chip = {
  2979. .name = "PCI-HT",
  2980. .irq_mask = mask_ht_irq,
  2981. .irq_unmask = unmask_ht_irq,
  2982. .irq_ack = ack_apic_edge,
  2983. #ifdef CONFIG_SMP
  2984. .irq_set_affinity = ht_set_affinity,
  2985. #endif
  2986. .irq_retrigger = ioapic_retrigger_irq,
  2987. };
  2988. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  2989. {
  2990. struct irq_cfg *cfg;
  2991. int err;
  2992. if (disable_apic)
  2993. return -ENXIO;
  2994. cfg = irq_cfg(irq);
  2995. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2996. if (!err) {
  2997. struct ht_irq_msg msg;
  2998. unsigned dest;
  2999. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  3000. apic->target_cpus());
  3001. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  3002. msg.address_lo =
  3003. HT_IRQ_LOW_BASE |
  3004. HT_IRQ_LOW_DEST_ID(dest) |
  3005. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3006. ((apic->irq_dest_mode == 0) ?
  3007. HT_IRQ_LOW_DM_PHYSICAL :
  3008. HT_IRQ_LOW_DM_LOGICAL) |
  3009. HT_IRQ_LOW_RQEOI_EDGE |
  3010. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3011. HT_IRQ_LOW_MT_FIXED :
  3012. HT_IRQ_LOW_MT_ARBITRATED) |
  3013. HT_IRQ_LOW_IRQ_MASKED;
  3014. write_ht_irq_msg(irq, &msg);
  3015. irq_set_chip_and_handler_name(irq, &ht_irq_chip,
  3016. handle_edge_irq, "edge");
  3017. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3018. }
  3019. return err;
  3020. }
  3021. #endif /* CONFIG_HT_IRQ */
  3022. int
  3023. io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
  3024. {
  3025. struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
  3026. int ret;
  3027. if (!cfg)
  3028. return -EINVAL;
  3029. ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
  3030. if (!ret)
  3031. setup_ioapic_irq(attr->ioapic, attr->ioapic_pin, irq, cfg,
  3032. attr->trigger, attr->polarity);
  3033. return ret;
  3034. }
  3035. static int io_apic_setup_irq_pin_once(unsigned int irq, int node,
  3036. struct io_apic_irq_attr *attr)
  3037. {
  3038. unsigned int id = attr->ioapic, pin = attr->ioapic_pin;
  3039. int ret;
  3040. /* Avoid redundant programming */
  3041. if (test_bit(pin, mp_ioapic_routing[id].pin_programmed)) {
  3042. pr_debug("Pin %d-%d already programmed\n",
  3043. mp_ioapics[id].apicid, pin);
  3044. return 0;
  3045. }
  3046. ret = io_apic_setup_irq_pin(irq, node, attr);
  3047. if (!ret)
  3048. set_bit(pin, mp_ioapic_routing[id].pin_programmed);
  3049. return ret;
  3050. }
  3051. static int __init io_apic_get_redir_entries(int ioapic)
  3052. {
  3053. union IO_APIC_reg_01 reg_01;
  3054. unsigned long flags;
  3055. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3056. reg_01.raw = io_apic_read(ioapic, 1);
  3057. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3058. /* The register returns the maximum index redir index
  3059. * supported, which is one less than the total number of redir
  3060. * entries.
  3061. */
  3062. return reg_01.bits.entries + 1;
  3063. }
  3064. static void __init probe_nr_irqs_gsi(void)
  3065. {
  3066. int nr;
  3067. nr = gsi_top + NR_IRQS_LEGACY;
  3068. if (nr > nr_irqs_gsi)
  3069. nr_irqs_gsi = nr;
  3070. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3071. }
  3072. int get_nr_irqs_gsi(void)
  3073. {
  3074. return nr_irqs_gsi;
  3075. }
  3076. #ifdef CONFIG_SPARSE_IRQ
  3077. int __init arch_probe_nr_irqs(void)
  3078. {
  3079. int nr;
  3080. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3081. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3082. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3083. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3084. /*
  3085. * for MSI and HT dyn irq
  3086. */
  3087. nr += nr_irqs_gsi * 16;
  3088. #endif
  3089. if (nr < nr_irqs)
  3090. nr_irqs = nr;
  3091. return NR_IRQS_LEGACY;
  3092. }
  3093. #endif
  3094. int io_apic_set_pci_routing(struct device *dev, int irq,
  3095. struct io_apic_irq_attr *irq_attr)
  3096. {
  3097. int node;
  3098. if (!IO_APIC_IRQ(irq)) {
  3099. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3100. irq_attr->ioapic);
  3101. return -EINVAL;
  3102. }
  3103. node = dev ? dev_to_node(dev) : cpu_to_node(0);
  3104. return io_apic_setup_irq_pin_once(irq, node, irq_attr);
  3105. }
  3106. #ifdef CONFIG_X86_32
  3107. static int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3108. {
  3109. union IO_APIC_reg_00 reg_00;
  3110. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3111. physid_mask_t tmp;
  3112. unsigned long flags;
  3113. int i = 0;
  3114. /*
  3115. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3116. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3117. * supports up to 16 on one shared APIC bus.
  3118. *
  3119. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3120. * advantage of new APIC bus architecture.
  3121. */
  3122. if (physids_empty(apic_id_map))
  3123. apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
  3124. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3125. reg_00.raw = io_apic_read(ioapic, 0);
  3126. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3127. if (apic_id >= get_physical_broadcast()) {
  3128. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3129. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3130. apic_id = reg_00.bits.ID;
  3131. }
  3132. /*
  3133. * Every APIC in a system must have a unique ID or we get lots of nice
  3134. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3135. */
  3136. if (apic->check_apicid_used(&apic_id_map, apic_id)) {
  3137. for (i = 0; i < get_physical_broadcast(); i++) {
  3138. if (!apic->check_apicid_used(&apic_id_map, i))
  3139. break;
  3140. }
  3141. if (i == get_physical_broadcast())
  3142. panic("Max apic_id exceeded!\n");
  3143. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3144. "trying %d\n", ioapic, apic_id, i);
  3145. apic_id = i;
  3146. }
  3147. apic->apicid_to_cpu_present(apic_id, &tmp);
  3148. physids_or(apic_id_map, apic_id_map, tmp);
  3149. if (reg_00.bits.ID != apic_id) {
  3150. reg_00.bits.ID = apic_id;
  3151. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3152. io_apic_write(ioapic, 0, reg_00.raw);
  3153. reg_00.raw = io_apic_read(ioapic, 0);
  3154. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3155. /* Sanity check */
  3156. if (reg_00.bits.ID != apic_id) {
  3157. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3158. return -1;
  3159. }
  3160. }
  3161. apic_printk(APIC_VERBOSE, KERN_INFO
  3162. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3163. return apic_id;
  3164. }
  3165. static u8 __init io_apic_unique_id(u8 id)
  3166. {
  3167. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  3168. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  3169. return io_apic_get_unique_id(nr_ioapics, id);
  3170. else
  3171. return id;
  3172. }
  3173. #else
  3174. static u8 __init io_apic_unique_id(u8 id)
  3175. {
  3176. int i;
  3177. DECLARE_BITMAP(used, 256);
  3178. bitmap_zero(used, 256);
  3179. for (i = 0; i < nr_ioapics; i++) {
  3180. struct mpc_ioapic *ia = &mp_ioapics[i];
  3181. __set_bit(ia->apicid, used);
  3182. }
  3183. if (!test_bit(id, used))
  3184. return id;
  3185. return find_first_zero_bit(used, 256);
  3186. }
  3187. #endif
  3188. static int __init io_apic_get_version(int ioapic)
  3189. {
  3190. union IO_APIC_reg_01 reg_01;
  3191. unsigned long flags;
  3192. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3193. reg_01.raw = io_apic_read(ioapic, 1);
  3194. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3195. return reg_01.bits.version;
  3196. }
  3197. int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
  3198. {
  3199. int ioapic, pin, idx;
  3200. if (skip_ioapic_setup)
  3201. return -1;
  3202. ioapic = mp_find_ioapic(gsi);
  3203. if (ioapic < 0)
  3204. return -1;
  3205. pin = mp_find_ioapic_pin(ioapic, gsi);
  3206. if (pin < 0)
  3207. return -1;
  3208. idx = find_irq_entry(ioapic, pin, mp_INT);
  3209. if (idx < 0)
  3210. return -1;
  3211. *trigger = irq_trigger(idx);
  3212. *polarity = irq_polarity(idx);
  3213. return 0;
  3214. }
  3215. /*
  3216. * This function currently is only a helper for the i386 smp boot process where
  3217. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3218. * so mask in all cases should simply be apic->target_cpus()
  3219. */
  3220. #ifdef CONFIG_SMP
  3221. void __init setup_ioapic_dest(void)
  3222. {
  3223. int pin, ioapic, irq, irq_entry;
  3224. struct irq_desc *desc;
  3225. const struct cpumask *mask;
  3226. if (skip_ioapic_setup == 1)
  3227. return;
  3228. for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
  3229. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  3230. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3231. if (irq_entry == -1)
  3232. continue;
  3233. irq = pin_2_irq(irq_entry, ioapic, pin);
  3234. if ((ioapic > 0) && (irq > 16))
  3235. continue;
  3236. desc = irq_to_desc(irq);
  3237. /*
  3238. * Honour affinities which have been set in early boot
  3239. */
  3240. if (desc->status &
  3241. (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
  3242. mask = desc->irq_data.affinity;
  3243. else
  3244. mask = apic->target_cpus();
  3245. if (intr_remapping_enabled)
  3246. ir_ioapic_set_affinity(&desc->irq_data, mask, false);
  3247. else
  3248. ioapic_set_affinity(&desc->irq_data, mask, false);
  3249. }
  3250. }
  3251. #endif
  3252. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3253. static struct resource *ioapic_resources;
  3254. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3255. {
  3256. unsigned long n;
  3257. struct resource *res;
  3258. char *mem;
  3259. int i;
  3260. if (nr_ioapics <= 0)
  3261. return NULL;
  3262. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3263. n *= nr_ioapics;
  3264. mem = alloc_bootmem(n);
  3265. res = (void *)mem;
  3266. mem += sizeof(struct resource) * nr_ioapics;
  3267. for (i = 0; i < nr_ioapics; i++) {
  3268. res[i].name = mem;
  3269. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3270. snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
  3271. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3272. }
  3273. ioapic_resources = res;
  3274. return res;
  3275. }
  3276. void __init ioapic_and_gsi_init(void)
  3277. {
  3278. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3279. struct resource *ioapic_res;
  3280. int i;
  3281. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3282. for (i = 0; i < nr_ioapics; i++) {
  3283. if (smp_found_config) {
  3284. ioapic_phys = mp_ioapics[i].apicaddr;
  3285. #ifdef CONFIG_X86_32
  3286. if (!ioapic_phys) {
  3287. printk(KERN_ERR
  3288. "WARNING: bogus zero IO-APIC "
  3289. "address found in MPTABLE, "
  3290. "disabling IO/APIC support!\n");
  3291. smp_found_config = 0;
  3292. skip_ioapic_setup = 1;
  3293. goto fake_ioapic_page;
  3294. }
  3295. #endif
  3296. } else {
  3297. #ifdef CONFIG_X86_32
  3298. fake_ioapic_page:
  3299. #endif
  3300. ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
  3301. ioapic_phys = __pa(ioapic_phys);
  3302. }
  3303. set_fixmap_nocache(idx, ioapic_phys);
  3304. apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
  3305. __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
  3306. ioapic_phys);
  3307. idx++;
  3308. ioapic_res->start = ioapic_phys;
  3309. ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
  3310. ioapic_res++;
  3311. }
  3312. probe_nr_irqs_gsi();
  3313. }
  3314. void __init ioapic_insert_resources(void)
  3315. {
  3316. int i;
  3317. struct resource *r = ioapic_resources;
  3318. if (!r) {
  3319. if (nr_ioapics > 0)
  3320. printk(KERN_ERR
  3321. "IO APIC resources couldn't be allocated.\n");
  3322. return;
  3323. }
  3324. for (i = 0; i < nr_ioapics; i++) {
  3325. insert_resource(&iomem_resource, r);
  3326. r++;
  3327. }
  3328. }
  3329. int mp_find_ioapic(u32 gsi)
  3330. {
  3331. int i = 0;
  3332. if (nr_ioapics == 0)
  3333. return -1;
  3334. /* Find the IOAPIC that manages this GSI. */
  3335. for (i = 0; i < nr_ioapics; i++) {
  3336. if ((gsi >= mp_gsi_routing[i].gsi_base)
  3337. && (gsi <= mp_gsi_routing[i].gsi_end))
  3338. return i;
  3339. }
  3340. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3341. return -1;
  3342. }
  3343. int mp_find_ioapic_pin(int ioapic, u32 gsi)
  3344. {
  3345. if (WARN_ON(ioapic == -1))
  3346. return -1;
  3347. if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
  3348. return -1;
  3349. return gsi - mp_gsi_routing[ioapic].gsi_base;
  3350. }
  3351. static __init int bad_ioapic(unsigned long address)
  3352. {
  3353. if (nr_ioapics >= MAX_IO_APICS) {
  3354. printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
  3355. "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
  3356. return 1;
  3357. }
  3358. if (!address) {
  3359. printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
  3360. " found in table, skipping!\n");
  3361. return 1;
  3362. }
  3363. return 0;
  3364. }
  3365. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3366. {
  3367. int idx = 0;
  3368. int entries;
  3369. if (bad_ioapic(address))
  3370. return;
  3371. idx = nr_ioapics;
  3372. mp_ioapics[idx].type = MP_IOAPIC;
  3373. mp_ioapics[idx].flags = MPC_APIC_USABLE;
  3374. mp_ioapics[idx].apicaddr = address;
  3375. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3376. mp_ioapics[idx].apicid = io_apic_unique_id(id);
  3377. mp_ioapics[idx].apicver = io_apic_get_version(idx);
  3378. /*
  3379. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3380. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3381. */
  3382. entries = io_apic_get_redir_entries(idx);
  3383. mp_gsi_routing[idx].gsi_base = gsi_base;
  3384. mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;
  3385. /*
  3386. * The number of IO-APIC IRQ registers (== #pins):
  3387. */
  3388. nr_ioapic_registers[idx] = entries;
  3389. if (mp_gsi_routing[idx].gsi_end >= gsi_top)
  3390. gsi_top = mp_gsi_routing[idx].gsi_end + 1;
  3391. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  3392. "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
  3393. mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
  3394. mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);
  3395. nr_ioapics++;
  3396. }
  3397. /* Enable IOAPIC early just for system timer */
  3398. void __init pre_init_apic_IRQ0(void)
  3399. {
  3400. struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
  3401. printk(KERN_INFO "Early APIC setup for system timer0\n");
  3402. #ifndef CONFIG_SMP
  3403. physid_set_mask_of_physid(boot_cpu_physical_apicid,
  3404. &phys_cpu_present_map);
  3405. #endif
  3406. setup_local_APIC();
  3407. io_apic_setup_irq_pin(0, 0, &attr);
  3408. irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
  3409. "edge");
  3410. }