x86.c 116 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * derived from drivers/kvm/kvm_main.c
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. * Copyright (C) 2008 Qumranet, Inc.
  8. * Copyright IBM Corporation, 2008
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. * Amit Shah <amit.shah@qumranet.com>
  14. * Ben-Ami Yassour <benami@il.ibm.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include <linux/kvm_host.h>
  21. #include "irq.h"
  22. #include "mmu.h"
  23. #include "i8254.h"
  24. #include "tss.h"
  25. #include "kvm_cache_regs.h"
  26. #include "x86.h"
  27. #include <linux/clocksource.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/kvm.h>
  30. #include <linux/fs.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/module.h>
  33. #include <linux/mman.h>
  34. #include <linux/highmem.h>
  35. #include <linux/iommu.h>
  36. #include <linux/intel-iommu.h>
  37. #include <linux/cpufreq.h>
  38. #include <asm/uaccess.h>
  39. #include <asm/msr.h>
  40. #include <asm/desc.h>
  41. #include <asm/mtrr.h>
  42. #include <asm/mce.h>
  43. #define MAX_IO_MSRS 256
  44. #define CR0_RESERVED_BITS \
  45. (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
  46. | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
  47. | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
  48. #define CR4_RESERVED_BITS \
  49. (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
  50. | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
  51. | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR \
  52. | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
  53. #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
  54. #define KVM_MAX_MCE_BANKS 32
  55. #define KVM_MCE_CAP_SUPPORTED MCG_CTL_P
  56. /* EFER defaults:
  57. * - enable syscall per default because its emulated by KVM
  58. * - enable LME and LMA per default on 64 bit KVM
  59. */
  60. #ifdef CONFIG_X86_64
  61. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffafeULL;
  62. #else
  63. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffffeULL;
  64. #endif
  65. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  66. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  67. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  68. struct kvm_cpuid_entry2 __user *entries);
  69. struct kvm_cpuid_entry2 *kvm_find_cpuid_entry(struct kvm_vcpu *vcpu,
  70. u32 function, u32 index);
  71. struct kvm_x86_ops *kvm_x86_ops;
  72. EXPORT_SYMBOL_GPL(kvm_x86_ops);
  73. struct kvm_stats_debugfs_item debugfs_entries[] = {
  74. { "pf_fixed", VCPU_STAT(pf_fixed) },
  75. { "pf_guest", VCPU_STAT(pf_guest) },
  76. { "tlb_flush", VCPU_STAT(tlb_flush) },
  77. { "invlpg", VCPU_STAT(invlpg) },
  78. { "exits", VCPU_STAT(exits) },
  79. { "io_exits", VCPU_STAT(io_exits) },
  80. { "mmio_exits", VCPU_STAT(mmio_exits) },
  81. { "signal_exits", VCPU_STAT(signal_exits) },
  82. { "irq_window", VCPU_STAT(irq_window_exits) },
  83. { "nmi_window", VCPU_STAT(nmi_window_exits) },
  84. { "halt_exits", VCPU_STAT(halt_exits) },
  85. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  86. { "hypercalls", VCPU_STAT(hypercalls) },
  87. { "request_irq", VCPU_STAT(request_irq_exits) },
  88. { "irq_exits", VCPU_STAT(irq_exits) },
  89. { "host_state_reload", VCPU_STAT(host_state_reload) },
  90. { "efer_reload", VCPU_STAT(efer_reload) },
  91. { "fpu_reload", VCPU_STAT(fpu_reload) },
  92. { "insn_emulation", VCPU_STAT(insn_emulation) },
  93. { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
  94. { "irq_injections", VCPU_STAT(irq_injections) },
  95. { "nmi_injections", VCPU_STAT(nmi_injections) },
  96. { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
  97. { "mmu_pte_write", VM_STAT(mmu_pte_write) },
  98. { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
  99. { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
  100. { "mmu_flooded", VM_STAT(mmu_flooded) },
  101. { "mmu_recycled", VM_STAT(mmu_recycled) },
  102. { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
  103. { "mmu_unsync", VM_STAT(mmu_unsync) },
  104. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  105. { "largepages", VM_STAT(lpages) },
  106. { NULL }
  107. };
  108. unsigned long segment_base(u16 selector)
  109. {
  110. struct descriptor_table gdt;
  111. struct desc_struct *d;
  112. unsigned long table_base;
  113. unsigned long v;
  114. if (selector == 0)
  115. return 0;
  116. asm("sgdt %0" : "=m"(gdt));
  117. table_base = gdt.base;
  118. if (selector & 4) { /* from ldt */
  119. u16 ldt_selector;
  120. asm("sldt %0" : "=g"(ldt_selector));
  121. table_base = segment_base(ldt_selector);
  122. }
  123. d = (struct desc_struct *)(table_base + (selector & ~7));
  124. v = d->base0 | ((unsigned long)d->base1 << 16) |
  125. ((unsigned long)d->base2 << 24);
  126. #ifdef CONFIG_X86_64
  127. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  128. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  129. #endif
  130. return v;
  131. }
  132. EXPORT_SYMBOL_GPL(segment_base);
  133. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
  134. {
  135. if (irqchip_in_kernel(vcpu->kvm))
  136. return vcpu->arch.apic_base;
  137. else
  138. return vcpu->arch.apic_base;
  139. }
  140. EXPORT_SYMBOL_GPL(kvm_get_apic_base);
  141. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
  142. {
  143. /* TODO: reserve bits check */
  144. if (irqchip_in_kernel(vcpu->kvm))
  145. kvm_lapic_set_base(vcpu, data);
  146. else
  147. vcpu->arch.apic_base = data;
  148. }
  149. EXPORT_SYMBOL_GPL(kvm_set_apic_base);
  150. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  151. {
  152. WARN_ON(vcpu->arch.exception.pending);
  153. vcpu->arch.exception.pending = true;
  154. vcpu->arch.exception.has_error_code = false;
  155. vcpu->arch.exception.nr = nr;
  156. }
  157. EXPORT_SYMBOL_GPL(kvm_queue_exception);
  158. void kvm_inject_page_fault(struct kvm_vcpu *vcpu, unsigned long addr,
  159. u32 error_code)
  160. {
  161. ++vcpu->stat.pf_guest;
  162. if (vcpu->arch.exception.pending) {
  163. if (vcpu->arch.exception.nr == PF_VECTOR) {
  164. printk(KERN_DEBUG "kvm: inject_page_fault:"
  165. " double fault 0x%lx\n", addr);
  166. vcpu->arch.exception.nr = DF_VECTOR;
  167. vcpu->arch.exception.error_code = 0;
  168. } else if (vcpu->arch.exception.nr == DF_VECTOR) {
  169. /* triple fault -> shutdown */
  170. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  171. }
  172. return;
  173. }
  174. vcpu->arch.cr2 = addr;
  175. kvm_queue_exception_e(vcpu, PF_VECTOR, error_code);
  176. }
  177. void kvm_inject_nmi(struct kvm_vcpu *vcpu)
  178. {
  179. vcpu->arch.nmi_pending = 1;
  180. }
  181. EXPORT_SYMBOL_GPL(kvm_inject_nmi);
  182. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  183. {
  184. WARN_ON(vcpu->arch.exception.pending);
  185. vcpu->arch.exception.pending = true;
  186. vcpu->arch.exception.has_error_code = true;
  187. vcpu->arch.exception.nr = nr;
  188. vcpu->arch.exception.error_code = error_code;
  189. }
  190. EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
  191. static void __queue_exception(struct kvm_vcpu *vcpu)
  192. {
  193. kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
  194. vcpu->arch.exception.has_error_code,
  195. vcpu->arch.exception.error_code);
  196. }
  197. /*
  198. * Load the pae pdptrs. Return true is they are all valid.
  199. */
  200. int load_pdptrs(struct kvm_vcpu *vcpu, unsigned long cr3)
  201. {
  202. gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
  203. unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
  204. int i;
  205. int ret;
  206. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  207. ret = kvm_read_guest_page(vcpu->kvm, pdpt_gfn, pdpte,
  208. offset * sizeof(u64), sizeof(pdpte));
  209. if (ret < 0) {
  210. ret = 0;
  211. goto out;
  212. }
  213. for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
  214. if (is_present_pte(pdpte[i]) &&
  215. (pdpte[i] & vcpu->arch.mmu.rsvd_bits_mask[0][2])) {
  216. ret = 0;
  217. goto out;
  218. }
  219. }
  220. ret = 1;
  221. memcpy(vcpu->arch.pdptrs, pdpte, sizeof(vcpu->arch.pdptrs));
  222. out:
  223. return ret;
  224. }
  225. EXPORT_SYMBOL_GPL(load_pdptrs);
  226. static bool pdptrs_changed(struct kvm_vcpu *vcpu)
  227. {
  228. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  229. bool changed = true;
  230. int r;
  231. if (is_long_mode(vcpu) || !is_pae(vcpu))
  232. return false;
  233. r = kvm_read_guest(vcpu->kvm, vcpu->arch.cr3 & ~31u, pdpte, sizeof(pdpte));
  234. if (r < 0)
  235. goto out;
  236. changed = memcmp(pdpte, vcpu->arch.pdptrs, sizeof(pdpte)) != 0;
  237. out:
  238. return changed;
  239. }
  240. void kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  241. {
  242. if (cr0 & CR0_RESERVED_BITS) {
  243. printk(KERN_DEBUG "set_cr0: 0x%lx #GP, reserved bits 0x%lx\n",
  244. cr0, vcpu->arch.cr0);
  245. kvm_inject_gp(vcpu, 0);
  246. return;
  247. }
  248. if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD)) {
  249. printk(KERN_DEBUG "set_cr0: #GP, CD == 0 && NW == 1\n");
  250. kvm_inject_gp(vcpu, 0);
  251. return;
  252. }
  253. if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE)) {
  254. printk(KERN_DEBUG "set_cr0: #GP, set PG flag "
  255. "and a clear PE flag\n");
  256. kvm_inject_gp(vcpu, 0);
  257. return;
  258. }
  259. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  260. #ifdef CONFIG_X86_64
  261. if ((vcpu->arch.shadow_efer & EFER_LME)) {
  262. int cs_db, cs_l;
  263. if (!is_pae(vcpu)) {
  264. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  265. "in long mode while PAE is disabled\n");
  266. kvm_inject_gp(vcpu, 0);
  267. return;
  268. }
  269. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  270. if (cs_l) {
  271. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  272. "in long mode while CS.L == 1\n");
  273. kvm_inject_gp(vcpu, 0);
  274. return;
  275. }
  276. } else
  277. #endif
  278. if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  279. printk(KERN_DEBUG "set_cr0: #GP, pdptrs "
  280. "reserved bits\n");
  281. kvm_inject_gp(vcpu, 0);
  282. return;
  283. }
  284. }
  285. kvm_x86_ops->set_cr0(vcpu, cr0);
  286. vcpu->arch.cr0 = cr0;
  287. kvm_mmu_reset_context(vcpu);
  288. return;
  289. }
  290. EXPORT_SYMBOL_GPL(kvm_set_cr0);
  291. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
  292. {
  293. kvm_set_cr0(vcpu, (vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f));
  294. KVMTRACE_1D(LMSW, vcpu,
  295. (u32)((vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f)),
  296. handler);
  297. }
  298. EXPORT_SYMBOL_GPL(kvm_lmsw);
  299. void kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  300. {
  301. unsigned long old_cr4 = vcpu->arch.cr4;
  302. unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE;
  303. if (cr4 & CR4_RESERVED_BITS) {
  304. printk(KERN_DEBUG "set_cr4: #GP, reserved bits\n");
  305. kvm_inject_gp(vcpu, 0);
  306. return;
  307. }
  308. if (is_long_mode(vcpu)) {
  309. if (!(cr4 & X86_CR4_PAE)) {
  310. printk(KERN_DEBUG "set_cr4: #GP, clearing PAE while "
  311. "in long mode\n");
  312. kvm_inject_gp(vcpu, 0);
  313. return;
  314. }
  315. } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
  316. && ((cr4 ^ old_cr4) & pdptr_bits)
  317. && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  318. printk(KERN_DEBUG "set_cr4: #GP, pdptrs reserved bits\n");
  319. kvm_inject_gp(vcpu, 0);
  320. return;
  321. }
  322. if (cr4 & X86_CR4_VMXE) {
  323. printk(KERN_DEBUG "set_cr4: #GP, setting VMXE\n");
  324. kvm_inject_gp(vcpu, 0);
  325. return;
  326. }
  327. kvm_x86_ops->set_cr4(vcpu, cr4);
  328. vcpu->arch.cr4 = cr4;
  329. vcpu->arch.mmu.base_role.cr4_pge = (cr4 & X86_CR4_PGE) && !tdp_enabled;
  330. kvm_mmu_reset_context(vcpu);
  331. }
  332. EXPORT_SYMBOL_GPL(kvm_set_cr4);
  333. void kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  334. {
  335. if (cr3 == vcpu->arch.cr3 && !pdptrs_changed(vcpu)) {
  336. kvm_mmu_sync_roots(vcpu);
  337. kvm_mmu_flush_tlb(vcpu);
  338. return;
  339. }
  340. if (is_long_mode(vcpu)) {
  341. if (cr3 & CR3_L_MODE_RESERVED_BITS) {
  342. printk(KERN_DEBUG "set_cr3: #GP, reserved bits\n");
  343. kvm_inject_gp(vcpu, 0);
  344. return;
  345. }
  346. } else {
  347. if (is_pae(vcpu)) {
  348. if (cr3 & CR3_PAE_RESERVED_BITS) {
  349. printk(KERN_DEBUG
  350. "set_cr3: #GP, reserved bits\n");
  351. kvm_inject_gp(vcpu, 0);
  352. return;
  353. }
  354. if (is_paging(vcpu) && !load_pdptrs(vcpu, cr3)) {
  355. printk(KERN_DEBUG "set_cr3: #GP, pdptrs "
  356. "reserved bits\n");
  357. kvm_inject_gp(vcpu, 0);
  358. return;
  359. }
  360. }
  361. /*
  362. * We don't check reserved bits in nonpae mode, because
  363. * this isn't enforced, and VMware depends on this.
  364. */
  365. }
  366. /*
  367. * Does the new cr3 value map to physical memory? (Note, we
  368. * catch an invalid cr3 even in real-mode, because it would
  369. * cause trouble later on when we turn on paging anyway.)
  370. *
  371. * A real CPU would silently accept an invalid cr3 and would
  372. * attempt to use it - with largely undefined (and often hard
  373. * to debug) behavior on the guest side.
  374. */
  375. if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
  376. kvm_inject_gp(vcpu, 0);
  377. else {
  378. vcpu->arch.cr3 = cr3;
  379. vcpu->arch.mmu.new_cr3(vcpu);
  380. }
  381. }
  382. EXPORT_SYMBOL_GPL(kvm_set_cr3);
  383. void kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  384. {
  385. if (cr8 & CR8_RESERVED_BITS) {
  386. printk(KERN_DEBUG "set_cr8: #GP, reserved bits 0x%lx\n", cr8);
  387. kvm_inject_gp(vcpu, 0);
  388. return;
  389. }
  390. if (irqchip_in_kernel(vcpu->kvm))
  391. kvm_lapic_set_tpr(vcpu, cr8);
  392. else
  393. vcpu->arch.cr8 = cr8;
  394. }
  395. EXPORT_SYMBOL_GPL(kvm_set_cr8);
  396. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
  397. {
  398. if (irqchip_in_kernel(vcpu->kvm))
  399. return kvm_lapic_get_cr8(vcpu);
  400. else
  401. return vcpu->arch.cr8;
  402. }
  403. EXPORT_SYMBOL_GPL(kvm_get_cr8);
  404. static inline u32 bit(int bitno)
  405. {
  406. return 1 << (bitno & 31);
  407. }
  408. /*
  409. * List of msr numbers which we expose to userspace through KVM_GET_MSRS
  410. * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
  411. *
  412. * This list is modified at module load time to reflect the
  413. * capabilities of the host cpu.
  414. */
  415. static u32 msrs_to_save[] = {
  416. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  417. MSR_K6_STAR,
  418. #ifdef CONFIG_X86_64
  419. MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
  420. #endif
  421. MSR_IA32_TSC, MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
  422. MSR_IA32_PERF_STATUS, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA
  423. };
  424. static unsigned num_msrs_to_save;
  425. static u32 emulated_msrs[] = {
  426. MSR_IA32_MISC_ENABLE,
  427. };
  428. static void set_efer(struct kvm_vcpu *vcpu, u64 efer)
  429. {
  430. if (efer & efer_reserved_bits) {
  431. printk(KERN_DEBUG "set_efer: 0x%llx #GP, reserved bits\n",
  432. efer);
  433. kvm_inject_gp(vcpu, 0);
  434. return;
  435. }
  436. if (is_paging(vcpu)
  437. && (vcpu->arch.shadow_efer & EFER_LME) != (efer & EFER_LME)) {
  438. printk(KERN_DEBUG "set_efer: #GP, change LME while paging\n");
  439. kvm_inject_gp(vcpu, 0);
  440. return;
  441. }
  442. if (efer & EFER_FFXSR) {
  443. struct kvm_cpuid_entry2 *feat;
  444. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  445. if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT))) {
  446. printk(KERN_DEBUG "set_efer: #GP, enable FFXSR w/o CPUID capability\n");
  447. kvm_inject_gp(vcpu, 0);
  448. return;
  449. }
  450. }
  451. if (efer & EFER_SVME) {
  452. struct kvm_cpuid_entry2 *feat;
  453. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  454. if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM))) {
  455. printk(KERN_DEBUG "set_efer: #GP, enable SVM w/o SVM\n");
  456. kvm_inject_gp(vcpu, 0);
  457. return;
  458. }
  459. }
  460. kvm_x86_ops->set_efer(vcpu, efer);
  461. efer &= ~EFER_LMA;
  462. efer |= vcpu->arch.shadow_efer & EFER_LMA;
  463. vcpu->arch.shadow_efer = efer;
  464. vcpu->arch.mmu.base_role.nxe = (efer & EFER_NX) && !tdp_enabled;
  465. kvm_mmu_reset_context(vcpu);
  466. }
  467. void kvm_enable_efer_bits(u64 mask)
  468. {
  469. efer_reserved_bits &= ~mask;
  470. }
  471. EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
  472. /*
  473. * Writes msr value into into the appropriate "register".
  474. * Returns 0 on success, non-0 otherwise.
  475. * Assumes vcpu_load() was already called.
  476. */
  477. int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  478. {
  479. return kvm_x86_ops->set_msr(vcpu, msr_index, data);
  480. }
  481. /*
  482. * Adapt set_msr() to msr_io()'s calling convention
  483. */
  484. static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
  485. {
  486. return kvm_set_msr(vcpu, index, *data);
  487. }
  488. static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
  489. {
  490. static int version;
  491. struct pvclock_wall_clock wc;
  492. struct timespec now, sys, boot;
  493. if (!wall_clock)
  494. return;
  495. version++;
  496. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  497. /*
  498. * The guest calculates current wall clock time by adding
  499. * system time (updated by kvm_write_guest_time below) to the
  500. * wall clock specified here. guest system time equals host
  501. * system time for us, thus we must fill in host boot time here.
  502. */
  503. now = current_kernel_time();
  504. ktime_get_ts(&sys);
  505. boot = ns_to_timespec(timespec_to_ns(&now) - timespec_to_ns(&sys));
  506. wc.sec = boot.tv_sec;
  507. wc.nsec = boot.tv_nsec;
  508. wc.version = version;
  509. kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
  510. version++;
  511. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  512. }
  513. static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
  514. {
  515. uint32_t quotient, remainder;
  516. /* Don't try to replace with do_div(), this one calculates
  517. * "(dividend << 32) / divisor" */
  518. __asm__ ( "divl %4"
  519. : "=a" (quotient), "=d" (remainder)
  520. : "0" (0), "1" (dividend), "r" (divisor) );
  521. return quotient;
  522. }
  523. static void kvm_set_time_scale(uint32_t tsc_khz, struct pvclock_vcpu_time_info *hv_clock)
  524. {
  525. uint64_t nsecs = 1000000000LL;
  526. int32_t shift = 0;
  527. uint64_t tps64;
  528. uint32_t tps32;
  529. tps64 = tsc_khz * 1000LL;
  530. while (tps64 > nsecs*2) {
  531. tps64 >>= 1;
  532. shift--;
  533. }
  534. tps32 = (uint32_t)tps64;
  535. while (tps32 <= (uint32_t)nsecs) {
  536. tps32 <<= 1;
  537. shift++;
  538. }
  539. hv_clock->tsc_shift = shift;
  540. hv_clock->tsc_to_system_mul = div_frac(nsecs, tps32);
  541. pr_debug("%s: tsc_khz %u, tsc_shift %d, tsc_mul %u\n",
  542. __func__, tsc_khz, hv_clock->tsc_shift,
  543. hv_clock->tsc_to_system_mul);
  544. }
  545. static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
  546. static void kvm_write_guest_time(struct kvm_vcpu *v)
  547. {
  548. struct timespec ts;
  549. unsigned long flags;
  550. struct kvm_vcpu_arch *vcpu = &v->arch;
  551. void *shared_kaddr;
  552. unsigned long this_tsc_khz;
  553. if ((!vcpu->time_page))
  554. return;
  555. this_tsc_khz = get_cpu_var(cpu_tsc_khz);
  556. if (unlikely(vcpu->hv_clock_tsc_khz != this_tsc_khz)) {
  557. kvm_set_time_scale(this_tsc_khz, &vcpu->hv_clock);
  558. vcpu->hv_clock_tsc_khz = this_tsc_khz;
  559. }
  560. put_cpu_var(cpu_tsc_khz);
  561. /* Keep irq disabled to prevent changes to the clock */
  562. local_irq_save(flags);
  563. kvm_get_msr(v, MSR_IA32_TSC, &vcpu->hv_clock.tsc_timestamp);
  564. ktime_get_ts(&ts);
  565. local_irq_restore(flags);
  566. /* With all the info we got, fill in the values */
  567. vcpu->hv_clock.system_time = ts.tv_nsec +
  568. (NSEC_PER_SEC * (u64)ts.tv_sec);
  569. /*
  570. * The interface expects us to write an even number signaling that the
  571. * update is finished. Since the guest won't see the intermediate
  572. * state, we just increase by 2 at the end.
  573. */
  574. vcpu->hv_clock.version += 2;
  575. shared_kaddr = kmap_atomic(vcpu->time_page, KM_USER0);
  576. memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
  577. sizeof(vcpu->hv_clock));
  578. kunmap_atomic(shared_kaddr, KM_USER0);
  579. mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
  580. }
  581. static int kvm_request_guest_time_update(struct kvm_vcpu *v)
  582. {
  583. struct kvm_vcpu_arch *vcpu = &v->arch;
  584. if (!vcpu->time_page)
  585. return 0;
  586. set_bit(KVM_REQ_KVMCLOCK_UPDATE, &v->requests);
  587. return 1;
  588. }
  589. static bool msr_mtrr_valid(unsigned msr)
  590. {
  591. switch (msr) {
  592. case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
  593. case MSR_MTRRfix64K_00000:
  594. case MSR_MTRRfix16K_80000:
  595. case MSR_MTRRfix16K_A0000:
  596. case MSR_MTRRfix4K_C0000:
  597. case MSR_MTRRfix4K_C8000:
  598. case MSR_MTRRfix4K_D0000:
  599. case MSR_MTRRfix4K_D8000:
  600. case MSR_MTRRfix4K_E0000:
  601. case MSR_MTRRfix4K_E8000:
  602. case MSR_MTRRfix4K_F0000:
  603. case MSR_MTRRfix4K_F8000:
  604. case MSR_MTRRdefType:
  605. case MSR_IA32_CR_PAT:
  606. return true;
  607. case 0x2f8:
  608. return true;
  609. }
  610. return false;
  611. }
  612. static bool valid_pat_type(unsigned t)
  613. {
  614. return t < 8 && (1 << t) & 0xf3; /* 0, 1, 4, 5, 6, 7 */
  615. }
  616. static bool valid_mtrr_type(unsigned t)
  617. {
  618. return t < 8 && (1 << t) & 0x73; /* 0, 1, 4, 5, 6 */
  619. }
  620. static bool mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  621. {
  622. int i;
  623. if (!msr_mtrr_valid(msr))
  624. return false;
  625. if (msr == MSR_IA32_CR_PAT) {
  626. for (i = 0; i < 8; i++)
  627. if (!valid_pat_type((data >> (i * 8)) & 0xff))
  628. return false;
  629. return true;
  630. } else if (msr == MSR_MTRRdefType) {
  631. if (data & ~0xcff)
  632. return false;
  633. return valid_mtrr_type(data & 0xff);
  634. } else if (msr >= MSR_MTRRfix64K_00000 && msr <= MSR_MTRRfix4K_F8000) {
  635. for (i = 0; i < 8 ; i++)
  636. if (!valid_mtrr_type((data >> (i * 8)) & 0xff))
  637. return false;
  638. return true;
  639. }
  640. /* variable MTRRs */
  641. return valid_mtrr_type(data & 0xff);
  642. }
  643. static int set_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  644. {
  645. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  646. if (!mtrr_valid(vcpu, msr, data))
  647. return 1;
  648. if (msr == MSR_MTRRdefType) {
  649. vcpu->arch.mtrr_state.def_type = data;
  650. vcpu->arch.mtrr_state.enabled = (data & 0xc00) >> 10;
  651. } else if (msr == MSR_MTRRfix64K_00000)
  652. p[0] = data;
  653. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  654. p[1 + msr - MSR_MTRRfix16K_80000] = data;
  655. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  656. p[3 + msr - MSR_MTRRfix4K_C0000] = data;
  657. else if (msr == MSR_IA32_CR_PAT)
  658. vcpu->arch.pat = data;
  659. else { /* Variable MTRRs */
  660. int idx, is_mtrr_mask;
  661. u64 *pt;
  662. idx = (msr - 0x200) / 2;
  663. is_mtrr_mask = msr - 0x200 - 2 * idx;
  664. if (!is_mtrr_mask)
  665. pt =
  666. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  667. else
  668. pt =
  669. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  670. *pt = data;
  671. }
  672. kvm_mmu_reset_context(vcpu);
  673. return 0;
  674. }
  675. static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  676. {
  677. u64 mcg_cap = vcpu->arch.mcg_cap;
  678. unsigned bank_num = mcg_cap & 0xff;
  679. switch (msr) {
  680. case MSR_IA32_MCG_STATUS:
  681. vcpu->arch.mcg_status = data;
  682. break;
  683. case MSR_IA32_MCG_CTL:
  684. if (!(mcg_cap & MCG_CTL_P))
  685. return 1;
  686. if (data != 0 && data != ~(u64)0)
  687. return -1;
  688. vcpu->arch.mcg_ctl = data;
  689. break;
  690. default:
  691. if (msr >= MSR_IA32_MC0_CTL &&
  692. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  693. u32 offset = msr - MSR_IA32_MC0_CTL;
  694. /* only 0 or all 1s can be written to IA32_MCi_CTL */
  695. if ((offset & 0x3) == 0 &&
  696. data != 0 && data != ~(u64)0)
  697. return -1;
  698. vcpu->arch.mce_banks[offset] = data;
  699. break;
  700. }
  701. return 1;
  702. }
  703. return 0;
  704. }
  705. int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  706. {
  707. switch (msr) {
  708. case MSR_EFER:
  709. set_efer(vcpu, data);
  710. break;
  711. case MSR_IA32_DEBUGCTLMSR:
  712. if (!data) {
  713. /* We support the non-activated case already */
  714. break;
  715. } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
  716. /* Values other than LBR and BTF are vendor-specific,
  717. thus reserved and should throw a #GP */
  718. return 1;
  719. }
  720. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
  721. __func__, data);
  722. break;
  723. case MSR_IA32_UCODE_REV:
  724. case MSR_IA32_UCODE_WRITE:
  725. case MSR_VM_HSAVE_PA:
  726. break;
  727. case 0x200 ... 0x2ff:
  728. return set_msr_mtrr(vcpu, msr, data);
  729. case MSR_IA32_APICBASE:
  730. kvm_set_apic_base(vcpu, data);
  731. break;
  732. case MSR_IA32_MISC_ENABLE:
  733. vcpu->arch.ia32_misc_enable_msr = data;
  734. break;
  735. case MSR_KVM_WALL_CLOCK:
  736. vcpu->kvm->arch.wall_clock = data;
  737. kvm_write_wall_clock(vcpu->kvm, data);
  738. break;
  739. case MSR_KVM_SYSTEM_TIME: {
  740. if (vcpu->arch.time_page) {
  741. kvm_release_page_dirty(vcpu->arch.time_page);
  742. vcpu->arch.time_page = NULL;
  743. }
  744. vcpu->arch.time = data;
  745. /* we verify if the enable bit is set... */
  746. if (!(data & 1))
  747. break;
  748. /* ...but clean it before doing the actual write */
  749. vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
  750. vcpu->arch.time_page =
  751. gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
  752. if (is_error_page(vcpu->arch.time_page)) {
  753. kvm_release_page_clean(vcpu->arch.time_page);
  754. vcpu->arch.time_page = NULL;
  755. }
  756. kvm_request_guest_time_update(vcpu);
  757. break;
  758. }
  759. case MSR_IA32_MCG_CTL:
  760. case MSR_IA32_MCG_STATUS:
  761. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  762. return set_msr_mce(vcpu, msr, data);
  763. default:
  764. pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n", msr, data);
  765. return 1;
  766. }
  767. return 0;
  768. }
  769. EXPORT_SYMBOL_GPL(kvm_set_msr_common);
  770. /*
  771. * Reads an msr value (of 'msr_index') into 'pdata'.
  772. * Returns 0 on success, non-0 otherwise.
  773. * Assumes vcpu_load() was already called.
  774. */
  775. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  776. {
  777. return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
  778. }
  779. static int get_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  780. {
  781. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  782. if (!msr_mtrr_valid(msr))
  783. return 1;
  784. if (msr == MSR_MTRRdefType)
  785. *pdata = vcpu->arch.mtrr_state.def_type +
  786. (vcpu->arch.mtrr_state.enabled << 10);
  787. else if (msr == MSR_MTRRfix64K_00000)
  788. *pdata = p[0];
  789. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  790. *pdata = p[1 + msr - MSR_MTRRfix16K_80000];
  791. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  792. *pdata = p[3 + msr - MSR_MTRRfix4K_C0000];
  793. else if (msr == MSR_IA32_CR_PAT)
  794. *pdata = vcpu->arch.pat;
  795. else { /* Variable MTRRs */
  796. int idx, is_mtrr_mask;
  797. u64 *pt;
  798. idx = (msr - 0x200) / 2;
  799. is_mtrr_mask = msr - 0x200 - 2 * idx;
  800. if (!is_mtrr_mask)
  801. pt =
  802. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  803. else
  804. pt =
  805. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  806. *pdata = *pt;
  807. }
  808. return 0;
  809. }
  810. static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  811. {
  812. u64 data;
  813. u64 mcg_cap = vcpu->arch.mcg_cap;
  814. unsigned bank_num = mcg_cap & 0xff;
  815. switch (msr) {
  816. case MSR_IA32_P5_MC_ADDR:
  817. case MSR_IA32_P5_MC_TYPE:
  818. data = 0;
  819. break;
  820. case MSR_IA32_MCG_CAP:
  821. data = vcpu->arch.mcg_cap;
  822. break;
  823. case MSR_IA32_MCG_CTL:
  824. if (!(mcg_cap & MCG_CTL_P))
  825. return 1;
  826. data = vcpu->arch.mcg_ctl;
  827. break;
  828. case MSR_IA32_MCG_STATUS:
  829. data = vcpu->arch.mcg_status;
  830. break;
  831. default:
  832. if (msr >= MSR_IA32_MC0_CTL &&
  833. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  834. u32 offset = msr - MSR_IA32_MC0_CTL;
  835. data = vcpu->arch.mce_banks[offset];
  836. break;
  837. }
  838. return 1;
  839. }
  840. *pdata = data;
  841. return 0;
  842. }
  843. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  844. {
  845. u64 data;
  846. switch (msr) {
  847. case MSR_IA32_PLATFORM_ID:
  848. case MSR_IA32_UCODE_REV:
  849. case MSR_IA32_EBL_CR_POWERON:
  850. case MSR_IA32_DEBUGCTLMSR:
  851. case MSR_IA32_LASTBRANCHFROMIP:
  852. case MSR_IA32_LASTBRANCHTOIP:
  853. case MSR_IA32_LASTINTFROMIP:
  854. case MSR_IA32_LASTINTTOIP:
  855. case MSR_K8_SYSCFG:
  856. case MSR_K7_HWCR:
  857. case MSR_VM_HSAVE_PA:
  858. case MSR_P6_EVNTSEL0:
  859. case MSR_P6_EVNTSEL1:
  860. case MSR_K7_EVNTSEL0:
  861. data = 0;
  862. break;
  863. case MSR_MTRRcap:
  864. data = 0x500 | KVM_NR_VAR_MTRR;
  865. break;
  866. case 0x200 ... 0x2ff:
  867. return get_msr_mtrr(vcpu, msr, pdata);
  868. case 0xcd: /* fsb frequency */
  869. data = 3;
  870. break;
  871. case MSR_IA32_APICBASE:
  872. data = kvm_get_apic_base(vcpu);
  873. break;
  874. case MSR_IA32_MISC_ENABLE:
  875. data = vcpu->arch.ia32_misc_enable_msr;
  876. break;
  877. case MSR_IA32_PERF_STATUS:
  878. /* TSC increment by tick */
  879. data = 1000ULL;
  880. /* CPU multiplier */
  881. data |= (((uint64_t)4ULL) << 40);
  882. break;
  883. case MSR_EFER:
  884. data = vcpu->arch.shadow_efer;
  885. break;
  886. case MSR_KVM_WALL_CLOCK:
  887. data = vcpu->kvm->arch.wall_clock;
  888. break;
  889. case MSR_KVM_SYSTEM_TIME:
  890. data = vcpu->arch.time;
  891. break;
  892. case MSR_IA32_P5_MC_ADDR:
  893. case MSR_IA32_P5_MC_TYPE:
  894. case MSR_IA32_MCG_CAP:
  895. case MSR_IA32_MCG_CTL:
  896. case MSR_IA32_MCG_STATUS:
  897. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  898. return get_msr_mce(vcpu, msr, pdata);
  899. default:
  900. pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
  901. return 1;
  902. }
  903. *pdata = data;
  904. return 0;
  905. }
  906. EXPORT_SYMBOL_GPL(kvm_get_msr_common);
  907. /*
  908. * Read or write a bunch of msrs. All parameters are kernel addresses.
  909. *
  910. * @return number of msrs set successfully.
  911. */
  912. static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
  913. struct kvm_msr_entry *entries,
  914. int (*do_msr)(struct kvm_vcpu *vcpu,
  915. unsigned index, u64 *data))
  916. {
  917. int i;
  918. vcpu_load(vcpu);
  919. down_read(&vcpu->kvm->slots_lock);
  920. for (i = 0; i < msrs->nmsrs; ++i)
  921. if (do_msr(vcpu, entries[i].index, &entries[i].data))
  922. break;
  923. up_read(&vcpu->kvm->slots_lock);
  924. vcpu_put(vcpu);
  925. return i;
  926. }
  927. /*
  928. * Read or write a bunch of msrs. Parameters are user addresses.
  929. *
  930. * @return number of msrs set successfully.
  931. */
  932. static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
  933. int (*do_msr)(struct kvm_vcpu *vcpu,
  934. unsigned index, u64 *data),
  935. int writeback)
  936. {
  937. struct kvm_msrs msrs;
  938. struct kvm_msr_entry *entries;
  939. int r, n;
  940. unsigned size;
  941. r = -EFAULT;
  942. if (copy_from_user(&msrs, user_msrs, sizeof msrs))
  943. goto out;
  944. r = -E2BIG;
  945. if (msrs.nmsrs >= MAX_IO_MSRS)
  946. goto out;
  947. r = -ENOMEM;
  948. size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
  949. entries = vmalloc(size);
  950. if (!entries)
  951. goto out;
  952. r = -EFAULT;
  953. if (copy_from_user(entries, user_msrs->entries, size))
  954. goto out_free;
  955. r = n = __msr_io(vcpu, &msrs, entries, do_msr);
  956. if (r < 0)
  957. goto out_free;
  958. r = -EFAULT;
  959. if (writeback && copy_to_user(user_msrs->entries, entries, size))
  960. goto out_free;
  961. r = n;
  962. out_free:
  963. vfree(entries);
  964. out:
  965. return r;
  966. }
  967. int kvm_dev_ioctl_check_extension(long ext)
  968. {
  969. int r;
  970. switch (ext) {
  971. case KVM_CAP_IRQCHIP:
  972. case KVM_CAP_HLT:
  973. case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
  974. case KVM_CAP_SET_TSS_ADDR:
  975. case KVM_CAP_EXT_CPUID:
  976. case KVM_CAP_CLOCKSOURCE:
  977. case KVM_CAP_PIT:
  978. case KVM_CAP_NOP_IO_DELAY:
  979. case KVM_CAP_MP_STATE:
  980. case KVM_CAP_SYNC_MMU:
  981. case KVM_CAP_REINJECT_CONTROL:
  982. case KVM_CAP_IRQ_INJECT_STATUS:
  983. case KVM_CAP_ASSIGN_DEV_IRQ:
  984. case KVM_CAP_IRQFD:
  985. case KVM_CAP_PIT2:
  986. r = 1;
  987. break;
  988. case KVM_CAP_COALESCED_MMIO:
  989. r = KVM_COALESCED_MMIO_PAGE_OFFSET;
  990. break;
  991. case KVM_CAP_VAPIC:
  992. r = !kvm_x86_ops->cpu_has_accelerated_tpr();
  993. break;
  994. case KVM_CAP_NR_VCPUS:
  995. r = KVM_MAX_VCPUS;
  996. break;
  997. case KVM_CAP_NR_MEMSLOTS:
  998. r = KVM_MEMORY_SLOTS;
  999. break;
  1000. case KVM_CAP_PV_MMU:
  1001. r = !tdp_enabled;
  1002. break;
  1003. case KVM_CAP_IOMMU:
  1004. r = iommu_found();
  1005. break;
  1006. case KVM_CAP_MCE:
  1007. r = KVM_MAX_MCE_BANKS;
  1008. break;
  1009. default:
  1010. r = 0;
  1011. break;
  1012. }
  1013. return r;
  1014. }
  1015. long kvm_arch_dev_ioctl(struct file *filp,
  1016. unsigned int ioctl, unsigned long arg)
  1017. {
  1018. void __user *argp = (void __user *)arg;
  1019. long r;
  1020. switch (ioctl) {
  1021. case KVM_GET_MSR_INDEX_LIST: {
  1022. struct kvm_msr_list __user *user_msr_list = argp;
  1023. struct kvm_msr_list msr_list;
  1024. unsigned n;
  1025. r = -EFAULT;
  1026. if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
  1027. goto out;
  1028. n = msr_list.nmsrs;
  1029. msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
  1030. if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
  1031. goto out;
  1032. r = -E2BIG;
  1033. if (n < msr_list.nmsrs)
  1034. goto out;
  1035. r = -EFAULT;
  1036. if (copy_to_user(user_msr_list->indices, &msrs_to_save,
  1037. num_msrs_to_save * sizeof(u32)))
  1038. goto out;
  1039. if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
  1040. &emulated_msrs,
  1041. ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
  1042. goto out;
  1043. r = 0;
  1044. break;
  1045. }
  1046. case KVM_GET_SUPPORTED_CPUID: {
  1047. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1048. struct kvm_cpuid2 cpuid;
  1049. r = -EFAULT;
  1050. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1051. goto out;
  1052. r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
  1053. cpuid_arg->entries);
  1054. if (r)
  1055. goto out;
  1056. r = -EFAULT;
  1057. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1058. goto out;
  1059. r = 0;
  1060. break;
  1061. }
  1062. case KVM_X86_GET_MCE_CAP_SUPPORTED: {
  1063. u64 mce_cap;
  1064. mce_cap = KVM_MCE_CAP_SUPPORTED;
  1065. r = -EFAULT;
  1066. if (copy_to_user(argp, &mce_cap, sizeof mce_cap))
  1067. goto out;
  1068. r = 0;
  1069. break;
  1070. }
  1071. default:
  1072. r = -EINVAL;
  1073. }
  1074. out:
  1075. return r;
  1076. }
  1077. void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1078. {
  1079. kvm_x86_ops->vcpu_load(vcpu, cpu);
  1080. kvm_request_guest_time_update(vcpu);
  1081. }
  1082. void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
  1083. {
  1084. kvm_x86_ops->vcpu_put(vcpu);
  1085. kvm_put_guest_fpu(vcpu);
  1086. }
  1087. static int is_efer_nx(void)
  1088. {
  1089. unsigned long long efer = 0;
  1090. rdmsrl_safe(MSR_EFER, &efer);
  1091. return efer & EFER_NX;
  1092. }
  1093. static void cpuid_fix_nx_cap(struct kvm_vcpu *vcpu)
  1094. {
  1095. int i;
  1096. struct kvm_cpuid_entry2 *e, *entry;
  1097. entry = NULL;
  1098. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  1099. e = &vcpu->arch.cpuid_entries[i];
  1100. if (e->function == 0x80000001) {
  1101. entry = e;
  1102. break;
  1103. }
  1104. }
  1105. if (entry && (entry->edx & (1 << 20)) && !is_efer_nx()) {
  1106. entry->edx &= ~(1 << 20);
  1107. printk(KERN_INFO "kvm: guest NX capability removed\n");
  1108. }
  1109. }
  1110. /* when an old userspace process fills a new kernel module */
  1111. static int kvm_vcpu_ioctl_set_cpuid(struct kvm_vcpu *vcpu,
  1112. struct kvm_cpuid *cpuid,
  1113. struct kvm_cpuid_entry __user *entries)
  1114. {
  1115. int r, i;
  1116. struct kvm_cpuid_entry *cpuid_entries;
  1117. r = -E2BIG;
  1118. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1119. goto out;
  1120. r = -ENOMEM;
  1121. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry) * cpuid->nent);
  1122. if (!cpuid_entries)
  1123. goto out;
  1124. r = -EFAULT;
  1125. if (copy_from_user(cpuid_entries, entries,
  1126. cpuid->nent * sizeof(struct kvm_cpuid_entry)))
  1127. goto out_free;
  1128. for (i = 0; i < cpuid->nent; i++) {
  1129. vcpu->arch.cpuid_entries[i].function = cpuid_entries[i].function;
  1130. vcpu->arch.cpuid_entries[i].eax = cpuid_entries[i].eax;
  1131. vcpu->arch.cpuid_entries[i].ebx = cpuid_entries[i].ebx;
  1132. vcpu->arch.cpuid_entries[i].ecx = cpuid_entries[i].ecx;
  1133. vcpu->arch.cpuid_entries[i].edx = cpuid_entries[i].edx;
  1134. vcpu->arch.cpuid_entries[i].index = 0;
  1135. vcpu->arch.cpuid_entries[i].flags = 0;
  1136. vcpu->arch.cpuid_entries[i].padding[0] = 0;
  1137. vcpu->arch.cpuid_entries[i].padding[1] = 0;
  1138. vcpu->arch.cpuid_entries[i].padding[2] = 0;
  1139. }
  1140. vcpu->arch.cpuid_nent = cpuid->nent;
  1141. cpuid_fix_nx_cap(vcpu);
  1142. r = 0;
  1143. out_free:
  1144. vfree(cpuid_entries);
  1145. out:
  1146. return r;
  1147. }
  1148. static int kvm_vcpu_ioctl_set_cpuid2(struct kvm_vcpu *vcpu,
  1149. struct kvm_cpuid2 *cpuid,
  1150. struct kvm_cpuid_entry2 __user *entries)
  1151. {
  1152. int r;
  1153. r = -E2BIG;
  1154. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1155. goto out;
  1156. r = -EFAULT;
  1157. if (copy_from_user(&vcpu->arch.cpuid_entries, entries,
  1158. cpuid->nent * sizeof(struct kvm_cpuid_entry2)))
  1159. goto out;
  1160. vcpu->arch.cpuid_nent = cpuid->nent;
  1161. return 0;
  1162. out:
  1163. return r;
  1164. }
  1165. static int kvm_vcpu_ioctl_get_cpuid2(struct kvm_vcpu *vcpu,
  1166. struct kvm_cpuid2 *cpuid,
  1167. struct kvm_cpuid_entry2 __user *entries)
  1168. {
  1169. int r;
  1170. r = -E2BIG;
  1171. if (cpuid->nent < vcpu->arch.cpuid_nent)
  1172. goto out;
  1173. r = -EFAULT;
  1174. if (copy_to_user(entries, &vcpu->arch.cpuid_entries,
  1175. vcpu->arch.cpuid_nent * sizeof(struct kvm_cpuid_entry2)))
  1176. goto out;
  1177. return 0;
  1178. out:
  1179. cpuid->nent = vcpu->arch.cpuid_nent;
  1180. return r;
  1181. }
  1182. static void do_cpuid_1_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1183. u32 index)
  1184. {
  1185. entry->function = function;
  1186. entry->index = index;
  1187. cpuid_count(entry->function, entry->index,
  1188. &entry->eax, &entry->ebx, &entry->ecx, &entry->edx);
  1189. entry->flags = 0;
  1190. }
  1191. #define F(x) bit(X86_FEATURE_##x)
  1192. static void do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1193. u32 index, int *nent, int maxnent)
  1194. {
  1195. unsigned f_nx = is_efer_nx() ? F(NX) : 0;
  1196. #ifdef CONFIG_X86_64
  1197. unsigned f_lm = F(LM);
  1198. #else
  1199. unsigned f_lm = 0;
  1200. #endif
  1201. /* cpuid 1.edx */
  1202. const u32 kvm_supported_word0_x86_features =
  1203. F(FPU) | F(VME) | F(DE) | F(PSE) |
  1204. F(TSC) | F(MSR) | F(PAE) | F(MCE) |
  1205. F(CX8) | F(APIC) | 0 /* Reserved */ | F(SEP) |
  1206. F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
  1207. F(PAT) | F(PSE36) | 0 /* PSN */ | F(CLFLSH) |
  1208. 0 /* Reserved, DS, ACPI */ | F(MMX) |
  1209. F(FXSR) | F(XMM) | F(XMM2) | F(SELFSNOOP) |
  1210. 0 /* HTT, TM, Reserved, PBE */;
  1211. /* cpuid 0x80000001.edx */
  1212. const u32 kvm_supported_word1_x86_features =
  1213. F(FPU) | F(VME) | F(DE) | F(PSE) |
  1214. F(TSC) | F(MSR) | F(PAE) | F(MCE) |
  1215. F(CX8) | F(APIC) | 0 /* Reserved */ | F(SYSCALL) |
  1216. F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
  1217. F(PAT) | F(PSE36) | 0 /* Reserved */ |
  1218. f_nx | 0 /* Reserved */ | F(MMXEXT) | F(MMX) |
  1219. F(FXSR) | F(FXSR_OPT) | 0 /* GBPAGES */ | 0 /* RDTSCP */ |
  1220. 0 /* Reserved */ | f_lm | F(3DNOWEXT) | F(3DNOW);
  1221. /* cpuid 1.ecx */
  1222. const u32 kvm_supported_word4_x86_features =
  1223. F(XMM3) | 0 /* Reserved, DTES64, MONITOR */ |
  1224. 0 /* DS-CPL, VMX, SMX, EST */ |
  1225. 0 /* TM2 */ | F(SSSE3) | 0 /* CNXT-ID */ | 0 /* Reserved */ |
  1226. 0 /* Reserved */ | F(CX16) | 0 /* xTPR Update, PDCM */ |
  1227. 0 /* Reserved, DCA */ | F(XMM4_1) |
  1228. F(XMM4_2) | 0 /* x2APIC */ | F(MOVBE) | F(POPCNT) |
  1229. 0 /* Reserved, XSAVE, OSXSAVE */;
  1230. /* cpuid 0x80000001.ecx */
  1231. const u32 kvm_supported_word6_x86_features =
  1232. F(LAHF_LM) | F(CMP_LEGACY) | F(SVM) | 0 /* ExtApicSpace */ |
  1233. F(CR8_LEGACY) | F(ABM) | F(SSE4A) | F(MISALIGNSSE) |
  1234. F(3DNOWPREFETCH) | 0 /* OSVW */ | 0 /* IBS */ | F(SSE5) |
  1235. 0 /* SKINIT */ | 0 /* WDT */;
  1236. /* all calls to cpuid_count() should be made on the same cpu */
  1237. get_cpu();
  1238. do_cpuid_1_ent(entry, function, index);
  1239. ++*nent;
  1240. switch (function) {
  1241. case 0:
  1242. entry->eax = min(entry->eax, (u32)0xb);
  1243. break;
  1244. case 1:
  1245. entry->edx &= kvm_supported_word0_x86_features;
  1246. entry->ecx &= kvm_supported_word4_x86_features;
  1247. break;
  1248. /* function 2 entries are STATEFUL. That is, repeated cpuid commands
  1249. * may return different values. This forces us to get_cpu() before
  1250. * issuing the first command, and also to emulate this annoying behavior
  1251. * in kvm_emulate_cpuid() using KVM_CPUID_FLAG_STATE_READ_NEXT */
  1252. case 2: {
  1253. int t, times = entry->eax & 0xff;
  1254. entry->flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1255. entry->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  1256. for (t = 1; t < times && *nent < maxnent; ++t) {
  1257. do_cpuid_1_ent(&entry[t], function, 0);
  1258. entry[t].flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1259. ++*nent;
  1260. }
  1261. break;
  1262. }
  1263. /* function 4 and 0xb have additional index. */
  1264. case 4: {
  1265. int i, cache_type;
  1266. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1267. /* read more entries until cache_type is zero */
  1268. for (i = 1; *nent < maxnent; ++i) {
  1269. cache_type = entry[i - 1].eax & 0x1f;
  1270. if (!cache_type)
  1271. break;
  1272. do_cpuid_1_ent(&entry[i], function, i);
  1273. entry[i].flags |=
  1274. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1275. ++*nent;
  1276. }
  1277. break;
  1278. }
  1279. case 0xb: {
  1280. int i, level_type;
  1281. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1282. /* read more entries until level_type is zero */
  1283. for (i = 1; *nent < maxnent; ++i) {
  1284. level_type = entry[i - 1].ecx & 0xff00;
  1285. if (!level_type)
  1286. break;
  1287. do_cpuid_1_ent(&entry[i], function, i);
  1288. entry[i].flags |=
  1289. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1290. ++*nent;
  1291. }
  1292. break;
  1293. }
  1294. case 0x80000000:
  1295. entry->eax = min(entry->eax, 0x8000001a);
  1296. break;
  1297. case 0x80000001:
  1298. entry->edx &= kvm_supported_word1_x86_features;
  1299. entry->ecx &= kvm_supported_word6_x86_features;
  1300. break;
  1301. }
  1302. put_cpu();
  1303. }
  1304. #undef F
  1305. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  1306. struct kvm_cpuid_entry2 __user *entries)
  1307. {
  1308. struct kvm_cpuid_entry2 *cpuid_entries;
  1309. int limit, nent = 0, r = -E2BIG;
  1310. u32 func;
  1311. if (cpuid->nent < 1)
  1312. goto out;
  1313. r = -ENOMEM;
  1314. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry2) * cpuid->nent);
  1315. if (!cpuid_entries)
  1316. goto out;
  1317. do_cpuid_ent(&cpuid_entries[0], 0, 0, &nent, cpuid->nent);
  1318. limit = cpuid_entries[0].eax;
  1319. for (func = 1; func <= limit && nent < cpuid->nent; ++func)
  1320. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1321. &nent, cpuid->nent);
  1322. r = -E2BIG;
  1323. if (nent >= cpuid->nent)
  1324. goto out_free;
  1325. do_cpuid_ent(&cpuid_entries[nent], 0x80000000, 0, &nent, cpuid->nent);
  1326. limit = cpuid_entries[nent - 1].eax;
  1327. for (func = 0x80000001; func <= limit && nent < cpuid->nent; ++func)
  1328. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1329. &nent, cpuid->nent);
  1330. r = -E2BIG;
  1331. if (nent >= cpuid->nent)
  1332. goto out_free;
  1333. r = -EFAULT;
  1334. if (copy_to_user(entries, cpuid_entries,
  1335. nent * sizeof(struct kvm_cpuid_entry2)))
  1336. goto out_free;
  1337. cpuid->nent = nent;
  1338. r = 0;
  1339. out_free:
  1340. vfree(cpuid_entries);
  1341. out:
  1342. return r;
  1343. }
  1344. static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
  1345. struct kvm_lapic_state *s)
  1346. {
  1347. vcpu_load(vcpu);
  1348. memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
  1349. vcpu_put(vcpu);
  1350. return 0;
  1351. }
  1352. static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
  1353. struct kvm_lapic_state *s)
  1354. {
  1355. vcpu_load(vcpu);
  1356. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1357. kvm_apic_post_state_restore(vcpu);
  1358. vcpu_put(vcpu);
  1359. return 0;
  1360. }
  1361. static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
  1362. struct kvm_interrupt *irq)
  1363. {
  1364. if (irq->irq < 0 || irq->irq >= 256)
  1365. return -EINVAL;
  1366. if (irqchip_in_kernel(vcpu->kvm))
  1367. return -ENXIO;
  1368. vcpu_load(vcpu);
  1369. kvm_queue_interrupt(vcpu, irq->irq, false);
  1370. vcpu_put(vcpu);
  1371. return 0;
  1372. }
  1373. static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
  1374. {
  1375. vcpu_load(vcpu);
  1376. kvm_inject_nmi(vcpu);
  1377. vcpu_put(vcpu);
  1378. return 0;
  1379. }
  1380. static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
  1381. struct kvm_tpr_access_ctl *tac)
  1382. {
  1383. if (tac->flags)
  1384. return -EINVAL;
  1385. vcpu->arch.tpr_access_reporting = !!tac->enabled;
  1386. return 0;
  1387. }
  1388. static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
  1389. u64 mcg_cap)
  1390. {
  1391. int r;
  1392. unsigned bank_num = mcg_cap & 0xff, bank;
  1393. r = -EINVAL;
  1394. if (!bank_num)
  1395. goto out;
  1396. if (mcg_cap & ~(KVM_MCE_CAP_SUPPORTED | 0xff | 0xff0000))
  1397. goto out;
  1398. r = 0;
  1399. vcpu->arch.mcg_cap = mcg_cap;
  1400. /* Init IA32_MCG_CTL to all 1s */
  1401. if (mcg_cap & MCG_CTL_P)
  1402. vcpu->arch.mcg_ctl = ~(u64)0;
  1403. /* Init IA32_MCi_CTL to all 1s */
  1404. for (bank = 0; bank < bank_num; bank++)
  1405. vcpu->arch.mce_banks[bank*4] = ~(u64)0;
  1406. out:
  1407. return r;
  1408. }
  1409. static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
  1410. struct kvm_x86_mce *mce)
  1411. {
  1412. u64 mcg_cap = vcpu->arch.mcg_cap;
  1413. unsigned bank_num = mcg_cap & 0xff;
  1414. u64 *banks = vcpu->arch.mce_banks;
  1415. if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
  1416. return -EINVAL;
  1417. /*
  1418. * if IA32_MCG_CTL is not all 1s, the uncorrected error
  1419. * reporting is disabled
  1420. */
  1421. if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
  1422. vcpu->arch.mcg_ctl != ~(u64)0)
  1423. return 0;
  1424. banks += 4 * mce->bank;
  1425. /*
  1426. * if IA32_MCi_CTL is not all 1s, the uncorrected error
  1427. * reporting is disabled for the bank
  1428. */
  1429. if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
  1430. return 0;
  1431. if (mce->status & MCI_STATUS_UC) {
  1432. if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
  1433. !(vcpu->arch.cr4 & X86_CR4_MCE)) {
  1434. printk(KERN_DEBUG "kvm: set_mce: "
  1435. "injects mce exception while "
  1436. "previous one is in progress!\n");
  1437. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  1438. return 0;
  1439. }
  1440. if (banks[1] & MCI_STATUS_VAL)
  1441. mce->status |= MCI_STATUS_OVER;
  1442. banks[2] = mce->addr;
  1443. banks[3] = mce->misc;
  1444. vcpu->arch.mcg_status = mce->mcg_status;
  1445. banks[1] = mce->status;
  1446. kvm_queue_exception(vcpu, MC_VECTOR);
  1447. } else if (!(banks[1] & MCI_STATUS_VAL)
  1448. || !(banks[1] & MCI_STATUS_UC)) {
  1449. if (banks[1] & MCI_STATUS_VAL)
  1450. mce->status |= MCI_STATUS_OVER;
  1451. banks[2] = mce->addr;
  1452. banks[3] = mce->misc;
  1453. banks[1] = mce->status;
  1454. } else
  1455. banks[1] |= MCI_STATUS_OVER;
  1456. return 0;
  1457. }
  1458. long kvm_arch_vcpu_ioctl(struct file *filp,
  1459. unsigned int ioctl, unsigned long arg)
  1460. {
  1461. struct kvm_vcpu *vcpu = filp->private_data;
  1462. void __user *argp = (void __user *)arg;
  1463. int r;
  1464. struct kvm_lapic_state *lapic = NULL;
  1465. switch (ioctl) {
  1466. case KVM_GET_LAPIC: {
  1467. lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  1468. r = -ENOMEM;
  1469. if (!lapic)
  1470. goto out;
  1471. r = kvm_vcpu_ioctl_get_lapic(vcpu, lapic);
  1472. if (r)
  1473. goto out;
  1474. r = -EFAULT;
  1475. if (copy_to_user(argp, lapic, sizeof(struct kvm_lapic_state)))
  1476. goto out;
  1477. r = 0;
  1478. break;
  1479. }
  1480. case KVM_SET_LAPIC: {
  1481. lapic = kmalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  1482. r = -ENOMEM;
  1483. if (!lapic)
  1484. goto out;
  1485. r = -EFAULT;
  1486. if (copy_from_user(lapic, argp, sizeof(struct kvm_lapic_state)))
  1487. goto out;
  1488. r = kvm_vcpu_ioctl_set_lapic(vcpu, lapic);
  1489. if (r)
  1490. goto out;
  1491. r = 0;
  1492. break;
  1493. }
  1494. case KVM_INTERRUPT: {
  1495. struct kvm_interrupt irq;
  1496. r = -EFAULT;
  1497. if (copy_from_user(&irq, argp, sizeof irq))
  1498. goto out;
  1499. r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
  1500. if (r)
  1501. goto out;
  1502. r = 0;
  1503. break;
  1504. }
  1505. case KVM_NMI: {
  1506. r = kvm_vcpu_ioctl_nmi(vcpu);
  1507. if (r)
  1508. goto out;
  1509. r = 0;
  1510. break;
  1511. }
  1512. case KVM_SET_CPUID: {
  1513. struct kvm_cpuid __user *cpuid_arg = argp;
  1514. struct kvm_cpuid cpuid;
  1515. r = -EFAULT;
  1516. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1517. goto out;
  1518. r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
  1519. if (r)
  1520. goto out;
  1521. break;
  1522. }
  1523. case KVM_SET_CPUID2: {
  1524. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1525. struct kvm_cpuid2 cpuid;
  1526. r = -EFAULT;
  1527. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1528. goto out;
  1529. r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
  1530. cpuid_arg->entries);
  1531. if (r)
  1532. goto out;
  1533. break;
  1534. }
  1535. case KVM_GET_CPUID2: {
  1536. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1537. struct kvm_cpuid2 cpuid;
  1538. r = -EFAULT;
  1539. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1540. goto out;
  1541. r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
  1542. cpuid_arg->entries);
  1543. if (r)
  1544. goto out;
  1545. r = -EFAULT;
  1546. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1547. goto out;
  1548. r = 0;
  1549. break;
  1550. }
  1551. case KVM_GET_MSRS:
  1552. r = msr_io(vcpu, argp, kvm_get_msr, 1);
  1553. break;
  1554. case KVM_SET_MSRS:
  1555. r = msr_io(vcpu, argp, do_set_msr, 0);
  1556. break;
  1557. case KVM_TPR_ACCESS_REPORTING: {
  1558. struct kvm_tpr_access_ctl tac;
  1559. r = -EFAULT;
  1560. if (copy_from_user(&tac, argp, sizeof tac))
  1561. goto out;
  1562. r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
  1563. if (r)
  1564. goto out;
  1565. r = -EFAULT;
  1566. if (copy_to_user(argp, &tac, sizeof tac))
  1567. goto out;
  1568. r = 0;
  1569. break;
  1570. };
  1571. case KVM_SET_VAPIC_ADDR: {
  1572. struct kvm_vapic_addr va;
  1573. r = -EINVAL;
  1574. if (!irqchip_in_kernel(vcpu->kvm))
  1575. goto out;
  1576. r = -EFAULT;
  1577. if (copy_from_user(&va, argp, sizeof va))
  1578. goto out;
  1579. r = 0;
  1580. kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
  1581. break;
  1582. }
  1583. case KVM_X86_SETUP_MCE: {
  1584. u64 mcg_cap;
  1585. r = -EFAULT;
  1586. if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
  1587. goto out;
  1588. r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
  1589. break;
  1590. }
  1591. case KVM_X86_SET_MCE: {
  1592. struct kvm_x86_mce mce;
  1593. r = -EFAULT;
  1594. if (copy_from_user(&mce, argp, sizeof mce))
  1595. goto out;
  1596. r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
  1597. break;
  1598. }
  1599. default:
  1600. r = -EINVAL;
  1601. }
  1602. out:
  1603. kfree(lapic);
  1604. return r;
  1605. }
  1606. static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
  1607. {
  1608. int ret;
  1609. if (addr > (unsigned int)(-3 * PAGE_SIZE))
  1610. return -1;
  1611. ret = kvm_x86_ops->set_tss_addr(kvm, addr);
  1612. return ret;
  1613. }
  1614. static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
  1615. u32 kvm_nr_mmu_pages)
  1616. {
  1617. if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
  1618. return -EINVAL;
  1619. down_write(&kvm->slots_lock);
  1620. spin_lock(&kvm->mmu_lock);
  1621. kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
  1622. kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
  1623. spin_unlock(&kvm->mmu_lock);
  1624. up_write(&kvm->slots_lock);
  1625. return 0;
  1626. }
  1627. static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
  1628. {
  1629. return kvm->arch.n_alloc_mmu_pages;
  1630. }
  1631. gfn_t unalias_gfn(struct kvm *kvm, gfn_t gfn)
  1632. {
  1633. int i;
  1634. struct kvm_mem_alias *alias;
  1635. for (i = 0; i < kvm->arch.naliases; ++i) {
  1636. alias = &kvm->arch.aliases[i];
  1637. if (gfn >= alias->base_gfn
  1638. && gfn < alias->base_gfn + alias->npages)
  1639. return alias->target_gfn + gfn - alias->base_gfn;
  1640. }
  1641. return gfn;
  1642. }
  1643. /*
  1644. * Set a new alias region. Aliases map a portion of physical memory into
  1645. * another portion. This is useful for memory windows, for example the PC
  1646. * VGA region.
  1647. */
  1648. static int kvm_vm_ioctl_set_memory_alias(struct kvm *kvm,
  1649. struct kvm_memory_alias *alias)
  1650. {
  1651. int r, n;
  1652. struct kvm_mem_alias *p;
  1653. r = -EINVAL;
  1654. /* General sanity checks */
  1655. if (alias->memory_size & (PAGE_SIZE - 1))
  1656. goto out;
  1657. if (alias->guest_phys_addr & (PAGE_SIZE - 1))
  1658. goto out;
  1659. if (alias->slot >= KVM_ALIAS_SLOTS)
  1660. goto out;
  1661. if (alias->guest_phys_addr + alias->memory_size
  1662. < alias->guest_phys_addr)
  1663. goto out;
  1664. if (alias->target_phys_addr + alias->memory_size
  1665. < alias->target_phys_addr)
  1666. goto out;
  1667. down_write(&kvm->slots_lock);
  1668. spin_lock(&kvm->mmu_lock);
  1669. p = &kvm->arch.aliases[alias->slot];
  1670. p->base_gfn = alias->guest_phys_addr >> PAGE_SHIFT;
  1671. p->npages = alias->memory_size >> PAGE_SHIFT;
  1672. p->target_gfn = alias->target_phys_addr >> PAGE_SHIFT;
  1673. for (n = KVM_ALIAS_SLOTS; n > 0; --n)
  1674. if (kvm->arch.aliases[n - 1].npages)
  1675. break;
  1676. kvm->arch.naliases = n;
  1677. spin_unlock(&kvm->mmu_lock);
  1678. kvm_mmu_zap_all(kvm);
  1679. up_write(&kvm->slots_lock);
  1680. return 0;
  1681. out:
  1682. return r;
  1683. }
  1684. static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1685. {
  1686. int r;
  1687. r = 0;
  1688. switch (chip->chip_id) {
  1689. case KVM_IRQCHIP_PIC_MASTER:
  1690. memcpy(&chip->chip.pic,
  1691. &pic_irqchip(kvm)->pics[0],
  1692. sizeof(struct kvm_pic_state));
  1693. break;
  1694. case KVM_IRQCHIP_PIC_SLAVE:
  1695. memcpy(&chip->chip.pic,
  1696. &pic_irqchip(kvm)->pics[1],
  1697. sizeof(struct kvm_pic_state));
  1698. break;
  1699. case KVM_IRQCHIP_IOAPIC:
  1700. memcpy(&chip->chip.ioapic,
  1701. ioapic_irqchip(kvm),
  1702. sizeof(struct kvm_ioapic_state));
  1703. break;
  1704. default:
  1705. r = -EINVAL;
  1706. break;
  1707. }
  1708. return r;
  1709. }
  1710. static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1711. {
  1712. int r;
  1713. r = 0;
  1714. switch (chip->chip_id) {
  1715. case KVM_IRQCHIP_PIC_MASTER:
  1716. memcpy(&pic_irqchip(kvm)->pics[0],
  1717. &chip->chip.pic,
  1718. sizeof(struct kvm_pic_state));
  1719. break;
  1720. case KVM_IRQCHIP_PIC_SLAVE:
  1721. memcpy(&pic_irqchip(kvm)->pics[1],
  1722. &chip->chip.pic,
  1723. sizeof(struct kvm_pic_state));
  1724. break;
  1725. case KVM_IRQCHIP_IOAPIC:
  1726. memcpy(ioapic_irqchip(kvm),
  1727. &chip->chip.ioapic,
  1728. sizeof(struct kvm_ioapic_state));
  1729. break;
  1730. default:
  1731. r = -EINVAL;
  1732. break;
  1733. }
  1734. kvm_pic_update_irq(pic_irqchip(kvm));
  1735. return r;
  1736. }
  1737. static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1738. {
  1739. int r = 0;
  1740. memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
  1741. return r;
  1742. }
  1743. static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1744. {
  1745. int r = 0;
  1746. memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
  1747. kvm_pit_load_count(kvm, 0, ps->channels[0].count);
  1748. return r;
  1749. }
  1750. static int kvm_vm_ioctl_reinject(struct kvm *kvm,
  1751. struct kvm_reinject_control *control)
  1752. {
  1753. if (!kvm->arch.vpit)
  1754. return -ENXIO;
  1755. kvm->arch.vpit->pit_state.pit_timer.reinject = control->pit_reinject;
  1756. return 0;
  1757. }
  1758. /*
  1759. * Get (and clear) the dirty memory log for a memory slot.
  1760. */
  1761. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
  1762. struct kvm_dirty_log *log)
  1763. {
  1764. int r;
  1765. int n;
  1766. struct kvm_memory_slot *memslot;
  1767. int is_dirty = 0;
  1768. down_write(&kvm->slots_lock);
  1769. r = kvm_get_dirty_log(kvm, log, &is_dirty);
  1770. if (r)
  1771. goto out;
  1772. /* If nothing is dirty, don't bother messing with page tables. */
  1773. if (is_dirty) {
  1774. spin_lock(&kvm->mmu_lock);
  1775. kvm_mmu_slot_remove_write_access(kvm, log->slot);
  1776. spin_unlock(&kvm->mmu_lock);
  1777. kvm_flush_remote_tlbs(kvm);
  1778. memslot = &kvm->memslots[log->slot];
  1779. n = ALIGN(memslot->npages, BITS_PER_LONG) / 8;
  1780. memset(memslot->dirty_bitmap, 0, n);
  1781. }
  1782. r = 0;
  1783. out:
  1784. up_write(&kvm->slots_lock);
  1785. return r;
  1786. }
  1787. long kvm_arch_vm_ioctl(struct file *filp,
  1788. unsigned int ioctl, unsigned long arg)
  1789. {
  1790. struct kvm *kvm = filp->private_data;
  1791. void __user *argp = (void __user *)arg;
  1792. int r = -EINVAL;
  1793. /*
  1794. * This union makes it completely explicit to gcc-3.x
  1795. * that these two variables' stack usage should be
  1796. * combined, not added together.
  1797. */
  1798. union {
  1799. struct kvm_pit_state ps;
  1800. struct kvm_memory_alias alias;
  1801. struct kvm_pit_config pit_config;
  1802. } u;
  1803. switch (ioctl) {
  1804. case KVM_SET_TSS_ADDR:
  1805. r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
  1806. if (r < 0)
  1807. goto out;
  1808. break;
  1809. case KVM_SET_MEMORY_REGION: {
  1810. struct kvm_memory_region kvm_mem;
  1811. struct kvm_userspace_memory_region kvm_userspace_mem;
  1812. r = -EFAULT;
  1813. if (copy_from_user(&kvm_mem, argp, sizeof kvm_mem))
  1814. goto out;
  1815. kvm_userspace_mem.slot = kvm_mem.slot;
  1816. kvm_userspace_mem.flags = kvm_mem.flags;
  1817. kvm_userspace_mem.guest_phys_addr = kvm_mem.guest_phys_addr;
  1818. kvm_userspace_mem.memory_size = kvm_mem.memory_size;
  1819. r = kvm_vm_ioctl_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1820. if (r)
  1821. goto out;
  1822. break;
  1823. }
  1824. case KVM_SET_NR_MMU_PAGES:
  1825. r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
  1826. if (r)
  1827. goto out;
  1828. break;
  1829. case KVM_GET_NR_MMU_PAGES:
  1830. r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
  1831. break;
  1832. case KVM_SET_MEMORY_ALIAS:
  1833. r = -EFAULT;
  1834. if (copy_from_user(&u.alias, argp, sizeof(struct kvm_memory_alias)))
  1835. goto out;
  1836. r = kvm_vm_ioctl_set_memory_alias(kvm, &u.alias);
  1837. if (r)
  1838. goto out;
  1839. break;
  1840. case KVM_CREATE_IRQCHIP:
  1841. r = -ENOMEM;
  1842. kvm->arch.vpic = kvm_create_pic(kvm);
  1843. if (kvm->arch.vpic) {
  1844. r = kvm_ioapic_init(kvm);
  1845. if (r) {
  1846. kfree(kvm->arch.vpic);
  1847. kvm->arch.vpic = NULL;
  1848. goto out;
  1849. }
  1850. } else
  1851. goto out;
  1852. r = kvm_setup_default_irq_routing(kvm);
  1853. if (r) {
  1854. kfree(kvm->arch.vpic);
  1855. kfree(kvm->arch.vioapic);
  1856. goto out;
  1857. }
  1858. break;
  1859. case KVM_CREATE_PIT:
  1860. u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
  1861. goto create_pit;
  1862. case KVM_CREATE_PIT2:
  1863. r = -EFAULT;
  1864. if (copy_from_user(&u.pit_config, argp,
  1865. sizeof(struct kvm_pit_config)))
  1866. goto out;
  1867. create_pit:
  1868. mutex_lock(&kvm->lock);
  1869. r = -EEXIST;
  1870. if (kvm->arch.vpit)
  1871. goto create_pit_unlock;
  1872. r = -ENOMEM;
  1873. kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
  1874. if (kvm->arch.vpit)
  1875. r = 0;
  1876. create_pit_unlock:
  1877. mutex_unlock(&kvm->lock);
  1878. break;
  1879. case KVM_IRQ_LINE_STATUS:
  1880. case KVM_IRQ_LINE: {
  1881. struct kvm_irq_level irq_event;
  1882. r = -EFAULT;
  1883. if (copy_from_user(&irq_event, argp, sizeof irq_event))
  1884. goto out;
  1885. if (irqchip_in_kernel(kvm)) {
  1886. __s32 status;
  1887. mutex_lock(&kvm->lock);
  1888. status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
  1889. irq_event.irq, irq_event.level);
  1890. mutex_unlock(&kvm->lock);
  1891. if (ioctl == KVM_IRQ_LINE_STATUS) {
  1892. irq_event.status = status;
  1893. if (copy_to_user(argp, &irq_event,
  1894. sizeof irq_event))
  1895. goto out;
  1896. }
  1897. r = 0;
  1898. }
  1899. break;
  1900. }
  1901. case KVM_GET_IRQCHIP: {
  1902. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  1903. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  1904. r = -ENOMEM;
  1905. if (!chip)
  1906. goto out;
  1907. r = -EFAULT;
  1908. if (copy_from_user(chip, argp, sizeof *chip))
  1909. goto get_irqchip_out;
  1910. r = -ENXIO;
  1911. if (!irqchip_in_kernel(kvm))
  1912. goto get_irqchip_out;
  1913. r = kvm_vm_ioctl_get_irqchip(kvm, chip);
  1914. if (r)
  1915. goto get_irqchip_out;
  1916. r = -EFAULT;
  1917. if (copy_to_user(argp, chip, sizeof *chip))
  1918. goto get_irqchip_out;
  1919. r = 0;
  1920. get_irqchip_out:
  1921. kfree(chip);
  1922. if (r)
  1923. goto out;
  1924. break;
  1925. }
  1926. case KVM_SET_IRQCHIP: {
  1927. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  1928. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  1929. r = -ENOMEM;
  1930. if (!chip)
  1931. goto out;
  1932. r = -EFAULT;
  1933. if (copy_from_user(chip, argp, sizeof *chip))
  1934. goto set_irqchip_out;
  1935. r = -ENXIO;
  1936. if (!irqchip_in_kernel(kvm))
  1937. goto set_irqchip_out;
  1938. r = kvm_vm_ioctl_set_irqchip(kvm, chip);
  1939. if (r)
  1940. goto set_irqchip_out;
  1941. r = 0;
  1942. set_irqchip_out:
  1943. kfree(chip);
  1944. if (r)
  1945. goto out;
  1946. break;
  1947. }
  1948. case KVM_GET_PIT: {
  1949. r = -EFAULT;
  1950. if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
  1951. goto out;
  1952. r = -ENXIO;
  1953. if (!kvm->arch.vpit)
  1954. goto out;
  1955. r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
  1956. if (r)
  1957. goto out;
  1958. r = -EFAULT;
  1959. if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
  1960. goto out;
  1961. r = 0;
  1962. break;
  1963. }
  1964. case KVM_SET_PIT: {
  1965. r = -EFAULT;
  1966. if (copy_from_user(&u.ps, argp, sizeof u.ps))
  1967. goto out;
  1968. r = -ENXIO;
  1969. if (!kvm->arch.vpit)
  1970. goto out;
  1971. r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
  1972. if (r)
  1973. goto out;
  1974. r = 0;
  1975. break;
  1976. }
  1977. case KVM_REINJECT_CONTROL: {
  1978. struct kvm_reinject_control control;
  1979. r = -EFAULT;
  1980. if (copy_from_user(&control, argp, sizeof(control)))
  1981. goto out;
  1982. r = kvm_vm_ioctl_reinject(kvm, &control);
  1983. if (r)
  1984. goto out;
  1985. r = 0;
  1986. break;
  1987. }
  1988. default:
  1989. ;
  1990. }
  1991. out:
  1992. return r;
  1993. }
  1994. static void kvm_init_msr_list(void)
  1995. {
  1996. u32 dummy[2];
  1997. unsigned i, j;
  1998. for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
  1999. if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
  2000. continue;
  2001. if (j < i)
  2002. msrs_to_save[j] = msrs_to_save[i];
  2003. j++;
  2004. }
  2005. num_msrs_to_save = j;
  2006. }
  2007. /*
  2008. * Only apic need an MMIO device hook, so shortcut now..
  2009. */
  2010. static struct kvm_io_device *vcpu_find_pervcpu_dev(struct kvm_vcpu *vcpu,
  2011. gpa_t addr, int len,
  2012. int is_write)
  2013. {
  2014. struct kvm_io_device *dev;
  2015. if (vcpu->arch.apic) {
  2016. dev = &vcpu->arch.apic->dev;
  2017. if (dev->in_range(dev, addr, len, is_write))
  2018. return dev;
  2019. }
  2020. return NULL;
  2021. }
  2022. static struct kvm_io_device *vcpu_find_mmio_dev(struct kvm_vcpu *vcpu,
  2023. gpa_t addr, int len,
  2024. int is_write)
  2025. {
  2026. struct kvm_io_device *dev;
  2027. dev = vcpu_find_pervcpu_dev(vcpu, addr, len, is_write);
  2028. if (dev == NULL)
  2029. dev = kvm_io_bus_find_dev(&vcpu->kvm->mmio_bus, addr, len,
  2030. is_write);
  2031. return dev;
  2032. }
  2033. static int kvm_read_guest_virt(gva_t addr, void *val, unsigned int bytes,
  2034. struct kvm_vcpu *vcpu)
  2035. {
  2036. void *data = val;
  2037. int r = X86EMUL_CONTINUE;
  2038. while (bytes) {
  2039. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2040. unsigned offset = addr & (PAGE_SIZE-1);
  2041. unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
  2042. int ret;
  2043. if (gpa == UNMAPPED_GVA) {
  2044. r = X86EMUL_PROPAGATE_FAULT;
  2045. goto out;
  2046. }
  2047. ret = kvm_read_guest(vcpu->kvm, gpa, data, toread);
  2048. if (ret < 0) {
  2049. r = X86EMUL_UNHANDLEABLE;
  2050. goto out;
  2051. }
  2052. bytes -= toread;
  2053. data += toread;
  2054. addr += toread;
  2055. }
  2056. out:
  2057. return r;
  2058. }
  2059. static int kvm_write_guest_virt(gva_t addr, void *val, unsigned int bytes,
  2060. struct kvm_vcpu *vcpu)
  2061. {
  2062. void *data = val;
  2063. int r = X86EMUL_CONTINUE;
  2064. while (bytes) {
  2065. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2066. unsigned offset = addr & (PAGE_SIZE-1);
  2067. unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
  2068. int ret;
  2069. if (gpa == UNMAPPED_GVA) {
  2070. r = X86EMUL_PROPAGATE_FAULT;
  2071. goto out;
  2072. }
  2073. ret = kvm_write_guest(vcpu->kvm, gpa, data, towrite);
  2074. if (ret < 0) {
  2075. r = X86EMUL_UNHANDLEABLE;
  2076. goto out;
  2077. }
  2078. bytes -= towrite;
  2079. data += towrite;
  2080. addr += towrite;
  2081. }
  2082. out:
  2083. return r;
  2084. }
  2085. static int emulator_read_emulated(unsigned long addr,
  2086. void *val,
  2087. unsigned int bytes,
  2088. struct kvm_vcpu *vcpu)
  2089. {
  2090. struct kvm_io_device *mmio_dev;
  2091. gpa_t gpa;
  2092. if (vcpu->mmio_read_completed) {
  2093. memcpy(val, vcpu->mmio_data, bytes);
  2094. vcpu->mmio_read_completed = 0;
  2095. return X86EMUL_CONTINUE;
  2096. }
  2097. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2098. /* For APIC access vmexit */
  2099. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  2100. goto mmio;
  2101. if (kvm_read_guest_virt(addr, val, bytes, vcpu)
  2102. == X86EMUL_CONTINUE)
  2103. return X86EMUL_CONTINUE;
  2104. if (gpa == UNMAPPED_GVA)
  2105. return X86EMUL_PROPAGATE_FAULT;
  2106. mmio:
  2107. /*
  2108. * Is this MMIO handled locally?
  2109. */
  2110. mutex_lock(&vcpu->kvm->lock);
  2111. mmio_dev = vcpu_find_mmio_dev(vcpu, gpa, bytes, 0);
  2112. if (mmio_dev) {
  2113. kvm_iodevice_read(mmio_dev, gpa, bytes, val);
  2114. mutex_unlock(&vcpu->kvm->lock);
  2115. return X86EMUL_CONTINUE;
  2116. }
  2117. mutex_unlock(&vcpu->kvm->lock);
  2118. vcpu->mmio_needed = 1;
  2119. vcpu->mmio_phys_addr = gpa;
  2120. vcpu->mmio_size = bytes;
  2121. vcpu->mmio_is_write = 0;
  2122. return X86EMUL_UNHANDLEABLE;
  2123. }
  2124. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  2125. const void *val, int bytes)
  2126. {
  2127. int ret;
  2128. ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
  2129. if (ret < 0)
  2130. return 0;
  2131. kvm_mmu_pte_write(vcpu, gpa, val, bytes, 1);
  2132. return 1;
  2133. }
  2134. static int emulator_write_emulated_onepage(unsigned long addr,
  2135. const void *val,
  2136. unsigned int bytes,
  2137. struct kvm_vcpu *vcpu)
  2138. {
  2139. struct kvm_io_device *mmio_dev;
  2140. gpa_t gpa;
  2141. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2142. if (gpa == UNMAPPED_GVA) {
  2143. kvm_inject_page_fault(vcpu, addr, 2);
  2144. return X86EMUL_PROPAGATE_FAULT;
  2145. }
  2146. /* For APIC access vmexit */
  2147. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  2148. goto mmio;
  2149. if (emulator_write_phys(vcpu, gpa, val, bytes))
  2150. return X86EMUL_CONTINUE;
  2151. mmio:
  2152. /*
  2153. * Is this MMIO handled locally?
  2154. */
  2155. mutex_lock(&vcpu->kvm->lock);
  2156. mmio_dev = vcpu_find_mmio_dev(vcpu, gpa, bytes, 1);
  2157. if (mmio_dev) {
  2158. kvm_iodevice_write(mmio_dev, gpa, bytes, val);
  2159. mutex_unlock(&vcpu->kvm->lock);
  2160. return X86EMUL_CONTINUE;
  2161. }
  2162. mutex_unlock(&vcpu->kvm->lock);
  2163. vcpu->mmio_needed = 1;
  2164. vcpu->mmio_phys_addr = gpa;
  2165. vcpu->mmio_size = bytes;
  2166. vcpu->mmio_is_write = 1;
  2167. memcpy(vcpu->mmio_data, val, bytes);
  2168. return X86EMUL_CONTINUE;
  2169. }
  2170. int emulator_write_emulated(unsigned long addr,
  2171. const void *val,
  2172. unsigned int bytes,
  2173. struct kvm_vcpu *vcpu)
  2174. {
  2175. /* Crossing a page boundary? */
  2176. if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
  2177. int rc, now;
  2178. now = -addr & ~PAGE_MASK;
  2179. rc = emulator_write_emulated_onepage(addr, val, now, vcpu);
  2180. if (rc != X86EMUL_CONTINUE)
  2181. return rc;
  2182. addr += now;
  2183. val += now;
  2184. bytes -= now;
  2185. }
  2186. return emulator_write_emulated_onepage(addr, val, bytes, vcpu);
  2187. }
  2188. EXPORT_SYMBOL_GPL(emulator_write_emulated);
  2189. static int emulator_cmpxchg_emulated(unsigned long addr,
  2190. const void *old,
  2191. const void *new,
  2192. unsigned int bytes,
  2193. struct kvm_vcpu *vcpu)
  2194. {
  2195. static int reported;
  2196. if (!reported) {
  2197. reported = 1;
  2198. printk(KERN_WARNING "kvm: emulating exchange as write\n");
  2199. }
  2200. #ifndef CONFIG_X86_64
  2201. /* guests cmpxchg8b have to be emulated atomically */
  2202. if (bytes == 8) {
  2203. gpa_t gpa;
  2204. struct page *page;
  2205. char *kaddr;
  2206. u64 val;
  2207. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2208. if (gpa == UNMAPPED_GVA ||
  2209. (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  2210. goto emul_write;
  2211. if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
  2212. goto emul_write;
  2213. val = *(u64 *)new;
  2214. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  2215. kaddr = kmap_atomic(page, KM_USER0);
  2216. set_64bit((u64 *)(kaddr + offset_in_page(gpa)), val);
  2217. kunmap_atomic(kaddr, KM_USER0);
  2218. kvm_release_page_dirty(page);
  2219. }
  2220. emul_write:
  2221. #endif
  2222. return emulator_write_emulated(addr, new, bytes, vcpu);
  2223. }
  2224. static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
  2225. {
  2226. return kvm_x86_ops->get_segment_base(vcpu, seg);
  2227. }
  2228. int emulate_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  2229. {
  2230. kvm_mmu_invlpg(vcpu, address);
  2231. return X86EMUL_CONTINUE;
  2232. }
  2233. int emulate_clts(struct kvm_vcpu *vcpu)
  2234. {
  2235. KVMTRACE_0D(CLTS, vcpu, handler);
  2236. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 & ~X86_CR0_TS);
  2237. return X86EMUL_CONTINUE;
  2238. }
  2239. int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long *dest)
  2240. {
  2241. struct kvm_vcpu *vcpu = ctxt->vcpu;
  2242. switch (dr) {
  2243. case 0 ... 3:
  2244. *dest = kvm_x86_ops->get_dr(vcpu, dr);
  2245. return X86EMUL_CONTINUE;
  2246. default:
  2247. pr_unimpl(vcpu, "%s: unexpected dr %u\n", __func__, dr);
  2248. return X86EMUL_UNHANDLEABLE;
  2249. }
  2250. }
  2251. int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long value)
  2252. {
  2253. unsigned long mask = (ctxt->mode == X86EMUL_MODE_PROT64) ? ~0ULL : ~0U;
  2254. int exception;
  2255. kvm_x86_ops->set_dr(ctxt->vcpu, dr, value & mask, &exception);
  2256. if (exception) {
  2257. /* FIXME: better handling */
  2258. return X86EMUL_UNHANDLEABLE;
  2259. }
  2260. return X86EMUL_CONTINUE;
  2261. }
  2262. void kvm_report_emulation_failure(struct kvm_vcpu *vcpu, const char *context)
  2263. {
  2264. u8 opcodes[4];
  2265. unsigned long rip = kvm_rip_read(vcpu);
  2266. unsigned long rip_linear;
  2267. if (!printk_ratelimit())
  2268. return;
  2269. rip_linear = rip + get_segment_base(vcpu, VCPU_SREG_CS);
  2270. kvm_read_guest_virt(rip_linear, (void *)opcodes, 4, vcpu);
  2271. printk(KERN_ERR "emulation failed (%s) rip %lx %02x %02x %02x %02x\n",
  2272. context, rip, opcodes[0], opcodes[1], opcodes[2], opcodes[3]);
  2273. }
  2274. EXPORT_SYMBOL_GPL(kvm_report_emulation_failure);
  2275. static struct x86_emulate_ops emulate_ops = {
  2276. .read_std = kvm_read_guest_virt,
  2277. .read_emulated = emulator_read_emulated,
  2278. .write_emulated = emulator_write_emulated,
  2279. .cmpxchg_emulated = emulator_cmpxchg_emulated,
  2280. };
  2281. static void cache_all_regs(struct kvm_vcpu *vcpu)
  2282. {
  2283. kvm_register_read(vcpu, VCPU_REGS_RAX);
  2284. kvm_register_read(vcpu, VCPU_REGS_RSP);
  2285. kvm_register_read(vcpu, VCPU_REGS_RIP);
  2286. vcpu->arch.regs_dirty = ~0;
  2287. }
  2288. int emulate_instruction(struct kvm_vcpu *vcpu,
  2289. struct kvm_run *run,
  2290. unsigned long cr2,
  2291. u16 error_code,
  2292. int emulation_type)
  2293. {
  2294. int r, shadow_mask;
  2295. struct decode_cache *c;
  2296. kvm_clear_exception_queue(vcpu);
  2297. vcpu->arch.mmio_fault_cr2 = cr2;
  2298. /*
  2299. * TODO: fix x86_emulate.c to use guest_read/write_register
  2300. * instead of direct ->regs accesses, can save hundred cycles
  2301. * on Intel for instructions that don't read/change RSP, for
  2302. * for example.
  2303. */
  2304. cache_all_regs(vcpu);
  2305. vcpu->mmio_is_write = 0;
  2306. vcpu->arch.pio.string = 0;
  2307. if (!(emulation_type & EMULTYPE_NO_DECODE)) {
  2308. int cs_db, cs_l;
  2309. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  2310. vcpu->arch.emulate_ctxt.vcpu = vcpu;
  2311. vcpu->arch.emulate_ctxt.eflags = kvm_x86_ops->get_rflags(vcpu);
  2312. vcpu->arch.emulate_ctxt.mode =
  2313. (vcpu->arch.emulate_ctxt.eflags & X86_EFLAGS_VM)
  2314. ? X86EMUL_MODE_REAL : cs_l
  2315. ? X86EMUL_MODE_PROT64 : cs_db
  2316. ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  2317. r = x86_decode_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  2318. /* Reject the instructions other than VMCALL/VMMCALL when
  2319. * try to emulate invalid opcode */
  2320. c = &vcpu->arch.emulate_ctxt.decode;
  2321. if ((emulation_type & EMULTYPE_TRAP_UD) &&
  2322. (!(c->twobyte && c->b == 0x01 &&
  2323. (c->modrm_reg == 0 || c->modrm_reg == 3) &&
  2324. c->modrm_mod == 3 && c->modrm_rm == 1)))
  2325. return EMULATE_FAIL;
  2326. ++vcpu->stat.insn_emulation;
  2327. if (r) {
  2328. ++vcpu->stat.insn_emulation_fail;
  2329. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  2330. return EMULATE_DONE;
  2331. return EMULATE_FAIL;
  2332. }
  2333. }
  2334. if (emulation_type & EMULTYPE_SKIP) {
  2335. kvm_rip_write(vcpu, vcpu->arch.emulate_ctxt.decode.eip);
  2336. return EMULATE_DONE;
  2337. }
  2338. r = x86_emulate_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  2339. shadow_mask = vcpu->arch.emulate_ctxt.interruptibility;
  2340. if (r == 0)
  2341. kvm_x86_ops->set_interrupt_shadow(vcpu, shadow_mask);
  2342. if (vcpu->arch.pio.string)
  2343. return EMULATE_DO_MMIO;
  2344. if ((r || vcpu->mmio_is_write) && run) {
  2345. run->exit_reason = KVM_EXIT_MMIO;
  2346. run->mmio.phys_addr = vcpu->mmio_phys_addr;
  2347. memcpy(run->mmio.data, vcpu->mmio_data, 8);
  2348. run->mmio.len = vcpu->mmio_size;
  2349. run->mmio.is_write = vcpu->mmio_is_write;
  2350. }
  2351. if (r) {
  2352. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  2353. return EMULATE_DONE;
  2354. if (!vcpu->mmio_needed) {
  2355. kvm_report_emulation_failure(vcpu, "mmio");
  2356. return EMULATE_FAIL;
  2357. }
  2358. return EMULATE_DO_MMIO;
  2359. }
  2360. kvm_x86_ops->set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
  2361. if (vcpu->mmio_is_write) {
  2362. vcpu->mmio_needed = 0;
  2363. return EMULATE_DO_MMIO;
  2364. }
  2365. return EMULATE_DONE;
  2366. }
  2367. EXPORT_SYMBOL_GPL(emulate_instruction);
  2368. static int pio_copy_data(struct kvm_vcpu *vcpu)
  2369. {
  2370. void *p = vcpu->arch.pio_data;
  2371. gva_t q = vcpu->arch.pio.guest_gva;
  2372. unsigned bytes;
  2373. int ret;
  2374. bytes = vcpu->arch.pio.size * vcpu->arch.pio.cur_count;
  2375. if (vcpu->arch.pio.in)
  2376. ret = kvm_write_guest_virt(q, p, bytes, vcpu);
  2377. else
  2378. ret = kvm_read_guest_virt(q, p, bytes, vcpu);
  2379. return ret;
  2380. }
  2381. int complete_pio(struct kvm_vcpu *vcpu)
  2382. {
  2383. struct kvm_pio_request *io = &vcpu->arch.pio;
  2384. long delta;
  2385. int r;
  2386. unsigned long val;
  2387. if (!io->string) {
  2388. if (io->in) {
  2389. val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2390. memcpy(&val, vcpu->arch.pio_data, io->size);
  2391. kvm_register_write(vcpu, VCPU_REGS_RAX, val);
  2392. }
  2393. } else {
  2394. if (io->in) {
  2395. r = pio_copy_data(vcpu);
  2396. if (r)
  2397. return r;
  2398. }
  2399. delta = 1;
  2400. if (io->rep) {
  2401. delta *= io->cur_count;
  2402. /*
  2403. * The size of the register should really depend on
  2404. * current address size.
  2405. */
  2406. val = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2407. val -= delta;
  2408. kvm_register_write(vcpu, VCPU_REGS_RCX, val);
  2409. }
  2410. if (io->down)
  2411. delta = -delta;
  2412. delta *= io->size;
  2413. if (io->in) {
  2414. val = kvm_register_read(vcpu, VCPU_REGS_RDI);
  2415. val += delta;
  2416. kvm_register_write(vcpu, VCPU_REGS_RDI, val);
  2417. } else {
  2418. val = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2419. val += delta;
  2420. kvm_register_write(vcpu, VCPU_REGS_RSI, val);
  2421. }
  2422. }
  2423. io->count -= io->cur_count;
  2424. io->cur_count = 0;
  2425. return 0;
  2426. }
  2427. static void kernel_pio(struct kvm_io_device *pio_dev,
  2428. struct kvm_vcpu *vcpu,
  2429. void *pd)
  2430. {
  2431. /* TODO: String I/O for in kernel device */
  2432. mutex_lock(&vcpu->kvm->lock);
  2433. if (vcpu->arch.pio.in)
  2434. kvm_iodevice_read(pio_dev, vcpu->arch.pio.port,
  2435. vcpu->arch.pio.size,
  2436. pd);
  2437. else
  2438. kvm_iodevice_write(pio_dev, vcpu->arch.pio.port,
  2439. vcpu->arch.pio.size,
  2440. pd);
  2441. mutex_unlock(&vcpu->kvm->lock);
  2442. }
  2443. static void pio_string_write(struct kvm_io_device *pio_dev,
  2444. struct kvm_vcpu *vcpu)
  2445. {
  2446. struct kvm_pio_request *io = &vcpu->arch.pio;
  2447. void *pd = vcpu->arch.pio_data;
  2448. int i;
  2449. mutex_lock(&vcpu->kvm->lock);
  2450. for (i = 0; i < io->cur_count; i++) {
  2451. kvm_iodevice_write(pio_dev, io->port,
  2452. io->size,
  2453. pd);
  2454. pd += io->size;
  2455. }
  2456. mutex_unlock(&vcpu->kvm->lock);
  2457. }
  2458. static struct kvm_io_device *vcpu_find_pio_dev(struct kvm_vcpu *vcpu,
  2459. gpa_t addr, int len,
  2460. int is_write)
  2461. {
  2462. return kvm_io_bus_find_dev(&vcpu->kvm->pio_bus, addr, len, is_write);
  2463. }
  2464. int kvm_emulate_pio(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  2465. int size, unsigned port)
  2466. {
  2467. struct kvm_io_device *pio_dev;
  2468. unsigned long val;
  2469. vcpu->run->exit_reason = KVM_EXIT_IO;
  2470. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2471. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2472. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2473. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = 1;
  2474. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2475. vcpu->arch.pio.in = in;
  2476. vcpu->arch.pio.string = 0;
  2477. vcpu->arch.pio.down = 0;
  2478. vcpu->arch.pio.rep = 0;
  2479. if (vcpu->run->io.direction == KVM_EXIT_IO_IN)
  2480. KVMTRACE_2D(IO_READ, vcpu, vcpu->run->io.port, (u32)size,
  2481. handler);
  2482. else
  2483. KVMTRACE_2D(IO_WRITE, vcpu, vcpu->run->io.port, (u32)size,
  2484. handler);
  2485. val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2486. memcpy(vcpu->arch.pio_data, &val, 4);
  2487. pio_dev = vcpu_find_pio_dev(vcpu, port, size, !in);
  2488. if (pio_dev) {
  2489. kernel_pio(pio_dev, vcpu, vcpu->arch.pio_data);
  2490. complete_pio(vcpu);
  2491. return 1;
  2492. }
  2493. return 0;
  2494. }
  2495. EXPORT_SYMBOL_GPL(kvm_emulate_pio);
  2496. int kvm_emulate_pio_string(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  2497. int size, unsigned long count, int down,
  2498. gva_t address, int rep, unsigned port)
  2499. {
  2500. unsigned now, in_page;
  2501. int ret = 0;
  2502. struct kvm_io_device *pio_dev;
  2503. vcpu->run->exit_reason = KVM_EXIT_IO;
  2504. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2505. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2506. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2507. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = count;
  2508. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2509. vcpu->arch.pio.in = in;
  2510. vcpu->arch.pio.string = 1;
  2511. vcpu->arch.pio.down = down;
  2512. vcpu->arch.pio.rep = rep;
  2513. if (vcpu->run->io.direction == KVM_EXIT_IO_IN)
  2514. KVMTRACE_2D(IO_READ, vcpu, vcpu->run->io.port, (u32)size,
  2515. handler);
  2516. else
  2517. KVMTRACE_2D(IO_WRITE, vcpu, vcpu->run->io.port, (u32)size,
  2518. handler);
  2519. if (!count) {
  2520. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2521. return 1;
  2522. }
  2523. if (!down)
  2524. in_page = PAGE_SIZE - offset_in_page(address);
  2525. else
  2526. in_page = offset_in_page(address) + size;
  2527. now = min(count, (unsigned long)in_page / size);
  2528. if (!now)
  2529. now = 1;
  2530. if (down) {
  2531. /*
  2532. * String I/O in reverse. Yuck. Kill the guest, fix later.
  2533. */
  2534. pr_unimpl(vcpu, "guest string pio down\n");
  2535. kvm_inject_gp(vcpu, 0);
  2536. return 1;
  2537. }
  2538. vcpu->run->io.count = now;
  2539. vcpu->arch.pio.cur_count = now;
  2540. if (vcpu->arch.pio.cur_count == vcpu->arch.pio.count)
  2541. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2542. vcpu->arch.pio.guest_gva = address;
  2543. pio_dev = vcpu_find_pio_dev(vcpu, port,
  2544. vcpu->arch.pio.cur_count,
  2545. !vcpu->arch.pio.in);
  2546. if (!vcpu->arch.pio.in) {
  2547. /* string PIO write */
  2548. ret = pio_copy_data(vcpu);
  2549. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2550. kvm_inject_gp(vcpu, 0);
  2551. return 1;
  2552. }
  2553. if (ret == 0 && pio_dev) {
  2554. pio_string_write(pio_dev, vcpu);
  2555. complete_pio(vcpu);
  2556. if (vcpu->arch.pio.count == 0)
  2557. ret = 1;
  2558. }
  2559. } else if (pio_dev)
  2560. pr_unimpl(vcpu, "no string pio read support yet, "
  2561. "port %x size %d count %ld\n",
  2562. port, size, count);
  2563. return ret;
  2564. }
  2565. EXPORT_SYMBOL_GPL(kvm_emulate_pio_string);
  2566. static void bounce_off(void *info)
  2567. {
  2568. /* nothing */
  2569. }
  2570. static unsigned int ref_freq;
  2571. static unsigned long tsc_khz_ref;
  2572. static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
  2573. void *data)
  2574. {
  2575. struct cpufreq_freqs *freq = data;
  2576. struct kvm *kvm;
  2577. struct kvm_vcpu *vcpu;
  2578. int i, send_ipi = 0;
  2579. if (!ref_freq)
  2580. ref_freq = freq->old;
  2581. if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
  2582. return 0;
  2583. if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
  2584. return 0;
  2585. per_cpu(cpu_tsc_khz, freq->cpu) = cpufreq_scale(tsc_khz_ref, ref_freq, freq->new);
  2586. spin_lock(&kvm_lock);
  2587. list_for_each_entry(kvm, &vm_list, vm_list) {
  2588. for (i = 0; i < KVM_MAX_VCPUS; ++i) {
  2589. vcpu = kvm->vcpus[i];
  2590. if (!vcpu)
  2591. continue;
  2592. if (vcpu->cpu != freq->cpu)
  2593. continue;
  2594. if (!kvm_request_guest_time_update(vcpu))
  2595. continue;
  2596. if (vcpu->cpu != smp_processor_id())
  2597. send_ipi++;
  2598. }
  2599. }
  2600. spin_unlock(&kvm_lock);
  2601. if (freq->old < freq->new && send_ipi) {
  2602. /*
  2603. * We upscale the frequency. Must make the guest
  2604. * doesn't see old kvmclock values while running with
  2605. * the new frequency, otherwise we risk the guest sees
  2606. * time go backwards.
  2607. *
  2608. * In case we update the frequency for another cpu
  2609. * (which might be in guest context) send an interrupt
  2610. * to kick the cpu out of guest context. Next time
  2611. * guest context is entered kvmclock will be updated,
  2612. * so the guest will not see stale values.
  2613. */
  2614. smp_call_function_single(freq->cpu, bounce_off, NULL, 1);
  2615. }
  2616. return 0;
  2617. }
  2618. static struct notifier_block kvmclock_cpufreq_notifier_block = {
  2619. .notifier_call = kvmclock_cpufreq_notifier
  2620. };
  2621. int kvm_arch_init(void *opaque)
  2622. {
  2623. int r, cpu;
  2624. struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
  2625. if (kvm_x86_ops) {
  2626. printk(KERN_ERR "kvm: already loaded the other module\n");
  2627. r = -EEXIST;
  2628. goto out;
  2629. }
  2630. if (!ops->cpu_has_kvm_support()) {
  2631. printk(KERN_ERR "kvm: no hardware support\n");
  2632. r = -EOPNOTSUPP;
  2633. goto out;
  2634. }
  2635. if (ops->disabled_by_bios()) {
  2636. printk(KERN_ERR "kvm: disabled by bios\n");
  2637. r = -EOPNOTSUPP;
  2638. goto out;
  2639. }
  2640. r = kvm_mmu_module_init();
  2641. if (r)
  2642. goto out;
  2643. kvm_init_msr_list();
  2644. kvm_x86_ops = ops;
  2645. kvm_mmu_set_nonpresent_ptes(0ull, 0ull);
  2646. kvm_mmu_set_base_ptes(PT_PRESENT_MASK);
  2647. kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
  2648. PT_DIRTY_MASK, PT64_NX_MASK, 0);
  2649. for_each_possible_cpu(cpu)
  2650. per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
  2651. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
  2652. tsc_khz_ref = tsc_khz;
  2653. cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
  2654. CPUFREQ_TRANSITION_NOTIFIER);
  2655. }
  2656. return 0;
  2657. out:
  2658. return r;
  2659. }
  2660. void kvm_arch_exit(void)
  2661. {
  2662. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  2663. cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
  2664. CPUFREQ_TRANSITION_NOTIFIER);
  2665. kvm_x86_ops = NULL;
  2666. kvm_mmu_module_exit();
  2667. }
  2668. int kvm_emulate_halt(struct kvm_vcpu *vcpu)
  2669. {
  2670. ++vcpu->stat.halt_exits;
  2671. KVMTRACE_0D(HLT, vcpu, handler);
  2672. if (irqchip_in_kernel(vcpu->kvm)) {
  2673. vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
  2674. return 1;
  2675. } else {
  2676. vcpu->run->exit_reason = KVM_EXIT_HLT;
  2677. return 0;
  2678. }
  2679. }
  2680. EXPORT_SYMBOL_GPL(kvm_emulate_halt);
  2681. static inline gpa_t hc_gpa(struct kvm_vcpu *vcpu, unsigned long a0,
  2682. unsigned long a1)
  2683. {
  2684. if (is_long_mode(vcpu))
  2685. return a0;
  2686. else
  2687. return a0 | ((gpa_t)a1 << 32);
  2688. }
  2689. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
  2690. {
  2691. unsigned long nr, a0, a1, a2, a3, ret;
  2692. int r = 1;
  2693. nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2694. a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
  2695. a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2696. a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
  2697. a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2698. KVMTRACE_1D(VMMCALL, vcpu, (u32)nr, handler);
  2699. if (!is_long_mode(vcpu)) {
  2700. nr &= 0xFFFFFFFF;
  2701. a0 &= 0xFFFFFFFF;
  2702. a1 &= 0xFFFFFFFF;
  2703. a2 &= 0xFFFFFFFF;
  2704. a3 &= 0xFFFFFFFF;
  2705. }
  2706. switch (nr) {
  2707. case KVM_HC_VAPIC_POLL_IRQ:
  2708. ret = 0;
  2709. break;
  2710. case KVM_HC_MMU_OP:
  2711. r = kvm_pv_mmu_op(vcpu, a0, hc_gpa(vcpu, a1, a2), &ret);
  2712. break;
  2713. default:
  2714. ret = -KVM_ENOSYS;
  2715. break;
  2716. }
  2717. kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
  2718. ++vcpu->stat.hypercalls;
  2719. return r;
  2720. }
  2721. EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
  2722. int kvm_fix_hypercall(struct kvm_vcpu *vcpu)
  2723. {
  2724. char instruction[3];
  2725. int ret = 0;
  2726. unsigned long rip = kvm_rip_read(vcpu);
  2727. /*
  2728. * Blow out the MMU to ensure that no other VCPU has an active mapping
  2729. * to ensure that the updated hypercall appears atomically across all
  2730. * VCPUs.
  2731. */
  2732. kvm_mmu_zap_all(vcpu->kvm);
  2733. kvm_x86_ops->patch_hypercall(vcpu, instruction);
  2734. if (emulator_write_emulated(rip, instruction, 3, vcpu)
  2735. != X86EMUL_CONTINUE)
  2736. ret = -EFAULT;
  2737. return ret;
  2738. }
  2739. static u64 mk_cr_64(u64 curr_cr, u32 new_val)
  2740. {
  2741. return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
  2742. }
  2743. void realmode_lgdt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2744. {
  2745. struct descriptor_table dt = { limit, base };
  2746. kvm_x86_ops->set_gdt(vcpu, &dt);
  2747. }
  2748. void realmode_lidt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2749. {
  2750. struct descriptor_table dt = { limit, base };
  2751. kvm_x86_ops->set_idt(vcpu, &dt);
  2752. }
  2753. void realmode_lmsw(struct kvm_vcpu *vcpu, unsigned long msw,
  2754. unsigned long *rflags)
  2755. {
  2756. kvm_lmsw(vcpu, msw);
  2757. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2758. }
  2759. unsigned long realmode_get_cr(struct kvm_vcpu *vcpu, int cr)
  2760. {
  2761. unsigned long value;
  2762. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  2763. switch (cr) {
  2764. case 0:
  2765. value = vcpu->arch.cr0;
  2766. break;
  2767. case 2:
  2768. value = vcpu->arch.cr2;
  2769. break;
  2770. case 3:
  2771. value = vcpu->arch.cr3;
  2772. break;
  2773. case 4:
  2774. value = vcpu->arch.cr4;
  2775. break;
  2776. case 8:
  2777. value = kvm_get_cr8(vcpu);
  2778. break;
  2779. default:
  2780. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2781. return 0;
  2782. }
  2783. KVMTRACE_3D(CR_READ, vcpu, (u32)cr, (u32)value,
  2784. (u32)((u64)value >> 32), handler);
  2785. return value;
  2786. }
  2787. void realmode_set_cr(struct kvm_vcpu *vcpu, int cr, unsigned long val,
  2788. unsigned long *rflags)
  2789. {
  2790. KVMTRACE_3D(CR_WRITE, vcpu, (u32)cr, (u32)val,
  2791. (u32)((u64)val >> 32), handler);
  2792. switch (cr) {
  2793. case 0:
  2794. kvm_set_cr0(vcpu, mk_cr_64(vcpu->arch.cr0, val));
  2795. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2796. break;
  2797. case 2:
  2798. vcpu->arch.cr2 = val;
  2799. break;
  2800. case 3:
  2801. kvm_set_cr3(vcpu, val);
  2802. break;
  2803. case 4:
  2804. kvm_set_cr4(vcpu, mk_cr_64(vcpu->arch.cr4, val));
  2805. break;
  2806. case 8:
  2807. kvm_set_cr8(vcpu, val & 0xfUL);
  2808. break;
  2809. default:
  2810. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2811. }
  2812. }
  2813. static int move_to_next_stateful_cpuid_entry(struct kvm_vcpu *vcpu, int i)
  2814. {
  2815. struct kvm_cpuid_entry2 *e = &vcpu->arch.cpuid_entries[i];
  2816. int j, nent = vcpu->arch.cpuid_nent;
  2817. e->flags &= ~KVM_CPUID_FLAG_STATE_READ_NEXT;
  2818. /* when no next entry is found, the current entry[i] is reselected */
  2819. for (j = i + 1; ; j = (j + 1) % nent) {
  2820. struct kvm_cpuid_entry2 *ej = &vcpu->arch.cpuid_entries[j];
  2821. if (ej->function == e->function) {
  2822. ej->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  2823. return j;
  2824. }
  2825. }
  2826. return 0; /* silence gcc, even though control never reaches here */
  2827. }
  2828. /* find an entry with matching function, matching index (if needed), and that
  2829. * should be read next (if it's stateful) */
  2830. static int is_matching_cpuid_entry(struct kvm_cpuid_entry2 *e,
  2831. u32 function, u32 index)
  2832. {
  2833. if (e->function != function)
  2834. return 0;
  2835. if ((e->flags & KVM_CPUID_FLAG_SIGNIFCANT_INDEX) && e->index != index)
  2836. return 0;
  2837. if ((e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC) &&
  2838. !(e->flags & KVM_CPUID_FLAG_STATE_READ_NEXT))
  2839. return 0;
  2840. return 1;
  2841. }
  2842. struct kvm_cpuid_entry2 *kvm_find_cpuid_entry(struct kvm_vcpu *vcpu,
  2843. u32 function, u32 index)
  2844. {
  2845. int i;
  2846. struct kvm_cpuid_entry2 *best = NULL;
  2847. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  2848. struct kvm_cpuid_entry2 *e;
  2849. e = &vcpu->arch.cpuid_entries[i];
  2850. if (is_matching_cpuid_entry(e, function, index)) {
  2851. if (e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC)
  2852. move_to_next_stateful_cpuid_entry(vcpu, i);
  2853. best = e;
  2854. break;
  2855. }
  2856. /*
  2857. * Both basic or both extended?
  2858. */
  2859. if (((e->function ^ function) & 0x80000000) == 0)
  2860. if (!best || e->function > best->function)
  2861. best = e;
  2862. }
  2863. return best;
  2864. }
  2865. int cpuid_maxphyaddr(struct kvm_vcpu *vcpu)
  2866. {
  2867. struct kvm_cpuid_entry2 *best;
  2868. best = kvm_find_cpuid_entry(vcpu, 0x80000008, 0);
  2869. if (best)
  2870. return best->eax & 0xff;
  2871. return 36;
  2872. }
  2873. void kvm_emulate_cpuid(struct kvm_vcpu *vcpu)
  2874. {
  2875. u32 function, index;
  2876. struct kvm_cpuid_entry2 *best;
  2877. function = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2878. index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2879. kvm_register_write(vcpu, VCPU_REGS_RAX, 0);
  2880. kvm_register_write(vcpu, VCPU_REGS_RBX, 0);
  2881. kvm_register_write(vcpu, VCPU_REGS_RCX, 0);
  2882. kvm_register_write(vcpu, VCPU_REGS_RDX, 0);
  2883. best = kvm_find_cpuid_entry(vcpu, function, index);
  2884. if (best) {
  2885. kvm_register_write(vcpu, VCPU_REGS_RAX, best->eax);
  2886. kvm_register_write(vcpu, VCPU_REGS_RBX, best->ebx);
  2887. kvm_register_write(vcpu, VCPU_REGS_RCX, best->ecx);
  2888. kvm_register_write(vcpu, VCPU_REGS_RDX, best->edx);
  2889. }
  2890. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2891. KVMTRACE_5D(CPUID, vcpu, function,
  2892. (u32)kvm_register_read(vcpu, VCPU_REGS_RAX),
  2893. (u32)kvm_register_read(vcpu, VCPU_REGS_RBX),
  2894. (u32)kvm_register_read(vcpu, VCPU_REGS_RCX),
  2895. (u32)kvm_register_read(vcpu, VCPU_REGS_RDX), handler);
  2896. }
  2897. EXPORT_SYMBOL_GPL(kvm_emulate_cpuid);
  2898. /*
  2899. * Check if userspace requested an interrupt window, and that the
  2900. * interrupt window is open.
  2901. *
  2902. * No need to exit to userspace if we already have an interrupt queued.
  2903. */
  2904. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
  2905. struct kvm_run *kvm_run)
  2906. {
  2907. return (!irqchip_in_kernel(vcpu->kvm) && !kvm_cpu_has_interrupt(vcpu) &&
  2908. kvm_run->request_interrupt_window &&
  2909. kvm_arch_interrupt_allowed(vcpu));
  2910. }
  2911. static void post_kvm_run_save(struct kvm_vcpu *vcpu,
  2912. struct kvm_run *kvm_run)
  2913. {
  2914. kvm_run->if_flag = (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
  2915. kvm_run->cr8 = kvm_get_cr8(vcpu);
  2916. kvm_run->apic_base = kvm_get_apic_base(vcpu);
  2917. if (irqchip_in_kernel(vcpu->kvm))
  2918. kvm_run->ready_for_interrupt_injection = 1;
  2919. else
  2920. kvm_run->ready_for_interrupt_injection =
  2921. kvm_arch_interrupt_allowed(vcpu) &&
  2922. !kvm_cpu_has_interrupt(vcpu) &&
  2923. !kvm_event_needs_reinjection(vcpu);
  2924. }
  2925. static void vapic_enter(struct kvm_vcpu *vcpu)
  2926. {
  2927. struct kvm_lapic *apic = vcpu->arch.apic;
  2928. struct page *page;
  2929. if (!apic || !apic->vapic_addr)
  2930. return;
  2931. page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2932. vcpu->arch.apic->vapic_page = page;
  2933. }
  2934. static void vapic_exit(struct kvm_vcpu *vcpu)
  2935. {
  2936. struct kvm_lapic *apic = vcpu->arch.apic;
  2937. if (!apic || !apic->vapic_addr)
  2938. return;
  2939. down_read(&vcpu->kvm->slots_lock);
  2940. kvm_release_page_dirty(apic->vapic_page);
  2941. mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2942. up_read(&vcpu->kvm->slots_lock);
  2943. }
  2944. static void update_cr8_intercept(struct kvm_vcpu *vcpu)
  2945. {
  2946. int max_irr, tpr;
  2947. if (!kvm_x86_ops->update_cr8_intercept)
  2948. return;
  2949. if (!vcpu->arch.apic->vapic_addr)
  2950. max_irr = kvm_lapic_find_highest_irr(vcpu);
  2951. else
  2952. max_irr = -1;
  2953. if (max_irr != -1)
  2954. max_irr >>= 4;
  2955. tpr = kvm_lapic_get_cr8(vcpu);
  2956. kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
  2957. }
  2958. static void inject_pending_irq(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2959. {
  2960. /* try to reinject previous events if any */
  2961. if (vcpu->arch.nmi_injected) {
  2962. kvm_x86_ops->set_nmi(vcpu);
  2963. return;
  2964. }
  2965. if (vcpu->arch.interrupt.pending) {
  2966. kvm_x86_ops->set_irq(vcpu);
  2967. return;
  2968. }
  2969. /* try to inject new event if pending */
  2970. if (vcpu->arch.nmi_pending) {
  2971. if (kvm_x86_ops->nmi_allowed(vcpu)) {
  2972. vcpu->arch.nmi_pending = false;
  2973. vcpu->arch.nmi_injected = true;
  2974. kvm_x86_ops->set_nmi(vcpu);
  2975. }
  2976. } else if (kvm_cpu_has_interrupt(vcpu)) {
  2977. if (kvm_x86_ops->interrupt_allowed(vcpu)) {
  2978. kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
  2979. false);
  2980. kvm_x86_ops->set_irq(vcpu);
  2981. }
  2982. }
  2983. }
  2984. static int vcpu_enter_guest(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2985. {
  2986. int r;
  2987. bool req_int_win = !irqchip_in_kernel(vcpu->kvm) &&
  2988. kvm_run->request_interrupt_window;
  2989. if (vcpu->requests)
  2990. if (test_and_clear_bit(KVM_REQ_MMU_RELOAD, &vcpu->requests))
  2991. kvm_mmu_unload(vcpu);
  2992. r = kvm_mmu_reload(vcpu);
  2993. if (unlikely(r))
  2994. goto out;
  2995. if (vcpu->requests) {
  2996. if (test_and_clear_bit(KVM_REQ_MIGRATE_TIMER, &vcpu->requests))
  2997. __kvm_migrate_timers(vcpu);
  2998. if (test_and_clear_bit(KVM_REQ_KVMCLOCK_UPDATE, &vcpu->requests))
  2999. kvm_write_guest_time(vcpu);
  3000. if (test_and_clear_bit(KVM_REQ_MMU_SYNC, &vcpu->requests))
  3001. kvm_mmu_sync_roots(vcpu);
  3002. if (test_and_clear_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests))
  3003. kvm_x86_ops->tlb_flush(vcpu);
  3004. if (test_and_clear_bit(KVM_REQ_REPORT_TPR_ACCESS,
  3005. &vcpu->requests)) {
  3006. kvm_run->exit_reason = KVM_EXIT_TPR_ACCESS;
  3007. r = 0;
  3008. goto out;
  3009. }
  3010. if (test_and_clear_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests)) {
  3011. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  3012. r = 0;
  3013. goto out;
  3014. }
  3015. }
  3016. preempt_disable();
  3017. kvm_x86_ops->prepare_guest_switch(vcpu);
  3018. kvm_load_guest_fpu(vcpu);
  3019. local_irq_disable();
  3020. clear_bit(KVM_REQ_KICK, &vcpu->requests);
  3021. smp_mb__after_clear_bit();
  3022. if (vcpu->requests || need_resched() || signal_pending(current)) {
  3023. local_irq_enable();
  3024. preempt_enable();
  3025. r = 1;
  3026. goto out;
  3027. }
  3028. if (vcpu->arch.exception.pending)
  3029. __queue_exception(vcpu);
  3030. else
  3031. inject_pending_irq(vcpu, kvm_run);
  3032. /* enable NMI/IRQ window open exits if needed */
  3033. if (vcpu->arch.nmi_pending)
  3034. kvm_x86_ops->enable_nmi_window(vcpu);
  3035. else if (kvm_cpu_has_interrupt(vcpu) || req_int_win)
  3036. kvm_x86_ops->enable_irq_window(vcpu);
  3037. if (kvm_lapic_enabled(vcpu)) {
  3038. update_cr8_intercept(vcpu);
  3039. kvm_lapic_sync_to_vapic(vcpu);
  3040. }
  3041. up_read(&vcpu->kvm->slots_lock);
  3042. kvm_guest_enter();
  3043. get_debugreg(vcpu->arch.host_dr6, 6);
  3044. get_debugreg(vcpu->arch.host_dr7, 7);
  3045. if (unlikely(vcpu->arch.switch_db_regs)) {
  3046. get_debugreg(vcpu->arch.host_db[0], 0);
  3047. get_debugreg(vcpu->arch.host_db[1], 1);
  3048. get_debugreg(vcpu->arch.host_db[2], 2);
  3049. get_debugreg(vcpu->arch.host_db[3], 3);
  3050. set_debugreg(0, 7);
  3051. set_debugreg(vcpu->arch.eff_db[0], 0);
  3052. set_debugreg(vcpu->arch.eff_db[1], 1);
  3053. set_debugreg(vcpu->arch.eff_db[2], 2);
  3054. set_debugreg(vcpu->arch.eff_db[3], 3);
  3055. }
  3056. KVMTRACE_0D(VMENTRY, vcpu, entryexit);
  3057. kvm_x86_ops->run(vcpu, kvm_run);
  3058. if (unlikely(vcpu->arch.switch_db_regs)) {
  3059. set_debugreg(0, 7);
  3060. set_debugreg(vcpu->arch.host_db[0], 0);
  3061. set_debugreg(vcpu->arch.host_db[1], 1);
  3062. set_debugreg(vcpu->arch.host_db[2], 2);
  3063. set_debugreg(vcpu->arch.host_db[3], 3);
  3064. }
  3065. set_debugreg(vcpu->arch.host_dr6, 6);
  3066. set_debugreg(vcpu->arch.host_dr7, 7);
  3067. set_bit(KVM_REQ_KICK, &vcpu->requests);
  3068. local_irq_enable();
  3069. ++vcpu->stat.exits;
  3070. /*
  3071. * We must have an instruction between local_irq_enable() and
  3072. * kvm_guest_exit(), so the timer interrupt isn't delayed by
  3073. * the interrupt shadow. The stat.exits increment will do nicely.
  3074. * But we need to prevent reordering, hence this barrier():
  3075. */
  3076. barrier();
  3077. kvm_guest_exit();
  3078. preempt_enable();
  3079. down_read(&vcpu->kvm->slots_lock);
  3080. /*
  3081. * Profile KVM exit RIPs:
  3082. */
  3083. if (unlikely(prof_on == KVM_PROFILING)) {
  3084. unsigned long rip = kvm_rip_read(vcpu);
  3085. profile_hit(KVM_PROFILING, (void *)rip);
  3086. }
  3087. kvm_lapic_sync_from_vapic(vcpu);
  3088. r = kvm_x86_ops->handle_exit(kvm_run, vcpu);
  3089. out:
  3090. return r;
  3091. }
  3092. static int __vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  3093. {
  3094. int r;
  3095. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
  3096. pr_debug("vcpu %d received sipi with vector # %x\n",
  3097. vcpu->vcpu_id, vcpu->arch.sipi_vector);
  3098. kvm_lapic_reset(vcpu);
  3099. r = kvm_arch_vcpu_reset(vcpu);
  3100. if (r)
  3101. return r;
  3102. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3103. }
  3104. down_read(&vcpu->kvm->slots_lock);
  3105. vapic_enter(vcpu);
  3106. r = 1;
  3107. while (r > 0) {
  3108. if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
  3109. r = vcpu_enter_guest(vcpu, kvm_run);
  3110. else {
  3111. up_read(&vcpu->kvm->slots_lock);
  3112. kvm_vcpu_block(vcpu);
  3113. down_read(&vcpu->kvm->slots_lock);
  3114. if (test_and_clear_bit(KVM_REQ_UNHALT, &vcpu->requests))
  3115. {
  3116. switch(vcpu->arch.mp_state) {
  3117. case KVM_MP_STATE_HALTED:
  3118. vcpu->arch.mp_state =
  3119. KVM_MP_STATE_RUNNABLE;
  3120. case KVM_MP_STATE_RUNNABLE:
  3121. break;
  3122. case KVM_MP_STATE_SIPI_RECEIVED:
  3123. default:
  3124. r = -EINTR;
  3125. break;
  3126. }
  3127. }
  3128. }
  3129. if (r <= 0)
  3130. break;
  3131. clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
  3132. if (kvm_cpu_has_pending_timer(vcpu))
  3133. kvm_inject_pending_timer_irqs(vcpu);
  3134. if (dm_request_for_irq_injection(vcpu, kvm_run)) {
  3135. r = -EINTR;
  3136. kvm_run->exit_reason = KVM_EXIT_INTR;
  3137. ++vcpu->stat.request_irq_exits;
  3138. }
  3139. if (signal_pending(current)) {
  3140. r = -EINTR;
  3141. kvm_run->exit_reason = KVM_EXIT_INTR;
  3142. ++vcpu->stat.signal_exits;
  3143. }
  3144. if (need_resched()) {
  3145. up_read(&vcpu->kvm->slots_lock);
  3146. kvm_resched(vcpu);
  3147. down_read(&vcpu->kvm->slots_lock);
  3148. }
  3149. }
  3150. up_read(&vcpu->kvm->slots_lock);
  3151. post_kvm_run_save(vcpu, kvm_run);
  3152. vapic_exit(vcpu);
  3153. return r;
  3154. }
  3155. int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  3156. {
  3157. int r;
  3158. sigset_t sigsaved;
  3159. vcpu_load(vcpu);
  3160. if (vcpu->sigset_active)
  3161. sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
  3162. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
  3163. kvm_vcpu_block(vcpu);
  3164. clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
  3165. r = -EAGAIN;
  3166. goto out;
  3167. }
  3168. /* re-sync apic's tpr */
  3169. if (!irqchip_in_kernel(vcpu->kvm))
  3170. kvm_set_cr8(vcpu, kvm_run->cr8);
  3171. if (vcpu->arch.pio.cur_count) {
  3172. r = complete_pio(vcpu);
  3173. if (r)
  3174. goto out;
  3175. }
  3176. #if CONFIG_HAS_IOMEM
  3177. if (vcpu->mmio_needed) {
  3178. memcpy(vcpu->mmio_data, kvm_run->mmio.data, 8);
  3179. vcpu->mmio_read_completed = 1;
  3180. vcpu->mmio_needed = 0;
  3181. down_read(&vcpu->kvm->slots_lock);
  3182. r = emulate_instruction(vcpu, kvm_run,
  3183. vcpu->arch.mmio_fault_cr2, 0,
  3184. EMULTYPE_NO_DECODE);
  3185. up_read(&vcpu->kvm->slots_lock);
  3186. if (r == EMULATE_DO_MMIO) {
  3187. /*
  3188. * Read-modify-write. Back to userspace.
  3189. */
  3190. r = 0;
  3191. goto out;
  3192. }
  3193. }
  3194. #endif
  3195. if (kvm_run->exit_reason == KVM_EXIT_HYPERCALL)
  3196. kvm_register_write(vcpu, VCPU_REGS_RAX,
  3197. kvm_run->hypercall.ret);
  3198. r = __vcpu_run(vcpu, kvm_run);
  3199. out:
  3200. if (vcpu->sigset_active)
  3201. sigprocmask(SIG_SETMASK, &sigsaved, NULL);
  3202. vcpu_put(vcpu);
  3203. return r;
  3204. }
  3205. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  3206. {
  3207. vcpu_load(vcpu);
  3208. regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3209. regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3210. regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3211. regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3212. regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3213. regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3214. regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3215. regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3216. #ifdef CONFIG_X86_64
  3217. regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
  3218. regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
  3219. regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
  3220. regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
  3221. regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
  3222. regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
  3223. regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
  3224. regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
  3225. #endif
  3226. regs->rip = kvm_rip_read(vcpu);
  3227. regs->rflags = kvm_x86_ops->get_rflags(vcpu);
  3228. /*
  3229. * Don't leak debug flags in case they were set for guest debugging
  3230. */
  3231. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  3232. regs->rflags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  3233. vcpu_put(vcpu);
  3234. return 0;
  3235. }
  3236. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  3237. {
  3238. vcpu_load(vcpu);
  3239. kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
  3240. kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
  3241. kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
  3242. kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
  3243. kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
  3244. kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
  3245. kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
  3246. kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
  3247. #ifdef CONFIG_X86_64
  3248. kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
  3249. kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
  3250. kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
  3251. kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
  3252. kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
  3253. kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
  3254. kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
  3255. kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
  3256. #endif
  3257. kvm_rip_write(vcpu, regs->rip);
  3258. kvm_x86_ops->set_rflags(vcpu, regs->rflags);
  3259. vcpu->arch.exception.pending = false;
  3260. vcpu_put(vcpu);
  3261. return 0;
  3262. }
  3263. void kvm_get_segment(struct kvm_vcpu *vcpu,
  3264. struct kvm_segment *var, int seg)
  3265. {
  3266. kvm_x86_ops->get_segment(vcpu, var, seg);
  3267. }
  3268. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  3269. {
  3270. struct kvm_segment cs;
  3271. kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
  3272. *db = cs.db;
  3273. *l = cs.l;
  3274. }
  3275. EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
  3276. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  3277. struct kvm_sregs *sregs)
  3278. {
  3279. struct descriptor_table dt;
  3280. vcpu_load(vcpu);
  3281. kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  3282. kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  3283. kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  3284. kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  3285. kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  3286. kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  3287. kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  3288. kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  3289. kvm_x86_ops->get_idt(vcpu, &dt);
  3290. sregs->idt.limit = dt.limit;
  3291. sregs->idt.base = dt.base;
  3292. kvm_x86_ops->get_gdt(vcpu, &dt);
  3293. sregs->gdt.limit = dt.limit;
  3294. sregs->gdt.base = dt.base;
  3295. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3296. sregs->cr0 = vcpu->arch.cr0;
  3297. sregs->cr2 = vcpu->arch.cr2;
  3298. sregs->cr3 = vcpu->arch.cr3;
  3299. sregs->cr4 = vcpu->arch.cr4;
  3300. sregs->cr8 = kvm_get_cr8(vcpu);
  3301. sregs->efer = vcpu->arch.shadow_efer;
  3302. sregs->apic_base = kvm_get_apic_base(vcpu);
  3303. memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
  3304. if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
  3305. set_bit(vcpu->arch.interrupt.nr,
  3306. (unsigned long *)sregs->interrupt_bitmap);
  3307. vcpu_put(vcpu);
  3308. return 0;
  3309. }
  3310. int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
  3311. struct kvm_mp_state *mp_state)
  3312. {
  3313. vcpu_load(vcpu);
  3314. mp_state->mp_state = vcpu->arch.mp_state;
  3315. vcpu_put(vcpu);
  3316. return 0;
  3317. }
  3318. int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
  3319. struct kvm_mp_state *mp_state)
  3320. {
  3321. vcpu_load(vcpu);
  3322. vcpu->arch.mp_state = mp_state->mp_state;
  3323. vcpu_put(vcpu);
  3324. return 0;
  3325. }
  3326. static void kvm_set_segment(struct kvm_vcpu *vcpu,
  3327. struct kvm_segment *var, int seg)
  3328. {
  3329. kvm_x86_ops->set_segment(vcpu, var, seg);
  3330. }
  3331. static void seg_desct_to_kvm_desct(struct desc_struct *seg_desc, u16 selector,
  3332. struct kvm_segment *kvm_desct)
  3333. {
  3334. kvm_desct->base = seg_desc->base0;
  3335. kvm_desct->base |= seg_desc->base1 << 16;
  3336. kvm_desct->base |= seg_desc->base2 << 24;
  3337. kvm_desct->limit = seg_desc->limit0;
  3338. kvm_desct->limit |= seg_desc->limit << 16;
  3339. if (seg_desc->g) {
  3340. kvm_desct->limit <<= 12;
  3341. kvm_desct->limit |= 0xfff;
  3342. }
  3343. kvm_desct->selector = selector;
  3344. kvm_desct->type = seg_desc->type;
  3345. kvm_desct->present = seg_desc->p;
  3346. kvm_desct->dpl = seg_desc->dpl;
  3347. kvm_desct->db = seg_desc->d;
  3348. kvm_desct->s = seg_desc->s;
  3349. kvm_desct->l = seg_desc->l;
  3350. kvm_desct->g = seg_desc->g;
  3351. kvm_desct->avl = seg_desc->avl;
  3352. if (!selector)
  3353. kvm_desct->unusable = 1;
  3354. else
  3355. kvm_desct->unusable = 0;
  3356. kvm_desct->padding = 0;
  3357. }
  3358. static void get_segment_descriptor_dtable(struct kvm_vcpu *vcpu,
  3359. u16 selector,
  3360. struct descriptor_table *dtable)
  3361. {
  3362. if (selector & 1 << 2) {
  3363. struct kvm_segment kvm_seg;
  3364. kvm_get_segment(vcpu, &kvm_seg, VCPU_SREG_LDTR);
  3365. if (kvm_seg.unusable)
  3366. dtable->limit = 0;
  3367. else
  3368. dtable->limit = kvm_seg.limit;
  3369. dtable->base = kvm_seg.base;
  3370. }
  3371. else
  3372. kvm_x86_ops->get_gdt(vcpu, dtable);
  3373. }
  3374. /* allowed just for 8 bytes segments */
  3375. static int load_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3376. struct desc_struct *seg_desc)
  3377. {
  3378. gpa_t gpa;
  3379. struct descriptor_table dtable;
  3380. u16 index = selector >> 3;
  3381. get_segment_descriptor_dtable(vcpu, selector, &dtable);
  3382. if (dtable.limit < index * 8 + 7) {
  3383. kvm_queue_exception_e(vcpu, GP_VECTOR, selector & 0xfffc);
  3384. return 1;
  3385. }
  3386. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, dtable.base);
  3387. gpa += index * 8;
  3388. return kvm_read_guest(vcpu->kvm, gpa, seg_desc, 8);
  3389. }
  3390. /* allowed just for 8 bytes segments */
  3391. static int save_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3392. struct desc_struct *seg_desc)
  3393. {
  3394. gpa_t gpa;
  3395. struct descriptor_table dtable;
  3396. u16 index = selector >> 3;
  3397. get_segment_descriptor_dtable(vcpu, selector, &dtable);
  3398. if (dtable.limit < index * 8 + 7)
  3399. return 1;
  3400. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, dtable.base);
  3401. gpa += index * 8;
  3402. return kvm_write_guest(vcpu->kvm, gpa, seg_desc, 8);
  3403. }
  3404. static u32 get_tss_base_addr(struct kvm_vcpu *vcpu,
  3405. struct desc_struct *seg_desc)
  3406. {
  3407. u32 base_addr;
  3408. base_addr = seg_desc->base0;
  3409. base_addr |= (seg_desc->base1 << 16);
  3410. base_addr |= (seg_desc->base2 << 24);
  3411. return vcpu->arch.mmu.gva_to_gpa(vcpu, base_addr);
  3412. }
  3413. static u16 get_segment_selector(struct kvm_vcpu *vcpu, int seg)
  3414. {
  3415. struct kvm_segment kvm_seg;
  3416. kvm_get_segment(vcpu, &kvm_seg, seg);
  3417. return kvm_seg.selector;
  3418. }
  3419. static int load_segment_descriptor_to_kvm_desct(struct kvm_vcpu *vcpu,
  3420. u16 selector,
  3421. struct kvm_segment *kvm_seg)
  3422. {
  3423. struct desc_struct seg_desc;
  3424. if (load_guest_segment_descriptor(vcpu, selector, &seg_desc))
  3425. return 1;
  3426. seg_desct_to_kvm_desct(&seg_desc, selector, kvm_seg);
  3427. return 0;
  3428. }
  3429. static int kvm_load_realmode_segment(struct kvm_vcpu *vcpu, u16 selector, int seg)
  3430. {
  3431. struct kvm_segment segvar = {
  3432. .base = selector << 4,
  3433. .limit = 0xffff,
  3434. .selector = selector,
  3435. .type = 3,
  3436. .present = 1,
  3437. .dpl = 3,
  3438. .db = 0,
  3439. .s = 1,
  3440. .l = 0,
  3441. .g = 0,
  3442. .avl = 0,
  3443. .unusable = 0,
  3444. };
  3445. kvm_x86_ops->set_segment(vcpu, &segvar, seg);
  3446. return 0;
  3447. }
  3448. int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3449. int type_bits, int seg)
  3450. {
  3451. struct kvm_segment kvm_seg;
  3452. if (!(vcpu->arch.cr0 & X86_CR0_PE))
  3453. return kvm_load_realmode_segment(vcpu, selector, seg);
  3454. if (load_segment_descriptor_to_kvm_desct(vcpu, selector, &kvm_seg))
  3455. return 1;
  3456. kvm_seg.type |= type_bits;
  3457. if (seg != VCPU_SREG_SS && seg != VCPU_SREG_CS &&
  3458. seg != VCPU_SREG_LDTR)
  3459. if (!kvm_seg.s)
  3460. kvm_seg.unusable = 1;
  3461. kvm_set_segment(vcpu, &kvm_seg, seg);
  3462. return 0;
  3463. }
  3464. static void save_state_to_tss32(struct kvm_vcpu *vcpu,
  3465. struct tss_segment_32 *tss)
  3466. {
  3467. tss->cr3 = vcpu->arch.cr3;
  3468. tss->eip = kvm_rip_read(vcpu);
  3469. tss->eflags = kvm_x86_ops->get_rflags(vcpu);
  3470. tss->eax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3471. tss->ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3472. tss->edx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3473. tss->ebx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3474. tss->esp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3475. tss->ebp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3476. tss->esi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3477. tss->edi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3478. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  3479. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  3480. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  3481. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  3482. tss->fs = get_segment_selector(vcpu, VCPU_SREG_FS);
  3483. tss->gs = get_segment_selector(vcpu, VCPU_SREG_GS);
  3484. tss->ldt_selector = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  3485. }
  3486. static int load_state_from_tss32(struct kvm_vcpu *vcpu,
  3487. struct tss_segment_32 *tss)
  3488. {
  3489. kvm_set_cr3(vcpu, tss->cr3);
  3490. kvm_rip_write(vcpu, tss->eip);
  3491. kvm_x86_ops->set_rflags(vcpu, tss->eflags | 2);
  3492. kvm_register_write(vcpu, VCPU_REGS_RAX, tss->eax);
  3493. kvm_register_write(vcpu, VCPU_REGS_RCX, tss->ecx);
  3494. kvm_register_write(vcpu, VCPU_REGS_RDX, tss->edx);
  3495. kvm_register_write(vcpu, VCPU_REGS_RBX, tss->ebx);
  3496. kvm_register_write(vcpu, VCPU_REGS_RSP, tss->esp);
  3497. kvm_register_write(vcpu, VCPU_REGS_RBP, tss->ebp);
  3498. kvm_register_write(vcpu, VCPU_REGS_RSI, tss->esi);
  3499. kvm_register_write(vcpu, VCPU_REGS_RDI, tss->edi);
  3500. if (kvm_load_segment_descriptor(vcpu, tss->ldt_selector, 0, VCPU_SREG_LDTR))
  3501. return 1;
  3502. if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  3503. return 1;
  3504. if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  3505. return 1;
  3506. if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  3507. return 1;
  3508. if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  3509. return 1;
  3510. if (kvm_load_segment_descriptor(vcpu, tss->fs, 1, VCPU_SREG_FS))
  3511. return 1;
  3512. if (kvm_load_segment_descriptor(vcpu, tss->gs, 1, VCPU_SREG_GS))
  3513. return 1;
  3514. return 0;
  3515. }
  3516. static void save_state_to_tss16(struct kvm_vcpu *vcpu,
  3517. struct tss_segment_16 *tss)
  3518. {
  3519. tss->ip = kvm_rip_read(vcpu);
  3520. tss->flag = kvm_x86_ops->get_rflags(vcpu);
  3521. tss->ax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3522. tss->cx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3523. tss->dx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3524. tss->bx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3525. tss->sp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3526. tss->bp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3527. tss->si = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3528. tss->di = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3529. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  3530. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  3531. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  3532. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  3533. tss->ldt = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  3534. tss->prev_task_link = get_segment_selector(vcpu, VCPU_SREG_TR);
  3535. }
  3536. static int load_state_from_tss16(struct kvm_vcpu *vcpu,
  3537. struct tss_segment_16 *tss)
  3538. {
  3539. kvm_rip_write(vcpu, tss->ip);
  3540. kvm_x86_ops->set_rflags(vcpu, tss->flag | 2);
  3541. kvm_register_write(vcpu, VCPU_REGS_RAX, tss->ax);
  3542. kvm_register_write(vcpu, VCPU_REGS_RCX, tss->cx);
  3543. kvm_register_write(vcpu, VCPU_REGS_RDX, tss->dx);
  3544. kvm_register_write(vcpu, VCPU_REGS_RBX, tss->bx);
  3545. kvm_register_write(vcpu, VCPU_REGS_RSP, tss->sp);
  3546. kvm_register_write(vcpu, VCPU_REGS_RBP, tss->bp);
  3547. kvm_register_write(vcpu, VCPU_REGS_RSI, tss->si);
  3548. kvm_register_write(vcpu, VCPU_REGS_RDI, tss->di);
  3549. if (kvm_load_segment_descriptor(vcpu, tss->ldt, 0, VCPU_SREG_LDTR))
  3550. return 1;
  3551. if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  3552. return 1;
  3553. if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  3554. return 1;
  3555. if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  3556. return 1;
  3557. if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  3558. return 1;
  3559. return 0;
  3560. }
  3561. static int kvm_task_switch_16(struct kvm_vcpu *vcpu, u16 tss_selector,
  3562. u16 old_tss_sel, u32 old_tss_base,
  3563. struct desc_struct *nseg_desc)
  3564. {
  3565. struct tss_segment_16 tss_segment_16;
  3566. int ret = 0;
  3567. if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
  3568. sizeof tss_segment_16))
  3569. goto out;
  3570. save_state_to_tss16(vcpu, &tss_segment_16);
  3571. if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
  3572. sizeof tss_segment_16))
  3573. goto out;
  3574. if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
  3575. &tss_segment_16, sizeof tss_segment_16))
  3576. goto out;
  3577. if (old_tss_sel != 0xffff) {
  3578. tss_segment_16.prev_task_link = old_tss_sel;
  3579. if (kvm_write_guest(vcpu->kvm,
  3580. get_tss_base_addr(vcpu, nseg_desc),
  3581. &tss_segment_16.prev_task_link,
  3582. sizeof tss_segment_16.prev_task_link))
  3583. goto out;
  3584. }
  3585. if (load_state_from_tss16(vcpu, &tss_segment_16))
  3586. goto out;
  3587. ret = 1;
  3588. out:
  3589. return ret;
  3590. }
  3591. static int kvm_task_switch_32(struct kvm_vcpu *vcpu, u16 tss_selector,
  3592. u16 old_tss_sel, u32 old_tss_base,
  3593. struct desc_struct *nseg_desc)
  3594. {
  3595. struct tss_segment_32 tss_segment_32;
  3596. int ret = 0;
  3597. if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
  3598. sizeof tss_segment_32))
  3599. goto out;
  3600. save_state_to_tss32(vcpu, &tss_segment_32);
  3601. if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
  3602. sizeof tss_segment_32))
  3603. goto out;
  3604. if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
  3605. &tss_segment_32, sizeof tss_segment_32))
  3606. goto out;
  3607. if (old_tss_sel != 0xffff) {
  3608. tss_segment_32.prev_task_link = old_tss_sel;
  3609. if (kvm_write_guest(vcpu->kvm,
  3610. get_tss_base_addr(vcpu, nseg_desc),
  3611. &tss_segment_32.prev_task_link,
  3612. sizeof tss_segment_32.prev_task_link))
  3613. goto out;
  3614. }
  3615. if (load_state_from_tss32(vcpu, &tss_segment_32))
  3616. goto out;
  3617. ret = 1;
  3618. out:
  3619. return ret;
  3620. }
  3621. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int reason)
  3622. {
  3623. struct kvm_segment tr_seg;
  3624. struct desc_struct cseg_desc;
  3625. struct desc_struct nseg_desc;
  3626. int ret = 0;
  3627. u32 old_tss_base = get_segment_base(vcpu, VCPU_SREG_TR);
  3628. u16 old_tss_sel = get_segment_selector(vcpu, VCPU_SREG_TR);
  3629. old_tss_base = vcpu->arch.mmu.gva_to_gpa(vcpu, old_tss_base);
  3630. /* FIXME: Handle errors. Failure to read either TSS or their
  3631. * descriptors should generate a pagefault.
  3632. */
  3633. if (load_guest_segment_descriptor(vcpu, tss_selector, &nseg_desc))
  3634. goto out;
  3635. if (load_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc))
  3636. goto out;
  3637. if (reason != TASK_SWITCH_IRET) {
  3638. int cpl;
  3639. cpl = kvm_x86_ops->get_cpl(vcpu);
  3640. if ((tss_selector & 3) > nseg_desc.dpl || cpl > nseg_desc.dpl) {
  3641. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  3642. return 1;
  3643. }
  3644. }
  3645. if (!nseg_desc.p || (nseg_desc.limit0 | nseg_desc.limit << 16) < 0x67) {
  3646. kvm_queue_exception_e(vcpu, TS_VECTOR, tss_selector & 0xfffc);
  3647. return 1;
  3648. }
  3649. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  3650. cseg_desc.type &= ~(1 << 1); //clear the B flag
  3651. save_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc);
  3652. }
  3653. if (reason == TASK_SWITCH_IRET) {
  3654. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  3655. kvm_x86_ops->set_rflags(vcpu, eflags & ~X86_EFLAGS_NT);
  3656. }
  3657. /* set back link to prev task only if NT bit is set in eflags
  3658. note that old_tss_sel is not used afetr this point */
  3659. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  3660. old_tss_sel = 0xffff;
  3661. /* set back link to prev task only if NT bit is set in eflags
  3662. note that old_tss_sel is not used afetr this point */
  3663. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  3664. old_tss_sel = 0xffff;
  3665. if (nseg_desc.type & 8)
  3666. ret = kvm_task_switch_32(vcpu, tss_selector, old_tss_sel,
  3667. old_tss_base, &nseg_desc);
  3668. else
  3669. ret = kvm_task_switch_16(vcpu, tss_selector, old_tss_sel,
  3670. old_tss_base, &nseg_desc);
  3671. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE) {
  3672. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  3673. kvm_x86_ops->set_rflags(vcpu, eflags | X86_EFLAGS_NT);
  3674. }
  3675. if (reason != TASK_SWITCH_IRET) {
  3676. nseg_desc.type |= (1 << 1);
  3677. save_guest_segment_descriptor(vcpu, tss_selector,
  3678. &nseg_desc);
  3679. }
  3680. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 | X86_CR0_TS);
  3681. seg_desct_to_kvm_desct(&nseg_desc, tss_selector, &tr_seg);
  3682. tr_seg.type = 11;
  3683. kvm_set_segment(vcpu, &tr_seg, VCPU_SREG_TR);
  3684. out:
  3685. return ret;
  3686. }
  3687. EXPORT_SYMBOL_GPL(kvm_task_switch);
  3688. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  3689. struct kvm_sregs *sregs)
  3690. {
  3691. int mmu_reset_needed = 0;
  3692. int pending_vec, max_bits;
  3693. struct descriptor_table dt;
  3694. vcpu_load(vcpu);
  3695. dt.limit = sregs->idt.limit;
  3696. dt.base = sregs->idt.base;
  3697. kvm_x86_ops->set_idt(vcpu, &dt);
  3698. dt.limit = sregs->gdt.limit;
  3699. dt.base = sregs->gdt.base;
  3700. kvm_x86_ops->set_gdt(vcpu, &dt);
  3701. vcpu->arch.cr2 = sregs->cr2;
  3702. mmu_reset_needed |= vcpu->arch.cr3 != sregs->cr3;
  3703. down_read(&vcpu->kvm->slots_lock);
  3704. if (gfn_to_memslot(vcpu->kvm, sregs->cr3 >> PAGE_SHIFT))
  3705. vcpu->arch.cr3 = sregs->cr3;
  3706. else
  3707. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  3708. up_read(&vcpu->kvm->slots_lock);
  3709. kvm_set_cr8(vcpu, sregs->cr8);
  3710. mmu_reset_needed |= vcpu->arch.shadow_efer != sregs->efer;
  3711. kvm_x86_ops->set_efer(vcpu, sregs->efer);
  3712. kvm_set_apic_base(vcpu, sregs->apic_base);
  3713. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3714. mmu_reset_needed |= vcpu->arch.cr0 != sregs->cr0;
  3715. kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
  3716. vcpu->arch.cr0 = sregs->cr0;
  3717. mmu_reset_needed |= vcpu->arch.cr4 != sregs->cr4;
  3718. kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
  3719. if (!is_long_mode(vcpu) && is_pae(vcpu))
  3720. load_pdptrs(vcpu, vcpu->arch.cr3);
  3721. if (mmu_reset_needed)
  3722. kvm_mmu_reset_context(vcpu);
  3723. max_bits = (sizeof sregs->interrupt_bitmap) << 3;
  3724. pending_vec = find_first_bit(
  3725. (const unsigned long *)sregs->interrupt_bitmap, max_bits);
  3726. if (pending_vec < max_bits) {
  3727. kvm_queue_interrupt(vcpu, pending_vec, false);
  3728. pr_debug("Set back pending irq %d\n", pending_vec);
  3729. if (irqchip_in_kernel(vcpu->kvm))
  3730. kvm_pic_clear_isr_ack(vcpu->kvm);
  3731. }
  3732. kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  3733. kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  3734. kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  3735. kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  3736. kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  3737. kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  3738. kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  3739. kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  3740. /* Older userspace won't unhalt the vcpu on reset. */
  3741. if (vcpu->vcpu_id == 0 && kvm_rip_read(vcpu) == 0xfff0 &&
  3742. sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
  3743. !(vcpu->arch.cr0 & X86_CR0_PE))
  3744. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3745. vcpu_put(vcpu);
  3746. return 0;
  3747. }
  3748. int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
  3749. struct kvm_guest_debug *dbg)
  3750. {
  3751. int i, r;
  3752. vcpu_load(vcpu);
  3753. if ((dbg->control & (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP)) ==
  3754. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP)) {
  3755. for (i = 0; i < KVM_NR_DB_REGS; ++i)
  3756. vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
  3757. vcpu->arch.switch_db_regs =
  3758. (dbg->arch.debugreg[7] & DR7_BP_EN_MASK);
  3759. } else {
  3760. for (i = 0; i < KVM_NR_DB_REGS; i++)
  3761. vcpu->arch.eff_db[i] = vcpu->arch.db[i];
  3762. vcpu->arch.switch_db_regs = (vcpu->arch.dr7 & DR7_BP_EN_MASK);
  3763. }
  3764. r = kvm_x86_ops->set_guest_debug(vcpu, dbg);
  3765. if (dbg->control & KVM_GUESTDBG_INJECT_DB)
  3766. kvm_queue_exception(vcpu, DB_VECTOR);
  3767. else if (dbg->control & KVM_GUESTDBG_INJECT_BP)
  3768. kvm_queue_exception(vcpu, BP_VECTOR);
  3769. vcpu_put(vcpu);
  3770. return r;
  3771. }
  3772. /*
  3773. * fxsave fpu state. Taken from x86_64/processor.h. To be killed when
  3774. * we have asm/x86/processor.h
  3775. */
  3776. struct fxsave {
  3777. u16 cwd;
  3778. u16 swd;
  3779. u16 twd;
  3780. u16 fop;
  3781. u64 rip;
  3782. u64 rdp;
  3783. u32 mxcsr;
  3784. u32 mxcsr_mask;
  3785. u32 st_space[32]; /* 8*16 bytes for each FP-reg = 128 bytes */
  3786. #ifdef CONFIG_X86_64
  3787. u32 xmm_space[64]; /* 16*16 bytes for each XMM-reg = 256 bytes */
  3788. #else
  3789. u32 xmm_space[32]; /* 8*16 bytes for each XMM-reg = 128 bytes */
  3790. #endif
  3791. };
  3792. /*
  3793. * Translate a guest virtual address to a guest physical address.
  3794. */
  3795. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  3796. struct kvm_translation *tr)
  3797. {
  3798. unsigned long vaddr = tr->linear_address;
  3799. gpa_t gpa;
  3800. vcpu_load(vcpu);
  3801. down_read(&vcpu->kvm->slots_lock);
  3802. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, vaddr);
  3803. up_read(&vcpu->kvm->slots_lock);
  3804. tr->physical_address = gpa;
  3805. tr->valid = gpa != UNMAPPED_GVA;
  3806. tr->writeable = 1;
  3807. tr->usermode = 0;
  3808. vcpu_put(vcpu);
  3809. return 0;
  3810. }
  3811. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3812. {
  3813. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3814. vcpu_load(vcpu);
  3815. memcpy(fpu->fpr, fxsave->st_space, 128);
  3816. fpu->fcw = fxsave->cwd;
  3817. fpu->fsw = fxsave->swd;
  3818. fpu->ftwx = fxsave->twd;
  3819. fpu->last_opcode = fxsave->fop;
  3820. fpu->last_ip = fxsave->rip;
  3821. fpu->last_dp = fxsave->rdp;
  3822. memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
  3823. vcpu_put(vcpu);
  3824. return 0;
  3825. }
  3826. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3827. {
  3828. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3829. vcpu_load(vcpu);
  3830. memcpy(fxsave->st_space, fpu->fpr, 128);
  3831. fxsave->cwd = fpu->fcw;
  3832. fxsave->swd = fpu->fsw;
  3833. fxsave->twd = fpu->ftwx;
  3834. fxsave->fop = fpu->last_opcode;
  3835. fxsave->rip = fpu->last_ip;
  3836. fxsave->rdp = fpu->last_dp;
  3837. memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
  3838. vcpu_put(vcpu);
  3839. return 0;
  3840. }
  3841. void fx_init(struct kvm_vcpu *vcpu)
  3842. {
  3843. unsigned after_mxcsr_mask;
  3844. /*
  3845. * Touch the fpu the first time in non atomic context as if
  3846. * this is the first fpu instruction the exception handler
  3847. * will fire before the instruction returns and it'll have to
  3848. * allocate ram with GFP_KERNEL.
  3849. */
  3850. if (!used_math())
  3851. kvm_fx_save(&vcpu->arch.host_fx_image);
  3852. /* Initialize guest FPU by resetting ours and saving into guest's */
  3853. preempt_disable();
  3854. kvm_fx_save(&vcpu->arch.host_fx_image);
  3855. kvm_fx_finit();
  3856. kvm_fx_save(&vcpu->arch.guest_fx_image);
  3857. kvm_fx_restore(&vcpu->arch.host_fx_image);
  3858. preempt_enable();
  3859. vcpu->arch.cr0 |= X86_CR0_ET;
  3860. after_mxcsr_mask = offsetof(struct i387_fxsave_struct, st_space);
  3861. vcpu->arch.guest_fx_image.mxcsr = 0x1f80;
  3862. memset((void *)&vcpu->arch.guest_fx_image + after_mxcsr_mask,
  3863. 0, sizeof(struct i387_fxsave_struct) - after_mxcsr_mask);
  3864. }
  3865. EXPORT_SYMBOL_GPL(fx_init);
  3866. void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
  3867. {
  3868. if (!vcpu->fpu_active || vcpu->guest_fpu_loaded)
  3869. return;
  3870. vcpu->guest_fpu_loaded = 1;
  3871. kvm_fx_save(&vcpu->arch.host_fx_image);
  3872. kvm_fx_restore(&vcpu->arch.guest_fx_image);
  3873. }
  3874. EXPORT_SYMBOL_GPL(kvm_load_guest_fpu);
  3875. void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
  3876. {
  3877. if (!vcpu->guest_fpu_loaded)
  3878. return;
  3879. vcpu->guest_fpu_loaded = 0;
  3880. kvm_fx_save(&vcpu->arch.guest_fx_image);
  3881. kvm_fx_restore(&vcpu->arch.host_fx_image);
  3882. ++vcpu->stat.fpu_reload;
  3883. }
  3884. EXPORT_SYMBOL_GPL(kvm_put_guest_fpu);
  3885. void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
  3886. {
  3887. if (vcpu->arch.time_page) {
  3888. kvm_release_page_dirty(vcpu->arch.time_page);
  3889. vcpu->arch.time_page = NULL;
  3890. }
  3891. kvm_x86_ops->vcpu_free(vcpu);
  3892. }
  3893. struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
  3894. unsigned int id)
  3895. {
  3896. return kvm_x86_ops->vcpu_create(kvm, id);
  3897. }
  3898. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  3899. {
  3900. int r;
  3901. /* We do fxsave: this must be aligned. */
  3902. BUG_ON((unsigned long)&vcpu->arch.host_fx_image & 0xF);
  3903. vcpu->arch.mtrr_state.have_fixed = 1;
  3904. vcpu_load(vcpu);
  3905. r = kvm_arch_vcpu_reset(vcpu);
  3906. if (r == 0)
  3907. r = kvm_mmu_setup(vcpu);
  3908. vcpu_put(vcpu);
  3909. if (r < 0)
  3910. goto free_vcpu;
  3911. return 0;
  3912. free_vcpu:
  3913. kvm_x86_ops->vcpu_free(vcpu);
  3914. return r;
  3915. }
  3916. void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
  3917. {
  3918. vcpu_load(vcpu);
  3919. kvm_mmu_unload(vcpu);
  3920. vcpu_put(vcpu);
  3921. kvm_x86_ops->vcpu_free(vcpu);
  3922. }
  3923. int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
  3924. {
  3925. vcpu->arch.nmi_pending = false;
  3926. vcpu->arch.nmi_injected = false;
  3927. vcpu->arch.switch_db_regs = 0;
  3928. memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
  3929. vcpu->arch.dr6 = DR6_FIXED_1;
  3930. vcpu->arch.dr7 = DR7_FIXED_1;
  3931. return kvm_x86_ops->vcpu_reset(vcpu);
  3932. }
  3933. void kvm_arch_hardware_enable(void *garbage)
  3934. {
  3935. kvm_x86_ops->hardware_enable(garbage);
  3936. }
  3937. void kvm_arch_hardware_disable(void *garbage)
  3938. {
  3939. kvm_x86_ops->hardware_disable(garbage);
  3940. }
  3941. int kvm_arch_hardware_setup(void)
  3942. {
  3943. return kvm_x86_ops->hardware_setup();
  3944. }
  3945. void kvm_arch_hardware_unsetup(void)
  3946. {
  3947. kvm_x86_ops->hardware_unsetup();
  3948. }
  3949. void kvm_arch_check_processor_compat(void *rtn)
  3950. {
  3951. kvm_x86_ops->check_processor_compatibility(rtn);
  3952. }
  3953. int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
  3954. {
  3955. struct page *page;
  3956. struct kvm *kvm;
  3957. int r;
  3958. BUG_ON(vcpu->kvm == NULL);
  3959. kvm = vcpu->kvm;
  3960. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  3961. if (!irqchip_in_kernel(kvm) || vcpu->vcpu_id == 0)
  3962. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3963. else
  3964. vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
  3965. page = alloc_page(GFP_KERNEL | __GFP_ZERO);
  3966. if (!page) {
  3967. r = -ENOMEM;
  3968. goto fail;
  3969. }
  3970. vcpu->arch.pio_data = page_address(page);
  3971. r = kvm_mmu_create(vcpu);
  3972. if (r < 0)
  3973. goto fail_free_pio_data;
  3974. if (irqchip_in_kernel(kvm)) {
  3975. r = kvm_create_lapic(vcpu);
  3976. if (r < 0)
  3977. goto fail_mmu_destroy;
  3978. }
  3979. vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
  3980. GFP_KERNEL);
  3981. if (!vcpu->arch.mce_banks) {
  3982. r = -ENOMEM;
  3983. goto fail_mmu_destroy;
  3984. }
  3985. vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
  3986. return 0;
  3987. fail_mmu_destroy:
  3988. kvm_mmu_destroy(vcpu);
  3989. fail_free_pio_data:
  3990. free_page((unsigned long)vcpu->arch.pio_data);
  3991. fail:
  3992. return r;
  3993. }
  3994. void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
  3995. {
  3996. kvm_free_lapic(vcpu);
  3997. down_read(&vcpu->kvm->slots_lock);
  3998. kvm_mmu_destroy(vcpu);
  3999. up_read(&vcpu->kvm->slots_lock);
  4000. free_page((unsigned long)vcpu->arch.pio_data);
  4001. }
  4002. struct kvm *kvm_arch_create_vm(void)
  4003. {
  4004. struct kvm *kvm = kzalloc(sizeof(struct kvm), GFP_KERNEL);
  4005. if (!kvm)
  4006. return ERR_PTR(-ENOMEM);
  4007. INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
  4008. INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
  4009. /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
  4010. set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
  4011. rdtscll(kvm->arch.vm_init_tsc);
  4012. return kvm;
  4013. }
  4014. static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
  4015. {
  4016. vcpu_load(vcpu);
  4017. kvm_mmu_unload(vcpu);
  4018. vcpu_put(vcpu);
  4019. }
  4020. static void kvm_free_vcpus(struct kvm *kvm)
  4021. {
  4022. unsigned int i;
  4023. /*
  4024. * Unpin any mmu pages first.
  4025. */
  4026. for (i = 0; i < KVM_MAX_VCPUS; ++i)
  4027. if (kvm->vcpus[i])
  4028. kvm_unload_vcpu_mmu(kvm->vcpus[i]);
  4029. for (i = 0; i < KVM_MAX_VCPUS; ++i) {
  4030. if (kvm->vcpus[i]) {
  4031. kvm_arch_vcpu_free(kvm->vcpus[i]);
  4032. kvm->vcpus[i] = NULL;
  4033. }
  4034. }
  4035. }
  4036. void kvm_arch_sync_events(struct kvm *kvm)
  4037. {
  4038. kvm_free_all_assigned_devices(kvm);
  4039. }
  4040. void kvm_arch_destroy_vm(struct kvm *kvm)
  4041. {
  4042. kvm_iommu_unmap_guest(kvm);
  4043. kvm_free_pit(kvm);
  4044. kfree(kvm->arch.vpic);
  4045. kfree(kvm->arch.vioapic);
  4046. kvm_free_vcpus(kvm);
  4047. kvm_free_physmem(kvm);
  4048. if (kvm->arch.apic_access_page)
  4049. put_page(kvm->arch.apic_access_page);
  4050. if (kvm->arch.ept_identity_pagetable)
  4051. put_page(kvm->arch.ept_identity_pagetable);
  4052. kfree(kvm);
  4053. }
  4054. int kvm_arch_set_memory_region(struct kvm *kvm,
  4055. struct kvm_userspace_memory_region *mem,
  4056. struct kvm_memory_slot old,
  4057. int user_alloc)
  4058. {
  4059. int npages = mem->memory_size >> PAGE_SHIFT;
  4060. struct kvm_memory_slot *memslot = &kvm->memslots[mem->slot];
  4061. /*To keep backward compatibility with older userspace,
  4062. *x86 needs to hanlde !user_alloc case.
  4063. */
  4064. if (!user_alloc) {
  4065. if (npages && !old.rmap) {
  4066. unsigned long userspace_addr;
  4067. down_write(&current->mm->mmap_sem);
  4068. userspace_addr = do_mmap(NULL, 0,
  4069. npages * PAGE_SIZE,
  4070. PROT_READ | PROT_WRITE,
  4071. MAP_PRIVATE | MAP_ANONYMOUS,
  4072. 0);
  4073. up_write(&current->mm->mmap_sem);
  4074. if (IS_ERR((void *)userspace_addr))
  4075. return PTR_ERR((void *)userspace_addr);
  4076. /* set userspace_addr atomically for kvm_hva_to_rmapp */
  4077. spin_lock(&kvm->mmu_lock);
  4078. memslot->userspace_addr = userspace_addr;
  4079. spin_unlock(&kvm->mmu_lock);
  4080. } else {
  4081. if (!old.user_alloc && old.rmap) {
  4082. int ret;
  4083. down_write(&current->mm->mmap_sem);
  4084. ret = do_munmap(current->mm, old.userspace_addr,
  4085. old.npages * PAGE_SIZE);
  4086. up_write(&current->mm->mmap_sem);
  4087. if (ret < 0)
  4088. printk(KERN_WARNING
  4089. "kvm_vm_ioctl_set_memory_region: "
  4090. "failed to munmap memory\n");
  4091. }
  4092. }
  4093. }
  4094. spin_lock(&kvm->mmu_lock);
  4095. if (!kvm->arch.n_requested_mmu_pages) {
  4096. unsigned int nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
  4097. kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
  4098. }
  4099. kvm_mmu_slot_remove_write_access(kvm, mem->slot);
  4100. spin_unlock(&kvm->mmu_lock);
  4101. kvm_flush_remote_tlbs(kvm);
  4102. return 0;
  4103. }
  4104. void kvm_arch_flush_shadow(struct kvm *kvm)
  4105. {
  4106. kvm_mmu_zap_all(kvm);
  4107. kvm_reload_remote_mmus(kvm);
  4108. }
  4109. int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
  4110. {
  4111. return vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE
  4112. || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED
  4113. || vcpu->arch.nmi_pending;
  4114. }
  4115. void kvm_vcpu_kick(struct kvm_vcpu *vcpu)
  4116. {
  4117. int me;
  4118. int cpu = vcpu->cpu;
  4119. if (waitqueue_active(&vcpu->wq)) {
  4120. wake_up_interruptible(&vcpu->wq);
  4121. ++vcpu->stat.halt_wakeup;
  4122. }
  4123. me = get_cpu();
  4124. if (cpu != me && (unsigned)cpu < nr_cpu_ids && cpu_online(cpu))
  4125. if (!test_and_set_bit(KVM_REQ_KICK, &vcpu->requests))
  4126. smp_send_reschedule(cpu);
  4127. put_cpu();
  4128. }
  4129. int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
  4130. {
  4131. return kvm_x86_ops->interrupt_allowed(vcpu);
  4132. }