spear320.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647
  1. /*
  2. * arch/arm/mach-spear3xx/spear320.c
  3. *
  4. * SPEAr320 machine source file
  5. *
  6. * Copyright (C) 2009-2012 ST Microelectronics
  7. * Viresh Kumar <viresh.kumar@st.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #define pr_fmt(fmt) "SPEAr320: " fmt
  14. #include <linux/amba/pl022.h>
  15. #include <linux/amba/pl08x.h>
  16. #include <linux/amba/serial.h>
  17. #include <linux/of_platform.h>
  18. #include <asm/hardware/vic.h>
  19. #include <asm/mach/arch.h>
  20. #include <plat/shirq.h>
  21. #include <mach/generic.h>
  22. #include <mach/hardware.h>
  23. /* pad multiplexing support */
  24. /* muxing registers */
  25. #define PAD_MUX_CONFIG_REG 0x0C
  26. #define MODE_CONFIG_REG 0x10
  27. /* modes */
  28. #define AUTO_NET_SMII_MODE (1 << 0)
  29. #define AUTO_NET_MII_MODE (1 << 1)
  30. #define AUTO_EXP_MODE (1 << 2)
  31. #define SMALL_PRINTERS_MODE (1 << 3)
  32. #define ALL_MODES 0xF
  33. struct pmx_mode spear320_auto_net_smii_mode = {
  34. .id = AUTO_NET_SMII_MODE,
  35. .name = "Automation Networking SMII Mode",
  36. .mask = 0x00,
  37. };
  38. struct pmx_mode spear320_auto_net_mii_mode = {
  39. .id = AUTO_NET_MII_MODE,
  40. .name = "Automation Networking MII Mode",
  41. .mask = 0x01,
  42. };
  43. struct pmx_mode spear320_auto_exp_mode = {
  44. .id = AUTO_EXP_MODE,
  45. .name = "Automation Expanded Mode",
  46. .mask = 0x02,
  47. };
  48. struct pmx_mode spear320_small_printers_mode = {
  49. .id = SMALL_PRINTERS_MODE,
  50. .name = "Small Printers Mode",
  51. .mask = 0x03,
  52. };
  53. /* devices */
  54. static struct pmx_dev_mode pmx_clcd_modes[] = {
  55. {
  56. .ids = AUTO_NET_SMII_MODE,
  57. .mask = 0x0,
  58. },
  59. };
  60. struct pmx_dev spear320_pmx_clcd = {
  61. .name = "clcd",
  62. .modes = pmx_clcd_modes,
  63. .mode_count = ARRAY_SIZE(pmx_clcd_modes),
  64. .enb_on_reset = 1,
  65. };
  66. static struct pmx_dev_mode pmx_emi_modes[] = {
  67. {
  68. .ids = AUTO_EXP_MODE,
  69. .mask = PMX_TIMER_1_2_MASK | PMX_TIMER_3_4_MASK,
  70. },
  71. };
  72. struct pmx_dev spear320_pmx_emi = {
  73. .name = "emi",
  74. .modes = pmx_emi_modes,
  75. .mode_count = ARRAY_SIZE(pmx_emi_modes),
  76. .enb_on_reset = 1,
  77. };
  78. static struct pmx_dev_mode pmx_fsmc_modes[] = {
  79. {
  80. .ids = ALL_MODES,
  81. .mask = 0x0,
  82. },
  83. };
  84. struct pmx_dev spear320_pmx_fsmc = {
  85. .name = "fsmc",
  86. .modes = pmx_fsmc_modes,
  87. .mode_count = ARRAY_SIZE(pmx_fsmc_modes),
  88. .enb_on_reset = 1,
  89. };
  90. static struct pmx_dev_mode pmx_spp_modes[] = {
  91. {
  92. .ids = SMALL_PRINTERS_MODE,
  93. .mask = 0x0,
  94. },
  95. };
  96. struct pmx_dev spear320_pmx_spp = {
  97. .name = "spp",
  98. .modes = pmx_spp_modes,
  99. .mode_count = ARRAY_SIZE(pmx_spp_modes),
  100. .enb_on_reset = 1,
  101. };
  102. static struct pmx_dev_mode pmx_sdhci_modes[] = {
  103. {
  104. .ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE |
  105. SMALL_PRINTERS_MODE,
  106. .mask = PMX_TIMER_1_2_MASK | PMX_TIMER_3_4_MASK,
  107. },
  108. };
  109. struct pmx_dev spear320_pmx_sdhci = {
  110. .name = "sdhci",
  111. .modes = pmx_sdhci_modes,
  112. .mode_count = ARRAY_SIZE(pmx_sdhci_modes),
  113. .enb_on_reset = 1,
  114. };
  115. static struct pmx_dev_mode pmx_i2s_modes[] = {
  116. {
  117. .ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
  118. .mask = PMX_UART0_MODEM_MASK,
  119. },
  120. };
  121. struct pmx_dev spear320_pmx_i2s = {
  122. .name = "i2s",
  123. .modes = pmx_i2s_modes,
  124. .mode_count = ARRAY_SIZE(pmx_i2s_modes),
  125. .enb_on_reset = 1,
  126. };
  127. static struct pmx_dev_mode pmx_uart1_modes[] = {
  128. {
  129. .ids = ALL_MODES,
  130. .mask = PMX_GPIO_PIN0_MASK | PMX_GPIO_PIN1_MASK,
  131. },
  132. };
  133. struct pmx_dev spear320_pmx_uart1 = {
  134. .name = "uart1",
  135. .modes = pmx_uart1_modes,
  136. .mode_count = ARRAY_SIZE(pmx_uart1_modes),
  137. .enb_on_reset = 1,
  138. };
  139. static struct pmx_dev_mode pmx_uart1_modem_modes[] = {
  140. {
  141. .ids = AUTO_EXP_MODE,
  142. .mask = PMX_TIMER_1_2_MASK | PMX_TIMER_3_4_MASK |
  143. PMX_SSP_CS_MASK,
  144. }, {
  145. .ids = SMALL_PRINTERS_MODE,
  146. .mask = PMX_GPIO_PIN3_MASK | PMX_GPIO_PIN4_MASK |
  147. PMX_GPIO_PIN5_MASK | PMX_SSP_CS_MASK,
  148. },
  149. };
  150. struct pmx_dev spear320_pmx_uart1_modem = {
  151. .name = "uart1_modem",
  152. .modes = pmx_uart1_modem_modes,
  153. .mode_count = ARRAY_SIZE(pmx_uart1_modem_modes),
  154. .enb_on_reset = 1,
  155. };
  156. static struct pmx_dev_mode pmx_uart2_modes[] = {
  157. {
  158. .ids = ALL_MODES,
  159. .mask = PMX_FIRDA_MASK,
  160. },
  161. };
  162. struct pmx_dev spear320_pmx_uart2 = {
  163. .name = "uart2",
  164. .modes = pmx_uart2_modes,
  165. .mode_count = ARRAY_SIZE(pmx_uart2_modes),
  166. .enb_on_reset = 1,
  167. };
  168. static struct pmx_dev_mode pmx_touchscreen_modes[] = {
  169. {
  170. .ids = AUTO_NET_SMII_MODE,
  171. .mask = PMX_SSP_CS_MASK,
  172. },
  173. };
  174. struct pmx_dev spear320_pmx_touchscreen = {
  175. .name = "touchscreen",
  176. .modes = pmx_touchscreen_modes,
  177. .mode_count = ARRAY_SIZE(pmx_touchscreen_modes),
  178. .enb_on_reset = 1,
  179. };
  180. static struct pmx_dev_mode pmx_can_modes[] = {
  181. {
  182. .ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE | AUTO_EXP_MODE,
  183. .mask = PMX_GPIO_PIN2_MASK | PMX_GPIO_PIN3_MASK |
  184. PMX_GPIO_PIN4_MASK | PMX_GPIO_PIN5_MASK,
  185. },
  186. };
  187. struct pmx_dev spear320_pmx_can = {
  188. .name = "can",
  189. .modes = pmx_can_modes,
  190. .mode_count = ARRAY_SIZE(pmx_can_modes),
  191. .enb_on_reset = 1,
  192. };
  193. static struct pmx_dev_mode pmx_sdhci_led_modes[] = {
  194. {
  195. .ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
  196. .mask = PMX_SSP_CS_MASK,
  197. },
  198. };
  199. struct pmx_dev spear320_pmx_sdhci_led = {
  200. .name = "sdhci_led",
  201. .modes = pmx_sdhci_led_modes,
  202. .mode_count = ARRAY_SIZE(pmx_sdhci_led_modes),
  203. .enb_on_reset = 1,
  204. };
  205. static struct pmx_dev_mode pmx_pwm0_modes[] = {
  206. {
  207. .ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
  208. .mask = PMX_UART0_MODEM_MASK,
  209. }, {
  210. .ids = AUTO_EXP_MODE | SMALL_PRINTERS_MODE,
  211. .mask = PMX_MII_MASK,
  212. },
  213. };
  214. struct pmx_dev spear320_pmx_pwm0 = {
  215. .name = "pwm0",
  216. .modes = pmx_pwm0_modes,
  217. .mode_count = ARRAY_SIZE(pmx_pwm0_modes),
  218. .enb_on_reset = 1,
  219. };
  220. static struct pmx_dev_mode pmx_pwm1_modes[] = {
  221. {
  222. .ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
  223. .mask = PMX_UART0_MODEM_MASK,
  224. }, {
  225. .ids = AUTO_EXP_MODE | SMALL_PRINTERS_MODE,
  226. .mask = PMX_MII_MASK,
  227. },
  228. };
  229. struct pmx_dev spear320_pmx_pwm1 = {
  230. .name = "pwm1",
  231. .modes = pmx_pwm1_modes,
  232. .mode_count = ARRAY_SIZE(pmx_pwm1_modes),
  233. .enb_on_reset = 1,
  234. };
  235. static struct pmx_dev_mode pmx_pwm2_modes[] = {
  236. {
  237. .ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
  238. .mask = PMX_SSP_CS_MASK,
  239. }, {
  240. .ids = AUTO_EXP_MODE | SMALL_PRINTERS_MODE,
  241. .mask = PMX_MII_MASK,
  242. },
  243. };
  244. struct pmx_dev spear320_pmx_pwm2 = {
  245. .name = "pwm2",
  246. .modes = pmx_pwm2_modes,
  247. .mode_count = ARRAY_SIZE(pmx_pwm2_modes),
  248. .enb_on_reset = 1,
  249. };
  250. static struct pmx_dev_mode pmx_pwm3_modes[] = {
  251. {
  252. .ids = AUTO_EXP_MODE | SMALL_PRINTERS_MODE | AUTO_NET_SMII_MODE,
  253. .mask = PMX_MII_MASK,
  254. },
  255. };
  256. struct pmx_dev spear320_pmx_pwm3 = {
  257. .name = "pwm3",
  258. .modes = pmx_pwm3_modes,
  259. .mode_count = ARRAY_SIZE(pmx_pwm3_modes),
  260. .enb_on_reset = 1,
  261. };
  262. static struct pmx_dev_mode pmx_ssp1_modes[] = {
  263. {
  264. .ids = SMALL_PRINTERS_MODE | AUTO_NET_SMII_MODE,
  265. .mask = PMX_MII_MASK,
  266. },
  267. };
  268. struct pmx_dev spear320_pmx_ssp1 = {
  269. .name = "ssp1",
  270. .modes = pmx_ssp1_modes,
  271. .mode_count = ARRAY_SIZE(pmx_ssp1_modes),
  272. .enb_on_reset = 1,
  273. };
  274. static struct pmx_dev_mode pmx_ssp2_modes[] = {
  275. {
  276. .ids = AUTO_NET_SMII_MODE,
  277. .mask = PMX_MII_MASK,
  278. },
  279. };
  280. struct pmx_dev spear320_pmx_ssp2 = {
  281. .name = "ssp2",
  282. .modes = pmx_ssp2_modes,
  283. .mode_count = ARRAY_SIZE(pmx_ssp2_modes),
  284. .enb_on_reset = 1,
  285. };
  286. static struct pmx_dev_mode pmx_mii1_modes[] = {
  287. {
  288. .ids = AUTO_NET_MII_MODE,
  289. .mask = 0x0,
  290. },
  291. };
  292. struct pmx_dev spear320_pmx_mii1 = {
  293. .name = "mii1",
  294. .modes = pmx_mii1_modes,
  295. .mode_count = ARRAY_SIZE(pmx_mii1_modes),
  296. .enb_on_reset = 1,
  297. };
  298. static struct pmx_dev_mode pmx_smii0_modes[] = {
  299. {
  300. .ids = AUTO_NET_SMII_MODE | AUTO_EXP_MODE | SMALL_PRINTERS_MODE,
  301. .mask = PMX_MII_MASK,
  302. },
  303. };
  304. struct pmx_dev spear320_pmx_smii0 = {
  305. .name = "smii0",
  306. .modes = pmx_smii0_modes,
  307. .mode_count = ARRAY_SIZE(pmx_smii0_modes),
  308. .enb_on_reset = 1,
  309. };
  310. static struct pmx_dev_mode pmx_smii1_modes[] = {
  311. {
  312. .ids = AUTO_NET_SMII_MODE | SMALL_PRINTERS_MODE,
  313. .mask = PMX_MII_MASK,
  314. },
  315. };
  316. struct pmx_dev spear320_pmx_smii1 = {
  317. .name = "smii1",
  318. .modes = pmx_smii1_modes,
  319. .mode_count = ARRAY_SIZE(pmx_smii1_modes),
  320. .enb_on_reset = 1,
  321. };
  322. static struct pmx_dev_mode pmx_i2c1_modes[] = {
  323. {
  324. .ids = AUTO_EXP_MODE,
  325. .mask = 0x0,
  326. },
  327. };
  328. struct pmx_dev spear320_pmx_i2c1 = {
  329. .name = "i2c1",
  330. .modes = pmx_i2c1_modes,
  331. .mode_count = ARRAY_SIZE(pmx_i2c1_modes),
  332. .enb_on_reset = 1,
  333. };
  334. /* pmx driver structure */
  335. static struct pmx_driver pmx_driver = {
  336. .mode_reg = {.offset = MODE_CONFIG_REG, .mask = 0x00000007},
  337. .mux_reg = {.offset = PAD_MUX_CONFIG_REG, .mask = 0x00007fff},
  338. };
  339. /* spear3xx shared irq */
  340. static struct shirq_dev_config shirq_ras1_config[] = {
  341. {
  342. .virq = SPEAR320_VIRQ_EMI,
  343. .status_mask = SPEAR320_EMI_IRQ_MASK,
  344. .clear_mask = SPEAR320_EMI_IRQ_MASK,
  345. }, {
  346. .virq = SPEAR320_VIRQ_CLCD,
  347. .status_mask = SPEAR320_CLCD_IRQ_MASK,
  348. .clear_mask = SPEAR320_CLCD_IRQ_MASK,
  349. }, {
  350. .virq = SPEAR320_VIRQ_SPP,
  351. .status_mask = SPEAR320_SPP_IRQ_MASK,
  352. .clear_mask = SPEAR320_SPP_IRQ_MASK,
  353. },
  354. };
  355. static struct spear_shirq shirq_ras1 = {
  356. .irq = SPEAR3XX_IRQ_GEN_RAS_1,
  357. .dev_config = shirq_ras1_config,
  358. .dev_count = ARRAY_SIZE(shirq_ras1_config),
  359. .regs = {
  360. .enb_reg = -1,
  361. .status_reg = SPEAR320_INT_STS_MASK_REG,
  362. .status_reg_mask = SPEAR320_SHIRQ_RAS1_MASK,
  363. .clear_reg = SPEAR320_INT_CLR_MASK_REG,
  364. .reset_to_clear = 1,
  365. },
  366. };
  367. static struct shirq_dev_config shirq_ras3_config[] = {
  368. {
  369. .virq = SPEAR320_VIRQ_PLGPIO,
  370. .enb_mask = SPEAR320_GPIO_IRQ_MASK,
  371. .status_mask = SPEAR320_GPIO_IRQ_MASK,
  372. .clear_mask = SPEAR320_GPIO_IRQ_MASK,
  373. }, {
  374. .virq = SPEAR320_VIRQ_I2S_PLAY,
  375. .enb_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
  376. .status_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
  377. .clear_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
  378. }, {
  379. .virq = SPEAR320_VIRQ_I2S_REC,
  380. .enb_mask = SPEAR320_I2S_REC_IRQ_MASK,
  381. .status_mask = SPEAR320_I2S_REC_IRQ_MASK,
  382. .clear_mask = SPEAR320_I2S_REC_IRQ_MASK,
  383. },
  384. };
  385. static struct spear_shirq shirq_ras3 = {
  386. .irq = SPEAR3XX_IRQ_GEN_RAS_3,
  387. .dev_config = shirq_ras3_config,
  388. .dev_count = ARRAY_SIZE(shirq_ras3_config),
  389. .regs = {
  390. .enb_reg = SPEAR320_INT_ENB_MASK_REG,
  391. .reset_to_enb = 1,
  392. .status_reg = SPEAR320_INT_STS_MASK_REG,
  393. .status_reg_mask = SPEAR320_SHIRQ_RAS3_MASK,
  394. .clear_reg = SPEAR320_INT_CLR_MASK_REG,
  395. .reset_to_clear = 1,
  396. },
  397. };
  398. static struct shirq_dev_config shirq_intrcomm_ras_config[] = {
  399. {
  400. .virq = SPEAR320_VIRQ_CANU,
  401. .status_mask = SPEAR320_CAN_U_IRQ_MASK,
  402. .clear_mask = SPEAR320_CAN_U_IRQ_MASK,
  403. }, {
  404. .virq = SPEAR320_VIRQ_CANL,
  405. .status_mask = SPEAR320_CAN_L_IRQ_MASK,
  406. .clear_mask = SPEAR320_CAN_L_IRQ_MASK,
  407. }, {
  408. .virq = SPEAR320_VIRQ_UART1,
  409. .status_mask = SPEAR320_UART1_IRQ_MASK,
  410. .clear_mask = SPEAR320_UART1_IRQ_MASK,
  411. }, {
  412. .virq = SPEAR320_VIRQ_UART2,
  413. .status_mask = SPEAR320_UART2_IRQ_MASK,
  414. .clear_mask = SPEAR320_UART2_IRQ_MASK,
  415. }, {
  416. .virq = SPEAR320_VIRQ_SSP1,
  417. .status_mask = SPEAR320_SSP1_IRQ_MASK,
  418. .clear_mask = SPEAR320_SSP1_IRQ_MASK,
  419. }, {
  420. .virq = SPEAR320_VIRQ_SSP2,
  421. .status_mask = SPEAR320_SSP2_IRQ_MASK,
  422. .clear_mask = SPEAR320_SSP2_IRQ_MASK,
  423. }, {
  424. .virq = SPEAR320_VIRQ_SMII0,
  425. .status_mask = SPEAR320_SMII0_IRQ_MASK,
  426. .clear_mask = SPEAR320_SMII0_IRQ_MASK,
  427. }, {
  428. .virq = SPEAR320_VIRQ_MII1_SMII1,
  429. .status_mask = SPEAR320_MII1_SMII1_IRQ_MASK,
  430. .clear_mask = SPEAR320_MII1_SMII1_IRQ_MASK,
  431. }, {
  432. .virq = SPEAR320_VIRQ_WAKEUP_SMII0,
  433. .status_mask = SPEAR320_WAKEUP_SMII0_IRQ_MASK,
  434. .clear_mask = SPEAR320_WAKEUP_SMII0_IRQ_MASK,
  435. }, {
  436. .virq = SPEAR320_VIRQ_WAKEUP_MII1_SMII1,
  437. .status_mask = SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK,
  438. .clear_mask = SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK,
  439. }, {
  440. .virq = SPEAR320_VIRQ_I2C1,
  441. .status_mask = SPEAR320_I2C1_IRQ_MASK,
  442. .clear_mask = SPEAR320_I2C1_IRQ_MASK,
  443. },
  444. };
  445. static struct spear_shirq shirq_intrcomm_ras = {
  446. .irq = SPEAR3XX_IRQ_INTRCOMM_RAS_ARM,
  447. .dev_config = shirq_intrcomm_ras_config,
  448. .dev_count = ARRAY_SIZE(shirq_intrcomm_ras_config),
  449. .regs = {
  450. .enb_reg = -1,
  451. .status_reg = SPEAR320_INT_STS_MASK_REG,
  452. .status_reg_mask = SPEAR320_SHIRQ_INTRCOMM_RAS_MASK,
  453. .clear_reg = SPEAR320_INT_CLR_MASK_REG,
  454. .reset_to_clear = 1,
  455. },
  456. };
  457. /* padmux devices to enable */
  458. static struct pmx_dev *spear320_evb_pmx_devs[] = {
  459. /* spear3xx specific devices */
  460. &spear3xx_pmx_i2c,
  461. &spear3xx_pmx_ssp,
  462. &spear3xx_pmx_mii,
  463. &spear3xx_pmx_uart0,
  464. /* spear320 specific devices */
  465. &spear320_pmx_fsmc,
  466. &spear320_pmx_sdhci,
  467. &spear320_pmx_i2s,
  468. &spear320_pmx_uart1,
  469. &spear320_pmx_uart2,
  470. &spear320_pmx_can,
  471. &spear320_pmx_pwm0,
  472. &spear320_pmx_pwm1,
  473. &spear320_pmx_pwm2,
  474. &spear320_pmx_mii1,
  475. };
  476. static struct pl022_ssp_controller spear320_ssp_data[] = {
  477. {
  478. .bus_id = 1,
  479. .enable_dma = 1,
  480. .dma_filter = pl08x_filter_id,
  481. .dma_tx_param = "ssp1_tx",
  482. .dma_rx_param = "ssp1_rx",
  483. .num_chipselect = 2,
  484. }, {
  485. .bus_id = 2,
  486. .enable_dma = 1,
  487. .dma_filter = pl08x_filter_id,
  488. .dma_tx_param = "ssp2_tx",
  489. .dma_rx_param = "ssp2_rx",
  490. .num_chipselect = 2,
  491. }
  492. };
  493. static struct amba_pl011_data spear320_uart_data[] = {
  494. {
  495. .dma_filter = pl08x_filter_id,
  496. .dma_tx_param = "uart1_tx",
  497. .dma_rx_param = "uart1_rx",
  498. }, {
  499. .dma_filter = pl08x_filter_id,
  500. .dma_tx_param = "uart2_tx",
  501. .dma_rx_param = "uart2_rx",
  502. },
  503. };
  504. /* Add SPEAr310 auxdata to pass platform data */
  505. static struct of_dev_auxdata spear320_auxdata_lookup[] __initdata = {
  506. OF_DEV_AUXDATA("arm,pl022", SPEAR3XX_ICM1_SSP_BASE, NULL,
  507. &pl022_plat_data),
  508. OF_DEV_AUXDATA("arm,pl022", SPEAR320_SSP0_BASE, NULL,
  509. &spear320_ssp_data[0]),
  510. OF_DEV_AUXDATA("arm,pl022", SPEAR320_SSP1_BASE, NULL,
  511. &spear320_ssp_data[1]),
  512. OF_DEV_AUXDATA("arm,pl011", SPEAR320_UART1_BASE, NULL,
  513. &spear320_uart_data[0]),
  514. OF_DEV_AUXDATA("arm,pl011", SPEAR320_UART2_BASE, NULL,
  515. &spear320_uart_data[1]),
  516. {}
  517. };
  518. static void __init spear320_dt_init(void)
  519. {
  520. void __iomem *base;
  521. int ret = 0;
  522. of_platform_populate(NULL, of_default_bus_match_table,
  523. spear320_auxdata_lookup, NULL);
  524. /* shared irq registration */
  525. base = ioremap(SPEAR320_SOC_CONFIG_BASE, SZ_4K);
  526. if (base) {
  527. /* shirq 1 */
  528. shirq_ras1.regs.base = base;
  529. ret = spear_shirq_register(&shirq_ras1);
  530. if (ret)
  531. pr_err("Error registering Shared IRQ 1\n");
  532. /* shirq 3 */
  533. shirq_ras3.regs.base = base;
  534. ret = spear_shirq_register(&shirq_ras3);
  535. if (ret)
  536. pr_err("Error registering Shared IRQ 3\n");
  537. /* shirq 4 */
  538. shirq_intrcomm_ras.regs.base = base;
  539. ret = spear_shirq_register(&shirq_intrcomm_ras);
  540. if (ret)
  541. pr_err("Error registering Shared IRQ 4\n");
  542. }
  543. if (of_machine_is_compatible("st,spear320-evb")) {
  544. /* pmx initialization */
  545. pmx_driver.base = base;
  546. pmx_driver.mode = &spear320_auto_net_mii_mode;
  547. pmx_driver.devs = spear320_evb_pmx_devs;
  548. pmx_driver.devs_count = ARRAY_SIZE(spear320_evb_pmx_devs);
  549. ret = pmx_register(&pmx_driver);
  550. if (ret)
  551. pr_err("padmux: registration failed. err no: %d\n",
  552. ret);
  553. }
  554. }
  555. static const char * const spear320_dt_board_compat[] = {
  556. "st,spear320",
  557. "st,spear320-evb",
  558. NULL,
  559. };
  560. static void __init spear320_map_io(void)
  561. {
  562. spear3xx_map_io();
  563. spear320_clk_init();
  564. }
  565. DT_MACHINE_START(SPEAR320_DT, "ST SPEAr320 SoC with Flattened Device Tree")
  566. .map_io = spear320_map_io,
  567. .init_irq = spear3xx_dt_init_irq,
  568. .handle_irq = vic_handle_irq,
  569. .timer = &spear3xx_timer,
  570. .init_machine = spear320_dt_init,
  571. .restart = spear_restart,
  572. .dt_compat = spear320_dt_board_compat,
  573. MACHINE_END