hw.c 77 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include "global.h"
  19. static struct pll_map pll_value[] = {
  20. {CLK_25_175M, CLE266_PLL_25_175M, K800_PLL_25_175M,
  21. CX700_25_175M, VX855_25_175M},
  22. {CLK_29_581M, CLE266_PLL_29_581M, K800_PLL_29_581M,
  23. CX700_29_581M, VX855_29_581M},
  24. {CLK_26_880M, CLE266_PLL_26_880M, K800_PLL_26_880M,
  25. CX700_26_880M, VX855_26_880M},
  26. {CLK_31_490M, CLE266_PLL_31_490M, K800_PLL_31_490M,
  27. CX700_31_490M, VX855_31_490M},
  28. {CLK_31_500M, CLE266_PLL_31_500M, K800_PLL_31_500M,
  29. CX700_31_500M, VX855_31_500M},
  30. {CLK_31_728M, CLE266_PLL_31_728M, K800_PLL_31_728M,
  31. CX700_31_728M, VX855_31_728M},
  32. {CLK_32_668M, CLE266_PLL_32_668M, K800_PLL_32_668M,
  33. CX700_32_668M, VX855_32_668M},
  34. {CLK_36_000M, CLE266_PLL_36_000M, K800_PLL_36_000M,
  35. CX700_36_000M, VX855_36_000M},
  36. {CLK_40_000M, CLE266_PLL_40_000M, K800_PLL_40_000M,
  37. CX700_40_000M, VX855_40_000M},
  38. {CLK_41_291M, CLE266_PLL_41_291M, K800_PLL_41_291M,
  39. CX700_41_291M, VX855_41_291M},
  40. {CLK_43_163M, CLE266_PLL_43_163M, K800_PLL_43_163M,
  41. CX700_43_163M, VX855_43_163M},
  42. {CLK_45_250M, CLE266_PLL_45_250M, K800_PLL_45_250M,
  43. CX700_45_250M, VX855_45_250M},
  44. {CLK_46_000M, CLE266_PLL_46_000M, K800_PLL_46_000M,
  45. CX700_46_000M, VX855_46_000M},
  46. {CLK_46_996M, CLE266_PLL_46_996M, K800_PLL_46_996M,
  47. CX700_46_996M, VX855_46_996M},
  48. {CLK_48_000M, CLE266_PLL_48_000M, K800_PLL_48_000M,
  49. CX700_48_000M, VX855_48_000M},
  50. {CLK_48_875M, CLE266_PLL_48_875M, K800_PLL_48_875M,
  51. CX700_48_875M, VX855_48_875M},
  52. {CLK_49_500M, CLE266_PLL_49_500M, K800_PLL_49_500M,
  53. CX700_49_500M, VX855_49_500M},
  54. {CLK_52_406M, CLE266_PLL_52_406M, K800_PLL_52_406M,
  55. CX700_52_406M, VX855_52_406M},
  56. {CLK_52_977M, CLE266_PLL_52_977M, K800_PLL_52_977M,
  57. CX700_52_977M, VX855_52_977M},
  58. {CLK_56_250M, CLE266_PLL_56_250M, K800_PLL_56_250M,
  59. CX700_56_250M, VX855_56_250M},
  60. {CLK_60_466M, CLE266_PLL_60_466M, K800_PLL_60_466M,
  61. CX700_60_466M, VX855_60_466M},
  62. {CLK_61_500M, CLE266_PLL_61_500M, K800_PLL_61_500M,
  63. CX700_61_500M, VX855_61_500M},
  64. {CLK_65_000M, CLE266_PLL_65_000M, K800_PLL_65_000M,
  65. CX700_65_000M, VX855_65_000M},
  66. {CLK_65_178M, CLE266_PLL_65_178M, K800_PLL_65_178M,
  67. CX700_65_178M, VX855_65_178M},
  68. {CLK_66_750M, CLE266_PLL_66_750M, K800_PLL_66_750M,
  69. CX700_66_750M, VX855_66_750M},
  70. {CLK_68_179M, CLE266_PLL_68_179M, K800_PLL_68_179M,
  71. CX700_68_179M, VX855_68_179M},
  72. {CLK_69_924M, CLE266_PLL_69_924M, K800_PLL_69_924M,
  73. CX700_69_924M, VX855_69_924M},
  74. {CLK_70_159M, CLE266_PLL_70_159M, K800_PLL_70_159M,
  75. CX700_70_159M, VX855_70_159M},
  76. {CLK_72_000M, CLE266_PLL_72_000M, K800_PLL_72_000M,
  77. CX700_72_000M, VX855_72_000M},
  78. {CLK_78_750M, CLE266_PLL_78_750M, K800_PLL_78_750M,
  79. CX700_78_750M, VX855_78_750M},
  80. {CLK_80_136M, CLE266_PLL_80_136M, K800_PLL_80_136M,
  81. CX700_80_136M, VX855_80_136M},
  82. {CLK_83_375M, CLE266_PLL_83_375M, K800_PLL_83_375M,
  83. CX700_83_375M, VX855_83_375M},
  84. {CLK_83_950M, CLE266_PLL_83_950M, K800_PLL_83_950M,
  85. CX700_83_950M, VX855_83_950M},
  86. {CLK_84_750M, CLE266_PLL_84_750M, K800_PLL_84_750M,
  87. CX700_84_750M, VX855_84_750M},
  88. {CLK_85_860M, CLE266_PLL_85_860M, K800_PLL_85_860M,
  89. CX700_85_860M, VX855_85_860M},
  90. {CLK_88_750M, CLE266_PLL_88_750M, K800_PLL_88_750M,
  91. CX700_88_750M, VX855_88_750M},
  92. {CLK_94_500M, CLE266_PLL_94_500M, K800_PLL_94_500M,
  93. CX700_94_500M, VX855_94_500M},
  94. {CLK_97_750M, CLE266_PLL_97_750M, K800_PLL_97_750M,
  95. CX700_97_750M, VX855_97_750M},
  96. {CLK_101_000M, CLE266_PLL_101_000M, K800_PLL_101_000M,
  97. CX700_101_000M, VX855_101_000M},
  98. {CLK_106_500M, CLE266_PLL_106_500M, K800_PLL_106_500M,
  99. CX700_106_500M, VX855_106_500M},
  100. {CLK_108_000M, CLE266_PLL_108_000M, K800_PLL_108_000M,
  101. CX700_108_000M, VX855_108_000M},
  102. {CLK_113_309M, CLE266_PLL_113_309M, K800_PLL_113_309M,
  103. CX700_113_309M, VX855_113_309M},
  104. {CLK_118_840M, CLE266_PLL_118_840M, K800_PLL_118_840M,
  105. CX700_118_840M, VX855_118_840M},
  106. {CLK_119_000M, CLE266_PLL_119_000M, K800_PLL_119_000M,
  107. CX700_119_000M, VX855_119_000M},
  108. {CLK_121_750M, CLE266_PLL_121_750M, K800_PLL_121_750M,
  109. CX700_121_750M, 0},
  110. {CLK_125_104M, CLE266_PLL_125_104M, K800_PLL_125_104M,
  111. CX700_125_104M, 0},
  112. {CLK_133_308M, CLE266_PLL_133_308M, K800_PLL_133_308M,
  113. CX700_133_308M, 0},
  114. {CLK_135_000M, CLE266_PLL_135_000M, K800_PLL_135_000M,
  115. CX700_135_000M, VX855_135_000M},
  116. {CLK_136_700M, CLE266_PLL_136_700M, K800_PLL_136_700M,
  117. CX700_136_700M, VX855_136_700M},
  118. {CLK_138_400M, CLE266_PLL_138_400M, K800_PLL_138_400M,
  119. CX700_138_400M, VX855_138_400M},
  120. {CLK_146_760M, CLE266_PLL_146_760M, K800_PLL_146_760M,
  121. CX700_146_760M, VX855_146_760M},
  122. {CLK_153_920M, CLE266_PLL_153_920M, K800_PLL_153_920M,
  123. CX700_153_920M, VX855_153_920M},
  124. {CLK_156_000M, CLE266_PLL_156_000M, K800_PLL_156_000M,
  125. CX700_156_000M, VX855_156_000M},
  126. {CLK_157_500M, CLE266_PLL_157_500M, K800_PLL_157_500M,
  127. CX700_157_500M, VX855_157_500M},
  128. {CLK_162_000M, CLE266_PLL_162_000M, K800_PLL_162_000M,
  129. CX700_162_000M, VX855_162_000M},
  130. {CLK_187_000M, CLE266_PLL_187_000M, K800_PLL_187_000M,
  131. CX700_187_000M, VX855_187_000M},
  132. {CLK_193_295M, CLE266_PLL_193_295M, K800_PLL_193_295M,
  133. CX700_193_295M, VX855_193_295M},
  134. {CLK_202_500M, CLE266_PLL_202_500M, K800_PLL_202_500M,
  135. CX700_202_500M, VX855_202_500M},
  136. {CLK_204_000M, CLE266_PLL_204_000M, K800_PLL_204_000M,
  137. CX700_204_000M, VX855_204_000M},
  138. {CLK_218_500M, CLE266_PLL_218_500M, K800_PLL_218_500M,
  139. CX700_218_500M, VX855_218_500M},
  140. {CLK_234_000M, CLE266_PLL_234_000M, K800_PLL_234_000M,
  141. CX700_234_000M, VX855_234_000M},
  142. {CLK_267_250M, CLE266_PLL_267_250M, K800_PLL_267_250M,
  143. CX700_267_250M, VX855_267_250M},
  144. {CLK_297_500M, CLE266_PLL_297_500M, K800_PLL_297_500M,
  145. CX700_297_500M, VX855_297_500M},
  146. {CLK_74_481M, CLE266_PLL_74_481M, K800_PLL_74_481M,
  147. CX700_74_481M, VX855_74_481M},
  148. {CLK_172_798M, CLE266_PLL_172_798M, K800_PLL_172_798M,
  149. CX700_172_798M, VX855_172_798M},
  150. {CLK_122_614M, CLE266_PLL_122_614M, K800_PLL_122_614M,
  151. CX700_122_614M, VX855_122_614M},
  152. {CLK_74_270M, CLE266_PLL_74_270M, K800_PLL_74_270M,
  153. CX700_74_270M, 0},
  154. {CLK_148_500M, CLE266_PLL_148_500M, K800_PLL_148_500M,
  155. CX700_148_500M, VX855_148_500M}
  156. };
  157. static struct fifo_depth_select display_fifo_depth_reg = {
  158. /* IGA1 FIFO Depth_Select */
  159. {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
  160. /* IGA2 FIFO Depth_Select */
  161. {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
  162. {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
  163. };
  164. static struct fifo_threshold_select fifo_threshold_select_reg = {
  165. /* IGA1 FIFO Threshold Select */
  166. {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
  167. /* IGA2 FIFO Threshold Select */
  168. {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
  169. };
  170. static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
  171. /* IGA1 FIFO High Threshold Select */
  172. {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
  173. /* IGA2 FIFO High Threshold Select */
  174. {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
  175. };
  176. static struct display_queue_expire_num display_queue_expire_num_reg = {
  177. /* IGA1 Display Queue Expire Num */
  178. {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
  179. /* IGA2 Display Queue Expire Num */
  180. {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
  181. };
  182. /* Definition Fetch Count Registers*/
  183. static struct fetch_count fetch_count_reg = {
  184. /* IGA1 Fetch Count Register */
  185. {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
  186. /* IGA2 Fetch Count Register */
  187. {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
  188. };
  189. static struct iga1_crtc_timing iga1_crtc_reg = {
  190. /* IGA1 Horizontal Total */
  191. {IGA1_HOR_TOTAL_REG_NUM, {{CR00, 0, 7}, {CR36, 3, 3} } },
  192. /* IGA1 Horizontal Addressable Video */
  193. {IGA1_HOR_ADDR_REG_NUM, {{CR01, 0, 7} } },
  194. /* IGA1 Horizontal Blank Start */
  195. {IGA1_HOR_BLANK_START_REG_NUM, {{CR02, 0, 7} } },
  196. /* IGA1 Horizontal Blank End */
  197. {IGA1_HOR_BLANK_END_REG_NUM,
  198. {{CR03, 0, 4}, {CR05, 7, 7}, {CR33, 5, 5} } },
  199. /* IGA1 Horizontal Sync Start */
  200. {IGA1_HOR_SYNC_START_REG_NUM, {{CR04, 0, 7}, {CR33, 4, 4} } },
  201. /* IGA1 Horizontal Sync End */
  202. {IGA1_HOR_SYNC_END_REG_NUM, {{CR05, 0, 4} } },
  203. /* IGA1 Vertical Total */
  204. {IGA1_VER_TOTAL_REG_NUM,
  205. {{CR06, 0, 7}, {CR07, 0, 0}, {CR07, 5, 5}, {CR35, 0, 0} } },
  206. /* IGA1 Vertical Addressable Video */
  207. {IGA1_VER_ADDR_REG_NUM,
  208. {{CR12, 0, 7}, {CR07, 1, 1}, {CR07, 6, 6}, {CR35, 2, 2} } },
  209. /* IGA1 Vertical Blank Start */
  210. {IGA1_VER_BLANK_START_REG_NUM,
  211. {{CR15, 0, 7}, {CR07, 3, 3}, {CR09, 5, 5}, {CR35, 3, 3} } },
  212. /* IGA1 Vertical Blank End */
  213. {IGA1_VER_BLANK_END_REG_NUM, {{CR16, 0, 7} } },
  214. /* IGA1 Vertical Sync Start */
  215. {IGA1_VER_SYNC_START_REG_NUM,
  216. {{CR10, 0, 7}, {CR07, 2, 2}, {CR07, 7, 7}, {CR35, 1, 1} } },
  217. /* IGA1 Vertical Sync End */
  218. {IGA1_VER_SYNC_END_REG_NUM, {{CR11, 0, 3} } }
  219. };
  220. static struct iga2_crtc_timing iga2_crtc_reg = {
  221. /* IGA2 Horizontal Total */
  222. {IGA2_HOR_TOTAL_REG_NUM, {{CR50, 0, 7}, {CR55, 0, 3} } },
  223. /* IGA2 Horizontal Addressable Video */
  224. {IGA2_HOR_ADDR_REG_NUM, {{CR51, 0, 7}, {CR55, 4, 6} } },
  225. /* IGA2 Horizontal Blank Start */
  226. {IGA2_HOR_BLANK_START_REG_NUM, {{CR52, 0, 7}, {CR54, 0, 2} } },
  227. /* IGA2 Horizontal Blank End */
  228. {IGA2_HOR_BLANK_END_REG_NUM,
  229. {{CR53, 0, 7}, {CR54, 3, 5}, {CR5D, 6, 6} } },
  230. /* IGA2 Horizontal Sync Start */
  231. {IGA2_HOR_SYNC_START_REG_NUM,
  232. {{CR56, 0, 7}, {CR54, 6, 7}, {CR5C, 7, 7}, {CR5D, 7, 7} } },
  233. /* IGA2 Horizontal Sync End */
  234. {IGA2_HOR_SYNC_END_REG_NUM, {{CR57, 0, 7}, {CR5C, 6, 6} } },
  235. /* IGA2 Vertical Total */
  236. {IGA2_VER_TOTAL_REG_NUM, {{CR58, 0, 7}, {CR5D, 0, 2} } },
  237. /* IGA2 Vertical Addressable Video */
  238. {IGA2_VER_ADDR_REG_NUM, {{CR59, 0, 7}, {CR5D, 3, 5} } },
  239. /* IGA2 Vertical Blank Start */
  240. {IGA2_VER_BLANK_START_REG_NUM, {{CR5A, 0, 7}, {CR5C, 0, 2} } },
  241. /* IGA2 Vertical Blank End */
  242. {IGA2_VER_BLANK_END_REG_NUM, {{CR5B, 0, 7}, {CR5C, 3, 5} } },
  243. /* IGA2 Vertical Sync Start */
  244. {IGA2_VER_SYNC_START_REG_NUM, {{CR5E, 0, 7}, {CR5F, 5, 7} } },
  245. /* IGA2 Vertical Sync End */
  246. {IGA2_VER_SYNC_END_REG_NUM, {{CR5F, 0, 4} } }
  247. };
  248. static struct rgbLUT palLUT_table[] = {
  249. /* {R,G,B} */
  250. /* Index 0x00~0x03 */
  251. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
  252. 0x2A,
  253. 0x2A},
  254. /* Index 0x04~0x07 */
  255. {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
  256. 0x2A,
  257. 0x2A},
  258. /* Index 0x08~0x0B */
  259. {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
  260. 0x3F,
  261. 0x3F},
  262. /* Index 0x0C~0x0F */
  263. {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
  264. 0x3F,
  265. 0x3F},
  266. /* Index 0x10~0x13 */
  267. {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
  268. 0x0B,
  269. 0x0B},
  270. /* Index 0x14~0x17 */
  271. {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
  272. 0x18,
  273. 0x18},
  274. /* Index 0x18~0x1B */
  275. {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
  276. 0x28,
  277. 0x28},
  278. /* Index 0x1C~0x1F */
  279. {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
  280. 0x3F,
  281. 0x3F},
  282. /* Index 0x20~0x23 */
  283. {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
  284. 0x00,
  285. 0x3F},
  286. /* Index 0x24~0x27 */
  287. {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
  288. 0x00,
  289. 0x10},
  290. /* Index 0x28~0x2B */
  291. {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
  292. 0x2F,
  293. 0x00},
  294. /* Index 0x2C~0x2F */
  295. {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
  296. 0x3F,
  297. 0x00},
  298. /* Index 0x30~0x33 */
  299. {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
  300. 0x3F,
  301. 0x2F},
  302. /* Index 0x34~0x37 */
  303. {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
  304. 0x10,
  305. 0x3F},
  306. /* Index 0x38~0x3B */
  307. {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
  308. 0x1F,
  309. 0x3F},
  310. /* Index 0x3C~0x3F */
  311. {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
  312. 0x1F,
  313. 0x27},
  314. /* Index 0x40~0x43 */
  315. {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
  316. 0x3F,
  317. 0x1F},
  318. /* Index 0x44~0x47 */
  319. {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
  320. 0x3F,
  321. 0x1F},
  322. /* Index 0x48~0x4B */
  323. {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
  324. 0x3F,
  325. 0x37},
  326. /* Index 0x4C~0x4F */
  327. {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
  328. 0x27,
  329. 0x3F},
  330. /* Index 0x50~0x53 */
  331. {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
  332. 0x2D,
  333. 0x3F},
  334. /* Index 0x54~0x57 */
  335. {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
  336. 0x2D,
  337. 0x31},
  338. /* Index 0x58~0x5B */
  339. {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
  340. 0x3A,
  341. 0x2D},
  342. /* Index 0x5C~0x5F */
  343. {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
  344. 0x3F,
  345. 0x2D},
  346. /* Index 0x60~0x63 */
  347. {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
  348. 0x3F,
  349. 0x3A},
  350. /* Index 0x64~0x67 */
  351. {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
  352. 0x31,
  353. 0x3F},
  354. /* Index 0x68~0x6B */
  355. {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
  356. 0x00,
  357. 0x1C},
  358. /* Index 0x6C~0x6F */
  359. {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
  360. 0x00,
  361. 0x07},
  362. /* Index 0x70~0x73 */
  363. {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
  364. 0x15,
  365. 0x00},
  366. /* Index 0x74~0x77 */
  367. {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
  368. 0x1C,
  369. 0x00},
  370. /* Index 0x78~0x7B */
  371. {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
  372. 0x1C,
  373. 0x15},
  374. /* Index 0x7C~0x7F */
  375. {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
  376. 0x07,
  377. 0x1C},
  378. /* Index 0x80~0x83 */
  379. {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
  380. 0x0E,
  381. 0x1C},
  382. /* Index 0x84~0x87 */
  383. {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
  384. 0x0E,
  385. 0x11},
  386. /* Index 0x88~0x8B */
  387. {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
  388. 0x18,
  389. 0x0E},
  390. /* Index 0x8C~0x8F */
  391. {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
  392. 0x1C,
  393. 0x0E},
  394. /* Index 0x90~0x93 */
  395. {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
  396. 0x1C,
  397. 0x18},
  398. /* Index 0x94~0x97 */
  399. {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
  400. 0x11,
  401. 0x1C},
  402. /* Index 0x98~0x9B */
  403. {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
  404. 0x14,
  405. 0x1C},
  406. /* Index 0x9C~0x9F */
  407. {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
  408. 0x14,
  409. 0x16},
  410. /* Index 0xA0~0xA3 */
  411. {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
  412. 0x1A,
  413. 0x14},
  414. /* Index 0xA4~0xA7 */
  415. {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
  416. 0x1C,
  417. 0x14},
  418. /* Index 0xA8~0xAB */
  419. {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
  420. 0x1C,
  421. 0x1A},
  422. /* Index 0xAC~0xAF */
  423. {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
  424. 0x16,
  425. 0x1C},
  426. /* Index 0xB0~0xB3 */
  427. {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
  428. 0x00,
  429. 0x10},
  430. /* Index 0xB4~0xB7 */
  431. {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
  432. 0x00,
  433. 0x04},
  434. /* Index 0xB8~0xBB */
  435. {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
  436. 0x0C,
  437. 0x00},
  438. /* Index 0xBC~0xBF */
  439. {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
  440. 0x10,
  441. 0x00},
  442. /* Index 0xC0~0xC3 */
  443. {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
  444. 0x10,
  445. 0x0C},
  446. /* Index 0xC4~0xC7 */
  447. {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
  448. 0x04,
  449. 0x10},
  450. /* Index 0xC8~0xCB */
  451. {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
  452. 0x08,
  453. 0x10},
  454. /* Index 0xCC~0xCF */
  455. {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
  456. 0x08,
  457. 0x0A},
  458. /* Index 0xD0~0xD3 */
  459. {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
  460. 0x0E,
  461. 0x08},
  462. /* Index 0xD4~0xD7 */
  463. {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
  464. 0x10,
  465. 0x08},
  466. /* Index 0xD8~0xDB */
  467. {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
  468. 0x10,
  469. 0x0E},
  470. /* Index 0xDC~0xDF */
  471. {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
  472. 0x0A,
  473. 0x10},
  474. /* Index 0xE0~0xE3 */
  475. {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
  476. 0x0B,
  477. 0x10},
  478. /* Index 0xE4~0xE7 */
  479. {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
  480. 0x0B,
  481. 0x0C},
  482. /* Index 0xE8~0xEB */
  483. {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
  484. 0x0F,
  485. 0x0B},
  486. /* Index 0xEC~0xEF */
  487. {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
  488. 0x10,
  489. 0x0B},
  490. /* Index 0xF0~0xF3 */
  491. {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
  492. 0x10,
  493. 0x0F},
  494. /* Index 0xF4~0xF7 */
  495. {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
  496. 0x0C,
  497. 0x10},
  498. /* Index 0xF8~0xFB */
  499. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  500. 0x00,
  501. 0x00},
  502. /* Index 0xFC~0xFF */
  503. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  504. 0x00,
  505. 0x00}
  506. };
  507. static void set_crt_output_path(int set_iga);
  508. static void dvi_patch_skew_dvp0(void);
  509. static void dvi_patch_skew_dvp1(void);
  510. static void dvi_patch_skew_dvp_low(void);
  511. static void set_dvi_output_path(int set_iga, int output_interface);
  512. static void set_lcd_output_path(int set_iga, int output_interface);
  513. static void load_fix_bit_crtc_reg(void);
  514. static void init_gfx_chip_info(struct pci_dev *pdev,
  515. const struct pci_device_id *pdi);
  516. static void init_tmds_chip_info(void);
  517. static void init_lvds_chip_info(void);
  518. static void device_screen_off(void);
  519. static void device_screen_on(void);
  520. static void set_display_channel(void);
  521. static void device_off(void);
  522. static void device_on(void);
  523. static void enable_second_display_channel(void);
  524. static void disable_second_display_channel(void);
  525. void viafb_write_reg(u8 index, u16 io_port, u8 data)
  526. {
  527. outb(index, io_port);
  528. outb(data, io_port + 1);
  529. /*DEBUG_MSG(KERN_INFO "\nIndex=%2d Value=%2d", index, data); */
  530. }
  531. u8 viafb_read_reg(int io_port, u8 index)
  532. {
  533. outb(index, io_port);
  534. return inb(io_port + 1);
  535. }
  536. void viafb_lock_crt(void)
  537. {
  538. viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
  539. }
  540. void viafb_unlock_crt(void)
  541. {
  542. viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
  543. viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
  544. }
  545. void viafb_write_reg_mask(u8 index, int io_port, u8 data, u8 mask)
  546. {
  547. u8 tmp;
  548. outb(index, io_port);
  549. tmp = inb(io_port + 1);
  550. outb((data & mask) | (tmp & (~mask)), io_port + 1);
  551. /*DEBUG_MSG(KERN_INFO "\nIndex=%2d Value=%2d", index, tmp); */
  552. }
  553. void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
  554. {
  555. outb(index, LUT_INDEX_WRITE);
  556. outb(r, LUT_DATA);
  557. outb(g, LUT_DATA);
  558. outb(b, LUT_DATA);
  559. }
  560. /*Set IGA path for each device*/
  561. void viafb_set_iga_path(void)
  562. {
  563. if (viafb_SAMM_ON == 1) {
  564. if (viafb_CRT_ON) {
  565. if (viafb_primary_dev == CRT_Device)
  566. viaparinfo->crt_setting_info->iga_path = IGA1;
  567. else
  568. viaparinfo->crt_setting_info->iga_path = IGA2;
  569. }
  570. if (viafb_DVI_ON) {
  571. if (viafb_primary_dev == DVI_Device)
  572. viaparinfo->tmds_setting_info->iga_path = IGA1;
  573. else
  574. viaparinfo->tmds_setting_info->iga_path = IGA2;
  575. }
  576. if (viafb_LCD_ON) {
  577. if (viafb_primary_dev == LCD_Device) {
  578. if (viafb_dual_fb &&
  579. (viaparinfo->chip_info->gfx_chip_name ==
  580. UNICHROME_CLE266)) {
  581. viaparinfo->
  582. lvds_setting_info->iga_path = IGA2;
  583. viaparinfo->
  584. crt_setting_info->iga_path = IGA1;
  585. viaparinfo->
  586. tmds_setting_info->iga_path = IGA1;
  587. } else
  588. viaparinfo->
  589. lvds_setting_info->iga_path = IGA1;
  590. } else {
  591. viaparinfo->lvds_setting_info->iga_path = IGA2;
  592. }
  593. }
  594. if (viafb_LCD2_ON) {
  595. if (LCD2_Device == viafb_primary_dev)
  596. viaparinfo->lvds_setting_info2->iga_path = IGA1;
  597. else
  598. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  599. }
  600. } else {
  601. viafb_SAMM_ON = 0;
  602. if (viafb_CRT_ON && viafb_LCD_ON) {
  603. viaparinfo->crt_setting_info->iga_path = IGA1;
  604. viaparinfo->lvds_setting_info->iga_path = IGA2;
  605. } else if (viafb_CRT_ON && viafb_DVI_ON) {
  606. viaparinfo->crt_setting_info->iga_path = IGA1;
  607. viaparinfo->tmds_setting_info->iga_path = IGA2;
  608. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  609. viaparinfo->tmds_setting_info->iga_path = IGA1;
  610. viaparinfo->lvds_setting_info->iga_path = IGA2;
  611. } else if (viafb_LCD_ON && viafb_LCD2_ON) {
  612. viaparinfo->lvds_setting_info->iga_path = IGA2;
  613. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  614. } else if (viafb_CRT_ON) {
  615. viaparinfo->crt_setting_info->iga_path = IGA1;
  616. } else if (viafb_LCD_ON) {
  617. viaparinfo->lvds_setting_info->iga_path = IGA2;
  618. } else if (viafb_DVI_ON) {
  619. viaparinfo->tmds_setting_info->iga_path = IGA1;
  620. }
  621. }
  622. }
  623. void viafb_set_primary_address(u32 addr)
  624. {
  625. DEBUG_MSG(KERN_DEBUG "viafb_set_primary_address(0x%08X)\n", addr);
  626. viafb_write_reg(CR0D, VIACR, addr & 0xFF);
  627. viafb_write_reg(CR0C, VIACR, (addr >> 8) & 0xFF);
  628. viafb_write_reg(CR34, VIACR, (addr >> 16) & 0xFF);
  629. viafb_write_reg_mask(CR48, VIACR, (addr >> 24) & 0x1F, 0x1F);
  630. }
  631. void viafb_set_secondary_address(u32 addr)
  632. {
  633. DEBUG_MSG(KERN_DEBUG "viafb_set_secondary_address(0x%08X)\n", addr);
  634. /* secondary display supports only quadword aligned memory */
  635. viafb_write_reg_mask(CR62, VIACR, (addr >> 2) & 0xFE, 0xFE);
  636. viafb_write_reg(CR63, VIACR, (addr >> 10) & 0xFF);
  637. viafb_write_reg(CR64, VIACR, (addr >> 18) & 0xFF);
  638. viafb_write_reg_mask(CRA3, VIACR, (addr >> 26) & 0x07, 0x07);
  639. }
  640. void viafb_set_primary_pitch(u32 pitch)
  641. {
  642. DEBUG_MSG(KERN_DEBUG "viafb_set_primary_pitch(0x%08X)\n", pitch);
  643. /* spec does not say that first adapter skips 3 bits but old
  644. * code did it and seems to be reasonable in analogy to 2nd adapter
  645. */
  646. pitch = pitch >> 3;
  647. viafb_write_reg(0x13, VIACR, pitch & 0xFF);
  648. viafb_write_reg_mask(0x35, VIACR, (pitch >> (8 - 5)) & 0xE0, 0xE0);
  649. }
  650. void viafb_set_secondary_pitch(u32 pitch)
  651. {
  652. DEBUG_MSG(KERN_DEBUG "viafb_set_secondary_pitch(0x%08X)\n", pitch);
  653. pitch = pitch >> 3;
  654. viafb_write_reg(0x66, VIACR, pitch & 0xFF);
  655. viafb_write_reg_mask(0x67, VIACR, (pitch >> 8) & 0x03, 0x03);
  656. viafb_write_reg_mask(0x71, VIACR, (pitch >> (10 - 7)) & 0x80, 0x80);
  657. }
  658. void viafb_set_output_path(int device, int set_iga, int output_interface)
  659. {
  660. switch (device) {
  661. case DEVICE_CRT:
  662. set_crt_output_path(set_iga);
  663. break;
  664. case DEVICE_DVI:
  665. set_dvi_output_path(set_iga, output_interface);
  666. break;
  667. case DEVICE_LCD:
  668. set_lcd_output_path(set_iga, output_interface);
  669. break;
  670. }
  671. }
  672. static void set_crt_output_path(int set_iga)
  673. {
  674. viafb_write_reg_mask(CR36, VIACR, 0x00, BIT4 + BIT5);
  675. switch (set_iga) {
  676. case IGA1:
  677. viafb_write_reg_mask(SR16, VIASR, 0x00, BIT6);
  678. break;
  679. case IGA2:
  680. case IGA1_IGA2:
  681. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  682. viafb_write_reg_mask(SR16, VIASR, 0x40, BIT6);
  683. if (set_iga == IGA1_IGA2)
  684. viafb_write_reg_mask(CR6B, VIACR, 0x08, BIT3);
  685. break;
  686. }
  687. }
  688. static void dvi_patch_skew_dvp0(void)
  689. {
  690. /* Reset data driving first: */
  691. viafb_write_reg_mask(SR1B, VIASR, 0, BIT1);
  692. viafb_write_reg_mask(SR2A, VIASR, 0, BIT4);
  693. switch (viaparinfo->chip_info->gfx_chip_name) {
  694. case UNICHROME_P4M890:
  695. {
  696. if ((viaparinfo->tmds_setting_info->h_active == 1600) &&
  697. (viaparinfo->tmds_setting_info->v_active ==
  698. 1200))
  699. viafb_write_reg_mask(CR96, VIACR, 0x03,
  700. BIT0 + BIT1 + BIT2);
  701. else
  702. viafb_write_reg_mask(CR96, VIACR, 0x07,
  703. BIT0 + BIT1 + BIT2);
  704. break;
  705. }
  706. case UNICHROME_P4M900:
  707. {
  708. viafb_write_reg_mask(CR96, VIACR, 0x07,
  709. BIT0 + BIT1 + BIT2 + BIT3);
  710. viafb_write_reg_mask(SR1B, VIASR, 0x02, BIT1);
  711. viafb_write_reg_mask(SR2A, VIASR, 0x10, BIT4);
  712. break;
  713. }
  714. default:
  715. {
  716. break;
  717. }
  718. }
  719. }
  720. static void dvi_patch_skew_dvp1(void)
  721. {
  722. switch (viaparinfo->chip_info->gfx_chip_name) {
  723. case UNICHROME_CX700:
  724. {
  725. break;
  726. }
  727. default:
  728. {
  729. break;
  730. }
  731. }
  732. }
  733. static void dvi_patch_skew_dvp_low(void)
  734. {
  735. switch (viaparinfo->chip_info->gfx_chip_name) {
  736. case UNICHROME_K8M890:
  737. {
  738. viafb_write_reg_mask(CR99, VIACR, 0x03, BIT0 + BIT1);
  739. break;
  740. }
  741. case UNICHROME_P4M900:
  742. {
  743. viafb_write_reg_mask(CR99, VIACR, 0x08,
  744. BIT0 + BIT1 + BIT2 + BIT3);
  745. break;
  746. }
  747. case UNICHROME_P4M890:
  748. {
  749. viafb_write_reg_mask(CR99, VIACR, 0x0F,
  750. BIT0 + BIT1 + BIT2 + BIT3);
  751. break;
  752. }
  753. default:
  754. {
  755. break;
  756. }
  757. }
  758. }
  759. static void set_dvi_output_path(int set_iga, int output_interface)
  760. {
  761. switch (output_interface) {
  762. case INTERFACE_DVP0:
  763. viafb_write_reg_mask(CR6B, VIACR, 0x01, BIT0);
  764. if (set_iga == IGA1) {
  765. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  766. viafb_write_reg_mask(CR6C, VIACR, 0x21, BIT0 +
  767. BIT5 + BIT7);
  768. } else {
  769. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  770. viafb_write_reg_mask(CR6C, VIACR, 0xA1, BIT0 +
  771. BIT5 + BIT7);
  772. }
  773. viafb_write_reg_mask(SR1E, VIASR, 0xC0, BIT7 + BIT6);
  774. dvi_patch_skew_dvp0();
  775. break;
  776. case INTERFACE_DVP1:
  777. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  778. if (set_iga == IGA1)
  779. viafb_write_reg_mask(CR93, VIACR, 0x21,
  780. BIT0 + BIT5 + BIT7);
  781. else
  782. viafb_write_reg_mask(CR93, VIACR, 0xA1,
  783. BIT0 + BIT5 + BIT7);
  784. } else {
  785. if (set_iga == IGA1)
  786. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  787. else
  788. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  789. }
  790. viafb_write_reg_mask(SR1E, VIASR, 0x30, BIT4 + BIT5);
  791. dvi_patch_skew_dvp1();
  792. break;
  793. case INTERFACE_DFP_HIGH:
  794. if (viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266) {
  795. if (set_iga == IGA1) {
  796. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  797. viafb_write_reg_mask(CR97, VIACR, 0x03,
  798. BIT0 + BIT1 + BIT4);
  799. } else {
  800. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  801. viafb_write_reg_mask(CR97, VIACR, 0x13,
  802. BIT0 + BIT1 + BIT4);
  803. }
  804. }
  805. viafb_write_reg_mask(SR2A, VIASR, 0x0C, BIT2 + BIT3);
  806. break;
  807. case INTERFACE_DFP_LOW:
  808. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  809. break;
  810. if (set_iga == IGA1) {
  811. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  812. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  813. } else {
  814. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  815. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  816. }
  817. viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1);
  818. dvi_patch_skew_dvp_low();
  819. break;
  820. case INTERFACE_TMDS:
  821. if (set_iga == IGA1)
  822. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  823. else
  824. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  825. break;
  826. }
  827. if (set_iga == IGA2) {
  828. enable_second_display_channel();
  829. /* Disable LCD Scaling */
  830. viafb_write_reg_mask(CR79, VIACR, 0x00, BIT0);
  831. }
  832. }
  833. static void set_lcd_output_path(int set_iga, int output_interface)
  834. {
  835. DEBUG_MSG(KERN_INFO
  836. "set_lcd_output_path, iga:%d,out_interface:%d\n",
  837. set_iga, output_interface);
  838. switch (set_iga) {
  839. case IGA1:
  840. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  841. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  842. disable_second_display_channel();
  843. break;
  844. case IGA2:
  845. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  846. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  847. enable_second_display_channel();
  848. break;
  849. case IGA1_IGA2:
  850. viafb_write_reg_mask(CR6B, VIACR, 0x08, BIT3);
  851. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  852. disable_second_display_channel();
  853. break;
  854. }
  855. switch (output_interface) {
  856. case INTERFACE_DVP0:
  857. if (set_iga == IGA1) {
  858. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  859. } else {
  860. viafb_write_reg(CR91, VIACR, 0x00);
  861. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  862. }
  863. break;
  864. case INTERFACE_DVP1:
  865. if (set_iga == IGA1)
  866. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  867. else {
  868. viafb_write_reg(CR91, VIACR, 0x00);
  869. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  870. }
  871. break;
  872. case INTERFACE_DFP_HIGH:
  873. if (set_iga == IGA1)
  874. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  875. else {
  876. viafb_write_reg(CR91, VIACR, 0x00);
  877. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  878. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  879. }
  880. break;
  881. case INTERFACE_DFP_LOW:
  882. if (set_iga == IGA1)
  883. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  884. else {
  885. viafb_write_reg(CR91, VIACR, 0x00);
  886. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  887. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  888. }
  889. break;
  890. case INTERFACE_DFP:
  891. if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
  892. || (UNICHROME_P4M890 ==
  893. viaparinfo->chip_info->gfx_chip_name))
  894. viafb_write_reg_mask(CR97, VIACR, 0x84,
  895. BIT7 + BIT2 + BIT1 + BIT0);
  896. if (set_iga == IGA1) {
  897. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  898. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  899. } else {
  900. viafb_write_reg(CR91, VIACR, 0x00);
  901. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  902. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  903. }
  904. break;
  905. case INTERFACE_LVDS0:
  906. case INTERFACE_LVDS0LVDS1:
  907. if (set_iga == IGA1)
  908. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  909. else
  910. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  911. break;
  912. case INTERFACE_LVDS1:
  913. if (set_iga == IGA1)
  914. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  915. else
  916. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  917. break;
  918. }
  919. }
  920. static void load_fix_bit_crtc_reg(void)
  921. {
  922. /* always set to 1 */
  923. viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
  924. /* line compare should set all bits = 1 (extend modes) */
  925. viafb_write_reg(CR18, VIACR, 0xff);
  926. /* line compare should set all bits = 1 (extend modes) */
  927. viafb_write_reg_mask(CR07, VIACR, 0x10, BIT4);
  928. /* line compare should set all bits = 1 (extend modes) */
  929. viafb_write_reg_mask(CR09, VIACR, 0x40, BIT6);
  930. /* line compare should set all bits = 1 (extend modes) */
  931. viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
  932. /* line compare should set all bits = 1 (extend modes) */
  933. viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
  934. /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
  935. /* extend mode always set to e3h */
  936. viafb_write_reg(CR17, VIACR, 0xe3);
  937. /* extend mode always set to 0h */
  938. viafb_write_reg(CR08, VIACR, 0x00);
  939. /* extend mode always set to 0h */
  940. viafb_write_reg(CR14, VIACR, 0x00);
  941. /* If K8M800, enable Prefetch Mode. */
  942. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  943. || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
  944. viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
  945. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  946. && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
  947. viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
  948. }
  949. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  950. struct io_register *reg,
  951. int io_type)
  952. {
  953. int reg_mask;
  954. int bit_num = 0;
  955. int data;
  956. int i, j;
  957. int shift_next_reg;
  958. int start_index, end_index, cr_index;
  959. u16 get_bit;
  960. for (i = 0; i < viafb_load_reg_num; i++) {
  961. reg_mask = 0;
  962. data = 0;
  963. start_index = reg[i].start_bit;
  964. end_index = reg[i].end_bit;
  965. cr_index = reg[i].io_addr;
  966. shift_next_reg = bit_num;
  967. for (j = start_index; j <= end_index; j++) {
  968. /*if (bit_num==8) timing_value = timing_value >>8; */
  969. reg_mask = reg_mask | (BIT0 << j);
  970. get_bit = (timing_value & (BIT0 << bit_num));
  971. data =
  972. data | ((get_bit >> shift_next_reg) << start_index);
  973. bit_num++;
  974. }
  975. if (io_type == VIACR)
  976. viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
  977. else
  978. viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
  979. }
  980. }
  981. /* Write Registers */
  982. void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
  983. {
  984. int i;
  985. unsigned char RegTemp;
  986. /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
  987. for (i = 0; i < ItemNum; i++) {
  988. outb(RegTable[i].index, RegTable[i].port);
  989. RegTemp = inb(RegTable[i].port + 1);
  990. RegTemp = (RegTemp & (~RegTable[i].mask)) | RegTable[i].value;
  991. outb(RegTemp, RegTable[i].port + 1);
  992. }
  993. }
  994. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
  995. {
  996. int reg_value;
  997. int viafb_load_reg_num;
  998. struct io_register *reg = NULL;
  999. switch (set_iga) {
  1000. case IGA1_IGA2:
  1001. case IGA1:
  1002. reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1003. viafb_load_reg_num = fetch_count_reg.
  1004. iga1_fetch_count_reg.reg_num;
  1005. reg = fetch_count_reg.iga1_fetch_count_reg.reg;
  1006. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1007. if (set_iga == IGA1)
  1008. break;
  1009. case IGA2:
  1010. reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1011. viafb_load_reg_num = fetch_count_reg.
  1012. iga2_fetch_count_reg.reg_num;
  1013. reg = fetch_count_reg.iga2_fetch_count_reg.reg;
  1014. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1015. break;
  1016. }
  1017. }
  1018. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
  1019. {
  1020. int reg_value;
  1021. int viafb_load_reg_num;
  1022. struct io_register *reg = NULL;
  1023. int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
  1024. 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
  1025. int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
  1026. 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
  1027. if (set_iga == IGA1) {
  1028. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1029. iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
  1030. iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
  1031. iga1_fifo_high_threshold =
  1032. K800_IGA1_FIFO_HIGH_THRESHOLD;
  1033. /* If resolution > 1280x1024, expire length = 64, else
  1034. expire length = 128 */
  1035. if ((hor_active > 1280) && (ver_active > 1024))
  1036. iga1_display_queue_expire_num = 16;
  1037. else
  1038. iga1_display_queue_expire_num =
  1039. K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1040. }
  1041. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1042. iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
  1043. iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
  1044. iga1_fifo_high_threshold =
  1045. P880_IGA1_FIFO_HIGH_THRESHOLD;
  1046. iga1_display_queue_expire_num =
  1047. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1048. /* If resolution > 1280x1024, expire length = 64, else
  1049. expire length = 128 */
  1050. if ((hor_active > 1280) && (ver_active > 1024))
  1051. iga1_display_queue_expire_num = 16;
  1052. else
  1053. iga1_display_queue_expire_num =
  1054. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1055. }
  1056. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1057. iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
  1058. iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
  1059. iga1_fifo_high_threshold =
  1060. CN700_IGA1_FIFO_HIGH_THRESHOLD;
  1061. /* If resolution > 1280x1024, expire length = 64,
  1062. else expire length = 128 */
  1063. if ((hor_active > 1280) && (ver_active > 1024))
  1064. iga1_display_queue_expire_num = 16;
  1065. else
  1066. iga1_display_queue_expire_num =
  1067. CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1068. }
  1069. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1070. iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
  1071. iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
  1072. iga1_fifo_high_threshold =
  1073. CX700_IGA1_FIFO_HIGH_THRESHOLD;
  1074. iga1_display_queue_expire_num =
  1075. CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1076. }
  1077. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1078. iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
  1079. iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
  1080. iga1_fifo_high_threshold =
  1081. K8M890_IGA1_FIFO_HIGH_THRESHOLD;
  1082. iga1_display_queue_expire_num =
  1083. K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1084. }
  1085. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1086. iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
  1087. iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
  1088. iga1_fifo_high_threshold =
  1089. P4M890_IGA1_FIFO_HIGH_THRESHOLD;
  1090. iga1_display_queue_expire_num =
  1091. P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1092. }
  1093. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1094. iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
  1095. iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
  1096. iga1_fifo_high_threshold =
  1097. P4M900_IGA1_FIFO_HIGH_THRESHOLD;
  1098. iga1_display_queue_expire_num =
  1099. P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1100. }
  1101. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1102. iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
  1103. iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
  1104. iga1_fifo_high_threshold =
  1105. VX800_IGA1_FIFO_HIGH_THRESHOLD;
  1106. iga1_display_queue_expire_num =
  1107. VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1108. }
  1109. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1110. iga1_fifo_max_depth = VX855_IGA1_FIFO_MAX_DEPTH;
  1111. iga1_fifo_threshold = VX855_IGA1_FIFO_THRESHOLD;
  1112. iga1_fifo_high_threshold =
  1113. VX855_IGA1_FIFO_HIGH_THRESHOLD;
  1114. iga1_display_queue_expire_num =
  1115. VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1116. }
  1117. /* Set Display FIFO Depath Select */
  1118. reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
  1119. viafb_load_reg_num =
  1120. display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
  1121. reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
  1122. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1123. /* Set Display FIFO Threshold Select */
  1124. reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
  1125. viafb_load_reg_num =
  1126. fifo_threshold_select_reg.
  1127. iga1_fifo_threshold_select_reg.reg_num;
  1128. reg =
  1129. fifo_threshold_select_reg.
  1130. iga1_fifo_threshold_select_reg.reg;
  1131. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1132. /* Set FIFO High Threshold Select */
  1133. reg_value =
  1134. IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
  1135. viafb_load_reg_num =
  1136. fifo_high_threshold_select_reg.
  1137. iga1_fifo_high_threshold_select_reg.reg_num;
  1138. reg =
  1139. fifo_high_threshold_select_reg.
  1140. iga1_fifo_high_threshold_select_reg.reg;
  1141. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1142. /* Set Display Queue Expire Num */
  1143. reg_value =
  1144. IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1145. (iga1_display_queue_expire_num);
  1146. viafb_load_reg_num =
  1147. display_queue_expire_num_reg.
  1148. iga1_display_queue_expire_num_reg.reg_num;
  1149. reg =
  1150. display_queue_expire_num_reg.
  1151. iga1_display_queue_expire_num_reg.reg;
  1152. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1153. } else {
  1154. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1155. iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
  1156. iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
  1157. iga2_fifo_high_threshold =
  1158. K800_IGA2_FIFO_HIGH_THRESHOLD;
  1159. /* If resolution > 1280x1024, expire length = 64,
  1160. else expire length = 128 */
  1161. if ((hor_active > 1280) && (ver_active > 1024))
  1162. iga2_display_queue_expire_num = 16;
  1163. else
  1164. iga2_display_queue_expire_num =
  1165. K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1166. }
  1167. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1168. iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
  1169. iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
  1170. iga2_fifo_high_threshold =
  1171. P880_IGA2_FIFO_HIGH_THRESHOLD;
  1172. /* If resolution > 1280x1024, expire length = 64,
  1173. else expire length = 128 */
  1174. if ((hor_active > 1280) && (ver_active > 1024))
  1175. iga2_display_queue_expire_num = 16;
  1176. else
  1177. iga2_display_queue_expire_num =
  1178. P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1179. }
  1180. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1181. iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
  1182. iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
  1183. iga2_fifo_high_threshold =
  1184. CN700_IGA2_FIFO_HIGH_THRESHOLD;
  1185. /* If resolution > 1280x1024, expire length = 64,
  1186. else expire length = 128 */
  1187. if ((hor_active > 1280) && (ver_active > 1024))
  1188. iga2_display_queue_expire_num = 16;
  1189. else
  1190. iga2_display_queue_expire_num =
  1191. CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1192. }
  1193. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1194. iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
  1195. iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
  1196. iga2_fifo_high_threshold =
  1197. CX700_IGA2_FIFO_HIGH_THRESHOLD;
  1198. iga2_display_queue_expire_num =
  1199. CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1200. }
  1201. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1202. iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
  1203. iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
  1204. iga2_fifo_high_threshold =
  1205. K8M890_IGA2_FIFO_HIGH_THRESHOLD;
  1206. iga2_display_queue_expire_num =
  1207. K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1208. }
  1209. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1210. iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
  1211. iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
  1212. iga2_fifo_high_threshold =
  1213. P4M890_IGA2_FIFO_HIGH_THRESHOLD;
  1214. iga2_display_queue_expire_num =
  1215. P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1216. }
  1217. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1218. iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
  1219. iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
  1220. iga2_fifo_high_threshold =
  1221. P4M900_IGA2_FIFO_HIGH_THRESHOLD;
  1222. iga2_display_queue_expire_num =
  1223. P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1224. }
  1225. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1226. iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
  1227. iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
  1228. iga2_fifo_high_threshold =
  1229. VX800_IGA2_FIFO_HIGH_THRESHOLD;
  1230. iga2_display_queue_expire_num =
  1231. VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1232. }
  1233. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1234. iga2_fifo_max_depth = VX855_IGA2_FIFO_MAX_DEPTH;
  1235. iga2_fifo_threshold = VX855_IGA2_FIFO_THRESHOLD;
  1236. iga2_fifo_high_threshold =
  1237. VX855_IGA2_FIFO_HIGH_THRESHOLD;
  1238. iga2_display_queue_expire_num =
  1239. VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1240. }
  1241. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1242. /* Set Display FIFO Depath Select */
  1243. reg_value =
  1244. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
  1245. - 1;
  1246. /* Patch LCD in IGA2 case */
  1247. viafb_load_reg_num =
  1248. display_fifo_depth_reg.
  1249. iga2_fifo_depth_select_reg.reg_num;
  1250. reg =
  1251. display_fifo_depth_reg.
  1252. iga2_fifo_depth_select_reg.reg;
  1253. viafb_load_reg(reg_value,
  1254. viafb_load_reg_num, reg, VIACR);
  1255. } else {
  1256. /* Set Display FIFO Depath Select */
  1257. reg_value =
  1258. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
  1259. viafb_load_reg_num =
  1260. display_fifo_depth_reg.
  1261. iga2_fifo_depth_select_reg.reg_num;
  1262. reg =
  1263. display_fifo_depth_reg.
  1264. iga2_fifo_depth_select_reg.reg;
  1265. viafb_load_reg(reg_value,
  1266. viafb_load_reg_num, reg, VIACR);
  1267. }
  1268. /* Set Display FIFO Threshold Select */
  1269. reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
  1270. viafb_load_reg_num =
  1271. fifo_threshold_select_reg.
  1272. iga2_fifo_threshold_select_reg.reg_num;
  1273. reg =
  1274. fifo_threshold_select_reg.
  1275. iga2_fifo_threshold_select_reg.reg;
  1276. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1277. /* Set FIFO High Threshold Select */
  1278. reg_value =
  1279. IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
  1280. viafb_load_reg_num =
  1281. fifo_high_threshold_select_reg.
  1282. iga2_fifo_high_threshold_select_reg.reg_num;
  1283. reg =
  1284. fifo_high_threshold_select_reg.
  1285. iga2_fifo_high_threshold_select_reg.reg;
  1286. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1287. /* Set Display Queue Expire Num */
  1288. reg_value =
  1289. IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1290. (iga2_display_queue_expire_num);
  1291. viafb_load_reg_num =
  1292. display_queue_expire_num_reg.
  1293. iga2_display_queue_expire_num_reg.reg_num;
  1294. reg =
  1295. display_queue_expire_num_reg.
  1296. iga2_display_queue_expire_num_reg.reg;
  1297. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1298. }
  1299. }
  1300. u32 viafb_get_clk_value(int clk)
  1301. {
  1302. int i;
  1303. for (i = 0; i < NUM_TOTAL_PLL_TABLE; i++) {
  1304. if (clk == pll_value[i].clk) {
  1305. switch (viaparinfo->chip_info->gfx_chip_name) {
  1306. case UNICHROME_CLE266:
  1307. case UNICHROME_K400:
  1308. return pll_value[i].cle266_pll;
  1309. case UNICHROME_K800:
  1310. case UNICHROME_PM800:
  1311. case UNICHROME_CN700:
  1312. return pll_value[i].k800_pll;
  1313. case UNICHROME_CX700:
  1314. case UNICHROME_K8M890:
  1315. case UNICHROME_P4M890:
  1316. case UNICHROME_P4M900:
  1317. case UNICHROME_VX800:
  1318. return pll_value[i].cx700_pll;
  1319. case UNICHROME_VX855:
  1320. return pll_value[i].vx855_pll;
  1321. }
  1322. }
  1323. }
  1324. DEBUG_MSG(KERN_INFO "Can't find match PLL value\n\n");
  1325. return 0;
  1326. }
  1327. /* Set VCLK*/
  1328. void viafb_set_vclock(u32 CLK, int set_iga)
  1329. {
  1330. unsigned char RegTemp;
  1331. /* H.W. Reset : ON */
  1332. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1333. if ((set_iga == IGA1) || (set_iga == IGA1_IGA2)) {
  1334. /* Change D,N FOR VCLK */
  1335. switch (viaparinfo->chip_info->gfx_chip_name) {
  1336. case UNICHROME_CLE266:
  1337. case UNICHROME_K400:
  1338. viafb_write_reg(SR46, VIASR, CLK / 0x100);
  1339. viafb_write_reg(SR47, VIASR, CLK % 0x100);
  1340. break;
  1341. case UNICHROME_K800:
  1342. case UNICHROME_PM800:
  1343. case UNICHROME_CN700:
  1344. case UNICHROME_CX700:
  1345. case UNICHROME_K8M890:
  1346. case UNICHROME_P4M890:
  1347. case UNICHROME_P4M900:
  1348. case UNICHROME_VX800:
  1349. case UNICHROME_VX855:
  1350. viafb_write_reg(SR44, VIASR, CLK / 0x10000);
  1351. DEBUG_MSG(KERN_INFO "\nSR44=%x", CLK / 0x10000);
  1352. viafb_write_reg(SR45, VIASR, (CLK & 0xFFFF) / 0x100);
  1353. DEBUG_MSG(KERN_INFO "\nSR45=%x",
  1354. (CLK & 0xFFFF) / 0x100);
  1355. viafb_write_reg(SR46, VIASR, CLK % 0x100);
  1356. DEBUG_MSG(KERN_INFO "\nSR46=%x", CLK % 0x100);
  1357. break;
  1358. }
  1359. }
  1360. if ((set_iga == IGA2) || (set_iga == IGA1_IGA2)) {
  1361. /* Change D,N FOR LCK */
  1362. switch (viaparinfo->chip_info->gfx_chip_name) {
  1363. case UNICHROME_CLE266:
  1364. case UNICHROME_K400:
  1365. viafb_write_reg(SR44, VIASR, CLK / 0x100);
  1366. viafb_write_reg(SR45, VIASR, CLK % 0x100);
  1367. break;
  1368. case UNICHROME_K800:
  1369. case UNICHROME_PM800:
  1370. case UNICHROME_CN700:
  1371. case UNICHROME_CX700:
  1372. case UNICHROME_K8M890:
  1373. case UNICHROME_P4M890:
  1374. case UNICHROME_P4M900:
  1375. case UNICHROME_VX800:
  1376. case UNICHROME_VX855:
  1377. viafb_write_reg(SR4A, VIASR, CLK / 0x10000);
  1378. viafb_write_reg(SR4B, VIASR, (CLK & 0xFFFF) / 0x100);
  1379. viafb_write_reg(SR4C, VIASR, CLK % 0x100);
  1380. break;
  1381. }
  1382. }
  1383. /* H.W. Reset : OFF */
  1384. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1385. /* Reset PLL */
  1386. if ((set_iga == IGA1) || (set_iga == IGA1_IGA2)) {
  1387. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  1388. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  1389. }
  1390. if ((set_iga == IGA2) || (set_iga == IGA1_IGA2)) {
  1391. viafb_write_reg_mask(SR40, VIASR, 0x01, BIT0);
  1392. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT0);
  1393. }
  1394. /* Fire! */
  1395. RegTemp = inb(VIARMisc);
  1396. outb(RegTemp | (BIT2 + BIT3), VIAWMisc);
  1397. }
  1398. void viafb_load_crtc_timing(struct display_timing device_timing,
  1399. int set_iga)
  1400. {
  1401. int i;
  1402. int viafb_load_reg_num = 0;
  1403. int reg_value = 0;
  1404. struct io_register *reg = NULL;
  1405. viafb_unlock_crt();
  1406. for (i = 0; i < 12; i++) {
  1407. if (set_iga == IGA1) {
  1408. switch (i) {
  1409. case H_TOTAL_INDEX:
  1410. reg_value =
  1411. IGA1_HOR_TOTAL_FORMULA(device_timing.
  1412. hor_total);
  1413. viafb_load_reg_num =
  1414. iga1_crtc_reg.hor_total.reg_num;
  1415. reg = iga1_crtc_reg.hor_total.reg;
  1416. break;
  1417. case H_ADDR_INDEX:
  1418. reg_value =
  1419. IGA1_HOR_ADDR_FORMULA(device_timing.
  1420. hor_addr);
  1421. viafb_load_reg_num =
  1422. iga1_crtc_reg.hor_addr.reg_num;
  1423. reg = iga1_crtc_reg.hor_addr.reg;
  1424. break;
  1425. case H_BLANK_START_INDEX:
  1426. reg_value =
  1427. IGA1_HOR_BLANK_START_FORMULA
  1428. (device_timing.hor_blank_start);
  1429. viafb_load_reg_num =
  1430. iga1_crtc_reg.hor_blank_start.reg_num;
  1431. reg = iga1_crtc_reg.hor_blank_start.reg;
  1432. break;
  1433. case H_BLANK_END_INDEX:
  1434. reg_value =
  1435. IGA1_HOR_BLANK_END_FORMULA
  1436. (device_timing.hor_blank_start,
  1437. device_timing.hor_blank_end);
  1438. viafb_load_reg_num =
  1439. iga1_crtc_reg.hor_blank_end.reg_num;
  1440. reg = iga1_crtc_reg.hor_blank_end.reg;
  1441. break;
  1442. case H_SYNC_START_INDEX:
  1443. reg_value =
  1444. IGA1_HOR_SYNC_START_FORMULA
  1445. (device_timing.hor_sync_start);
  1446. viafb_load_reg_num =
  1447. iga1_crtc_reg.hor_sync_start.reg_num;
  1448. reg = iga1_crtc_reg.hor_sync_start.reg;
  1449. break;
  1450. case H_SYNC_END_INDEX:
  1451. reg_value =
  1452. IGA1_HOR_SYNC_END_FORMULA
  1453. (device_timing.hor_sync_start,
  1454. device_timing.hor_sync_end);
  1455. viafb_load_reg_num =
  1456. iga1_crtc_reg.hor_sync_end.reg_num;
  1457. reg = iga1_crtc_reg.hor_sync_end.reg;
  1458. break;
  1459. case V_TOTAL_INDEX:
  1460. reg_value =
  1461. IGA1_VER_TOTAL_FORMULA(device_timing.
  1462. ver_total);
  1463. viafb_load_reg_num =
  1464. iga1_crtc_reg.ver_total.reg_num;
  1465. reg = iga1_crtc_reg.ver_total.reg;
  1466. break;
  1467. case V_ADDR_INDEX:
  1468. reg_value =
  1469. IGA1_VER_ADDR_FORMULA(device_timing.
  1470. ver_addr);
  1471. viafb_load_reg_num =
  1472. iga1_crtc_reg.ver_addr.reg_num;
  1473. reg = iga1_crtc_reg.ver_addr.reg;
  1474. break;
  1475. case V_BLANK_START_INDEX:
  1476. reg_value =
  1477. IGA1_VER_BLANK_START_FORMULA
  1478. (device_timing.ver_blank_start);
  1479. viafb_load_reg_num =
  1480. iga1_crtc_reg.ver_blank_start.reg_num;
  1481. reg = iga1_crtc_reg.ver_blank_start.reg;
  1482. break;
  1483. case V_BLANK_END_INDEX:
  1484. reg_value =
  1485. IGA1_VER_BLANK_END_FORMULA
  1486. (device_timing.ver_blank_start,
  1487. device_timing.ver_blank_end);
  1488. viafb_load_reg_num =
  1489. iga1_crtc_reg.ver_blank_end.reg_num;
  1490. reg = iga1_crtc_reg.ver_blank_end.reg;
  1491. break;
  1492. case V_SYNC_START_INDEX:
  1493. reg_value =
  1494. IGA1_VER_SYNC_START_FORMULA
  1495. (device_timing.ver_sync_start);
  1496. viafb_load_reg_num =
  1497. iga1_crtc_reg.ver_sync_start.reg_num;
  1498. reg = iga1_crtc_reg.ver_sync_start.reg;
  1499. break;
  1500. case V_SYNC_END_INDEX:
  1501. reg_value =
  1502. IGA1_VER_SYNC_END_FORMULA
  1503. (device_timing.ver_sync_start,
  1504. device_timing.ver_sync_end);
  1505. viafb_load_reg_num =
  1506. iga1_crtc_reg.ver_sync_end.reg_num;
  1507. reg = iga1_crtc_reg.ver_sync_end.reg;
  1508. break;
  1509. }
  1510. }
  1511. if (set_iga == IGA2) {
  1512. switch (i) {
  1513. case H_TOTAL_INDEX:
  1514. reg_value =
  1515. IGA2_HOR_TOTAL_FORMULA(device_timing.
  1516. hor_total);
  1517. viafb_load_reg_num =
  1518. iga2_crtc_reg.hor_total.reg_num;
  1519. reg = iga2_crtc_reg.hor_total.reg;
  1520. break;
  1521. case H_ADDR_INDEX:
  1522. reg_value =
  1523. IGA2_HOR_ADDR_FORMULA(device_timing.
  1524. hor_addr);
  1525. viafb_load_reg_num =
  1526. iga2_crtc_reg.hor_addr.reg_num;
  1527. reg = iga2_crtc_reg.hor_addr.reg;
  1528. break;
  1529. case H_BLANK_START_INDEX:
  1530. reg_value =
  1531. IGA2_HOR_BLANK_START_FORMULA
  1532. (device_timing.hor_blank_start);
  1533. viafb_load_reg_num =
  1534. iga2_crtc_reg.hor_blank_start.reg_num;
  1535. reg = iga2_crtc_reg.hor_blank_start.reg;
  1536. break;
  1537. case H_BLANK_END_INDEX:
  1538. reg_value =
  1539. IGA2_HOR_BLANK_END_FORMULA
  1540. (device_timing.hor_blank_start,
  1541. device_timing.hor_blank_end);
  1542. viafb_load_reg_num =
  1543. iga2_crtc_reg.hor_blank_end.reg_num;
  1544. reg = iga2_crtc_reg.hor_blank_end.reg;
  1545. break;
  1546. case H_SYNC_START_INDEX:
  1547. reg_value =
  1548. IGA2_HOR_SYNC_START_FORMULA
  1549. (device_timing.hor_sync_start);
  1550. if (UNICHROME_CN700 <=
  1551. viaparinfo->chip_info->gfx_chip_name)
  1552. viafb_load_reg_num =
  1553. iga2_crtc_reg.hor_sync_start.
  1554. reg_num;
  1555. else
  1556. viafb_load_reg_num = 3;
  1557. reg = iga2_crtc_reg.hor_sync_start.reg;
  1558. break;
  1559. case H_SYNC_END_INDEX:
  1560. reg_value =
  1561. IGA2_HOR_SYNC_END_FORMULA
  1562. (device_timing.hor_sync_start,
  1563. device_timing.hor_sync_end);
  1564. viafb_load_reg_num =
  1565. iga2_crtc_reg.hor_sync_end.reg_num;
  1566. reg = iga2_crtc_reg.hor_sync_end.reg;
  1567. break;
  1568. case V_TOTAL_INDEX:
  1569. reg_value =
  1570. IGA2_VER_TOTAL_FORMULA(device_timing.
  1571. ver_total);
  1572. viafb_load_reg_num =
  1573. iga2_crtc_reg.ver_total.reg_num;
  1574. reg = iga2_crtc_reg.ver_total.reg;
  1575. break;
  1576. case V_ADDR_INDEX:
  1577. reg_value =
  1578. IGA2_VER_ADDR_FORMULA(device_timing.
  1579. ver_addr);
  1580. viafb_load_reg_num =
  1581. iga2_crtc_reg.ver_addr.reg_num;
  1582. reg = iga2_crtc_reg.ver_addr.reg;
  1583. break;
  1584. case V_BLANK_START_INDEX:
  1585. reg_value =
  1586. IGA2_VER_BLANK_START_FORMULA
  1587. (device_timing.ver_blank_start);
  1588. viafb_load_reg_num =
  1589. iga2_crtc_reg.ver_blank_start.reg_num;
  1590. reg = iga2_crtc_reg.ver_blank_start.reg;
  1591. break;
  1592. case V_BLANK_END_INDEX:
  1593. reg_value =
  1594. IGA2_VER_BLANK_END_FORMULA
  1595. (device_timing.ver_blank_start,
  1596. device_timing.ver_blank_end);
  1597. viafb_load_reg_num =
  1598. iga2_crtc_reg.ver_blank_end.reg_num;
  1599. reg = iga2_crtc_reg.ver_blank_end.reg;
  1600. break;
  1601. case V_SYNC_START_INDEX:
  1602. reg_value =
  1603. IGA2_VER_SYNC_START_FORMULA
  1604. (device_timing.ver_sync_start);
  1605. viafb_load_reg_num =
  1606. iga2_crtc_reg.ver_sync_start.reg_num;
  1607. reg = iga2_crtc_reg.ver_sync_start.reg;
  1608. break;
  1609. case V_SYNC_END_INDEX:
  1610. reg_value =
  1611. IGA2_VER_SYNC_END_FORMULA
  1612. (device_timing.ver_sync_start,
  1613. device_timing.ver_sync_end);
  1614. viafb_load_reg_num =
  1615. iga2_crtc_reg.ver_sync_end.reg_num;
  1616. reg = iga2_crtc_reg.ver_sync_end.reg;
  1617. break;
  1618. }
  1619. }
  1620. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1621. }
  1622. viafb_lock_crt();
  1623. }
  1624. void viafb_set_color_depth(int bpp_byte, int set_iga)
  1625. {
  1626. if (set_iga == IGA1) {
  1627. switch (bpp_byte) {
  1628. case MODE_8BPP:
  1629. viafb_write_reg_mask(SR15, VIASR, 0x22, 0x7E);
  1630. break;
  1631. case MODE_16BPP:
  1632. viafb_write_reg_mask(SR15, VIASR, 0xB6, 0xFE);
  1633. break;
  1634. case MODE_32BPP:
  1635. viafb_write_reg_mask(SR15, VIASR, 0xAE, 0xFE);
  1636. break;
  1637. }
  1638. } else {
  1639. switch (bpp_byte) {
  1640. case MODE_8BPP:
  1641. viafb_write_reg_mask(CR67, VIACR, 0x00, BIT6 + BIT7);
  1642. break;
  1643. case MODE_16BPP:
  1644. viafb_write_reg_mask(CR67, VIACR, 0x40, BIT6 + BIT7);
  1645. break;
  1646. case MODE_32BPP:
  1647. viafb_write_reg_mask(CR67, VIACR, 0xC0, BIT6 + BIT7);
  1648. break;
  1649. }
  1650. }
  1651. }
  1652. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  1653. struct VideoModeTable *video_mode, int bpp_byte, int set_iga)
  1654. {
  1655. struct display_timing crt_reg;
  1656. int i;
  1657. int index = 0;
  1658. int h_addr, v_addr;
  1659. u32 pll_D_N;
  1660. for (i = 0; i < video_mode->mode_array; i++) {
  1661. index = i;
  1662. if (crt_table[i].refresh_rate == viaparinfo->
  1663. crt_setting_info->refresh_rate)
  1664. break;
  1665. }
  1666. crt_reg = crt_table[index].crtc;
  1667. /* Mode 640x480 has border, but LCD/DFP didn't have border. */
  1668. /* So we would delete border. */
  1669. if ((viafb_LCD_ON | viafb_DVI_ON)
  1670. && video_mode->crtc[0].crtc.hor_addr == 640
  1671. && video_mode->crtc[0].crtc.ver_addr == 480
  1672. && viaparinfo->crt_setting_info->refresh_rate == 60) {
  1673. /* The border is 8 pixels. */
  1674. crt_reg.hor_blank_start = crt_reg.hor_blank_start - 8;
  1675. /* Blanking time should add left and right borders. */
  1676. crt_reg.hor_blank_end = crt_reg.hor_blank_end + 16;
  1677. }
  1678. h_addr = crt_reg.hor_addr;
  1679. v_addr = crt_reg.ver_addr;
  1680. /* update polarity for CRT timing */
  1681. if (crt_table[index].h_sync_polarity == NEGATIVE) {
  1682. if (crt_table[index].v_sync_polarity == NEGATIVE)
  1683. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) |
  1684. (BIT6 + BIT7), VIAWMisc);
  1685. else
  1686. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) | (BIT6),
  1687. VIAWMisc);
  1688. } else {
  1689. if (crt_table[index].v_sync_polarity == NEGATIVE)
  1690. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) | (BIT7),
  1691. VIAWMisc);
  1692. else
  1693. outb((inb(VIARMisc) & (~(BIT6 + BIT7))), VIAWMisc);
  1694. }
  1695. if (set_iga == IGA1) {
  1696. viafb_unlock_crt();
  1697. viafb_write_reg(CR09, VIACR, 0x00); /*initial CR09=0 */
  1698. viafb_write_reg_mask(CR11, VIACR, 0x00, BIT4 + BIT5 + BIT6);
  1699. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1700. }
  1701. switch (set_iga) {
  1702. case IGA1:
  1703. viafb_load_crtc_timing(crt_reg, IGA1);
  1704. break;
  1705. case IGA2:
  1706. viafb_load_crtc_timing(crt_reg, IGA2);
  1707. break;
  1708. }
  1709. load_fix_bit_crtc_reg();
  1710. viafb_lock_crt();
  1711. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1712. viafb_load_fetch_count_reg(h_addr, bpp_byte, set_iga);
  1713. /* load FIFO */
  1714. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  1715. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  1716. viafb_load_FIFO_reg(set_iga, h_addr, v_addr);
  1717. /* load SR Register About Memory and Color part */
  1718. viafb_set_color_depth(bpp_byte, set_iga);
  1719. pll_D_N = viafb_get_clk_value(crt_table[index].clk);
  1720. DEBUG_MSG(KERN_INFO "PLL=%x", pll_D_N);
  1721. viafb_set_vclock(pll_D_N, set_iga);
  1722. }
  1723. void viafb_init_chip_info(struct pci_dev *pdev,
  1724. const struct pci_device_id *pdi)
  1725. {
  1726. init_gfx_chip_info(pdev, pdi);
  1727. init_tmds_chip_info();
  1728. init_lvds_chip_info();
  1729. viaparinfo->crt_setting_info->iga_path = IGA1;
  1730. viaparinfo->crt_setting_info->refresh_rate = viafb_refresh;
  1731. /*Set IGA path for each device */
  1732. viafb_set_iga_path();
  1733. viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
  1734. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1735. GET_LCD_SIZE_BY_USER_SETTING;
  1736. viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
  1737. viaparinfo->lvds_setting_info2->display_method =
  1738. viaparinfo->lvds_setting_info->display_method;
  1739. viaparinfo->lvds_setting_info2->lcd_mode =
  1740. viaparinfo->lvds_setting_info->lcd_mode;
  1741. }
  1742. void viafb_update_device_setting(int hres, int vres,
  1743. int bpp, int vmode_refresh, int flag)
  1744. {
  1745. if (flag == 0) {
  1746. viaparinfo->crt_setting_info->h_active = hres;
  1747. viaparinfo->crt_setting_info->v_active = vres;
  1748. viaparinfo->crt_setting_info->bpp = bpp;
  1749. viaparinfo->crt_setting_info->refresh_rate =
  1750. vmode_refresh;
  1751. viaparinfo->tmds_setting_info->h_active = hres;
  1752. viaparinfo->tmds_setting_info->v_active = vres;
  1753. viaparinfo->lvds_setting_info->h_active = hres;
  1754. viaparinfo->lvds_setting_info->v_active = vres;
  1755. viaparinfo->lvds_setting_info->bpp = bpp;
  1756. viaparinfo->lvds_setting_info->refresh_rate =
  1757. vmode_refresh;
  1758. viaparinfo->lvds_setting_info2->h_active = hres;
  1759. viaparinfo->lvds_setting_info2->v_active = vres;
  1760. viaparinfo->lvds_setting_info2->bpp = bpp;
  1761. viaparinfo->lvds_setting_info2->refresh_rate =
  1762. vmode_refresh;
  1763. } else {
  1764. if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
  1765. viaparinfo->tmds_setting_info->h_active = hres;
  1766. viaparinfo->tmds_setting_info->v_active = vres;
  1767. }
  1768. if (viaparinfo->lvds_setting_info->iga_path == IGA2) {
  1769. viaparinfo->lvds_setting_info->h_active = hres;
  1770. viaparinfo->lvds_setting_info->v_active = vres;
  1771. viaparinfo->lvds_setting_info->bpp = bpp;
  1772. viaparinfo->lvds_setting_info->refresh_rate =
  1773. vmode_refresh;
  1774. }
  1775. if (IGA2 == viaparinfo->lvds_setting_info2->iga_path) {
  1776. viaparinfo->lvds_setting_info2->h_active = hres;
  1777. viaparinfo->lvds_setting_info2->v_active = vres;
  1778. viaparinfo->lvds_setting_info2->bpp = bpp;
  1779. viaparinfo->lvds_setting_info2->refresh_rate =
  1780. vmode_refresh;
  1781. }
  1782. }
  1783. }
  1784. static void init_gfx_chip_info(struct pci_dev *pdev,
  1785. const struct pci_device_id *pdi)
  1786. {
  1787. u8 tmp;
  1788. viaparinfo->chip_info->gfx_chip_name = pdi->driver_data;
  1789. /* Check revision of CLE266 Chip */
  1790. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1791. /* CR4F only define in CLE266.CX chip */
  1792. tmp = viafb_read_reg(VIACR, CR4F);
  1793. viafb_write_reg(CR4F, VIACR, 0x55);
  1794. if (viafb_read_reg(VIACR, CR4F) != 0x55)
  1795. viaparinfo->chip_info->gfx_chip_revision =
  1796. CLE266_REVISION_AX;
  1797. else
  1798. viaparinfo->chip_info->gfx_chip_revision =
  1799. CLE266_REVISION_CX;
  1800. /* restore orignal CR4F value */
  1801. viafb_write_reg(CR4F, VIACR, tmp);
  1802. }
  1803. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1804. tmp = viafb_read_reg(VIASR, SR43);
  1805. DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
  1806. if (tmp & 0x02) {
  1807. viaparinfo->chip_info->gfx_chip_revision =
  1808. CX700_REVISION_700M2;
  1809. } else if (tmp & 0x40) {
  1810. viaparinfo->chip_info->gfx_chip_revision =
  1811. CX700_REVISION_700M;
  1812. } else {
  1813. viaparinfo->chip_info->gfx_chip_revision =
  1814. CX700_REVISION_700;
  1815. }
  1816. }
  1817. }
  1818. static void init_tmds_chip_info(void)
  1819. {
  1820. viafb_tmds_trasmitter_identify();
  1821. if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
  1822. output_interface) {
  1823. switch (viaparinfo->chip_info->gfx_chip_name) {
  1824. case UNICHROME_CX700:
  1825. {
  1826. /* we should check support by hardware layout.*/
  1827. if ((viafb_display_hardware_layout ==
  1828. HW_LAYOUT_DVI_ONLY)
  1829. || (viafb_display_hardware_layout ==
  1830. HW_LAYOUT_LCD_DVI)) {
  1831. viaparinfo->chip_info->tmds_chip_info.
  1832. output_interface = INTERFACE_TMDS;
  1833. } else {
  1834. viaparinfo->chip_info->tmds_chip_info.
  1835. output_interface =
  1836. INTERFACE_NONE;
  1837. }
  1838. break;
  1839. }
  1840. case UNICHROME_K8M890:
  1841. case UNICHROME_P4M900:
  1842. case UNICHROME_P4M890:
  1843. /* TMDS on PCIE, we set DFPLOW as default. */
  1844. viaparinfo->chip_info->tmds_chip_info.output_interface =
  1845. INTERFACE_DFP_LOW;
  1846. break;
  1847. default:
  1848. {
  1849. /* set DVP1 default for DVI */
  1850. viaparinfo->chip_info->tmds_chip_info
  1851. .output_interface = INTERFACE_DVP1;
  1852. }
  1853. }
  1854. }
  1855. DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
  1856. viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
  1857. viafb_init_dvi_size(&viaparinfo->shared->chip_info.tmds_chip_info,
  1858. &viaparinfo->shared->tmds_setting_info);
  1859. }
  1860. static void init_lvds_chip_info(void)
  1861. {
  1862. if (viafb_lcd_panel_id > LCD_PANEL_ID_MAXIMUM)
  1863. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1864. GET_LCD_SIZE_BY_VGA_BIOS;
  1865. else
  1866. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1867. GET_LCD_SIZE_BY_USER_SETTING;
  1868. viafb_lvds_trasmitter_identify();
  1869. viafb_init_lcd_size();
  1870. viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
  1871. viaparinfo->lvds_setting_info);
  1872. if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
  1873. viafb_init_lvds_output_interface(&viaparinfo->chip_info->
  1874. lvds_chip_info2, viaparinfo->lvds_setting_info2);
  1875. }
  1876. /*If CX700,two singel LCD, we need to reassign
  1877. LCD interface to different LVDS port */
  1878. if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
  1879. && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
  1880. if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
  1881. lvds_chip_name) && (INTEGRATED_LVDS ==
  1882. viaparinfo->chip_info->
  1883. lvds_chip_info2.lvds_chip_name)) {
  1884. viaparinfo->chip_info->lvds_chip_info.output_interface =
  1885. INTERFACE_LVDS0;
  1886. viaparinfo->chip_info->lvds_chip_info2.
  1887. output_interface =
  1888. INTERFACE_LVDS1;
  1889. }
  1890. }
  1891. DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
  1892. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  1893. DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
  1894. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1895. DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
  1896. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1897. }
  1898. void viafb_init_dac(int set_iga)
  1899. {
  1900. int i;
  1901. u8 tmp;
  1902. if (set_iga == IGA1) {
  1903. /* access Primary Display's LUT */
  1904. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1905. /* turn off LCK */
  1906. viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
  1907. for (i = 0; i < 256; i++) {
  1908. write_dac_reg(i, palLUT_table[i].red,
  1909. palLUT_table[i].green,
  1910. palLUT_table[i].blue);
  1911. }
  1912. /* turn on LCK */
  1913. viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
  1914. } else {
  1915. tmp = viafb_read_reg(VIACR, CR6A);
  1916. /* access Secondary Display's LUT */
  1917. viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
  1918. viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
  1919. for (i = 0; i < 256; i++) {
  1920. write_dac_reg(i, palLUT_table[i].red,
  1921. palLUT_table[i].green,
  1922. palLUT_table[i].blue);
  1923. }
  1924. /* set IGA1 DAC for default */
  1925. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1926. viafb_write_reg(CR6A, VIACR, tmp);
  1927. }
  1928. }
  1929. static void device_screen_off(void)
  1930. {
  1931. /* turn off CRT screen (IGA1) */
  1932. viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
  1933. }
  1934. static void device_screen_on(void)
  1935. {
  1936. /* turn on CRT screen (IGA1) */
  1937. viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
  1938. }
  1939. static void set_display_channel(void)
  1940. {
  1941. /*If viafb_LCD2_ON, on cx700, internal lvds's information
  1942. is keeped on lvds_setting_info2 */
  1943. if (viafb_LCD2_ON &&
  1944. viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
  1945. /* For dual channel LCD: */
  1946. /* Set to Dual LVDS channel. */
  1947. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  1948. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  1949. /* For LCD+DFP: */
  1950. /* Set to LVDS1 + TMDS channel. */
  1951. viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
  1952. } else if (viafb_DVI_ON) {
  1953. /* Set to single TMDS channel. */
  1954. viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
  1955. } else if (viafb_LCD_ON) {
  1956. if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
  1957. /* For dual channel LCD: */
  1958. /* Set to Dual LVDS channel. */
  1959. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  1960. } else {
  1961. /* Set to LVDS0 + LVDS1 channel. */
  1962. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
  1963. }
  1964. }
  1965. }
  1966. int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
  1967. struct VideoModeTable *vmode_tbl1, int video_bpp1)
  1968. {
  1969. int i, j;
  1970. int port;
  1971. u8 value, index, mask;
  1972. struct crt_mode_table *crt_timing;
  1973. struct crt_mode_table *crt_timing1 = NULL;
  1974. device_screen_off();
  1975. crt_timing = vmode_tbl->crtc;
  1976. if (viafb_SAMM_ON == 1) {
  1977. crt_timing1 = vmode_tbl1->crtc;
  1978. }
  1979. inb(VIAStatus);
  1980. outb(0x00, VIAAR);
  1981. /* Write Common Setting for Video Mode */
  1982. switch (viaparinfo->chip_info->gfx_chip_name) {
  1983. case UNICHROME_CLE266:
  1984. viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
  1985. break;
  1986. case UNICHROME_K400:
  1987. viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
  1988. break;
  1989. case UNICHROME_K800:
  1990. case UNICHROME_PM800:
  1991. viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
  1992. break;
  1993. case UNICHROME_CN700:
  1994. case UNICHROME_K8M890:
  1995. case UNICHROME_P4M890:
  1996. case UNICHROME_P4M900:
  1997. viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
  1998. break;
  1999. case UNICHROME_CX700:
  2000. case UNICHROME_VX800:
  2001. viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
  2002. break;
  2003. case UNICHROME_VX855:
  2004. viafb_write_regx(VX855_ModeXregs, NUM_TOTAL_VX855_ModeXregs);
  2005. break;
  2006. }
  2007. device_off();
  2008. /* Fill VPIT Parameters */
  2009. /* Write Misc Register */
  2010. outb(VPIT.Misc, VIAWMisc);
  2011. /* Write Sequencer */
  2012. for (i = 1; i <= StdSR; i++) {
  2013. outb(i, VIASR);
  2014. outb(VPIT.SR[i - 1], VIASR + 1);
  2015. }
  2016. viafb_set_primary_address(0);
  2017. viafb_set_secondary_address(viafb_SAMM_ON ? viafb_second_offset : 0);
  2018. viafb_set_iga_path();
  2019. /* Write CRTC */
  2020. viafb_fill_crtc_timing(crt_timing, vmode_tbl, video_bpp / 8, IGA1);
  2021. /* Write Graphic Controller */
  2022. for (i = 0; i < StdGR; i++) {
  2023. outb(i, VIAGR);
  2024. outb(VPIT.GR[i], VIAGR + 1);
  2025. }
  2026. /* Write Attribute Controller */
  2027. for (i = 0; i < StdAR; i++) {
  2028. inb(VIAStatus);
  2029. outb(i, VIAAR);
  2030. outb(VPIT.AR[i], VIAAR);
  2031. }
  2032. inb(VIAStatus);
  2033. outb(0x20, VIAAR);
  2034. /* Update Patch Register */
  2035. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266
  2036. || viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)
  2037. && vmode_tbl->crtc[0].crtc.hor_addr == 1024
  2038. && vmode_tbl->crtc[0].crtc.ver_addr == 768) {
  2039. for (j = 0; j < res_patch_table[0].table_length; j++) {
  2040. index = res_patch_table[0].io_reg_table[j].index;
  2041. port = res_patch_table[0].io_reg_table[j].port;
  2042. value = res_patch_table[0].io_reg_table[j].value;
  2043. mask = res_patch_table[0].io_reg_table[j].mask;
  2044. viafb_write_reg_mask(index, port, value, mask);
  2045. }
  2046. }
  2047. viafb_set_primary_pitch(viafbinfo->fix.line_length);
  2048. viafb_set_secondary_pitch(viafb_dual_fb ? viafbinfo1->fix.line_length
  2049. : viafbinfo->fix.line_length);
  2050. /* Update Refresh Rate Setting */
  2051. /* Clear On Screen */
  2052. /* CRT set mode */
  2053. if (viafb_CRT_ON) {
  2054. if (viafb_SAMM_ON && (viaparinfo->crt_setting_info->iga_path ==
  2055. IGA2)) {
  2056. viafb_fill_crtc_timing(crt_timing1, vmode_tbl1,
  2057. video_bpp1 / 8,
  2058. viaparinfo->crt_setting_info->iga_path);
  2059. } else {
  2060. viafb_fill_crtc_timing(crt_timing, vmode_tbl,
  2061. video_bpp / 8,
  2062. viaparinfo->crt_setting_info->iga_path);
  2063. }
  2064. set_crt_output_path(viaparinfo->crt_setting_info->iga_path);
  2065. /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
  2066. to 8 alignment (1368),there is several pixels (2 pixels)
  2067. on right side of screen. */
  2068. if (vmode_tbl->crtc[0].crtc.hor_addr % 8) {
  2069. viafb_unlock_crt();
  2070. viafb_write_reg(CR02, VIACR,
  2071. viafb_read_reg(VIACR, CR02) - 1);
  2072. viafb_lock_crt();
  2073. }
  2074. }
  2075. if (viafb_DVI_ON) {
  2076. if (viafb_SAMM_ON &&
  2077. (viaparinfo->tmds_setting_info->iga_path == IGA2)) {
  2078. viafb_dvi_set_mode(viafb_get_mode
  2079. (viaparinfo->tmds_setting_info->h_active,
  2080. viaparinfo->tmds_setting_info->
  2081. v_active),
  2082. video_bpp1, viaparinfo->
  2083. tmds_setting_info->iga_path);
  2084. } else {
  2085. viafb_dvi_set_mode(viafb_get_mode
  2086. (viaparinfo->tmds_setting_info->h_active,
  2087. viaparinfo->
  2088. tmds_setting_info->v_active),
  2089. video_bpp, viaparinfo->
  2090. tmds_setting_info->iga_path);
  2091. }
  2092. }
  2093. if (viafb_LCD_ON) {
  2094. if (viafb_SAMM_ON &&
  2095. (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
  2096. viaparinfo->lvds_setting_info->bpp = video_bpp1;
  2097. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2098. lvds_setting_info,
  2099. &viaparinfo->chip_info->lvds_chip_info);
  2100. } else {
  2101. /* IGA1 doesn't have LCD scaling, so set it center. */
  2102. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  2103. viaparinfo->lvds_setting_info->display_method =
  2104. LCD_CENTERING;
  2105. }
  2106. viaparinfo->lvds_setting_info->bpp = video_bpp;
  2107. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2108. lvds_setting_info,
  2109. &viaparinfo->chip_info->lvds_chip_info);
  2110. }
  2111. }
  2112. if (viafb_LCD2_ON) {
  2113. if (viafb_SAMM_ON &&
  2114. (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
  2115. viaparinfo->lvds_setting_info2->bpp = video_bpp1;
  2116. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2117. lvds_setting_info2,
  2118. &viaparinfo->chip_info->lvds_chip_info2);
  2119. } else {
  2120. /* IGA1 doesn't have LCD scaling, so set it center. */
  2121. if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
  2122. viaparinfo->lvds_setting_info2->display_method =
  2123. LCD_CENTERING;
  2124. }
  2125. viaparinfo->lvds_setting_info2->bpp = video_bpp;
  2126. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2127. lvds_setting_info2,
  2128. &viaparinfo->chip_info->lvds_chip_info2);
  2129. }
  2130. }
  2131. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  2132. && (viafb_LCD_ON || viafb_DVI_ON))
  2133. set_display_channel();
  2134. /* If set mode normally, save resolution information for hot-plug . */
  2135. if (!viafb_hotplug) {
  2136. viafb_hotplug_Xres = vmode_tbl->crtc[0].crtc.hor_addr;
  2137. viafb_hotplug_Yres = vmode_tbl->crtc[0].crtc.ver_addr;
  2138. viafb_hotplug_bpp = video_bpp;
  2139. viafb_hotplug_refresh = viafb_refresh;
  2140. if (viafb_DVI_ON)
  2141. viafb_DeviceStatus = DVI_Device;
  2142. else
  2143. viafb_DeviceStatus = CRT_Device;
  2144. }
  2145. device_on();
  2146. if (viafb_SAMM_ON == 1)
  2147. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  2148. device_screen_on();
  2149. return 1;
  2150. }
  2151. int viafb_get_pixclock(int hres, int vres, int vmode_refresh)
  2152. {
  2153. int i;
  2154. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2155. if ((hres == res_map_refresh_tbl[i].hres)
  2156. && (vres == res_map_refresh_tbl[i].vres)
  2157. && (vmode_refresh == res_map_refresh_tbl[i].vmode_refresh))
  2158. return res_map_refresh_tbl[i].pixclock;
  2159. }
  2160. return RES_640X480_60HZ_PIXCLOCK;
  2161. }
  2162. int viafb_get_refresh(int hres, int vres, u32 long_refresh)
  2163. {
  2164. #define REFRESH_TOLERANCE 3
  2165. int i, nearest = -1, diff = REFRESH_TOLERANCE;
  2166. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2167. if ((hres == res_map_refresh_tbl[i].hres)
  2168. && (vres == res_map_refresh_tbl[i].vres)
  2169. && (diff > (abs(long_refresh -
  2170. res_map_refresh_tbl[i].vmode_refresh)))) {
  2171. diff = abs(long_refresh - res_map_refresh_tbl[i].
  2172. vmode_refresh);
  2173. nearest = i;
  2174. }
  2175. }
  2176. #undef REFRESH_TOLERANCE
  2177. if (nearest > 0)
  2178. return res_map_refresh_tbl[nearest].vmode_refresh;
  2179. return 60;
  2180. }
  2181. static void device_off(void)
  2182. {
  2183. viafb_crt_disable();
  2184. viafb_dvi_disable();
  2185. viafb_lcd_disable();
  2186. }
  2187. static void device_on(void)
  2188. {
  2189. if (viafb_CRT_ON == 1)
  2190. viafb_crt_enable();
  2191. if (viafb_DVI_ON == 1)
  2192. viafb_dvi_enable();
  2193. if (viafb_LCD_ON == 1)
  2194. viafb_lcd_enable();
  2195. }
  2196. void viafb_crt_disable(void)
  2197. {
  2198. viafb_write_reg_mask(CR36, VIACR, BIT5 + BIT4, BIT5 + BIT4);
  2199. }
  2200. void viafb_crt_enable(void)
  2201. {
  2202. viafb_write_reg_mask(CR36, VIACR, 0x0, BIT5 + BIT4);
  2203. }
  2204. static void enable_second_display_channel(void)
  2205. {
  2206. /* to enable second display channel. */
  2207. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2208. viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
  2209. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2210. }
  2211. static void disable_second_display_channel(void)
  2212. {
  2213. /* to disable second display channel. */
  2214. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2215. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
  2216. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2217. }
  2218. int viafb_get_fb_size_from_pci(void)
  2219. {
  2220. unsigned long configid, deviceid, FBSize = 0;
  2221. int VideoMemSize;
  2222. int DeviceFound = false;
  2223. for (configid = 0x80000000; configid < 0x80010800; configid += 0x100) {
  2224. outl(configid, (unsigned long)0xCF8);
  2225. deviceid = (inl((unsigned long)0xCFC) >> 16) & 0xffff;
  2226. switch (deviceid) {
  2227. case CLE266:
  2228. case KM400:
  2229. outl(configid + 0xE0, (unsigned long)0xCF8);
  2230. FBSize = inl((unsigned long)0xCFC);
  2231. DeviceFound = true; /* Found device id */
  2232. break;
  2233. case CN400_FUNCTION3:
  2234. case CN700_FUNCTION3:
  2235. case CX700_FUNCTION3:
  2236. case KM800_FUNCTION3:
  2237. case KM890_FUNCTION3:
  2238. case P4M890_FUNCTION3:
  2239. case P4M900_FUNCTION3:
  2240. case VX800_FUNCTION3:
  2241. case VX855_FUNCTION3:
  2242. /*case CN750_FUNCTION3: */
  2243. outl(configid + 0xA0, (unsigned long)0xCF8);
  2244. FBSize = inl((unsigned long)0xCFC);
  2245. DeviceFound = true; /* Found device id */
  2246. break;
  2247. default:
  2248. break;
  2249. }
  2250. if (DeviceFound)
  2251. break;
  2252. }
  2253. DEBUG_MSG(KERN_INFO "Device ID = %lx\n", deviceid);
  2254. FBSize = FBSize & 0x00007000;
  2255. DEBUG_MSG(KERN_INFO "FB Size = %x\n", FBSize);
  2256. if (viaparinfo->chip_info->gfx_chip_name < UNICHROME_CX700) {
  2257. switch (FBSize) {
  2258. case 0x00004000:
  2259. VideoMemSize = (16 << 20); /*16M */
  2260. break;
  2261. case 0x00005000:
  2262. VideoMemSize = (32 << 20); /*32M */
  2263. break;
  2264. case 0x00006000:
  2265. VideoMemSize = (64 << 20); /*64M */
  2266. break;
  2267. default:
  2268. VideoMemSize = (32 << 20); /*32M */
  2269. break;
  2270. }
  2271. } else {
  2272. switch (FBSize) {
  2273. case 0x00001000:
  2274. VideoMemSize = (8 << 20); /*8M */
  2275. break;
  2276. case 0x00002000:
  2277. VideoMemSize = (16 << 20); /*16M */
  2278. break;
  2279. case 0x00003000:
  2280. VideoMemSize = (32 << 20); /*32M */
  2281. break;
  2282. case 0x00004000:
  2283. VideoMemSize = (64 << 20); /*64M */
  2284. break;
  2285. case 0x00005000:
  2286. VideoMemSize = (128 << 20); /*128M */
  2287. break;
  2288. case 0x00006000:
  2289. VideoMemSize = (256 << 20); /*256M */
  2290. break;
  2291. case 0x00007000: /* Only on VX855/875 */
  2292. VideoMemSize = (512 << 20); /*512M */
  2293. break;
  2294. default:
  2295. VideoMemSize = (32 << 20); /*32M */
  2296. break;
  2297. }
  2298. }
  2299. return VideoMemSize;
  2300. }
  2301. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  2302. *p_gfx_dpa_setting)
  2303. {
  2304. switch (output_interface) {
  2305. case INTERFACE_DVP0:
  2306. {
  2307. /* DVP0 Clock Polarity and Adjust: */
  2308. viafb_write_reg_mask(CR96, VIACR,
  2309. p_gfx_dpa_setting->DVP0, 0x0F);
  2310. /* DVP0 Clock and Data Pads Driving: */
  2311. viafb_write_reg_mask(SR1E, VIASR,
  2312. p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
  2313. viafb_write_reg_mask(SR2A, VIASR,
  2314. p_gfx_dpa_setting->DVP0ClockDri_S1,
  2315. BIT4);
  2316. viafb_write_reg_mask(SR1B, VIASR,
  2317. p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
  2318. viafb_write_reg_mask(SR2A, VIASR,
  2319. p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
  2320. break;
  2321. }
  2322. case INTERFACE_DVP1:
  2323. {
  2324. /* DVP1 Clock Polarity and Adjust: */
  2325. viafb_write_reg_mask(CR9B, VIACR,
  2326. p_gfx_dpa_setting->DVP1, 0x0F);
  2327. /* DVP1 Clock and Data Pads Driving: */
  2328. viafb_write_reg_mask(SR65, VIASR,
  2329. p_gfx_dpa_setting->DVP1Driving, 0x0F);
  2330. break;
  2331. }
  2332. case INTERFACE_DFP_HIGH:
  2333. {
  2334. viafb_write_reg_mask(CR97, VIACR,
  2335. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2336. break;
  2337. }
  2338. case INTERFACE_DFP_LOW:
  2339. {
  2340. viafb_write_reg_mask(CR99, VIACR,
  2341. p_gfx_dpa_setting->DFPLow, 0x0F);
  2342. break;
  2343. }
  2344. case INTERFACE_DFP:
  2345. {
  2346. viafb_write_reg_mask(CR97, VIACR,
  2347. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2348. viafb_write_reg_mask(CR99, VIACR,
  2349. p_gfx_dpa_setting->DFPLow, 0x0F);
  2350. break;
  2351. }
  2352. }
  2353. }
  2354. /*According var's xres, yres fill var's other timing information*/
  2355. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  2356. struct VideoModeTable *vmode_tbl)
  2357. {
  2358. struct crt_mode_table *crt_timing = NULL;
  2359. struct display_timing crt_reg;
  2360. int i = 0, index = 0;
  2361. crt_timing = vmode_tbl->crtc;
  2362. for (i = 0; i < vmode_tbl->mode_array; i++) {
  2363. index = i;
  2364. if (crt_timing[i].refresh_rate == refresh)
  2365. break;
  2366. }
  2367. crt_reg = crt_timing[index].crtc;
  2368. switch (var->bits_per_pixel) {
  2369. case 8:
  2370. var->red.offset = 0;
  2371. var->green.offset = 0;
  2372. var->blue.offset = 0;
  2373. var->red.length = 6;
  2374. var->green.length = 6;
  2375. var->blue.length = 6;
  2376. break;
  2377. case 16:
  2378. var->red.offset = 11;
  2379. var->green.offset = 5;
  2380. var->blue.offset = 0;
  2381. var->red.length = 5;
  2382. var->green.length = 6;
  2383. var->blue.length = 5;
  2384. break;
  2385. case 32:
  2386. var->red.offset = 16;
  2387. var->green.offset = 8;
  2388. var->blue.offset = 0;
  2389. var->red.length = 8;
  2390. var->green.length = 8;
  2391. var->blue.length = 8;
  2392. break;
  2393. default:
  2394. /* never happed, put here to keep consistent */
  2395. break;
  2396. }
  2397. var->pixclock = viafb_get_pixclock(var->xres, var->yres, refresh);
  2398. var->left_margin =
  2399. crt_reg.hor_total - (crt_reg.hor_sync_start + crt_reg.hor_sync_end);
  2400. var->right_margin = crt_reg.hor_sync_start - crt_reg.hor_addr;
  2401. var->hsync_len = crt_reg.hor_sync_end;
  2402. var->upper_margin =
  2403. crt_reg.ver_total - (crt_reg.ver_sync_start + crt_reg.ver_sync_end);
  2404. var->lower_margin = crt_reg.ver_sync_start - crt_reg.ver_addr;
  2405. var->vsync_len = crt_reg.ver_sync_end;
  2406. }