setup.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  24. */
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/acpi.h>
  28. #include <linux/bootmem.h>
  29. #include <linux/console.h>
  30. #include <linux/delay.h>
  31. #include <linux/kernel.h>
  32. #include <linux/reboot.h>
  33. #include <linux/sched.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/string.h>
  36. #include <linux/threads.h>
  37. #include <linux/screen_info.h>
  38. #include <linux/dmi.h>
  39. #include <linux/serial.h>
  40. #include <linux/serial_core.h>
  41. #include <linux/efi.h>
  42. #include <linux/initrd.h>
  43. #include <linux/pm.h>
  44. #include <linux/cpufreq.h>
  45. #include <linux/kexec.h>
  46. #include <linux/crash_dump.h>
  47. #include <asm/ia32.h>
  48. #include <asm/machvec.h>
  49. #include <asm/mca.h>
  50. #include <asm/meminit.h>
  51. #include <asm/page.h>
  52. #include <asm/patch.h>
  53. #include <asm/pgtable.h>
  54. #include <asm/processor.h>
  55. #include <asm/sal.h>
  56. #include <asm/sections.h>
  57. #include <asm/setup.h>
  58. #include <asm/smp.h>
  59. #include <asm/system.h>
  60. #include <asm/unistd.h>
  61. #include <asm/system.h>
  62. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  63. # error "struct cpuinfo_ia64 too big!"
  64. #endif
  65. #ifdef CONFIG_SMP
  66. unsigned long __per_cpu_offset[NR_CPUS];
  67. EXPORT_SYMBOL(__per_cpu_offset);
  68. #endif
  69. extern void ia64_setup_printk_clock(void);
  70. DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  71. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  72. DEFINE_PER_CPU(unsigned long, ia64_phys_stacked_size_p8);
  73. unsigned long ia64_cycles_per_usec;
  74. struct ia64_boot_param *ia64_boot_param;
  75. struct screen_info screen_info;
  76. unsigned long vga_console_iobase;
  77. unsigned long vga_console_membase;
  78. static struct resource data_resource = {
  79. .name = "Kernel data",
  80. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  81. };
  82. static struct resource code_resource = {
  83. .name = "Kernel code",
  84. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  85. };
  86. extern char _text[], _end[], _etext[];
  87. unsigned long ia64_max_cacheline_size;
  88. int dma_get_cache_alignment(void)
  89. {
  90. return ia64_max_cacheline_size;
  91. }
  92. EXPORT_SYMBOL(dma_get_cache_alignment);
  93. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  94. EXPORT_SYMBOL(ia64_iobase);
  95. struct io_space io_space[MAX_IO_SPACES];
  96. EXPORT_SYMBOL(io_space);
  97. unsigned int num_io_spaces;
  98. /*
  99. * "flush_icache_range()" needs to know what processor dependent stride size to use
  100. * when it makes i-cache(s) coherent with d-caches.
  101. */
  102. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  103. unsigned long ia64_i_cache_stride_shift = ~0;
  104. /*
  105. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  106. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  107. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  108. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  109. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  110. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  111. * page-size of 2^64.
  112. */
  113. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  114. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  115. /*
  116. * We use a special marker for the end of memory and it uses the extra (+1) slot
  117. */
  118. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1] __initdata;
  119. int num_rsvd_regions __initdata;
  120. /*
  121. * Filter incoming memory segments based on the primitive map created from the boot
  122. * parameters. Segments contained in the map are removed from the memory ranges. A
  123. * caller-specified function is called with the memory ranges that remain after filtering.
  124. * This routine does not assume the incoming segments are sorted.
  125. */
  126. int __init
  127. filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
  128. {
  129. unsigned long range_start, range_end, prev_start;
  130. void (*func)(unsigned long, unsigned long, int);
  131. int i;
  132. #if IGNORE_PFN0
  133. if (start == PAGE_OFFSET) {
  134. printk(KERN_WARNING "warning: skipping physical page 0\n");
  135. start += PAGE_SIZE;
  136. if (start >= end) return 0;
  137. }
  138. #endif
  139. /*
  140. * lowest possible address(walker uses virtual)
  141. */
  142. prev_start = PAGE_OFFSET;
  143. func = arg;
  144. for (i = 0; i < num_rsvd_regions; ++i) {
  145. range_start = max(start, prev_start);
  146. range_end = min(end, rsvd_region[i].start);
  147. if (range_start < range_end)
  148. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  149. /* nothing more available in this segment */
  150. if (range_end == end) return 0;
  151. prev_start = rsvd_region[i].end;
  152. }
  153. /* end of memory marker allows full processing inside loop body */
  154. return 0;
  155. }
  156. static void __init
  157. sort_regions (struct rsvd_region *rsvd_region, int max)
  158. {
  159. int j;
  160. /* simple bubble sorting */
  161. while (max--) {
  162. for (j = 0; j < max; ++j) {
  163. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  164. struct rsvd_region tmp;
  165. tmp = rsvd_region[j];
  166. rsvd_region[j] = rsvd_region[j + 1];
  167. rsvd_region[j + 1] = tmp;
  168. }
  169. }
  170. }
  171. }
  172. /*
  173. * Request address space for all standard resources
  174. */
  175. static int __init register_memory(void)
  176. {
  177. code_resource.start = ia64_tpa(_text);
  178. code_resource.end = ia64_tpa(_etext) - 1;
  179. data_resource.start = ia64_tpa(_etext);
  180. data_resource.end = ia64_tpa(_end) - 1;
  181. efi_initialize_iomem_resources(&code_resource, &data_resource);
  182. return 0;
  183. }
  184. __initcall(register_memory);
  185. /**
  186. * reserve_memory - setup reserved memory areas
  187. *
  188. * Setup the reserved memory areas set aside for the boot parameters,
  189. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  190. * see include/asm-ia64/meminit.h if you need to define more.
  191. */
  192. void __init
  193. reserve_memory (void)
  194. {
  195. int n = 0;
  196. /*
  197. * none of the entries in this table overlap
  198. */
  199. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  200. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  201. n++;
  202. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  203. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  204. n++;
  205. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  206. rsvd_region[n].end = (rsvd_region[n].start
  207. + strlen(__va(ia64_boot_param->command_line)) + 1);
  208. n++;
  209. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  210. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  211. n++;
  212. #ifdef CONFIG_BLK_DEV_INITRD
  213. if (ia64_boot_param->initrd_start) {
  214. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  215. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  216. n++;
  217. }
  218. #endif
  219. #ifdef CONFIG_PROC_VMCORE
  220. if (reserve_elfcorehdr(&rsvd_region[n].start,
  221. &rsvd_region[n].end) == 0)
  222. n++;
  223. #endif
  224. efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
  225. n++;
  226. #ifdef CONFIG_KEXEC
  227. /* crashkernel=size@offset specifies the size to reserve for a crash
  228. * kernel. If offset is 0, then it is determined automatically.
  229. * By reserving this memory we guarantee that linux never set's it
  230. * up as a DMA target.Useful for holding code to do something
  231. * appropriate after a kernel panic.
  232. */
  233. {
  234. char *from = strstr(boot_command_line, "crashkernel=");
  235. unsigned long base, size;
  236. if (from) {
  237. size = memparse(from + 12, &from);
  238. if (*from == '@')
  239. base = memparse(from+1, &from);
  240. else
  241. base = 0;
  242. if (size) {
  243. if (!base) {
  244. sort_regions(rsvd_region, n);
  245. base = kdump_find_rsvd_region(size,
  246. rsvd_region, n);
  247. }
  248. if (base != ~0UL) {
  249. rsvd_region[n].start =
  250. (unsigned long)__va(base);
  251. rsvd_region[n].end =
  252. (unsigned long)__va(base + size);
  253. n++;
  254. crashk_res.start = base;
  255. crashk_res.end = base + size - 1;
  256. }
  257. }
  258. }
  259. efi_memmap_res.start = ia64_boot_param->efi_memmap;
  260. efi_memmap_res.end = efi_memmap_res.start +
  261. ia64_boot_param->efi_memmap_size;
  262. boot_param_res.start = __pa(ia64_boot_param);
  263. boot_param_res.end = boot_param_res.start +
  264. sizeof(*ia64_boot_param);
  265. }
  266. #endif
  267. /* end of memory marker */
  268. rsvd_region[n].start = ~0UL;
  269. rsvd_region[n].end = ~0UL;
  270. n++;
  271. num_rsvd_regions = n;
  272. BUG_ON(IA64_MAX_RSVD_REGIONS + 1 < n);
  273. sort_regions(rsvd_region, num_rsvd_regions);
  274. }
  275. /**
  276. * find_initrd - get initrd parameters from the boot parameter structure
  277. *
  278. * Grab the initrd start and end from the boot parameter struct given us by
  279. * the boot loader.
  280. */
  281. void __init
  282. find_initrd (void)
  283. {
  284. #ifdef CONFIG_BLK_DEV_INITRD
  285. if (ia64_boot_param->initrd_start) {
  286. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  287. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  288. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
  289. initrd_start, ia64_boot_param->initrd_size);
  290. }
  291. #endif
  292. }
  293. static void __init
  294. io_port_init (void)
  295. {
  296. unsigned long phys_iobase;
  297. /*
  298. * Set `iobase' based on the EFI memory map or, failing that, the
  299. * value firmware left in ar.k0.
  300. *
  301. * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
  302. * the port's virtual address, so ia32_load_state() loads it with a
  303. * user virtual address. But in ia64 mode, glibc uses the
  304. * *physical* address in ar.k0 to mmap the appropriate area from
  305. * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
  306. * cases, user-mode can only use the legacy 0-64K I/O port space.
  307. *
  308. * ar.k0 is not involved in kernel I/O port accesses, which can use
  309. * any of the I/O port spaces and are done via MMIO using the
  310. * virtual mmio_base from the appropriate io_space[].
  311. */
  312. phys_iobase = efi_get_iobase();
  313. if (!phys_iobase) {
  314. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  315. printk(KERN_INFO "No I/O port range found in EFI memory map, "
  316. "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
  317. }
  318. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  319. ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
  320. /* setup legacy IO port space */
  321. io_space[0].mmio_base = ia64_iobase;
  322. io_space[0].sparse = 1;
  323. num_io_spaces = 1;
  324. }
  325. /**
  326. * early_console_setup - setup debugging console
  327. *
  328. * Consoles started here require little enough setup that we can start using
  329. * them very early in the boot process, either right after the machine
  330. * vector initialization, or even before if the drivers can detect their hw.
  331. *
  332. * Returns non-zero if a console couldn't be setup.
  333. */
  334. static inline int __init
  335. early_console_setup (char *cmdline)
  336. {
  337. int earlycons = 0;
  338. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  339. {
  340. extern int sn_serial_console_early_setup(void);
  341. if (!sn_serial_console_early_setup())
  342. earlycons++;
  343. }
  344. #endif
  345. #ifdef CONFIG_EFI_PCDP
  346. if (!efi_setup_pcdp_console(cmdline))
  347. earlycons++;
  348. #endif
  349. #ifdef CONFIG_SERIAL_8250_CONSOLE
  350. if (!early_serial_console_init(cmdline))
  351. earlycons++;
  352. #endif
  353. return (earlycons) ? 0 : -1;
  354. }
  355. static inline void
  356. mark_bsp_online (void)
  357. {
  358. #ifdef CONFIG_SMP
  359. /* If we register an early console, allow CPU 0 to printk */
  360. cpu_set(smp_processor_id(), cpu_online_map);
  361. #endif
  362. }
  363. #ifdef CONFIG_SMP
  364. static void __init
  365. check_for_logical_procs (void)
  366. {
  367. pal_logical_to_physical_t info;
  368. s64 status;
  369. status = ia64_pal_logical_to_phys(0, &info);
  370. if (status == -1) {
  371. printk(KERN_INFO "No logical to physical processor mapping "
  372. "available\n");
  373. return;
  374. }
  375. if (status) {
  376. printk(KERN_ERR "ia64_pal_logical_to_phys failed with %ld\n",
  377. status);
  378. return;
  379. }
  380. /*
  381. * Total number of siblings that BSP has. Though not all of them
  382. * may have booted successfully. The correct number of siblings
  383. * booted is in info.overview_num_log.
  384. */
  385. smp_num_siblings = info.overview_tpc;
  386. smp_num_cpucores = info.overview_cpp;
  387. }
  388. #endif
  389. static __initdata int nomca;
  390. static __init int setup_nomca(char *s)
  391. {
  392. nomca = 1;
  393. return 0;
  394. }
  395. early_param("nomca", setup_nomca);
  396. #ifdef CONFIG_PROC_VMCORE
  397. /* elfcorehdr= specifies the location of elf core header
  398. * stored by the crashed kernel.
  399. */
  400. static int __init parse_elfcorehdr(char *arg)
  401. {
  402. if (!arg)
  403. return -EINVAL;
  404. elfcorehdr_addr = memparse(arg, &arg);
  405. return 0;
  406. }
  407. early_param("elfcorehdr", parse_elfcorehdr);
  408. int __init reserve_elfcorehdr(unsigned long *start, unsigned long *end)
  409. {
  410. unsigned long length;
  411. /* We get the address using the kernel command line,
  412. * but the size is extracted from the EFI tables.
  413. * Both address and size are required for reservation
  414. * to work properly.
  415. */
  416. if (elfcorehdr_addr >= ELFCORE_ADDR_MAX)
  417. return -EINVAL;
  418. if ((length = vmcore_find_descriptor_size(elfcorehdr_addr)) == 0) {
  419. elfcorehdr_addr = ELFCORE_ADDR_MAX;
  420. return -EINVAL;
  421. }
  422. *start = (unsigned long)__va(elfcorehdr_addr);
  423. *end = *start + length;
  424. return 0;
  425. }
  426. #endif /* CONFIG_PROC_VMCORE */
  427. void __init
  428. setup_arch (char **cmdline_p)
  429. {
  430. unw_init();
  431. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  432. *cmdline_p = __va(ia64_boot_param->command_line);
  433. strlcpy(boot_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  434. efi_init();
  435. io_port_init();
  436. parse_early_param();
  437. #ifdef CONFIG_IA64_GENERIC
  438. machvec_init(NULL);
  439. #endif
  440. if (early_console_setup(*cmdline_p) == 0)
  441. mark_bsp_online();
  442. #ifdef CONFIG_ACPI
  443. /* Initialize the ACPI boot-time table parser */
  444. acpi_table_init();
  445. # ifdef CONFIG_ACPI_NUMA
  446. acpi_numa_init();
  447. # endif
  448. #else
  449. # ifdef CONFIG_SMP
  450. smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
  451. # endif
  452. #endif /* CONFIG_APCI_BOOT */
  453. find_memory();
  454. /* process SAL system table: */
  455. ia64_sal_init(__va(efi.sal_systab));
  456. ia64_setup_printk_clock();
  457. #ifdef CONFIG_SMP
  458. cpu_physical_id(0) = hard_smp_processor_id();
  459. cpu_set(0, cpu_sibling_map[0]);
  460. cpu_set(0, cpu_core_map[0]);
  461. check_for_logical_procs();
  462. if (smp_num_cpucores > 1)
  463. printk(KERN_INFO
  464. "cpu package is Multi-Core capable: number of cores=%d\n",
  465. smp_num_cpucores);
  466. if (smp_num_siblings > 1)
  467. printk(KERN_INFO
  468. "cpu package is Multi-Threading capable: number of siblings=%d\n",
  469. smp_num_siblings);
  470. #endif
  471. cpu_init(); /* initialize the bootstrap CPU */
  472. mmu_context_init(); /* initialize context_id bitmap */
  473. check_sal_cache_flush();
  474. #ifdef CONFIG_ACPI
  475. acpi_boot_init();
  476. #endif
  477. #ifdef CONFIG_VT
  478. if (!conswitchp) {
  479. # if defined(CONFIG_DUMMY_CONSOLE)
  480. conswitchp = &dummy_con;
  481. # endif
  482. # if defined(CONFIG_VGA_CONSOLE)
  483. /*
  484. * Non-legacy systems may route legacy VGA MMIO range to system
  485. * memory. vga_con probes the MMIO hole, so memory looks like
  486. * a VGA device to it. The EFI memory map can tell us if it's
  487. * memory so we can avoid this problem.
  488. */
  489. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  490. conswitchp = &vga_con;
  491. # endif
  492. }
  493. #endif
  494. /* enable IA-64 Machine Check Abort Handling unless disabled */
  495. if (!nomca)
  496. ia64_mca_init();
  497. platform_setup(cmdline_p);
  498. paging_init();
  499. }
  500. /*
  501. * Display cpu info for all cpu's.
  502. */
  503. static int
  504. show_cpuinfo (struct seq_file *m, void *v)
  505. {
  506. #ifdef CONFIG_SMP
  507. # define lpj c->loops_per_jiffy
  508. # define cpunum c->cpu
  509. #else
  510. # define lpj loops_per_jiffy
  511. # define cpunum 0
  512. #endif
  513. static struct {
  514. unsigned long mask;
  515. const char *feature_name;
  516. } feature_bits[] = {
  517. { 1UL << 0, "branchlong" },
  518. { 1UL << 1, "spontaneous deferral"},
  519. { 1UL << 2, "16-byte atomic ops" }
  520. };
  521. char features[128], *cp, *sep;
  522. struct cpuinfo_ia64 *c = v;
  523. unsigned long mask;
  524. unsigned long proc_freq;
  525. int i, size;
  526. mask = c->features;
  527. /* build the feature string: */
  528. memcpy(features, "standard", 9);
  529. cp = features;
  530. size = sizeof(features);
  531. sep = "";
  532. for (i = 0; i < ARRAY_SIZE(feature_bits) && size > 1; ++i) {
  533. if (mask & feature_bits[i].mask) {
  534. cp += snprintf(cp, size, "%s%s", sep,
  535. feature_bits[i].feature_name),
  536. sep = ", ";
  537. mask &= ~feature_bits[i].mask;
  538. size = sizeof(features) - (cp - features);
  539. }
  540. }
  541. if (mask && size > 1) {
  542. /* print unknown features as a hex value */
  543. snprintf(cp, size, "%s0x%lx", sep, mask);
  544. }
  545. proc_freq = cpufreq_quick_get(cpunum);
  546. if (!proc_freq)
  547. proc_freq = c->proc_freq / 1000;
  548. seq_printf(m,
  549. "processor : %d\n"
  550. "vendor : %s\n"
  551. "arch : IA-64\n"
  552. "family : %u\n"
  553. "model : %u\n"
  554. "model name : %s\n"
  555. "revision : %u\n"
  556. "archrev : %u\n"
  557. "features : %s\n"
  558. "cpu number : %lu\n"
  559. "cpu regs : %u\n"
  560. "cpu MHz : %lu.%06lu\n"
  561. "itc MHz : %lu.%06lu\n"
  562. "BogoMIPS : %lu.%02lu\n",
  563. cpunum, c->vendor, c->family, c->model,
  564. c->model_name, c->revision, c->archrev,
  565. features, c->ppn, c->number,
  566. proc_freq / 1000, proc_freq % 1000,
  567. c->itc_freq / 1000000, c->itc_freq % 1000000,
  568. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  569. #ifdef CONFIG_SMP
  570. seq_printf(m, "siblings : %u\n", cpus_weight(cpu_core_map[cpunum]));
  571. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  572. seq_printf(m,
  573. "physical id: %u\n"
  574. "core id : %u\n"
  575. "thread id : %u\n",
  576. c->socket_id, c->core_id, c->thread_id);
  577. #endif
  578. seq_printf(m,"\n");
  579. return 0;
  580. }
  581. static void *
  582. c_start (struct seq_file *m, loff_t *pos)
  583. {
  584. #ifdef CONFIG_SMP
  585. while (*pos < NR_CPUS && !cpu_isset(*pos, cpu_online_map))
  586. ++*pos;
  587. #endif
  588. return *pos < NR_CPUS ? cpu_data(*pos) : NULL;
  589. }
  590. static void *
  591. c_next (struct seq_file *m, void *v, loff_t *pos)
  592. {
  593. ++*pos;
  594. return c_start(m, pos);
  595. }
  596. static void
  597. c_stop (struct seq_file *m, void *v)
  598. {
  599. }
  600. struct seq_operations cpuinfo_op = {
  601. .start = c_start,
  602. .next = c_next,
  603. .stop = c_stop,
  604. .show = show_cpuinfo
  605. };
  606. #define MAX_BRANDS 8
  607. static char brandname[MAX_BRANDS][128];
  608. static char * __cpuinit
  609. get_model_name(__u8 family, __u8 model)
  610. {
  611. static int overflow;
  612. char brand[128];
  613. int i;
  614. memcpy(brand, "Unknown", 8);
  615. if (ia64_pal_get_brand_info(brand)) {
  616. if (family == 0x7)
  617. memcpy(brand, "Merced", 7);
  618. else if (family == 0x1f) switch (model) {
  619. case 0: memcpy(brand, "McKinley", 9); break;
  620. case 1: memcpy(brand, "Madison", 8); break;
  621. case 2: memcpy(brand, "Madison up to 9M cache", 23); break;
  622. }
  623. }
  624. for (i = 0; i < MAX_BRANDS; i++)
  625. if (strcmp(brandname[i], brand) == 0)
  626. return brandname[i];
  627. for (i = 0; i < MAX_BRANDS; i++)
  628. if (brandname[i][0] == '\0')
  629. return strcpy(brandname[i], brand);
  630. if (overflow++ == 0)
  631. printk(KERN_ERR
  632. "%s: Table overflow. Some processor model information will be missing\n",
  633. __FUNCTION__);
  634. return "Unknown";
  635. }
  636. static void __cpuinit
  637. identify_cpu (struct cpuinfo_ia64 *c)
  638. {
  639. union {
  640. unsigned long bits[5];
  641. struct {
  642. /* id 0 & 1: */
  643. char vendor[16];
  644. /* id 2 */
  645. u64 ppn; /* processor serial number */
  646. /* id 3: */
  647. unsigned number : 8;
  648. unsigned revision : 8;
  649. unsigned model : 8;
  650. unsigned family : 8;
  651. unsigned archrev : 8;
  652. unsigned reserved : 24;
  653. /* id 4: */
  654. u64 features;
  655. } field;
  656. } cpuid;
  657. pal_vm_info_1_u_t vm1;
  658. pal_vm_info_2_u_t vm2;
  659. pal_status_t status;
  660. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  661. int i;
  662. for (i = 0; i < 5; ++i)
  663. cpuid.bits[i] = ia64_get_cpuid(i);
  664. memcpy(c->vendor, cpuid.field.vendor, 16);
  665. #ifdef CONFIG_SMP
  666. c->cpu = smp_processor_id();
  667. /* below default values will be overwritten by identify_siblings()
  668. * for Multi-Threading/Multi-Core capable cpu's
  669. */
  670. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  671. c->socket_id = -1;
  672. identify_siblings(c);
  673. #endif
  674. c->ppn = cpuid.field.ppn;
  675. c->number = cpuid.field.number;
  676. c->revision = cpuid.field.revision;
  677. c->model = cpuid.field.model;
  678. c->family = cpuid.field.family;
  679. c->archrev = cpuid.field.archrev;
  680. c->features = cpuid.field.features;
  681. c->model_name = get_model_name(c->family, c->model);
  682. status = ia64_pal_vm_summary(&vm1, &vm2);
  683. if (status == PAL_STATUS_SUCCESS) {
  684. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  685. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  686. }
  687. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  688. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  689. }
  690. void
  691. setup_per_cpu_areas (void)
  692. {
  693. /* start_kernel() requires this... */
  694. #ifdef CONFIG_ACPI_HOTPLUG_CPU
  695. prefill_possible_map();
  696. #endif
  697. }
  698. /*
  699. * Calculate the max. cache line size.
  700. *
  701. * In addition, the minimum of the i-cache stride sizes is calculated for
  702. * "flush_icache_range()".
  703. */
  704. static void __cpuinit
  705. get_max_cacheline_size (void)
  706. {
  707. unsigned long line_size, max = 1;
  708. unsigned int cache_size = 0;
  709. u64 l, levels, unique_caches;
  710. pal_cache_config_info_t cci;
  711. s64 status;
  712. status = ia64_pal_cache_summary(&levels, &unique_caches);
  713. if (status != 0) {
  714. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  715. __FUNCTION__, status);
  716. max = SMP_CACHE_BYTES;
  717. /* Safest setup for "flush_icache_range()" */
  718. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  719. goto out;
  720. }
  721. for (l = 0; l < levels; ++l) {
  722. status = ia64_pal_cache_config_info(l, /* cache_type (data_or_unified)= */ 2,
  723. &cci);
  724. if (status != 0) {
  725. printk(KERN_ERR
  726. "%s: ia64_pal_cache_config_info(l=%lu, 2) failed (status=%ld)\n",
  727. __FUNCTION__, l, status);
  728. max = SMP_CACHE_BYTES;
  729. /* The safest setup for "flush_icache_range()" */
  730. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  731. cci.pcci_unified = 1;
  732. }
  733. line_size = 1 << cci.pcci_line_size;
  734. if (line_size > max)
  735. max = line_size;
  736. if (cache_size < cci.pcci_cache_size)
  737. cache_size = cci.pcci_cache_size;
  738. if (!cci.pcci_unified) {
  739. status = ia64_pal_cache_config_info(l,
  740. /* cache_type (instruction)= */ 1,
  741. &cci);
  742. if (status != 0) {
  743. printk(KERN_ERR
  744. "%s: ia64_pal_cache_config_info(l=%lu, 1) failed (status=%ld)\n",
  745. __FUNCTION__, l, status);
  746. /* The safest setup for "flush_icache_range()" */
  747. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  748. }
  749. }
  750. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  751. ia64_i_cache_stride_shift = cci.pcci_stride;
  752. }
  753. out:
  754. #ifdef CONFIG_SMP
  755. max_cache_size = max(max_cache_size, cache_size);
  756. #endif
  757. if (max > ia64_max_cacheline_size)
  758. ia64_max_cacheline_size = max;
  759. }
  760. /*
  761. * cpu_init() initializes state that is per-CPU. This function acts
  762. * as a 'CPU state barrier', nothing should get across.
  763. */
  764. void __cpuinit
  765. cpu_init (void)
  766. {
  767. extern void __cpuinit ia64_mmu_init (void *);
  768. unsigned long num_phys_stacked;
  769. pal_vm_info_2_u_t vmi;
  770. unsigned int max_ctx;
  771. struct cpuinfo_ia64 *cpu_info;
  772. void *cpu_data;
  773. cpu_data = per_cpu_init();
  774. /*
  775. * We set ar.k3 so that assembly code in MCA handler can compute
  776. * physical addresses of per cpu variables with a simple:
  777. * phys = ar.k3 + &per_cpu_var
  778. */
  779. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  780. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  781. get_max_cacheline_size();
  782. /*
  783. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  784. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  785. * depends on the data returned by identify_cpu(). We break the dependency by
  786. * accessing cpu_data() through the canonical per-CPU address.
  787. */
  788. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
  789. identify_cpu(cpu_info);
  790. #ifdef CONFIG_MCKINLEY
  791. {
  792. # define FEATURE_SET 16
  793. struct ia64_pal_retval iprv;
  794. if (cpu_info->family == 0x1f) {
  795. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  796. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  797. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  798. (iprv.v1 | 0x80), FEATURE_SET, 0);
  799. }
  800. }
  801. #endif
  802. /* Clear the stack memory reserved for pt_regs: */
  803. memset(task_pt_regs(current), 0, sizeof(struct pt_regs));
  804. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  805. /*
  806. * Initialize the page-table base register to a global
  807. * directory with all zeroes. This ensure that we can handle
  808. * TLB-misses to user address-space even before we created the
  809. * first user address-space. This may happen, e.g., due to
  810. * aggressive use of lfetch.fault.
  811. */
  812. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  813. /*
  814. * Initialize default control register to defer speculative faults except
  815. * for those arising from TLB misses, which are not deferred. The
  816. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  817. * the kernel must have recovery code for all speculative accesses). Turn on
  818. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  819. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  820. * be fine).
  821. */
  822. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  823. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  824. atomic_inc(&init_mm.mm_count);
  825. current->active_mm = &init_mm;
  826. if (current->mm)
  827. BUG();
  828. ia64_mmu_init(ia64_imva(cpu_data));
  829. ia64_mca_cpu_init(ia64_imva(cpu_data));
  830. #ifdef CONFIG_IA32_SUPPORT
  831. ia32_cpu_init();
  832. #endif
  833. /* Clear ITC to eliminiate sched_clock() overflows in human time. */
  834. ia64_set_itc(0);
  835. /* disable all local interrupt sources: */
  836. ia64_set_itv(1 << 16);
  837. ia64_set_lrr0(1 << 16);
  838. ia64_set_lrr1(1 << 16);
  839. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  840. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  841. /* clear TPR & XTP to enable all interrupt classes: */
  842. ia64_setreg(_IA64_REG_CR_TPR, 0);
  843. #ifdef CONFIG_SMP
  844. normal_xtp();
  845. #endif
  846. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  847. if (ia64_pal_vm_summary(NULL, &vmi) == 0)
  848. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  849. else {
  850. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  851. max_ctx = (1U << 15) - 1; /* use architected minimum */
  852. }
  853. while (max_ctx < ia64_ctx.max_ctx) {
  854. unsigned int old = ia64_ctx.max_ctx;
  855. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  856. break;
  857. }
  858. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  859. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  860. "stacked regs\n");
  861. num_phys_stacked = 96;
  862. }
  863. /* size of physical stacked register partition plus 8 bytes: */
  864. __get_cpu_var(ia64_phys_stacked_size_p8) = num_phys_stacked*8 + 8;
  865. platform_cpu_init();
  866. pm_idle = default_idle;
  867. }
  868. /*
  869. * On SMP systems, when the scheduler does migration-cost autodetection,
  870. * it needs a way to flush as much of the CPU's caches as possible.
  871. */
  872. void sched_cacheflush(void)
  873. {
  874. ia64_sal_cache_flush(3);
  875. }
  876. void __init
  877. check_bugs (void)
  878. {
  879. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  880. (unsigned long) __end___mckinley_e9_bundles);
  881. }
  882. static int __init run_dmi_scan(void)
  883. {
  884. dmi_scan_machine();
  885. return 0;
  886. }
  887. core_initcall(run_dmi_scan);